10136db58SBen Widawsky /* 20136db58SBen Widawsky * Copyright © 2012 Intel Corporation 30136db58SBen Widawsky * 40136db58SBen Widawsky * Permission is hereby granted, free of charge, to any person obtaining a 50136db58SBen Widawsky * copy of this software and associated documentation files (the "Software"), 60136db58SBen Widawsky * to deal in the Software without restriction, including without limitation 70136db58SBen Widawsky * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80136db58SBen Widawsky * and/or sell copies of the Software, and to permit persons to whom the 90136db58SBen Widawsky * Software is furnished to do so, subject to the following conditions: 100136db58SBen Widawsky * 110136db58SBen Widawsky * The above copyright notice and this permission notice (including the next 120136db58SBen Widawsky * paragraph) shall be included in all copies or substantial portions of the 130136db58SBen Widawsky * Software. 140136db58SBen Widawsky * 150136db58SBen Widawsky * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 160136db58SBen Widawsky * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 170136db58SBen Widawsky * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 180136db58SBen Widawsky * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 190136db58SBen Widawsky * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 200136db58SBen Widawsky * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 210136db58SBen Widawsky * IN THE SOFTWARE. 220136db58SBen Widawsky * 230136db58SBen Widawsky * Authors: 240136db58SBen Widawsky * Ben Widawsky <ben@bwidawsk.net> 250136db58SBen Widawsky * 260136db58SBen Widawsky */ 270136db58SBen Widawsky 280136db58SBen Widawsky #include <linux/device.h> 290136db58SBen Widawsky #include <linux/module.h> 300136db58SBen Widawsky #include <linux/stat.h> 310136db58SBen Widawsky #include <linux/sysfs.h> 3284bc7581SBen Widawsky #include "intel_drv.h" 330136db58SBen Widawsky #include "i915_drv.h" 340136db58SBen Widawsky 355bdebb18SDave Airlie #define dev_to_drm_minor(d) dev_get_drvdata((d)) 3614c8d110SDave Airlie 375ab3633dSHunt Xu #ifdef CONFIG_PM 38f0f59a00SVille Syrjälä static u32 calc_residency(struct drm_device *dev, 39f0f59a00SVille Syrjälä i915_reg_t reg) 400136db58SBen Widawsky { 410136db58SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 420136db58SBen Widawsky u64 raw_time; /* 32b value may overflow during fixed point math */ 432cc9fab1SVille Syrjälä u64 units = 128ULL, div = 100000ULL; 44c8c8fb33SPaulo Zanoni u32 ret; 450136db58SBen Widawsky 460136db58SBen Widawsky if (!intel_enable_rc6(dev)) 470136db58SBen Widawsky return 0; 480136db58SBen Widawsky 49c8c8fb33SPaulo Zanoni intel_runtime_pm_get(dev_priv); 50c8c8fb33SPaulo Zanoni 51542a6b20SMika Kuoppala /* On VLV and CHV, residency time is in CZ units rather than 1.28us */ 52666a4537SWayne Boyer if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { 532cc9fab1SVille Syrjälä units = 1; 542cc9fab1SVille Syrjälä div = dev_priv->czclk_freq; 55542a6b20SMika Kuoppala 56e454a05dSJesse Barnes if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 57e454a05dSJesse Barnes units <<= 8; 58d8135109SImre Deak } else if (IS_BROXTON(dev)) { 59d8135109SImre Deak units = 1; 60d8135109SImre Deak div = 1200; /* 833.33ns */ 61e454a05dSJesse Barnes } 62e454a05dSJesse Barnes 63e454a05dSJesse Barnes raw_time = I915_READ(reg) * units; 64c8c8fb33SPaulo Zanoni ret = DIV_ROUND_UP_ULL(raw_time, div); 65c8c8fb33SPaulo Zanoni 66c8c8fb33SPaulo Zanoni intel_runtime_pm_put(dev_priv); 67c8c8fb33SPaulo Zanoni return ret; 680136db58SBen Widawsky } 690136db58SBen Widawsky 700136db58SBen Widawsky static ssize_t 71dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf) 720136db58SBen Widawsky { 7314c8d110SDave Airlie struct drm_minor *dminor = dev_to_drm_minor(kdev); 743e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev)); 750136db58SBen Widawsky } 760136db58SBen Widawsky 770136db58SBen Widawsky static ssize_t 78dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 790136db58SBen Widawsky { 805bdebb18SDave Airlie struct drm_minor *dminor = dev_get_drvdata(kdev); 810136db58SBen Widawsky u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6); 823e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 830136db58SBen Widawsky } 840136db58SBen Widawsky 850136db58SBen Widawsky static ssize_t 86dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf) 870136db58SBen Widawsky { 8814c8d110SDave Airlie struct drm_minor *dminor = dev_to_drm_minor(kdev); 890136db58SBen Widawsky u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p); 903e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency); 910136db58SBen Widawsky } 920136db58SBen Widawsky 930136db58SBen Widawsky static ssize_t 94dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf) 950136db58SBen Widawsky { 9614c8d110SDave Airlie struct drm_minor *dminor = dev_to_drm_minor(kdev); 970136db58SBen Widawsky u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp); 983e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency); 990136db58SBen Widawsky } 1000136db58SBen Widawsky 101626ad6f3SVille Syrjälä static ssize_t 102626ad6f3SVille Syrjälä show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 103626ad6f3SVille Syrjälä { 104626ad6f3SVille Syrjälä struct drm_minor *dminor = dev_get_drvdata(kdev); 105626ad6f3SVille Syrjälä u32 rc6_residency = calc_residency(dminor->dev, VLV_GT_MEDIA_RC6); 106626ad6f3SVille Syrjälä return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 107626ad6f3SVille Syrjälä } 108626ad6f3SVille Syrjälä 1090136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL); 1100136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL); 1110136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL); 1120136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL); 113626ad6f3SVille Syrjälä static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL); 1140136db58SBen Widawsky 1150136db58SBen Widawsky static struct attribute *rc6_attrs[] = { 1160136db58SBen Widawsky &dev_attr_rc6_enable.attr, 1170136db58SBen Widawsky &dev_attr_rc6_residency_ms.attr, 1180136db58SBen Widawsky NULL 1190136db58SBen Widawsky }; 1200136db58SBen Widawsky 1210136db58SBen Widawsky static struct attribute_group rc6_attr_group = { 1220136db58SBen Widawsky .name = power_group_name, 1230136db58SBen Widawsky .attrs = rc6_attrs 1240136db58SBen Widawsky }; 12558abf1daSRodrigo Vivi 12658abf1daSRodrigo Vivi static struct attribute *rc6p_attrs[] = { 12758abf1daSRodrigo Vivi &dev_attr_rc6p_residency_ms.attr, 12858abf1daSRodrigo Vivi &dev_attr_rc6pp_residency_ms.attr, 12958abf1daSRodrigo Vivi NULL 13058abf1daSRodrigo Vivi }; 13158abf1daSRodrigo Vivi 13258abf1daSRodrigo Vivi static struct attribute_group rc6p_attr_group = { 13358abf1daSRodrigo Vivi .name = power_group_name, 13458abf1daSRodrigo Vivi .attrs = rc6p_attrs 13558abf1daSRodrigo Vivi }; 136626ad6f3SVille Syrjälä 137626ad6f3SVille Syrjälä static struct attribute *media_rc6_attrs[] = { 138626ad6f3SVille Syrjälä &dev_attr_media_rc6_residency_ms.attr, 139626ad6f3SVille Syrjälä NULL 140626ad6f3SVille Syrjälä }; 141626ad6f3SVille Syrjälä 142626ad6f3SVille Syrjälä static struct attribute_group media_rc6_attr_group = { 143626ad6f3SVille Syrjälä .name = power_group_name, 144626ad6f3SVille Syrjälä .attrs = media_rc6_attrs 145626ad6f3SVille Syrjälä }; 1468c3f929bSBen Widawsky #endif 1470136db58SBen Widawsky 14884bc7581SBen Widawsky static int l3_access_valid(struct drm_device *dev, loff_t offset) 14984bc7581SBen Widawsky { 150040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 15184bc7581SBen Widawsky return -EPERM; 15284bc7581SBen Widawsky 15384bc7581SBen Widawsky if (offset % 4 != 0) 15484bc7581SBen Widawsky return -EINVAL; 15584bc7581SBen Widawsky 15684bc7581SBen Widawsky if (offset >= GEN7_L3LOG_SIZE) 15784bc7581SBen Widawsky return -ENXIO; 15884bc7581SBen Widawsky 15984bc7581SBen Widawsky return 0; 16084bc7581SBen Widawsky } 16184bc7581SBen Widawsky 16284bc7581SBen Widawsky static ssize_t 16384bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj, 16484bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 16584bc7581SBen Widawsky loff_t offset, size_t count) 16684bc7581SBen Widawsky { 167*657fb5fbSGeliang Tang struct device *dev = kobj_to_dev(kobj); 16814c8d110SDave Airlie struct drm_minor *dminor = dev_to_drm_minor(dev); 16984bc7581SBen Widawsky struct drm_device *drm_dev = dminor->dev; 17084bc7581SBen Widawsky struct drm_i915_private *dev_priv = drm_dev->dev_private; 17135a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 1723ccfd19dSBen Widawsky int ret; 17384bc7581SBen Widawsky 1741c3dcd1cSBen Widawsky count = round_down(count, 4); 1751c3dcd1cSBen Widawsky 17684bc7581SBen Widawsky ret = l3_access_valid(drm_dev, offset); 17784bc7581SBen Widawsky if (ret) 17884bc7581SBen Widawsky return ret; 17984bc7581SBen Widawsky 180e5ad4026SDan Carpenter count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count); 18133618ea5SBen Widawsky 18284bc7581SBen Widawsky ret = i915_mutex_lock_interruptible(drm_dev); 18384bc7581SBen Widawsky if (ret) 18484bc7581SBen Widawsky return ret; 18584bc7581SBen Widawsky 18635a85ac6SBen Widawsky if (dev_priv->l3_parity.remap_info[slice]) 1871c966dd2SBen Widawsky memcpy(buf, 18835a85ac6SBen Widawsky dev_priv->l3_parity.remap_info[slice] + (offset/4), 1891c966dd2SBen Widawsky count); 1901c966dd2SBen Widawsky else 1911c966dd2SBen Widawsky memset(buf, 0, count); 1921c966dd2SBen Widawsky 19384bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 19484bc7581SBen Widawsky 1951c966dd2SBen Widawsky return count; 19684bc7581SBen Widawsky } 19784bc7581SBen Widawsky 19884bc7581SBen Widawsky static ssize_t 19984bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj, 20084bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 20184bc7581SBen Widawsky loff_t offset, size_t count) 20284bc7581SBen Widawsky { 203*657fb5fbSGeliang Tang struct device *dev = kobj_to_dev(kobj); 20414c8d110SDave Airlie struct drm_minor *dminor = dev_to_drm_minor(dev); 20584bc7581SBen Widawsky struct drm_device *drm_dev = dminor->dev; 20684bc7581SBen Widawsky struct drm_i915_private *dev_priv = drm_dev->dev_private; 207273497e5SOscar Mateo struct intel_context *ctx; 20884bc7581SBen Widawsky u32 *temp = NULL; /* Just here to make handling failures easy */ 20935a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 21084bc7581SBen Widawsky int ret; 21184bc7581SBen Widawsky 2128245be31SBen Widawsky if (!HAS_HW_CONTEXTS(drm_dev)) 2138245be31SBen Widawsky return -ENXIO; 2148245be31SBen Widawsky 21584bc7581SBen Widawsky ret = l3_access_valid(drm_dev, offset); 21684bc7581SBen Widawsky if (ret) 21784bc7581SBen Widawsky return ret; 21884bc7581SBen Widawsky 21984bc7581SBen Widawsky ret = i915_mutex_lock_interruptible(drm_dev); 22084bc7581SBen Widawsky if (ret) 22184bc7581SBen Widawsky return ret; 22284bc7581SBen Widawsky 22335a85ac6SBen Widawsky if (!dev_priv->l3_parity.remap_info[slice]) { 22484bc7581SBen Widawsky temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL); 22584bc7581SBen Widawsky if (!temp) { 22684bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 22784bc7581SBen Widawsky return -ENOMEM; 22884bc7581SBen Widawsky } 22984bc7581SBen Widawsky } 23084bc7581SBen Widawsky 23184bc7581SBen Widawsky ret = i915_gpu_idle(drm_dev); 23284bc7581SBen Widawsky if (ret) { 23384bc7581SBen Widawsky kfree(temp); 23484bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 23584bc7581SBen Widawsky return ret; 23684bc7581SBen Widawsky } 23784bc7581SBen Widawsky 23884bc7581SBen Widawsky /* TODO: Ideally we really want a GPU reset here to make sure errors 23984bc7581SBen Widawsky * aren't propagated. Since I cannot find a stable way to reset the GPU 24084bc7581SBen Widawsky * at this point it is left as a TODO. 24184bc7581SBen Widawsky */ 24284bc7581SBen Widawsky if (temp) 24335a85ac6SBen Widawsky dev_priv->l3_parity.remap_info[slice] = temp; 24484bc7581SBen Widawsky 24535a85ac6SBen Widawsky memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count); 24684bc7581SBen Widawsky 2473ccfd19dSBen Widawsky /* NB: We defer the remapping until we switch to the context */ 2483ccfd19dSBen Widawsky list_for_each_entry(ctx, &dev_priv->context_list, link) 2493ccfd19dSBen Widawsky ctx->remap_slice |= (1<<slice); 25084bc7581SBen Widawsky 25184bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 25284bc7581SBen Widawsky 25384bc7581SBen Widawsky return count; 25484bc7581SBen Widawsky } 25584bc7581SBen Widawsky 25684bc7581SBen Widawsky static struct bin_attribute dpf_attrs = { 25784bc7581SBen Widawsky .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)}, 25884bc7581SBen Widawsky .size = GEN7_L3LOG_SIZE, 25984bc7581SBen Widawsky .read = i915_l3_read, 26084bc7581SBen Widawsky .write = i915_l3_write, 26135a85ac6SBen Widawsky .mmap = NULL, 26235a85ac6SBen Widawsky .private = (void *)0 26335a85ac6SBen Widawsky }; 26435a85ac6SBen Widawsky 26535a85ac6SBen Widawsky static struct bin_attribute dpf_attrs_1 = { 26635a85ac6SBen Widawsky .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)}, 26735a85ac6SBen Widawsky .size = GEN7_L3LOG_SIZE, 26835a85ac6SBen Widawsky .read = i915_l3_read, 26935a85ac6SBen Widawsky .write = i915_l3_write, 27035a85ac6SBen Widawsky .mmap = NULL, 27135a85ac6SBen Widawsky .private = (void *)1 27284bc7581SBen Widawsky }; 27384bc7581SBen Widawsky 274c8c972ebSVille Syrjälä static ssize_t gt_act_freq_mhz_show(struct device *kdev, 275df6eedc8SBen Widawsky struct device_attribute *attr, char *buf) 276df6eedc8SBen Widawsky { 27714c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 278df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 279df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 280df6eedc8SBen Widawsky int ret; 281df6eedc8SBen Widawsky 2825c9669ceSTom O'Rourke flush_delayed_work(&dev_priv->rps.delayed_resume_work); 2835c9669ceSTom O'Rourke 284d46c0517SImre Deak intel_runtime_pm_get(dev_priv); 285d46c0517SImre Deak 2864fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 287666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 288177006a1SJesse Barnes u32 freq; 28964936258SJani Nikula freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); 2907c59a9c1SVille Syrjälä ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff); 291177006a1SJesse Barnes } else { 292c8c972ebSVille Syrjälä u32 rpstat = I915_READ(GEN6_RPSTAT1); 293ed64d66fSAkash Goel if (IS_GEN9(dev_priv)) 294ed64d66fSAkash Goel ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT; 295ed64d66fSAkash Goel else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) 296c8c972ebSVille Syrjälä ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT; 297c8c972ebSVille Syrjälä else 298c8c972ebSVille Syrjälä ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT; 2997c59a9c1SVille Syrjälä ret = intel_gpu_freq(dev_priv, ret); 300c8c972ebSVille Syrjälä } 301c8c972ebSVille Syrjälä mutex_unlock(&dev_priv->rps.hw_lock); 302c8c972ebSVille Syrjälä 303c8c972ebSVille Syrjälä intel_runtime_pm_put(dev_priv); 304c8c972ebSVille Syrjälä 305c8c972ebSVille Syrjälä return snprintf(buf, PAGE_SIZE, "%d\n", ret); 306c8c972ebSVille Syrjälä } 307c8c972ebSVille Syrjälä 308c8c972ebSVille Syrjälä static ssize_t gt_cur_freq_mhz_show(struct device *kdev, 309c8c972ebSVille Syrjälä struct device_attribute *attr, char *buf) 310c8c972ebSVille Syrjälä { 311c8c972ebSVille Syrjälä struct drm_minor *minor = dev_to_drm_minor(kdev); 312c8c972ebSVille Syrjälä struct drm_device *dev = minor->dev; 313c8c972ebSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 314c8c972ebSVille Syrjälä int ret; 315c8c972ebSVille Syrjälä 316c8c972ebSVille Syrjälä flush_delayed_work(&dev_priv->rps.delayed_resume_work); 317c8c972ebSVille Syrjälä 318c8c972ebSVille Syrjälä intel_runtime_pm_get(dev_priv); 319c8c972ebSVille Syrjälä 320c8c972ebSVille Syrjälä mutex_lock(&dev_priv->rps.hw_lock); 3217c59a9c1SVille Syrjälä ret = intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq); 3224fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 323df6eedc8SBen Widawsky 324d46c0517SImre Deak intel_runtime_pm_put(dev_priv); 325d46c0517SImre Deak 3263e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 327df6eedc8SBen Widawsky } 328df6eedc8SBen Widawsky 32997e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev, 33097e4eed7SChris Wilson struct device_attribute *attr, char *buf) 33197e4eed7SChris Wilson { 33214c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 33397e4eed7SChris Wilson struct drm_device *dev = minor->dev; 33497e4eed7SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 33597e4eed7SChris Wilson 3367c59a9c1SVille Syrjälä return snprintf(buf, PAGE_SIZE, 3377c59a9c1SVille Syrjälä "%d\n", 3387c59a9c1SVille Syrjälä intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq)); 33997e4eed7SChris Wilson } 34097e4eed7SChris Wilson 341df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 342df6eedc8SBen Widawsky { 34314c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 344df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 345df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 346df6eedc8SBen Widawsky int ret; 347df6eedc8SBen Widawsky 3485c9669ceSTom O'Rourke flush_delayed_work(&dev_priv->rps.delayed_resume_work); 3495c9669ceSTom O'Rourke 3504fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3517c59a9c1SVille Syrjälä ret = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit); 3524fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 353df6eedc8SBen Widawsky 3543e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 355df6eedc8SBen Widawsky } 356df6eedc8SBen Widawsky 35746ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev, 35846ddf194SBen Widawsky struct device_attribute *attr, 35946ddf194SBen Widawsky const char *buf, size_t count) 36046ddf194SBen Widawsky { 36114c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 36246ddf194SBen Widawsky struct drm_device *dev = minor->dev; 36346ddf194SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3642a5913a8SBen Widawsky u32 val; 36546ddf194SBen Widawsky ssize_t ret; 36646ddf194SBen Widawsky 36746ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 36846ddf194SBen Widawsky if (ret) 36946ddf194SBen Widawsky return ret; 37046ddf194SBen Widawsky 3715c9669ceSTom O'Rourke flush_delayed_work(&dev_priv->rps.delayed_resume_work); 3725c9669ceSTom O'Rourke 3734fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 37446ddf194SBen Widawsky 3757c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 3760a073b84SJesse Barnes 3772a5913a8SBen Widawsky if (val < dev_priv->rps.min_freq || 3782a5913a8SBen Widawsky val > dev_priv->rps.max_freq || 379b39fb297SBen Widawsky val < dev_priv->rps.min_freq_softlimit) { 3804fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 38146ddf194SBen Widawsky return -EINVAL; 38246ddf194SBen Widawsky } 38346ddf194SBen Widawsky 3842a5913a8SBen Widawsky if (val > dev_priv->rps.rp0_freq) 38531c77388SBen Widawsky DRM_DEBUG("User requested overclocking to %d\n", 3867c59a9c1SVille Syrjälä intel_gpu_freq(dev_priv, val)); 38731c77388SBen Widawsky 388b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit = val; 38946ddf194SBen Widawsky 390f745a80eSVille Syrjälä val = clamp_t(int, dev_priv->rps.cur_freq, 391f745a80eSVille Syrjälä dev_priv->rps.min_freq_softlimit, 392f745a80eSVille Syrjälä dev_priv->rps.max_freq_softlimit); 393f745a80eSVille Syrjälä 394f745a80eSVille Syrjälä /* We still need *_set_rps to process the new max_delay and 395f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 396f745a80eSVille Syrjälä * frequency request may be unchanged. */ 397ffe02b40SVille Syrjälä intel_set_rps(dev, val); 3986917c7b9SChris Wilson 3994fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 40046ddf194SBen Widawsky 40146ddf194SBen Widawsky return count; 40246ddf194SBen Widawsky } 40346ddf194SBen Widawsky 404df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 405df6eedc8SBen Widawsky { 40614c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 407df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 408df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 409df6eedc8SBen Widawsky int ret; 410df6eedc8SBen Widawsky 4115c9669ceSTom O'Rourke flush_delayed_work(&dev_priv->rps.delayed_resume_work); 4125c9669ceSTom O'Rourke 4134fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 4147c59a9c1SVille Syrjälä ret = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit); 4154fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 416df6eedc8SBen Widawsky 4173e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 418df6eedc8SBen Widawsky } 419df6eedc8SBen Widawsky 42046ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev, 42146ddf194SBen Widawsky struct device_attribute *attr, 42246ddf194SBen Widawsky const char *buf, size_t count) 42346ddf194SBen Widawsky { 42414c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 42546ddf194SBen Widawsky struct drm_device *dev = minor->dev; 42646ddf194SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 4272a5913a8SBen Widawsky u32 val; 42846ddf194SBen Widawsky ssize_t ret; 42946ddf194SBen Widawsky 43046ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 43146ddf194SBen Widawsky if (ret) 43246ddf194SBen Widawsky return ret; 43346ddf194SBen Widawsky 4345c9669ceSTom O'Rourke flush_delayed_work(&dev_priv->rps.delayed_resume_work); 4355c9669ceSTom O'Rourke 4364fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 43746ddf194SBen Widawsky 4387c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 4390a073b84SJesse Barnes 4402a5913a8SBen Widawsky if (val < dev_priv->rps.min_freq || 4412a5913a8SBen Widawsky val > dev_priv->rps.max_freq || 4422a5913a8SBen Widawsky val > dev_priv->rps.max_freq_softlimit) { 4434fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 44446ddf194SBen Widawsky return -EINVAL; 44546ddf194SBen Widawsky } 44646ddf194SBen Widawsky 447b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit = val; 4486917c7b9SChris Wilson 449f745a80eSVille Syrjälä val = clamp_t(int, dev_priv->rps.cur_freq, 450f745a80eSVille Syrjälä dev_priv->rps.min_freq_softlimit, 451f745a80eSVille Syrjälä dev_priv->rps.max_freq_softlimit); 452f745a80eSVille Syrjälä 453f745a80eSVille Syrjälä /* We still need *_set_rps to process the new min_delay and 454f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 455f745a80eSVille Syrjälä * frequency request may be unchanged. */ 456ffe02b40SVille Syrjälä intel_set_rps(dev, val); 45746ddf194SBen Widawsky 4584fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 45946ddf194SBen Widawsky 46046ddf194SBen Widawsky return count; 46146ddf194SBen Widawsky 46246ddf194SBen Widawsky } 46346ddf194SBen Widawsky 464c8c972ebSVille Syrjälä static DEVICE_ATTR(gt_act_freq_mhz, S_IRUGO, gt_act_freq_mhz_show, NULL); 465df6eedc8SBen Widawsky static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL); 46646ddf194SBen Widawsky static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store); 46746ddf194SBen Widawsky static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store); 468df6eedc8SBen Widawsky 46997e4eed7SChris Wilson static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL); 470ac6ae347SBen Widawsky 471ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf); 472ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 473ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 474ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 475ac6ae347SBen Widawsky 476ac6ae347SBen Widawsky /* For now we have a static number of RP states */ 477ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 478ac6ae347SBen Widawsky { 47914c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 480ac6ae347SBen Widawsky struct drm_device *dev = minor->dev; 481ac6ae347SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 482bc4d91f6SAkash Goel u32 val; 483ac6ae347SBen Widawsky 484bc4d91f6SAkash Goel if (attr == &dev_attr_gt_RP0_freq_mhz) 4857c59a9c1SVille Syrjälä val = intel_gpu_freq(dev_priv, dev_priv->rps.rp0_freq); 486bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RP1_freq_mhz) 4877c59a9c1SVille Syrjälä val = intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq); 488bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RPn_freq_mhz) 4897c59a9c1SVille Syrjälä val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq); 49074c4f62bSDeepak S else 491ac6ae347SBen Widawsky BUG(); 492bc4d91f6SAkash Goel 4933e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", val); 494ac6ae347SBen Widawsky } 495ac6ae347SBen Widawsky 496df6eedc8SBen Widawsky static const struct attribute *gen6_attrs[] = { 497c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 498df6eedc8SBen Widawsky &dev_attr_gt_cur_freq_mhz.attr, 499df6eedc8SBen Widawsky &dev_attr_gt_max_freq_mhz.attr, 500df6eedc8SBen Widawsky &dev_attr_gt_min_freq_mhz.attr, 501ac6ae347SBen Widawsky &dev_attr_gt_RP0_freq_mhz.attr, 502ac6ae347SBen Widawsky &dev_attr_gt_RP1_freq_mhz.attr, 503ac6ae347SBen Widawsky &dev_attr_gt_RPn_freq_mhz.attr, 504df6eedc8SBen Widawsky NULL, 505df6eedc8SBen Widawsky }; 506df6eedc8SBen Widawsky 50797e4eed7SChris Wilson static const struct attribute *vlv_attrs[] = { 508c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 50997e4eed7SChris Wilson &dev_attr_gt_cur_freq_mhz.attr, 51097e4eed7SChris Wilson &dev_attr_gt_max_freq_mhz.attr, 51197e4eed7SChris Wilson &dev_attr_gt_min_freq_mhz.attr, 51274c4f62bSDeepak S &dev_attr_gt_RP0_freq_mhz.attr, 51374c4f62bSDeepak S &dev_attr_gt_RP1_freq_mhz.attr, 51474c4f62bSDeepak S &dev_attr_gt_RPn_freq_mhz.attr, 51597e4eed7SChris Wilson &dev_attr_vlv_rpe_freq_mhz.attr, 51697e4eed7SChris Wilson NULL, 51797e4eed7SChris Wilson }; 51897e4eed7SChris Wilson 519ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj, 520ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 521ef86ddceSMika Kuoppala loff_t off, size_t count) 522ef86ddceSMika Kuoppala { 523ef86ddceSMika Kuoppala 524*657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 52514c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 526ef86ddceSMika Kuoppala struct drm_device *dev = minor->dev; 527ef86ddceSMika Kuoppala struct i915_error_state_file_priv error_priv; 528ef86ddceSMika Kuoppala struct drm_i915_error_state_buf error_str; 529ef86ddceSMika Kuoppala ssize_t ret_count = 0; 530ef86ddceSMika Kuoppala int ret; 531ef86ddceSMika Kuoppala 532ef86ddceSMika Kuoppala memset(&error_priv, 0, sizeof(error_priv)); 533ef86ddceSMika Kuoppala 5340a4cd7c8SChris Wilson ret = i915_error_state_buf_init(&error_str, to_i915(dev), count, off); 535ef86ddceSMika Kuoppala if (ret) 536ef86ddceSMika Kuoppala return ret; 537ef86ddceSMika Kuoppala 538ef86ddceSMika Kuoppala error_priv.dev = dev; 539ef86ddceSMika Kuoppala i915_error_state_get(dev, &error_priv); 540ef86ddceSMika Kuoppala 541ef86ddceSMika Kuoppala ret = i915_error_state_to_str(&error_str, &error_priv); 542ef86ddceSMika Kuoppala if (ret) 543ef86ddceSMika Kuoppala goto out; 544ef86ddceSMika Kuoppala 545ef86ddceSMika Kuoppala ret_count = count < error_str.bytes ? count : error_str.bytes; 546ef86ddceSMika Kuoppala 547ef86ddceSMika Kuoppala memcpy(buf, error_str.buf, ret_count); 548ef86ddceSMika Kuoppala out: 549ef86ddceSMika Kuoppala i915_error_state_put(&error_priv); 550ef86ddceSMika Kuoppala i915_error_state_buf_release(&error_str); 551ef86ddceSMika Kuoppala 552ef86ddceSMika Kuoppala return ret ?: ret_count; 553ef86ddceSMika Kuoppala } 554ef86ddceSMika Kuoppala 555ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj, 556ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 557ef86ddceSMika Kuoppala loff_t off, size_t count) 558ef86ddceSMika Kuoppala { 559*657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 56014c8d110SDave Airlie struct drm_minor *minor = dev_to_drm_minor(kdev); 561ef86ddceSMika Kuoppala struct drm_device *dev = minor->dev; 562ef86ddceSMika Kuoppala int ret; 563ef86ddceSMika Kuoppala 564ef86ddceSMika Kuoppala DRM_DEBUG_DRIVER("Resetting error state\n"); 565ef86ddceSMika Kuoppala 566ef86ddceSMika Kuoppala ret = mutex_lock_interruptible(&dev->struct_mutex); 567ef86ddceSMika Kuoppala if (ret) 568ef86ddceSMika Kuoppala return ret; 569ef86ddceSMika Kuoppala 570ef86ddceSMika Kuoppala i915_destroy_error_state(dev); 571ef86ddceSMika Kuoppala mutex_unlock(&dev->struct_mutex); 572ef86ddceSMika Kuoppala 573ef86ddceSMika Kuoppala return count; 574ef86ddceSMika Kuoppala } 575ef86ddceSMika Kuoppala 576ef86ddceSMika Kuoppala static struct bin_attribute error_state_attr = { 577ef86ddceSMika Kuoppala .attr.name = "error", 578ef86ddceSMika Kuoppala .attr.mode = S_IRUSR | S_IWUSR, 579ef86ddceSMika Kuoppala .size = 0, 580ef86ddceSMika Kuoppala .read = error_state_read, 581ef86ddceSMika Kuoppala .write = error_state_write, 582ef86ddceSMika Kuoppala }; 583ef86ddceSMika Kuoppala 5840136db58SBen Widawsky void i915_setup_sysfs(struct drm_device *dev) 5850136db58SBen Widawsky { 5860136db58SBen Widawsky int ret; 5870136db58SBen Widawsky 5888c3f929bSBen Widawsky #ifdef CONFIG_PM 58958abf1daSRodrigo Vivi if (HAS_RC6(dev)) { 5905bdebb18SDave Airlie ret = sysfs_merge_group(&dev->primary->kdev->kobj, 591112abd29SDaniel Vetter &rc6_attr_group); 5920136db58SBen Widawsky if (ret) 59384bc7581SBen Widawsky DRM_ERROR("RC6 residency sysfs setup failed\n"); 594112abd29SDaniel Vetter } 59558abf1daSRodrigo Vivi if (HAS_RC6p(dev)) { 59658abf1daSRodrigo Vivi ret = sysfs_merge_group(&dev->primary->kdev->kobj, 59758abf1daSRodrigo Vivi &rc6p_attr_group); 59858abf1daSRodrigo Vivi if (ret) 59958abf1daSRodrigo Vivi DRM_ERROR("RC6p residency sysfs setup failed\n"); 60058abf1daSRodrigo Vivi } 601666a4537SWayne Boyer if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { 602626ad6f3SVille Syrjälä ret = sysfs_merge_group(&dev->primary->kdev->kobj, 603626ad6f3SVille Syrjälä &media_rc6_attr_group); 604626ad6f3SVille Syrjälä if (ret) 605626ad6f3SVille Syrjälä DRM_ERROR("Media RC6 residency sysfs setup failed\n"); 606626ad6f3SVille Syrjälä } 6078c3f929bSBen Widawsky #endif 608040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 6095bdebb18SDave Airlie ret = device_create_bin_file(dev->primary->kdev, &dpf_attrs); 61084bc7581SBen Widawsky if (ret) 61184bc7581SBen Widawsky DRM_ERROR("l3 parity sysfs setup failed\n"); 61235a85ac6SBen Widawsky 61335a85ac6SBen Widawsky if (NUM_L3_SLICES(dev) > 1) { 6145bdebb18SDave Airlie ret = device_create_bin_file(dev->primary->kdev, 61535a85ac6SBen Widawsky &dpf_attrs_1); 61635a85ac6SBen Widawsky if (ret) 61735a85ac6SBen Widawsky DRM_ERROR("l3 parity slice 1 setup failed\n"); 61835a85ac6SBen Widawsky } 6190136db58SBen Widawsky } 620df6eedc8SBen Widawsky 62197e4eed7SChris Wilson ret = 0; 622666a4537SWayne Boyer if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) 6235bdebb18SDave Airlie ret = sysfs_create_files(&dev->primary->kdev->kobj, vlv_attrs); 62497e4eed7SChris Wilson else if (INTEL_INFO(dev)->gen >= 6) 6255bdebb18SDave Airlie ret = sysfs_create_files(&dev->primary->kdev->kobj, gen6_attrs); 626df6eedc8SBen Widawsky if (ret) 62797e4eed7SChris Wilson DRM_ERROR("RPS sysfs setup failed\n"); 628ef86ddceSMika Kuoppala 6295bdebb18SDave Airlie ret = sysfs_create_bin_file(&dev->primary->kdev->kobj, 630ef86ddceSMika Kuoppala &error_state_attr); 631ef86ddceSMika Kuoppala if (ret) 632ef86ddceSMika Kuoppala DRM_ERROR("error_state sysfs setup failed\n"); 633112abd29SDaniel Vetter } 6340136db58SBen Widawsky 6350136db58SBen Widawsky void i915_teardown_sysfs(struct drm_device *dev) 6360136db58SBen Widawsky { 6375bdebb18SDave Airlie sysfs_remove_bin_file(&dev->primary->kdev->kobj, &error_state_attr); 638666a4537SWayne Boyer if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) 6395bdebb18SDave Airlie sysfs_remove_files(&dev->primary->kdev->kobj, vlv_attrs); 64097e4eed7SChris Wilson else 6415bdebb18SDave Airlie sysfs_remove_files(&dev->primary->kdev->kobj, gen6_attrs); 6425bdebb18SDave Airlie device_remove_bin_file(dev->primary->kdev, &dpf_attrs_1); 6435bdebb18SDave Airlie device_remove_bin_file(dev->primary->kdev, &dpf_attrs); 644853c70e8SBen Widawsky #ifdef CONFIG_PM 6455bdebb18SDave Airlie sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6_attr_group); 64658abf1daSRodrigo Vivi sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6p_attr_group); 647853c70e8SBen Widawsky #endif 6480136db58SBen Widawsky } 649