xref: /openbmc/linux/drivers/gpu/drm/i915/i915_sysfs.c (revision 59f3da1e0ecb48e28c2ff6ffed4c354997452e77)
10136db58SBen Widawsky /*
20136db58SBen Widawsky  * Copyright © 2012 Intel Corporation
30136db58SBen Widawsky  *
40136db58SBen Widawsky  * Permission is hereby granted, free of charge, to any person obtaining a
50136db58SBen Widawsky  * copy of this software and associated documentation files (the "Software"),
60136db58SBen Widawsky  * to deal in the Software without restriction, including without limitation
70136db58SBen Widawsky  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
80136db58SBen Widawsky  * and/or sell copies of the Software, and to permit persons to whom the
90136db58SBen Widawsky  * Software is furnished to do so, subject to the following conditions:
100136db58SBen Widawsky  *
110136db58SBen Widawsky  * The above copyright notice and this permission notice (including the next
120136db58SBen Widawsky  * paragraph) shall be included in all copies or substantial portions of the
130136db58SBen Widawsky  * Software.
140136db58SBen Widawsky  *
150136db58SBen Widawsky  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
160136db58SBen Widawsky  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
170136db58SBen Widawsky  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
180136db58SBen Widawsky  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
190136db58SBen Widawsky  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
200136db58SBen Widawsky  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
210136db58SBen Widawsky  * IN THE SOFTWARE.
220136db58SBen Widawsky  *
230136db58SBen Widawsky  * Authors:
240136db58SBen Widawsky  *    Ben Widawsky <ben@bwidawsk.net>
250136db58SBen Widawsky  *
260136db58SBen Widawsky  */
270136db58SBen Widawsky 
280136db58SBen Widawsky #include <linux/device.h>
290136db58SBen Widawsky #include <linux/module.h>
300136db58SBen Widawsky #include <linux/stat.h>
310136db58SBen Widawsky #include <linux/sysfs.h>
3284bc7581SBen Widawsky #include "intel_drv.h"
330136db58SBen Widawsky #include "i915_drv.h"
340136db58SBen Widawsky 
35694c2828SDavid Weinehall static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev)
36c49d13eeSDavid Weinehall {
37694c2828SDavid Weinehall 	struct drm_minor *minor = dev_get_drvdata(kdev);
38694c2828SDavid Weinehall 	return to_i915(minor->dev);
39c49d13eeSDavid Weinehall }
4014c8d110SDave Airlie 
415ab3633dSHunt Xu #ifdef CONFIG_PM
42694c2828SDavid Weinehall static u32 calc_residency(struct drm_i915_private *dev_priv,
43f0f59a00SVille Syrjälä 			  i915_reg_t reg)
440136db58SBen Widawsky {
45c5a0ad11SMika Kuoppala 	return DIV_ROUND_CLOSEST_ULL(intel_rc6_residency_us(dev_priv, reg),
46c5a0ad11SMika Kuoppala 				     1000);
470136db58SBen Widawsky }
480136db58SBen Widawsky 
490136db58SBen Widawsky static ssize_t
50dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
510136db58SBen Widawsky {
52dc97997aSChris Wilson 	return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6());
530136db58SBen Widawsky }
540136db58SBen Widawsky 
550136db58SBen Widawsky static ssize_t
56dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
570136db58SBen Widawsky {
58694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
59694c2828SDavid Weinehall 	u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6);
603e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
610136db58SBen Widawsky }
620136db58SBen Widawsky 
630136db58SBen Widawsky static ssize_t
64dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
650136db58SBen Widawsky {
66694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
67694c2828SDavid Weinehall 	u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p);
683e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
690136db58SBen Widawsky }
700136db58SBen Widawsky 
710136db58SBen Widawsky static ssize_t
72dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
730136db58SBen Widawsky {
74694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
75694c2828SDavid Weinehall 	u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp);
763e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
770136db58SBen Widawsky }
780136db58SBen Widawsky 
79626ad6f3SVille Syrjälä static ssize_t
80626ad6f3SVille Syrjälä show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
81626ad6f3SVille Syrjälä {
82694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
83694c2828SDavid Weinehall 	u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6);
84626ad6f3SVille Syrjälä 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
85626ad6f3SVille Syrjälä }
86626ad6f3SVille Syrjälä 
870136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
880136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
890136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
900136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
91626ad6f3SVille Syrjälä static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
920136db58SBen Widawsky 
930136db58SBen Widawsky static struct attribute *rc6_attrs[] = {
940136db58SBen Widawsky 	&dev_attr_rc6_enable.attr,
950136db58SBen Widawsky 	&dev_attr_rc6_residency_ms.attr,
960136db58SBen Widawsky 	NULL
970136db58SBen Widawsky };
980136db58SBen Widawsky 
990a7a0986SArvind Yadav static const struct attribute_group rc6_attr_group = {
1000136db58SBen Widawsky 	.name = power_group_name,
1010136db58SBen Widawsky 	.attrs =  rc6_attrs
1020136db58SBen Widawsky };
10358abf1daSRodrigo Vivi 
10458abf1daSRodrigo Vivi static struct attribute *rc6p_attrs[] = {
10558abf1daSRodrigo Vivi 	&dev_attr_rc6p_residency_ms.attr,
10658abf1daSRodrigo Vivi 	&dev_attr_rc6pp_residency_ms.attr,
10758abf1daSRodrigo Vivi 	NULL
10858abf1daSRodrigo Vivi };
10958abf1daSRodrigo Vivi 
1100a7a0986SArvind Yadav static const struct attribute_group rc6p_attr_group = {
11158abf1daSRodrigo Vivi 	.name = power_group_name,
11258abf1daSRodrigo Vivi 	.attrs =  rc6p_attrs
11358abf1daSRodrigo Vivi };
114626ad6f3SVille Syrjälä 
115626ad6f3SVille Syrjälä static struct attribute *media_rc6_attrs[] = {
116626ad6f3SVille Syrjälä 	&dev_attr_media_rc6_residency_ms.attr,
117626ad6f3SVille Syrjälä 	NULL
118626ad6f3SVille Syrjälä };
119626ad6f3SVille Syrjälä 
1200a7a0986SArvind Yadav static const struct attribute_group media_rc6_attr_group = {
121626ad6f3SVille Syrjälä 	.name = power_group_name,
122626ad6f3SVille Syrjälä 	.attrs =  media_rc6_attrs
123626ad6f3SVille Syrjälä };
1248c3f929bSBen Widawsky #endif
1250136db58SBen Widawsky 
126694c2828SDavid Weinehall static int l3_access_valid(struct drm_i915_private *dev_priv, loff_t offset)
12784bc7581SBen Widawsky {
128694c2828SDavid Weinehall 	if (!HAS_L3_DPF(dev_priv))
12984bc7581SBen Widawsky 		return -EPERM;
13084bc7581SBen Widawsky 
13184bc7581SBen Widawsky 	if (offset % 4 != 0)
13284bc7581SBen Widawsky 		return -EINVAL;
13384bc7581SBen Widawsky 
13484bc7581SBen Widawsky 	if (offset >= GEN7_L3LOG_SIZE)
13584bc7581SBen Widawsky 		return -ENXIO;
13684bc7581SBen Widawsky 
13784bc7581SBen Widawsky 	return 0;
13884bc7581SBen Widawsky }
13984bc7581SBen Widawsky 
14084bc7581SBen Widawsky static ssize_t
14184bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj,
14284bc7581SBen Widawsky 	     struct bin_attribute *attr, char *buf,
14384bc7581SBen Widawsky 	     loff_t offset, size_t count)
14484bc7581SBen Widawsky {
145c49d13eeSDavid Weinehall 	struct device *kdev = kobj_to_dev(kobj);
146694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
147694c2828SDavid Weinehall 	struct drm_device *dev = &dev_priv->drm;
14835a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
1493ccfd19dSBen Widawsky 	int ret;
15084bc7581SBen Widawsky 
1511c3dcd1cSBen Widawsky 	count = round_down(count, 4);
1521c3dcd1cSBen Widawsky 
153694c2828SDavid Weinehall 	ret = l3_access_valid(dev_priv, offset);
15484bc7581SBen Widawsky 	if (ret)
15584bc7581SBen Widawsky 		return ret;
15684bc7581SBen Widawsky 
157e5ad4026SDan Carpenter 	count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
15833618ea5SBen Widawsky 
159c49d13eeSDavid Weinehall 	ret = i915_mutex_lock_interruptible(dev);
16084bc7581SBen Widawsky 	if (ret)
16184bc7581SBen Widawsky 		return ret;
16284bc7581SBen Widawsky 
16335a85ac6SBen Widawsky 	if (dev_priv->l3_parity.remap_info[slice])
1641c966dd2SBen Widawsky 		memcpy(buf,
16535a85ac6SBen Widawsky 		       dev_priv->l3_parity.remap_info[slice] + (offset/4),
1661c966dd2SBen Widawsky 		       count);
1671c966dd2SBen Widawsky 	else
1681c966dd2SBen Widawsky 		memset(buf, 0, count);
1691c966dd2SBen Widawsky 
170c49d13eeSDavid Weinehall 	mutex_unlock(&dev->struct_mutex);
17184bc7581SBen Widawsky 
1721c966dd2SBen Widawsky 	return count;
17384bc7581SBen Widawsky }
17484bc7581SBen Widawsky 
17584bc7581SBen Widawsky static ssize_t
17684bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj,
17784bc7581SBen Widawsky 	      struct bin_attribute *attr, char *buf,
17884bc7581SBen Widawsky 	      loff_t offset, size_t count)
17984bc7581SBen Widawsky {
180c49d13eeSDavid Weinehall 	struct device *kdev = kobj_to_dev(kobj);
181694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
182694c2828SDavid Weinehall 	struct drm_device *dev = &dev_priv->drm;
183e2efd130SChris Wilson 	struct i915_gem_context *ctx;
18435a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
185cefcff8fSJoonas Lahtinen 	u32 **remap_info;
18684bc7581SBen Widawsky 	int ret;
18784bc7581SBen Widawsky 
188694c2828SDavid Weinehall 	ret = l3_access_valid(dev_priv, offset);
18984bc7581SBen Widawsky 	if (ret)
19084bc7581SBen Widawsky 		return ret;
19184bc7581SBen Widawsky 
192c49d13eeSDavid Weinehall 	ret = i915_mutex_lock_interruptible(dev);
19384bc7581SBen Widawsky 	if (ret)
19484bc7581SBen Widawsky 		return ret;
19584bc7581SBen Widawsky 
196cefcff8fSJoonas Lahtinen 	remap_info = &dev_priv->l3_parity.remap_info[slice];
197cefcff8fSJoonas Lahtinen 	if (!*remap_info) {
198cefcff8fSJoonas Lahtinen 		*remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
199cefcff8fSJoonas Lahtinen 		if (!*remap_info) {
200cefcff8fSJoonas Lahtinen 			ret = -ENOMEM;
201cefcff8fSJoonas Lahtinen 			goto out;
20284bc7581SBen Widawsky 		}
20384bc7581SBen Widawsky 	}
20484bc7581SBen Widawsky 
20584bc7581SBen Widawsky 	/* TODO: Ideally we really want a GPU reset here to make sure errors
20684bc7581SBen Widawsky 	 * aren't propagated. Since I cannot find a stable way to reset the GPU
20784bc7581SBen Widawsky 	 * at this point it is left as a TODO.
20884bc7581SBen Widawsky 	*/
209cefcff8fSJoonas Lahtinen 	memcpy(*remap_info + (offset/4), buf, count);
21084bc7581SBen Widawsky 
2113ccfd19dSBen Widawsky 	/* NB: We defer the remapping until we switch to the context */
212829a0af2SChris Wilson 	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2133ccfd19dSBen Widawsky 		ctx->remap_slice |= (1<<slice);
21484bc7581SBen Widawsky 
215cefcff8fSJoonas Lahtinen 	ret = count;
216cefcff8fSJoonas Lahtinen 
217cefcff8fSJoonas Lahtinen out:
218c49d13eeSDavid Weinehall 	mutex_unlock(&dev->struct_mutex);
21984bc7581SBen Widawsky 
220cefcff8fSJoonas Lahtinen 	return ret;
22184bc7581SBen Widawsky }
22284bc7581SBen Widawsky 
223*59f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs = {
22484bc7581SBen Widawsky 	.attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
22584bc7581SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
22684bc7581SBen Widawsky 	.read = i915_l3_read,
22784bc7581SBen Widawsky 	.write = i915_l3_write,
22835a85ac6SBen Widawsky 	.mmap = NULL,
22935a85ac6SBen Widawsky 	.private = (void *)0
23035a85ac6SBen Widawsky };
23135a85ac6SBen Widawsky 
232*59f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs_1 = {
23335a85ac6SBen Widawsky 	.attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
23435a85ac6SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
23535a85ac6SBen Widawsky 	.read = i915_l3_read,
23635a85ac6SBen Widawsky 	.write = i915_l3_write,
23735a85ac6SBen Widawsky 	.mmap = NULL,
23835a85ac6SBen Widawsky 	.private = (void *)1
23984bc7581SBen Widawsky };
24084bc7581SBen Widawsky 
241c8c972ebSVille Syrjälä static ssize_t gt_act_freq_mhz_show(struct device *kdev,
242df6eedc8SBen Widawsky 				    struct device_attribute *attr, char *buf)
243df6eedc8SBen Widawsky {
244694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
245df6eedc8SBen Widawsky 	int ret;
246df6eedc8SBen Widawsky 
247d46c0517SImre Deak 	intel_runtime_pm_get(dev_priv);
248d46c0517SImre Deak 
2494fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
250666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
251177006a1SJesse Barnes 		u32 freq;
25264936258SJani Nikula 		freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
2537c59a9c1SVille Syrjälä 		ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff);
254177006a1SJesse Barnes 	} else {
255c8c972ebSVille Syrjälä 		u32 rpstat = I915_READ(GEN6_RPSTAT1);
25635ceabf3SRodrigo Vivi 		if (INTEL_GEN(dev_priv) >= 9)
257ed64d66fSAkash Goel 			ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
258ed64d66fSAkash Goel 		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
259c8c972ebSVille Syrjälä 			ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
260c8c972ebSVille Syrjälä 		else
261c8c972ebSVille Syrjälä 			ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
2627c59a9c1SVille Syrjälä 		ret = intel_gpu_freq(dev_priv, ret);
263c8c972ebSVille Syrjälä 	}
264c8c972ebSVille Syrjälä 	mutex_unlock(&dev_priv->rps.hw_lock);
265c8c972ebSVille Syrjälä 
266c8c972ebSVille Syrjälä 	intel_runtime_pm_put(dev_priv);
267c8c972ebSVille Syrjälä 
268c8c972ebSVille Syrjälä 	return snprintf(buf, PAGE_SIZE, "%d\n", ret);
269c8c972ebSVille Syrjälä }
270c8c972ebSVille Syrjälä 
271c8c972ebSVille Syrjälä static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
272c8c972ebSVille Syrjälä 				    struct device_attribute *attr, char *buf)
273c8c972ebSVille Syrjälä {
274694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
275c8c972ebSVille Syrjälä 
27662e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
27762e1baa1SChris Wilson 			intel_gpu_freq(dev_priv,
27862e1baa1SChris Wilson 				       dev_priv->rps.cur_freq));
279df6eedc8SBen Widawsky }
280df6eedc8SBen Widawsky 
28129ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
28229ecd78dSChris Wilson {
283694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
28429ecd78dSChris Wilson 
28529ecd78dSChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
28662e1baa1SChris Wilson 			intel_gpu_freq(dev_priv,
28762e1baa1SChris Wilson 				       dev_priv->rps.boost_freq));
28829ecd78dSChris Wilson }
28929ecd78dSChris Wilson 
29029ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_store(struct device *kdev,
29129ecd78dSChris Wilson 				       struct device_attribute *attr,
29229ecd78dSChris Wilson 				       const char *buf, size_t count)
29329ecd78dSChris Wilson {
294694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
29529ecd78dSChris Wilson 	u32 val;
29629ecd78dSChris Wilson 	ssize_t ret;
29729ecd78dSChris Wilson 
29829ecd78dSChris Wilson 	ret = kstrtou32(buf, 0, &val);
29929ecd78dSChris Wilson 	if (ret)
30029ecd78dSChris Wilson 		return ret;
30129ecd78dSChris Wilson 
30229ecd78dSChris Wilson 	/* Validate against (static) hardware limits */
30329ecd78dSChris Wilson 	val = intel_freq_opcode(dev_priv, val);
30429ecd78dSChris Wilson 	if (val < dev_priv->rps.min_freq || val > dev_priv->rps.max_freq)
30529ecd78dSChris Wilson 		return -EINVAL;
30629ecd78dSChris Wilson 
30729ecd78dSChris Wilson 	mutex_lock(&dev_priv->rps.hw_lock);
30829ecd78dSChris Wilson 	dev_priv->rps.boost_freq = val;
30929ecd78dSChris Wilson 	mutex_unlock(&dev_priv->rps.hw_lock);
31029ecd78dSChris Wilson 
31129ecd78dSChris Wilson 	return count;
31229ecd78dSChris Wilson }
31329ecd78dSChris Wilson 
31497e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
31597e4eed7SChris Wilson 				     struct device_attribute *attr, char *buf)
31697e4eed7SChris Wilson {
317694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
31897e4eed7SChris Wilson 
31962e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
32062e1baa1SChris Wilson 			intel_gpu_freq(dev_priv,
32162e1baa1SChris Wilson 				       dev_priv->rps.efficient_freq));
32297e4eed7SChris Wilson }
32397e4eed7SChris Wilson 
324df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
325df6eedc8SBen Widawsky {
326694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
327df6eedc8SBen Widawsky 
32862e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
32962e1baa1SChris Wilson 			intel_gpu_freq(dev_priv,
33062e1baa1SChris Wilson 				       dev_priv->rps.max_freq_softlimit));
331df6eedc8SBen Widawsky }
332df6eedc8SBen Widawsky 
33346ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev,
33446ddf194SBen Widawsky 				     struct device_attribute *attr,
33546ddf194SBen Widawsky 				     const char *buf, size_t count)
33646ddf194SBen Widawsky {
337694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3382a5913a8SBen Widawsky 	u32 val;
33946ddf194SBen Widawsky 	ssize_t ret;
34046ddf194SBen Widawsky 
34146ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
34246ddf194SBen Widawsky 	if (ret)
34346ddf194SBen Widawsky 		return ret;
34446ddf194SBen Widawsky 
345933bfb44SSagar Arun Kamble 	intel_runtime_pm_get(dev_priv);
346933bfb44SSagar Arun Kamble 
3474fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
34846ddf194SBen Widawsky 
3497c59a9c1SVille Syrjälä 	val = intel_freq_opcode(dev_priv, val);
3500a073b84SJesse Barnes 
3512a5913a8SBen Widawsky 	if (val < dev_priv->rps.min_freq ||
3522a5913a8SBen Widawsky 	    val > dev_priv->rps.max_freq ||
353b39fb297SBen Widawsky 	    val < dev_priv->rps.min_freq_softlimit) {
3544fc688ceSJesse Barnes 		mutex_unlock(&dev_priv->rps.hw_lock);
355933bfb44SSagar Arun Kamble 		intel_runtime_pm_put(dev_priv);
35646ddf194SBen Widawsky 		return -EINVAL;
35746ddf194SBen Widawsky 	}
35846ddf194SBen Widawsky 
3592a5913a8SBen Widawsky 	if (val > dev_priv->rps.rp0_freq)
36031c77388SBen Widawsky 		DRM_DEBUG("User requested overclocking to %d\n",
3617c59a9c1SVille Syrjälä 			  intel_gpu_freq(dev_priv, val));
36231c77388SBen Widawsky 
363b39fb297SBen Widawsky 	dev_priv->rps.max_freq_softlimit = val;
36446ddf194SBen Widawsky 
365f745a80eSVille Syrjälä 	val = clamp_t(int, dev_priv->rps.cur_freq,
366f745a80eSVille Syrjälä 		      dev_priv->rps.min_freq_softlimit,
367f745a80eSVille Syrjälä 		      dev_priv->rps.max_freq_softlimit);
368f745a80eSVille Syrjälä 
369f745a80eSVille Syrjälä 	/* We still need *_set_rps to process the new max_delay and
370f745a80eSVille Syrjälä 	 * update the interrupt limits and PMINTRMSK even though
371f745a80eSVille Syrjälä 	 * frequency request may be unchanged. */
3729fcee2f7SChris Wilson 	ret = intel_set_rps(dev_priv, val);
3736917c7b9SChris Wilson 
3744fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
37546ddf194SBen Widawsky 
376933bfb44SSagar Arun Kamble 	intel_runtime_pm_put(dev_priv);
377933bfb44SSagar Arun Kamble 
3789fcee2f7SChris Wilson 	return ret ?: count;
37946ddf194SBen Widawsky }
38046ddf194SBen Widawsky 
381df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
382df6eedc8SBen Widawsky {
383694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
384df6eedc8SBen Widawsky 
38562e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
38662e1baa1SChris Wilson 			intel_gpu_freq(dev_priv,
38762e1baa1SChris Wilson 				       dev_priv->rps.min_freq_softlimit));
388df6eedc8SBen Widawsky }
389df6eedc8SBen Widawsky 
39046ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev,
39146ddf194SBen Widawsky 				     struct device_attribute *attr,
39246ddf194SBen Widawsky 				     const char *buf, size_t count)
39346ddf194SBen Widawsky {
394694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3952a5913a8SBen Widawsky 	u32 val;
39646ddf194SBen Widawsky 	ssize_t ret;
39746ddf194SBen Widawsky 
39846ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
39946ddf194SBen Widawsky 	if (ret)
40046ddf194SBen Widawsky 		return ret;
40146ddf194SBen Widawsky 
402933bfb44SSagar Arun Kamble 	intel_runtime_pm_get(dev_priv);
403933bfb44SSagar Arun Kamble 
4044fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
40546ddf194SBen Widawsky 
4067c59a9c1SVille Syrjälä 	val = intel_freq_opcode(dev_priv, val);
4070a073b84SJesse Barnes 
4082a5913a8SBen Widawsky 	if (val < dev_priv->rps.min_freq ||
4092a5913a8SBen Widawsky 	    val > dev_priv->rps.max_freq ||
4102a5913a8SBen Widawsky 	    val > dev_priv->rps.max_freq_softlimit) {
4114fc688ceSJesse Barnes 		mutex_unlock(&dev_priv->rps.hw_lock);
412933bfb44SSagar Arun Kamble 		intel_runtime_pm_put(dev_priv);
41346ddf194SBen Widawsky 		return -EINVAL;
41446ddf194SBen Widawsky 	}
41546ddf194SBen Widawsky 
416b39fb297SBen Widawsky 	dev_priv->rps.min_freq_softlimit = val;
4176917c7b9SChris Wilson 
418f745a80eSVille Syrjälä 	val = clamp_t(int, dev_priv->rps.cur_freq,
419f745a80eSVille Syrjälä 		      dev_priv->rps.min_freq_softlimit,
420f745a80eSVille Syrjälä 		      dev_priv->rps.max_freq_softlimit);
421f745a80eSVille Syrjälä 
422f745a80eSVille Syrjälä 	/* We still need *_set_rps to process the new min_delay and
423f745a80eSVille Syrjälä 	 * update the interrupt limits and PMINTRMSK even though
424f745a80eSVille Syrjälä 	 * frequency request may be unchanged. */
4259fcee2f7SChris Wilson 	ret = intel_set_rps(dev_priv, val);
42646ddf194SBen Widawsky 
4274fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
42846ddf194SBen Widawsky 
429933bfb44SSagar Arun Kamble 	intel_runtime_pm_put(dev_priv);
430933bfb44SSagar Arun Kamble 
4319fcee2f7SChris Wilson 	return ret ?: count;
43246ddf194SBen Widawsky }
43346ddf194SBen Widawsky 
434c8c972ebSVille Syrjälä static DEVICE_ATTR(gt_act_freq_mhz, S_IRUGO, gt_act_freq_mhz_show, NULL);
435df6eedc8SBen Widawsky static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
43673a79871SMika Kuoppala static DEVICE_ATTR(gt_boost_freq_mhz, S_IRUGO | S_IWUSR, gt_boost_freq_mhz_show, gt_boost_freq_mhz_store);
43746ddf194SBen Widawsky static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
43846ddf194SBen Widawsky static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
439df6eedc8SBen Widawsky 
44097e4eed7SChris Wilson static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
441ac6ae347SBen Widawsky 
442ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
443ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
444ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
445ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
446ac6ae347SBen Widawsky 
447ac6ae347SBen Widawsky /* For now we have a static number of RP states */
448ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
449ac6ae347SBen Widawsky {
450694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
451bc4d91f6SAkash Goel 	u32 val;
452ac6ae347SBen Widawsky 
453bc4d91f6SAkash Goel 	if (attr == &dev_attr_gt_RP0_freq_mhz)
4547c59a9c1SVille Syrjälä 		val = intel_gpu_freq(dev_priv, dev_priv->rps.rp0_freq);
455bc4d91f6SAkash Goel 	else if (attr == &dev_attr_gt_RP1_freq_mhz)
4567c59a9c1SVille Syrjälä 		val = intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq);
457bc4d91f6SAkash Goel 	else if (attr == &dev_attr_gt_RPn_freq_mhz)
4587c59a9c1SVille Syrjälä 		val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq);
45974c4f62bSDeepak S 	else
460ac6ae347SBen Widawsky 		BUG();
461bc4d91f6SAkash Goel 
4623e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", val);
463ac6ae347SBen Widawsky }
464ac6ae347SBen Widawsky 
465df6eedc8SBen Widawsky static const struct attribute *gen6_attrs[] = {
466c8c972ebSVille Syrjälä 	&dev_attr_gt_act_freq_mhz.attr,
467df6eedc8SBen Widawsky 	&dev_attr_gt_cur_freq_mhz.attr,
46829ecd78dSChris Wilson 	&dev_attr_gt_boost_freq_mhz.attr,
469df6eedc8SBen Widawsky 	&dev_attr_gt_max_freq_mhz.attr,
470df6eedc8SBen Widawsky 	&dev_attr_gt_min_freq_mhz.attr,
471ac6ae347SBen Widawsky 	&dev_attr_gt_RP0_freq_mhz.attr,
472ac6ae347SBen Widawsky 	&dev_attr_gt_RP1_freq_mhz.attr,
473ac6ae347SBen Widawsky 	&dev_attr_gt_RPn_freq_mhz.attr,
474df6eedc8SBen Widawsky 	NULL,
475df6eedc8SBen Widawsky };
476df6eedc8SBen Widawsky 
47797e4eed7SChris Wilson static const struct attribute *vlv_attrs[] = {
478c8c972ebSVille Syrjälä 	&dev_attr_gt_act_freq_mhz.attr,
47997e4eed7SChris Wilson 	&dev_attr_gt_cur_freq_mhz.attr,
48029ecd78dSChris Wilson 	&dev_attr_gt_boost_freq_mhz.attr,
48197e4eed7SChris Wilson 	&dev_attr_gt_max_freq_mhz.attr,
48297e4eed7SChris Wilson 	&dev_attr_gt_min_freq_mhz.attr,
48374c4f62bSDeepak S 	&dev_attr_gt_RP0_freq_mhz.attr,
48474c4f62bSDeepak S 	&dev_attr_gt_RP1_freq_mhz.attr,
48574c4f62bSDeepak S 	&dev_attr_gt_RPn_freq_mhz.attr,
48697e4eed7SChris Wilson 	&dev_attr_vlv_rpe_freq_mhz.attr,
48797e4eed7SChris Wilson 	NULL,
48897e4eed7SChris Wilson };
48997e4eed7SChris Wilson 
49098a2f411SChris Wilson #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
49198a2f411SChris Wilson 
492ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
493ef86ddceSMika Kuoppala 				struct bin_attribute *attr, char *buf,
494ef86ddceSMika Kuoppala 				loff_t off, size_t count)
495ef86ddceSMika Kuoppala {
496ef86ddceSMika Kuoppala 
497657fb5fbSGeliang Tang 	struct device *kdev = kobj_to_dev(kobj);
498694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
499ef86ddceSMika Kuoppala 	struct drm_i915_error_state_buf error_str;
5005a4c6f1bSChris Wilson 	struct i915_gpu_state *gpu;
5015a4c6f1bSChris Wilson 	ssize_t ret;
502ef86ddceSMika Kuoppala 
5035a4c6f1bSChris Wilson 	ret = i915_error_state_buf_init(&error_str, dev_priv, count, off);
504ef86ddceSMika Kuoppala 	if (ret)
505ef86ddceSMika Kuoppala 		return ret;
506ef86ddceSMika Kuoppala 
5075a4c6f1bSChris Wilson 	gpu = i915_first_error_state(dev_priv);
5085a4c6f1bSChris Wilson 	ret = i915_error_state_to_str(&error_str, gpu);
509ef86ddceSMika Kuoppala 	if (ret)
510ef86ddceSMika Kuoppala 		goto out;
511ef86ddceSMika Kuoppala 
5125a4c6f1bSChris Wilson 	ret = count < error_str.bytes ? count : error_str.bytes;
5135a4c6f1bSChris Wilson 	memcpy(buf, error_str.buf, ret);
514ef86ddceSMika Kuoppala 
515ef86ddceSMika Kuoppala out:
5165a4c6f1bSChris Wilson 	i915_gpu_state_put(gpu);
517ef86ddceSMika Kuoppala 	i915_error_state_buf_release(&error_str);
518ef86ddceSMika Kuoppala 
5195a4c6f1bSChris Wilson 	return ret;
520ef86ddceSMika Kuoppala }
521ef86ddceSMika Kuoppala 
522ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj,
523ef86ddceSMika Kuoppala 				 struct bin_attribute *attr, char *buf,
524ef86ddceSMika Kuoppala 				 loff_t off, size_t count)
525ef86ddceSMika Kuoppala {
526657fb5fbSGeliang Tang 	struct device *kdev = kobj_to_dev(kobj);
527694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
528ef86ddceSMika Kuoppala 
529ef86ddceSMika Kuoppala 	DRM_DEBUG_DRIVER("Resetting error state\n");
5305a4c6f1bSChris Wilson 	i915_reset_error_state(dev_priv);
531ef86ddceSMika Kuoppala 
532ef86ddceSMika Kuoppala 	return count;
533ef86ddceSMika Kuoppala }
534ef86ddceSMika Kuoppala 
535*59f3da1eSBhumika Goyal static const struct bin_attribute error_state_attr = {
536ef86ddceSMika Kuoppala 	.attr.name = "error",
537ef86ddceSMika Kuoppala 	.attr.mode = S_IRUSR | S_IWUSR,
538ef86ddceSMika Kuoppala 	.size = 0,
539ef86ddceSMika Kuoppala 	.read = error_state_read,
540ef86ddceSMika Kuoppala 	.write = error_state_write,
541ef86ddceSMika Kuoppala };
542ef86ddceSMika Kuoppala 
54398a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev)
54498a2f411SChris Wilson {
54598a2f411SChris Wilson 	if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr))
54698a2f411SChris Wilson 		DRM_ERROR("error_state sysfs setup failed\n");
54798a2f411SChris Wilson }
54898a2f411SChris Wilson 
54998a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev)
55098a2f411SChris Wilson {
55198a2f411SChris Wilson 	sysfs_remove_bin_file(&kdev->kobj, &error_state_attr);
55298a2f411SChris Wilson }
55398a2f411SChris Wilson #else
55498a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) {}
55598a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) {}
55698a2f411SChris Wilson #endif
55798a2f411SChris Wilson 
558694c2828SDavid Weinehall void i915_setup_sysfs(struct drm_i915_private *dev_priv)
5590136db58SBen Widawsky {
560694c2828SDavid Weinehall 	struct device *kdev = dev_priv->drm.primary->kdev;
5610136db58SBen Widawsky 	int ret;
5620136db58SBen Widawsky 
5638c3f929bSBen Widawsky #ifdef CONFIG_PM
564694c2828SDavid Weinehall 	if (HAS_RC6(dev_priv)) {
565694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
566112abd29SDaniel Vetter 					&rc6_attr_group);
5670136db58SBen Widawsky 		if (ret)
56884bc7581SBen Widawsky 			DRM_ERROR("RC6 residency sysfs setup failed\n");
569112abd29SDaniel Vetter 	}
570694c2828SDavid Weinehall 	if (HAS_RC6p(dev_priv)) {
571694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
57258abf1daSRodrigo Vivi 					&rc6p_attr_group);
57358abf1daSRodrigo Vivi 		if (ret)
57458abf1daSRodrigo Vivi 			DRM_ERROR("RC6p residency sysfs setup failed\n");
57558abf1daSRodrigo Vivi 	}
576694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
577694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
578626ad6f3SVille Syrjälä 					&media_rc6_attr_group);
579626ad6f3SVille Syrjälä 		if (ret)
580626ad6f3SVille Syrjälä 			DRM_ERROR("Media RC6 residency sysfs setup failed\n");
581626ad6f3SVille Syrjälä 	}
5828c3f929bSBen Widawsky #endif
583694c2828SDavid Weinehall 	if (HAS_L3_DPF(dev_priv)) {
584694c2828SDavid Weinehall 		ret = device_create_bin_file(kdev, &dpf_attrs);
58584bc7581SBen Widawsky 		if (ret)
58684bc7581SBen Widawsky 			DRM_ERROR("l3 parity sysfs setup failed\n");
58735a85ac6SBen Widawsky 
588694c2828SDavid Weinehall 		if (NUM_L3_SLICES(dev_priv) > 1) {
589694c2828SDavid Weinehall 			ret = device_create_bin_file(kdev,
59035a85ac6SBen Widawsky 						     &dpf_attrs_1);
59135a85ac6SBen Widawsky 			if (ret)
59235a85ac6SBen Widawsky 				DRM_ERROR("l3 parity slice 1 setup failed\n");
59335a85ac6SBen Widawsky 		}
5940136db58SBen Widawsky 	}
595df6eedc8SBen Widawsky 
59697e4eed7SChris Wilson 	ret = 0;
597694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
598694c2828SDavid Weinehall 		ret = sysfs_create_files(&kdev->kobj, vlv_attrs);
599694c2828SDavid Weinehall 	else if (INTEL_GEN(dev_priv) >= 6)
600694c2828SDavid Weinehall 		ret = sysfs_create_files(&kdev->kobj, gen6_attrs);
601df6eedc8SBen Widawsky 	if (ret)
60297e4eed7SChris Wilson 		DRM_ERROR("RPS sysfs setup failed\n");
603ef86ddceSMika Kuoppala 
60498a2f411SChris Wilson 	i915_setup_error_capture(kdev);
605112abd29SDaniel Vetter }
6060136db58SBen Widawsky 
607694c2828SDavid Weinehall void i915_teardown_sysfs(struct drm_i915_private *dev_priv)
6080136db58SBen Widawsky {
609694c2828SDavid Weinehall 	struct device *kdev = dev_priv->drm.primary->kdev;
610694c2828SDavid Weinehall 
61198a2f411SChris Wilson 	i915_teardown_error_capture(kdev);
61298a2f411SChris Wilson 
613694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
614694c2828SDavid Weinehall 		sysfs_remove_files(&kdev->kobj, vlv_attrs);
61597e4eed7SChris Wilson 	else
616694c2828SDavid Weinehall 		sysfs_remove_files(&kdev->kobj, gen6_attrs);
617694c2828SDavid Weinehall 	device_remove_bin_file(kdev,  &dpf_attrs_1);
618694c2828SDavid Weinehall 	device_remove_bin_file(kdev,  &dpf_attrs);
619853c70e8SBen Widawsky #ifdef CONFIG_PM
620694c2828SDavid Weinehall 	sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group);
621694c2828SDavid Weinehall 	sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group);
622853c70e8SBen Widawsky #endif
6230136db58SBen Widawsky }
624