xref: /openbmc/linux/drivers/gpu/drm/i915/i915_sysfs.c (revision 35a85ac60618521d41cfdb14f3fbfc8ad7329e9e)
10136db58SBen Widawsky /*
20136db58SBen Widawsky  * Copyright © 2012 Intel Corporation
30136db58SBen Widawsky  *
40136db58SBen Widawsky  * Permission is hereby granted, free of charge, to any person obtaining a
50136db58SBen Widawsky  * copy of this software and associated documentation files (the "Software"),
60136db58SBen Widawsky  * to deal in the Software without restriction, including without limitation
70136db58SBen Widawsky  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
80136db58SBen Widawsky  * and/or sell copies of the Software, and to permit persons to whom the
90136db58SBen Widawsky  * Software is furnished to do so, subject to the following conditions:
100136db58SBen Widawsky  *
110136db58SBen Widawsky  * The above copyright notice and this permission notice (including the next
120136db58SBen Widawsky  * paragraph) shall be included in all copies or substantial portions of the
130136db58SBen Widawsky  * Software.
140136db58SBen Widawsky  *
150136db58SBen Widawsky  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
160136db58SBen Widawsky  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
170136db58SBen Widawsky  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
180136db58SBen Widawsky  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
190136db58SBen Widawsky  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
200136db58SBen Widawsky  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
210136db58SBen Widawsky  * IN THE SOFTWARE.
220136db58SBen Widawsky  *
230136db58SBen Widawsky  * Authors:
240136db58SBen Widawsky  *    Ben Widawsky <ben@bwidawsk.net>
250136db58SBen Widawsky  *
260136db58SBen Widawsky  */
270136db58SBen Widawsky 
280136db58SBen Widawsky #include <linux/device.h>
290136db58SBen Widawsky #include <linux/module.h>
300136db58SBen Widawsky #include <linux/stat.h>
310136db58SBen Widawsky #include <linux/sysfs.h>
3284bc7581SBen Widawsky #include "intel_drv.h"
330136db58SBen Widawsky #include "i915_drv.h"
340136db58SBen Widawsky 
355ab3633dSHunt Xu #ifdef CONFIG_PM
360136db58SBen Widawsky static u32 calc_residency(struct drm_device *dev, const u32 reg)
370136db58SBen Widawsky {
380136db58SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
390136db58SBen Widawsky 	u64 raw_time; /* 32b value may overflow during fixed point math */
400136db58SBen Widawsky 
410136db58SBen Widawsky 	if (!intel_enable_rc6(dev))
420136db58SBen Widawsky 		return 0;
430136db58SBen Widawsky 
44a85d4bcbSBen Widawsky 	raw_time = I915_READ(reg) * 128ULL;
45a85d4bcbSBen Widawsky 	return DIV_ROUND_UP_ULL(raw_time, 100000);
460136db58SBen Widawsky }
470136db58SBen Widawsky 
480136db58SBen Widawsky static ssize_t
49dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
500136db58SBen Widawsky {
51dbdfd8e9SBen Widawsky 	struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
523e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
530136db58SBen Widawsky }
540136db58SBen Widawsky 
550136db58SBen Widawsky static ssize_t
56dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
570136db58SBen Widawsky {
58dbdfd8e9SBen Widawsky 	struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
590136db58SBen Widawsky 	u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
603e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
610136db58SBen Widawsky }
620136db58SBen Widawsky 
630136db58SBen Widawsky static ssize_t
64dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
650136db58SBen Widawsky {
66dbdfd8e9SBen Widawsky 	struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
670136db58SBen Widawsky 	u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
683e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
690136db58SBen Widawsky }
700136db58SBen Widawsky 
710136db58SBen Widawsky static ssize_t
72dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
730136db58SBen Widawsky {
74dbdfd8e9SBen Widawsky 	struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
750136db58SBen Widawsky 	u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
763e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
770136db58SBen Widawsky }
780136db58SBen Widawsky 
790136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
800136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
810136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
820136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
830136db58SBen Widawsky 
840136db58SBen Widawsky static struct attribute *rc6_attrs[] = {
850136db58SBen Widawsky 	&dev_attr_rc6_enable.attr,
860136db58SBen Widawsky 	&dev_attr_rc6_residency_ms.attr,
870136db58SBen Widawsky 	&dev_attr_rc6p_residency_ms.attr,
880136db58SBen Widawsky 	&dev_attr_rc6pp_residency_ms.attr,
890136db58SBen Widawsky 	NULL
900136db58SBen Widawsky };
910136db58SBen Widawsky 
920136db58SBen Widawsky static struct attribute_group rc6_attr_group = {
930136db58SBen Widawsky 	.name = power_group_name,
940136db58SBen Widawsky 	.attrs =  rc6_attrs
950136db58SBen Widawsky };
968c3f929bSBen Widawsky #endif
970136db58SBen Widawsky 
9884bc7581SBen Widawsky static int l3_access_valid(struct drm_device *dev, loff_t offset)
9984bc7581SBen Widawsky {
100ebf69cb8SDaniel Vetter 	if (!HAS_L3_GPU_CACHE(dev))
10184bc7581SBen Widawsky 		return -EPERM;
10284bc7581SBen Widawsky 
10384bc7581SBen Widawsky 	if (offset % 4 != 0)
10484bc7581SBen Widawsky 		return -EINVAL;
10584bc7581SBen Widawsky 
10684bc7581SBen Widawsky 	if (offset >= GEN7_L3LOG_SIZE)
10784bc7581SBen Widawsky 		return -ENXIO;
10884bc7581SBen Widawsky 
10984bc7581SBen Widawsky 	return 0;
11084bc7581SBen Widawsky }
11184bc7581SBen Widawsky 
11284bc7581SBen Widawsky static ssize_t
11384bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj,
11484bc7581SBen Widawsky 	     struct bin_attribute *attr, char *buf,
11584bc7581SBen Widawsky 	     loff_t offset, size_t count)
11684bc7581SBen Widawsky {
11784bc7581SBen Widawsky 	struct device *dev = container_of(kobj, struct device, kobj);
11884bc7581SBen Widawsky 	struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
11984bc7581SBen Widawsky 	struct drm_device *drm_dev = dminor->dev;
12084bc7581SBen Widawsky 	struct drm_i915_private *dev_priv = drm_dev->dev_private;
12184bc7581SBen Widawsky 	uint32_t misccpctl;
122*35a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
12384bc7581SBen Widawsky 	int i, ret;
12484bc7581SBen Widawsky 
1251c3dcd1cSBen Widawsky 	count = round_down(count, 4);
1261c3dcd1cSBen Widawsky 
12784bc7581SBen Widawsky 	ret = l3_access_valid(drm_dev, offset);
12884bc7581SBen Widawsky 	if (ret)
12984bc7581SBen Widawsky 		return ret;
13084bc7581SBen Widawsky 
13133618ea5SBen Widawsky 	count = min_t(int, GEN7_L3LOG_SIZE-offset, count);
13233618ea5SBen Widawsky 
13384bc7581SBen Widawsky 	ret = i915_mutex_lock_interruptible(drm_dev);
13484bc7581SBen Widawsky 	if (ret)
13584bc7581SBen Widawsky 		return ret;
13684bc7581SBen Widawsky 
1371c966dd2SBen Widawsky 	if (IS_HASWELL(drm_dev)) {
138*35a85ac6SBen Widawsky 		if (dev_priv->l3_parity.remap_info[slice])
1391c966dd2SBen Widawsky 			memcpy(buf,
140*35a85ac6SBen Widawsky 			       dev_priv->l3_parity.remap_info[slice] + (offset/4),
1411c966dd2SBen Widawsky 			       count);
1421c966dd2SBen Widawsky 		else
1431c966dd2SBen Widawsky 			memset(buf, 0, count);
1441c966dd2SBen Widawsky 
1451c966dd2SBen Widawsky 		goto out;
1461c966dd2SBen Widawsky 	}
1471c966dd2SBen Widawsky 
14884bc7581SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
14984bc7581SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
15084bc7581SBen Widawsky 
15133618ea5SBen Widawsky 	for (i = 0; i < count; i += 4)
15233618ea5SBen Widawsky 		*((uint32_t *)(&buf[i])) = I915_READ(GEN7_L3LOG_BASE + offset + i);
15384bc7581SBen Widawsky 
15484bc7581SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
15584bc7581SBen Widawsky 
1561c966dd2SBen Widawsky out:
15784bc7581SBen Widawsky 	mutex_unlock(&drm_dev->struct_mutex);
15884bc7581SBen Widawsky 
1591c966dd2SBen Widawsky 	return count;
16084bc7581SBen Widawsky }
16184bc7581SBen Widawsky 
16284bc7581SBen Widawsky static ssize_t
16384bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj,
16484bc7581SBen Widawsky 	      struct bin_attribute *attr, char *buf,
16584bc7581SBen Widawsky 	      loff_t offset, size_t count)
16684bc7581SBen Widawsky {
16784bc7581SBen Widawsky 	struct device *dev = container_of(kobj, struct device, kobj);
16884bc7581SBen Widawsky 	struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
16984bc7581SBen Widawsky 	struct drm_device *drm_dev = dminor->dev;
17084bc7581SBen Widawsky 	struct drm_i915_private *dev_priv = drm_dev->dev_private;
17184bc7581SBen Widawsky 	u32 *temp = NULL; /* Just here to make handling failures easy */
172*35a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
17384bc7581SBen Widawsky 	int ret;
17484bc7581SBen Widawsky 
17584bc7581SBen Widawsky 	ret = l3_access_valid(drm_dev, offset);
17684bc7581SBen Widawsky 	if (ret)
17784bc7581SBen Widawsky 		return ret;
17884bc7581SBen Widawsky 
17984bc7581SBen Widawsky 	ret = i915_mutex_lock_interruptible(drm_dev);
18084bc7581SBen Widawsky 	if (ret)
18184bc7581SBen Widawsky 		return ret;
18284bc7581SBen Widawsky 
183*35a85ac6SBen Widawsky 	if (!dev_priv->l3_parity.remap_info[slice]) {
18484bc7581SBen Widawsky 		temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
18584bc7581SBen Widawsky 		if (!temp) {
18684bc7581SBen Widawsky 			mutex_unlock(&drm_dev->struct_mutex);
18784bc7581SBen Widawsky 			return -ENOMEM;
18884bc7581SBen Widawsky 		}
18984bc7581SBen Widawsky 	}
19084bc7581SBen Widawsky 
19184bc7581SBen Widawsky 	ret = i915_gpu_idle(drm_dev);
19284bc7581SBen Widawsky 	if (ret) {
19384bc7581SBen Widawsky 		kfree(temp);
19484bc7581SBen Widawsky 		mutex_unlock(&drm_dev->struct_mutex);
19584bc7581SBen Widawsky 		return ret;
19684bc7581SBen Widawsky 	}
19784bc7581SBen Widawsky 
19884bc7581SBen Widawsky 	/* TODO: Ideally we really want a GPU reset here to make sure errors
19984bc7581SBen Widawsky 	 * aren't propagated. Since I cannot find a stable way to reset the GPU
20084bc7581SBen Widawsky 	 * at this point it is left as a TODO.
20184bc7581SBen Widawsky 	*/
20284bc7581SBen Widawsky 	if (temp)
203*35a85ac6SBen Widawsky 		dev_priv->l3_parity.remap_info[slice] = temp;
20484bc7581SBen Widawsky 
205*35a85ac6SBen Widawsky 	memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
20684bc7581SBen Widawsky 
207*35a85ac6SBen Widawsky 	i915_gem_l3_remap(drm_dev, slice);
20884bc7581SBen Widawsky 
20984bc7581SBen Widawsky 	mutex_unlock(&drm_dev->struct_mutex);
21084bc7581SBen Widawsky 
21184bc7581SBen Widawsky 	return count;
21284bc7581SBen Widawsky }
21384bc7581SBen Widawsky 
21484bc7581SBen Widawsky static struct bin_attribute dpf_attrs = {
21584bc7581SBen Widawsky 	.attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
21684bc7581SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
21784bc7581SBen Widawsky 	.read = i915_l3_read,
21884bc7581SBen Widawsky 	.write = i915_l3_write,
219*35a85ac6SBen Widawsky 	.mmap = NULL,
220*35a85ac6SBen Widawsky 	.private = (void *)0
221*35a85ac6SBen Widawsky };
222*35a85ac6SBen Widawsky 
223*35a85ac6SBen Widawsky static struct bin_attribute dpf_attrs_1 = {
224*35a85ac6SBen Widawsky 	.attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
225*35a85ac6SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
226*35a85ac6SBen Widawsky 	.read = i915_l3_read,
227*35a85ac6SBen Widawsky 	.write = i915_l3_write,
228*35a85ac6SBen Widawsky 	.mmap = NULL,
229*35a85ac6SBen Widawsky 	.private = (void *)1
23084bc7581SBen Widawsky };
23184bc7581SBen Widawsky 
232df6eedc8SBen Widawsky static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
233df6eedc8SBen Widawsky 				    struct device_attribute *attr, char *buf)
234df6eedc8SBen Widawsky {
235df6eedc8SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
236df6eedc8SBen Widawsky 	struct drm_device *dev = minor->dev;
237df6eedc8SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
238df6eedc8SBen Widawsky 	int ret;
239df6eedc8SBen Widawsky 
2404fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
241177006a1SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
242177006a1SJesse Barnes 		u32 freq;
24364936258SJani Nikula 		freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
244177006a1SJesse Barnes 		ret = vlv_gpu_freq(dev_priv->mem_freq, (freq >> 8) & 0xff);
245177006a1SJesse Barnes 	} else {
246df6eedc8SBen Widawsky 		ret = dev_priv->rps.cur_delay * GT_FREQUENCY_MULTIPLIER;
247177006a1SJesse Barnes 	}
2484fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
249df6eedc8SBen Widawsky 
2503e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", ret);
251df6eedc8SBen Widawsky }
252df6eedc8SBen Widawsky 
25397e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
25497e4eed7SChris Wilson 				     struct device_attribute *attr, char *buf)
25597e4eed7SChris Wilson {
25697e4eed7SChris Wilson 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
25797e4eed7SChris Wilson 	struct drm_device *dev = minor->dev;
25897e4eed7SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
25997e4eed7SChris Wilson 
26097e4eed7SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
26197e4eed7SChris Wilson 			vlv_gpu_freq(dev_priv->mem_freq,
26297e4eed7SChris Wilson 				     dev_priv->rps.rpe_delay));
26397e4eed7SChris Wilson }
26497e4eed7SChris Wilson 
265df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
266df6eedc8SBen Widawsky {
267df6eedc8SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
268df6eedc8SBen Widawsky 	struct drm_device *dev = minor->dev;
269df6eedc8SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
270df6eedc8SBen Widawsky 	int ret;
271df6eedc8SBen Widawsky 
2724fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
2730a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
2740a073b84SJesse Barnes 		ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.max_delay);
2750a073b84SJesse Barnes 	else
276182642b0SMika Kuoppala 		ret = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
2774fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
278df6eedc8SBen Widawsky 
2793e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", ret);
280df6eedc8SBen Widawsky }
281df6eedc8SBen Widawsky 
28246ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev,
28346ddf194SBen Widawsky 				     struct device_attribute *attr,
28446ddf194SBen Widawsky 				     const char *buf, size_t count)
28546ddf194SBen Widawsky {
28646ddf194SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
28746ddf194SBen Widawsky 	struct drm_device *dev = minor->dev;
28846ddf194SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
28931c77388SBen Widawsky 	u32 val, rp_state_cap, hw_max, hw_min, non_oc_max;
29046ddf194SBen Widawsky 	ssize_t ret;
29146ddf194SBen Widawsky 
29246ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
29346ddf194SBen Widawsky 	if (ret)
29446ddf194SBen Widawsky 		return ret;
29546ddf194SBen Widawsky 
2964fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
29746ddf194SBen Widawsky 
2980a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
2990a073b84SJesse Barnes 		val = vlv_freq_opcode(dev_priv->mem_freq, val);
3000a073b84SJesse Barnes 
3010a073b84SJesse Barnes 		hw_max = valleyview_rps_max_freq(dev_priv);
3020a073b84SJesse Barnes 		hw_min = valleyview_rps_min_freq(dev_priv);
3030a073b84SJesse Barnes 		non_oc_max = hw_max;
3040a073b84SJesse Barnes 	} else {
3050a073b84SJesse Barnes 		val /= GT_FREQUENCY_MULTIPLIER;
3060a073b84SJesse Barnes 
30746ddf194SBen Widawsky 		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
30831c77388SBen Widawsky 		hw_max = dev_priv->rps.hw_max;
30931c77388SBen Widawsky 		non_oc_max = (rp_state_cap & 0xff);
31046ddf194SBen Widawsky 		hw_min = ((rp_state_cap & 0xff0000) >> 16);
3110a073b84SJesse Barnes 	}
31246ddf194SBen Widawsky 
3130a073b84SJesse Barnes 	if (val < hw_min || val > hw_max ||
3140a073b84SJesse Barnes 	    val < dev_priv->rps.min_delay) {
3154fc688ceSJesse Barnes 		mutex_unlock(&dev_priv->rps.hw_lock);
31646ddf194SBen Widawsky 		return -EINVAL;
31746ddf194SBen Widawsky 	}
31846ddf194SBen Widawsky 
31931c77388SBen Widawsky 	if (val > non_oc_max)
32031c77388SBen Widawsky 		DRM_DEBUG("User requested overclocking to %d\n",
32131c77388SBen Widawsky 			  val * GT_FREQUENCY_MULTIPLIER);
32231c77388SBen Widawsky 
3230a073b84SJesse Barnes 	if (dev_priv->rps.cur_delay > val) {
3240a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
3250a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, val);
3260a073b84SJesse Barnes 		else
32746ddf194SBen Widawsky 			gen6_set_rps(dev_priv->dev, val);
3280a073b84SJesse Barnes 	}
32946ddf194SBen Widawsky 
33046ddf194SBen Widawsky 	dev_priv->rps.max_delay = val;
33146ddf194SBen Widawsky 
3324fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
33346ddf194SBen Widawsky 
33446ddf194SBen Widawsky 	return count;
33546ddf194SBen Widawsky }
33646ddf194SBen Widawsky 
337df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
338df6eedc8SBen Widawsky {
339df6eedc8SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
340df6eedc8SBen Widawsky 	struct drm_device *dev = minor->dev;
341df6eedc8SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
342df6eedc8SBen Widawsky 	int ret;
343df6eedc8SBen Widawsky 
3444fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
3450a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
3460a073b84SJesse Barnes 		ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.min_delay);
3470a073b84SJesse Barnes 	else
348df6eedc8SBen Widawsky 		ret = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
3494fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
350df6eedc8SBen Widawsky 
3513e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", ret);
352df6eedc8SBen Widawsky }
353df6eedc8SBen Widawsky 
35446ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev,
35546ddf194SBen Widawsky 				     struct device_attribute *attr,
35646ddf194SBen Widawsky 				     const char *buf, size_t count)
35746ddf194SBen Widawsky {
35846ddf194SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
35946ddf194SBen Widawsky 	struct drm_device *dev = minor->dev;
36046ddf194SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
36146ddf194SBen Widawsky 	u32 val, rp_state_cap, hw_max, hw_min;
36246ddf194SBen Widawsky 	ssize_t ret;
36346ddf194SBen Widawsky 
36446ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
36546ddf194SBen Widawsky 	if (ret)
36646ddf194SBen Widawsky 		return ret;
36746ddf194SBen Widawsky 
3684fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
36946ddf194SBen Widawsky 
3700a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
3710a073b84SJesse Barnes 		val = vlv_freq_opcode(dev_priv->mem_freq, val);
3720a073b84SJesse Barnes 
3730a073b84SJesse Barnes 		hw_max = valleyview_rps_max_freq(dev_priv);
3740a073b84SJesse Barnes 		hw_min = valleyview_rps_min_freq(dev_priv);
3750a073b84SJesse Barnes 	} else {
3760a073b84SJesse Barnes 		val /= GT_FREQUENCY_MULTIPLIER;
3770a073b84SJesse Barnes 
37846ddf194SBen Widawsky 		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
37931c77388SBen Widawsky 		hw_max = dev_priv->rps.hw_max;
38046ddf194SBen Widawsky 		hw_min = ((rp_state_cap & 0xff0000) >> 16);
3810a073b84SJesse Barnes 	}
38246ddf194SBen Widawsky 
38346ddf194SBen Widawsky 	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_delay) {
3844fc688ceSJesse Barnes 		mutex_unlock(&dev_priv->rps.hw_lock);
38546ddf194SBen Widawsky 		return -EINVAL;
38646ddf194SBen Widawsky 	}
38746ddf194SBen Widawsky 
3880a073b84SJesse Barnes 	if (dev_priv->rps.cur_delay < val) {
3890a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev))
3900a073b84SJesse Barnes 			valleyview_set_rps(dev, val);
3910a073b84SJesse Barnes 		else
39246ddf194SBen Widawsky 			gen6_set_rps(dev_priv->dev, val);
3930a073b84SJesse Barnes 	}
39446ddf194SBen Widawsky 
39546ddf194SBen Widawsky 	dev_priv->rps.min_delay = val;
39646ddf194SBen Widawsky 
3974fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
39846ddf194SBen Widawsky 
39946ddf194SBen Widawsky 	return count;
40046ddf194SBen Widawsky 
40146ddf194SBen Widawsky }
40246ddf194SBen Widawsky 
403df6eedc8SBen Widawsky static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
40446ddf194SBen Widawsky static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
40546ddf194SBen Widawsky static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
406df6eedc8SBen Widawsky 
40797e4eed7SChris Wilson static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
408ac6ae347SBen Widawsky 
409ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
410ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
411ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
412ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
413ac6ae347SBen Widawsky 
414ac6ae347SBen Widawsky /* For now we have a static number of RP states */
415ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
416ac6ae347SBen Widawsky {
417ac6ae347SBen Widawsky 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
418ac6ae347SBen Widawsky 	struct drm_device *dev = minor->dev;
419ac6ae347SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
420ac6ae347SBen Widawsky 	u32 val, rp_state_cap;
421ac6ae347SBen Widawsky 	ssize_t ret;
422ac6ae347SBen Widawsky 
423ac6ae347SBen Widawsky 	ret = mutex_lock_interruptible(&dev->struct_mutex);
424ac6ae347SBen Widawsky 	if (ret)
425ac6ae347SBen Widawsky 		return ret;
426ac6ae347SBen Widawsky 	rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
427ac6ae347SBen Widawsky 	mutex_unlock(&dev->struct_mutex);
428ac6ae347SBen Widawsky 
429ac6ae347SBen Widawsky 	if (attr == &dev_attr_gt_RP0_freq_mhz) {
430ac6ae347SBen Widawsky 		val = ((rp_state_cap & 0x0000ff) >> 0) * GT_FREQUENCY_MULTIPLIER;
431ac6ae347SBen Widawsky 	} else if (attr == &dev_attr_gt_RP1_freq_mhz) {
432ac6ae347SBen Widawsky 		val = ((rp_state_cap & 0x00ff00) >> 8) * GT_FREQUENCY_MULTIPLIER;
433ac6ae347SBen Widawsky 	} else if (attr == &dev_attr_gt_RPn_freq_mhz) {
434ac6ae347SBen Widawsky 		val = ((rp_state_cap & 0xff0000) >> 16) * GT_FREQUENCY_MULTIPLIER;
435ac6ae347SBen Widawsky 	} else {
436ac6ae347SBen Widawsky 		BUG();
437ac6ae347SBen Widawsky 	}
4383e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", val);
439ac6ae347SBen Widawsky }
440ac6ae347SBen Widawsky 
441df6eedc8SBen Widawsky static const struct attribute *gen6_attrs[] = {
442df6eedc8SBen Widawsky 	&dev_attr_gt_cur_freq_mhz.attr,
443df6eedc8SBen Widawsky 	&dev_attr_gt_max_freq_mhz.attr,
444df6eedc8SBen Widawsky 	&dev_attr_gt_min_freq_mhz.attr,
445ac6ae347SBen Widawsky 	&dev_attr_gt_RP0_freq_mhz.attr,
446ac6ae347SBen Widawsky 	&dev_attr_gt_RP1_freq_mhz.attr,
447ac6ae347SBen Widawsky 	&dev_attr_gt_RPn_freq_mhz.attr,
448df6eedc8SBen Widawsky 	NULL,
449df6eedc8SBen Widawsky };
450df6eedc8SBen Widawsky 
45197e4eed7SChris Wilson static const struct attribute *vlv_attrs[] = {
45297e4eed7SChris Wilson 	&dev_attr_gt_cur_freq_mhz.attr,
45397e4eed7SChris Wilson 	&dev_attr_gt_max_freq_mhz.attr,
45497e4eed7SChris Wilson 	&dev_attr_gt_min_freq_mhz.attr,
45597e4eed7SChris Wilson 	&dev_attr_vlv_rpe_freq_mhz.attr,
45697e4eed7SChris Wilson 	NULL,
45797e4eed7SChris Wilson };
45897e4eed7SChris Wilson 
459ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
460ef86ddceSMika Kuoppala 				struct bin_attribute *attr, char *buf,
461ef86ddceSMika Kuoppala 				loff_t off, size_t count)
462ef86ddceSMika Kuoppala {
463ef86ddceSMika Kuoppala 
464ef86ddceSMika Kuoppala 	struct device *kdev = container_of(kobj, struct device, kobj);
465ef86ddceSMika Kuoppala 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
466ef86ddceSMika Kuoppala 	struct drm_device *dev = minor->dev;
467ef86ddceSMika Kuoppala 	struct i915_error_state_file_priv error_priv;
468ef86ddceSMika Kuoppala 	struct drm_i915_error_state_buf error_str;
469ef86ddceSMika Kuoppala 	ssize_t ret_count = 0;
470ef86ddceSMika Kuoppala 	int ret;
471ef86ddceSMika Kuoppala 
472ef86ddceSMika Kuoppala 	memset(&error_priv, 0, sizeof(error_priv));
473ef86ddceSMika Kuoppala 
474ef86ddceSMika Kuoppala 	ret = i915_error_state_buf_init(&error_str, count, off);
475ef86ddceSMika Kuoppala 	if (ret)
476ef86ddceSMika Kuoppala 		return ret;
477ef86ddceSMika Kuoppala 
478ef86ddceSMika Kuoppala 	error_priv.dev = dev;
479ef86ddceSMika Kuoppala 	i915_error_state_get(dev, &error_priv);
480ef86ddceSMika Kuoppala 
481ef86ddceSMika Kuoppala 	ret = i915_error_state_to_str(&error_str, &error_priv);
482ef86ddceSMika Kuoppala 	if (ret)
483ef86ddceSMika Kuoppala 		goto out;
484ef86ddceSMika Kuoppala 
485ef86ddceSMika Kuoppala 	ret_count = count < error_str.bytes ? count : error_str.bytes;
486ef86ddceSMika Kuoppala 
487ef86ddceSMika Kuoppala 	memcpy(buf, error_str.buf, ret_count);
488ef86ddceSMika Kuoppala out:
489ef86ddceSMika Kuoppala 	i915_error_state_put(&error_priv);
490ef86ddceSMika Kuoppala 	i915_error_state_buf_release(&error_str);
491ef86ddceSMika Kuoppala 
492ef86ddceSMika Kuoppala 	return ret ?: ret_count;
493ef86ddceSMika Kuoppala }
494ef86ddceSMika Kuoppala 
495ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj,
496ef86ddceSMika Kuoppala 				 struct bin_attribute *attr, char *buf,
497ef86ddceSMika Kuoppala 				 loff_t off, size_t count)
498ef86ddceSMika Kuoppala {
499ef86ddceSMika Kuoppala 	struct device *kdev = container_of(kobj, struct device, kobj);
500ef86ddceSMika Kuoppala 	struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
501ef86ddceSMika Kuoppala 	struct drm_device *dev = minor->dev;
502ef86ddceSMika Kuoppala 	int ret;
503ef86ddceSMika Kuoppala 
504ef86ddceSMika Kuoppala 	DRM_DEBUG_DRIVER("Resetting error state\n");
505ef86ddceSMika Kuoppala 
506ef86ddceSMika Kuoppala 	ret = mutex_lock_interruptible(&dev->struct_mutex);
507ef86ddceSMika Kuoppala 	if (ret)
508ef86ddceSMika Kuoppala 		return ret;
509ef86ddceSMika Kuoppala 
510ef86ddceSMika Kuoppala 	i915_destroy_error_state(dev);
511ef86ddceSMika Kuoppala 	mutex_unlock(&dev->struct_mutex);
512ef86ddceSMika Kuoppala 
513ef86ddceSMika Kuoppala 	return count;
514ef86ddceSMika Kuoppala }
515ef86ddceSMika Kuoppala 
516ef86ddceSMika Kuoppala static struct bin_attribute error_state_attr = {
517ef86ddceSMika Kuoppala 	.attr.name = "error",
518ef86ddceSMika Kuoppala 	.attr.mode = S_IRUSR | S_IWUSR,
519ef86ddceSMika Kuoppala 	.size = 0,
520ef86ddceSMika Kuoppala 	.read = error_state_read,
521ef86ddceSMika Kuoppala 	.write = error_state_write,
522ef86ddceSMika Kuoppala };
523ef86ddceSMika Kuoppala 
5240136db58SBen Widawsky void i915_setup_sysfs(struct drm_device *dev)
5250136db58SBen Widawsky {
5260136db58SBen Widawsky 	int ret;
5270136db58SBen Widawsky 
5288c3f929bSBen Widawsky #ifdef CONFIG_PM
529112abd29SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
530112abd29SDaniel Vetter 		ret = sysfs_merge_group(&dev->primary->kdev.kobj,
531112abd29SDaniel Vetter 					&rc6_attr_group);
5320136db58SBen Widawsky 		if (ret)
53384bc7581SBen Widawsky 			DRM_ERROR("RC6 residency sysfs setup failed\n");
534112abd29SDaniel Vetter 	}
5358c3f929bSBen Widawsky #endif
536e1ef7cc2SBen Widawsky 	if (HAS_L3_GPU_CACHE(dev)) {
53784bc7581SBen Widawsky 		ret = device_create_bin_file(&dev->primary->kdev, &dpf_attrs);
53884bc7581SBen Widawsky 		if (ret)
53984bc7581SBen Widawsky 			DRM_ERROR("l3 parity sysfs setup failed\n");
540*35a85ac6SBen Widawsky 
541*35a85ac6SBen Widawsky 		if (NUM_L3_SLICES(dev) > 1) {
542*35a85ac6SBen Widawsky 			ret = device_create_bin_file(&dev->primary->kdev,
543*35a85ac6SBen Widawsky 						     &dpf_attrs_1);
544*35a85ac6SBen Widawsky 			if (ret)
545*35a85ac6SBen Widawsky 				DRM_ERROR("l3 parity slice 1 setup failed\n");
546*35a85ac6SBen Widawsky 		}
5470136db58SBen Widawsky 	}
548df6eedc8SBen Widawsky 
54997e4eed7SChris Wilson 	ret = 0;
55097e4eed7SChris Wilson 	if (IS_VALLEYVIEW(dev))
55197e4eed7SChris Wilson 		ret = sysfs_create_files(&dev->primary->kdev.kobj, vlv_attrs);
55297e4eed7SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 6)
553df6eedc8SBen Widawsky 		ret = sysfs_create_files(&dev->primary->kdev.kobj, gen6_attrs);
554df6eedc8SBen Widawsky 	if (ret)
55597e4eed7SChris Wilson 		DRM_ERROR("RPS sysfs setup failed\n");
556ef86ddceSMika Kuoppala 
557ef86ddceSMika Kuoppala 	ret = sysfs_create_bin_file(&dev->primary->kdev.kobj,
558ef86ddceSMika Kuoppala 				    &error_state_attr);
559ef86ddceSMika Kuoppala 	if (ret)
560ef86ddceSMika Kuoppala 		DRM_ERROR("error_state sysfs setup failed\n");
561112abd29SDaniel Vetter }
5620136db58SBen Widawsky 
5630136db58SBen Widawsky void i915_teardown_sysfs(struct drm_device *dev)
5640136db58SBen Widawsky {
565ef86ddceSMika Kuoppala 	sysfs_remove_bin_file(&dev->primary->kdev.kobj, &error_state_attr);
56697e4eed7SChris Wilson 	if (IS_VALLEYVIEW(dev))
56797e4eed7SChris Wilson 		sysfs_remove_files(&dev->primary->kdev.kobj, vlv_attrs);
56897e4eed7SChris Wilson 	else
569df6eedc8SBen Widawsky 		sysfs_remove_files(&dev->primary->kdev.kobj, gen6_attrs);
570*35a85ac6SBen Widawsky 	device_remove_bin_file(&dev->primary->kdev,  &dpf_attrs_1);
57184bc7581SBen Widawsky 	device_remove_bin_file(&dev->primary->kdev,  &dpf_attrs);
572853c70e8SBen Widawsky #ifdef CONFIG_PM
5730136db58SBen Widawsky 	sysfs_unmerge_group(&dev->primary->kdev.kobj, &rc6_attr_group);
574853c70e8SBen Widawsky #endif
5750136db58SBen Widawsky }
576