10136db58SBen Widawsky /* 20136db58SBen Widawsky * Copyright © 2012 Intel Corporation 30136db58SBen Widawsky * 40136db58SBen Widawsky * Permission is hereby granted, free of charge, to any person obtaining a 50136db58SBen Widawsky * copy of this software and associated documentation files (the "Software"), 60136db58SBen Widawsky * to deal in the Software without restriction, including without limitation 70136db58SBen Widawsky * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80136db58SBen Widawsky * and/or sell copies of the Software, and to permit persons to whom the 90136db58SBen Widawsky * Software is furnished to do so, subject to the following conditions: 100136db58SBen Widawsky * 110136db58SBen Widawsky * The above copyright notice and this permission notice (including the next 120136db58SBen Widawsky * paragraph) shall be included in all copies or substantial portions of the 130136db58SBen Widawsky * Software. 140136db58SBen Widawsky * 150136db58SBen Widawsky * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 160136db58SBen Widawsky * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 170136db58SBen Widawsky * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 180136db58SBen Widawsky * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 190136db58SBen Widawsky * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 200136db58SBen Widawsky * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 210136db58SBen Widawsky * IN THE SOFTWARE. 220136db58SBen Widawsky * 230136db58SBen Widawsky * Authors: 240136db58SBen Widawsky * Ben Widawsky <ben@bwidawsk.net> 250136db58SBen Widawsky * 260136db58SBen Widawsky */ 270136db58SBen Widawsky 280136db58SBen Widawsky #include <linux/device.h> 290136db58SBen Widawsky #include <linux/module.h> 300136db58SBen Widawsky #include <linux/stat.h> 310136db58SBen Widawsky #include <linux/sysfs.h> 3284bc7581SBen Widawsky #include "intel_drv.h" 330136db58SBen Widawsky #include "i915_drv.h" 340136db58SBen Widawsky 355ab3633dSHunt Xu #ifdef CONFIG_PM 360136db58SBen Widawsky static u32 calc_residency(struct drm_device *dev, const u32 reg) 370136db58SBen Widawsky { 380136db58SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 390136db58SBen Widawsky u64 raw_time; /* 32b value may overflow during fixed point math */ 400136db58SBen Widawsky 410136db58SBen Widawsky if (!intel_enable_rc6(dev)) 420136db58SBen Widawsky return 0; 430136db58SBen Widawsky 44a85d4bcbSBen Widawsky raw_time = I915_READ(reg) * 128ULL; 45a85d4bcbSBen Widawsky return DIV_ROUND_UP_ULL(raw_time, 100000); 460136db58SBen Widawsky } 470136db58SBen Widawsky 480136db58SBen Widawsky static ssize_t 49dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf) 500136db58SBen Widawsky { 51dbdfd8e9SBen Widawsky struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev); 523e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev)); 530136db58SBen Widawsky } 540136db58SBen Widawsky 550136db58SBen Widawsky static ssize_t 56dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 570136db58SBen Widawsky { 58dbdfd8e9SBen Widawsky struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev); 590136db58SBen Widawsky u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6); 603e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 610136db58SBen Widawsky } 620136db58SBen Widawsky 630136db58SBen Widawsky static ssize_t 64dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf) 650136db58SBen Widawsky { 66dbdfd8e9SBen Widawsky struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev); 670136db58SBen Widawsky u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p); 683e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency); 690136db58SBen Widawsky } 700136db58SBen Widawsky 710136db58SBen Widawsky static ssize_t 72dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf) 730136db58SBen Widawsky { 74dbdfd8e9SBen Widawsky struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev); 750136db58SBen Widawsky u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp); 763e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency); 770136db58SBen Widawsky } 780136db58SBen Widawsky 790136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL); 800136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL); 810136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL); 820136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL); 830136db58SBen Widawsky 840136db58SBen Widawsky static struct attribute *rc6_attrs[] = { 850136db58SBen Widawsky &dev_attr_rc6_enable.attr, 860136db58SBen Widawsky &dev_attr_rc6_residency_ms.attr, 870136db58SBen Widawsky &dev_attr_rc6p_residency_ms.attr, 880136db58SBen Widawsky &dev_attr_rc6pp_residency_ms.attr, 890136db58SBen Widawsky NULL 900136db58SBen Widawsky }; 910136db58SBen Widawsky 920136db58SBen Widawsky static struct attribute_group rc6_attr_group = { 930136db58SBen Widawsky .name = power_group_name, 940136db58SBen Widawsky .attrs = rc6_attrs 950136db58SBen Widawsky }; 968c3f929bSBen Widawsky #endif 970136db58SBen Widawsky 9884bc7581SBen Widawsky static int l3_access_valid(struct drm_device *dev, loff_t offset) 9984bc7581SBen Widawsky { 100ebf69cb8SDaniel Vetter if (!HAS_L3_GPU_CACHE(dev)) 10184bc7581SBen Widawsky return -EPERM; 10284bc7581SBen Widawsky 10384bc7581SBen Widawsky if (offset % 4 != 0) 10484bc7581SBen Widawsky return -EINVAL; 10584bc7581SBen Widawsky 10684bc7581SBen Widawsky if (offset >= GEN7_L3LOG_SIZE) 10784bc7581SBen Widawsky return -ENXIO; 10884bc7581SBen Widawsky 10984bc7581SBen Widawsky return 0; 11084bc7581SBen Widawsky } 11184bc7581SBen Widawsky 11284bc7581SBen Widawsky static ssize_t 11384bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj, 11484bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 11584bc7581SBen Widawsky loff_t offset, size_t count) 11684bc7581SBen Widawsky { 11784bc7581SBen Widawsky struct device *dev = container_of(kobj, struct device, kobj); 11884bc7581SBen Widawsky struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev); 11984bc7581SBen Widawsky struct drm_device *drm_dev = dminor->dev; 12084bc7581SBen Widawsky struct drm_i915_private *dev_priv = drm_dev->dev_private; 12184bc7581SBen Widawsky uint32_t misccpctl; 12284bc7581SBen Widawsky int i, ret; 12384bc7581SBen Widawsky 1241c3dcd1cSBen Widawsky count = round_down(count, 4); 1251c3dcd1cSBen Widawsky 12684bc7581SBen Widawsky ret = l3_access_valid(drm_dev, offset); 12784bc7581SBen Widawsky if (ret) 12884bc7581SBen Widawsky return ret; 12984bc7581SBen Widawsky 130*33618ea5SBen Widawsky count = min_t(int, GEN7_L3LOG_SIZE-offset, count); 131*33618ea5SBen Widawsky 13284bc7581SBen Widawsky ret = i915_mutex_lock_interruptible(drm_dev); 13384bc7581SBen Widawsky if (ret) 13484bc7581SBen Widawsky return ret; 13584bc7581SBen Widawsky 13684bc7581SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 13784bc7581SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 13884bc7581SBen Widawsky 139*33618ea5SBen Widawsky for (i = 0; i < count; i += 4) 140*33618ea5SBen Widawsky *((uint32_t *)(&buf[i])) = I915_READ(GEN7_L3LOG_BASE + offset + i); 14184bc7581SBen Widawsky 14284bc7581SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 14384bc7581SBen Widawsky 14484bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 14584bc7581SBen Widawsky 146*33618ea5SBen Widawsky return i; 14784bc7581SBen Widawsky } 14884bc7581SBen Widawsky 14984bc7581SBen Widawsky static ssize_t 15084bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj, 15184bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 15284bc7581SBen Widawsky loff_t offset, size_t count) 15384bc7581SBen Widawsky { 15484bc7581SBen Widawsky struct device *dev = container_of(kobj, struct device, kobj); 15584bc7581SBen Widawsky struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev); 15684bc7581SBen Widawsky struct drm_device *drm_dev = dminor->dev; 15784bc7581SBen Widawsky struct drm_i915_private *dev_priv = drm_dev->dev_private; 15884bc7581SBen Widawsky u32 *temp = NULL; /* Just here to make handling failures easy */ 15984bc7581SBen Widawsky int ret; 16084bc7581SBen Widawsky 16184bc7581SBen Widawsky ret = l3_access_valid(drm_dev, offset); 16284bc7581SBen Widawsky if (ret) 16384bc7581SBen Widawsky return ret; 16484bc7581SBen Widawsky 16584bc7581SBen Widawsky ret = i915_mutex_lock_interruptible(drm_dev); 16684bc7581SBen Widawsky if (ret) 16784bc7581SBen Widawsky return ret; 16884bc7581SBen Widawsky 169a4da4fa4SDaniel Vetter if (!dev_priv->l3_parity.remap_info) { 17084bc7581SBen Widawsky temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL); 17184bc7581SBen Widawsky if (!temp) { 17284bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 17384bc7581SBen Widawsky return -ENOMEM; 17484bc7581SBen Widawsky } 17584bc7581SBen Widawsky } 17684bc7581SBen Widawsky 17784bc7581SBen Widawsky ret = i915_gpu_idle(drm_dev); 17884bc7581SBen Widawsky if (ret) { 17984bc7581SBen Widawsky kfree(temp); 18084bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 18184bc7581SBen Widawsky return ret; 18284bc7581SBen Widawsky } 18384bc7581SBen Widawsky 18484bc7581SBen Widawsky /* TODO: Ideally we really want a GPU reset here to make sure errors 18584bc7581SBen Widawsky * aren't propagated. Since I cannot find a stable way to reset the GPU 18684bc7581SBen Widawsky * at this point it is left as a TODO. 18784bc7581SBen Widawsky */ 18884bc7581SBen Widawsky if (temp) 189a4da4fa4SDaniel Vetter dev_priv->l3_parity.remap_info = temp; 19084bc7581SBen Widawsky 191*33618ea5SBen Widawsky memcpy(dev_priv->l3_parity.remap_info + (offset/4), buf, count); 19284bc7581SBen Widawsky 19384bc7581SBen Widawsky i915_gem_l3_remap(drm_dev); 19484bc7581SBen Widawsky 19584bc7581SBen Widawsky mutex_unlock(&drm_dev->struct_mutex); 19684bc7581SBen Widawsky 19784bc7581SBen Widawsky return count; 19884bc7581SBen Widawsky } 19984bc7581SBen Widawsky 20084bc7581SBen Widawsky static struct bin_attribute dpf_attrs = { 20184bc7581SBen Widawsky .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)}, 20284bc7581SBen Widawsky .size = GEN7_L3LOG_SIZE, 20384bc7581SBen Widawsky .read = i915_l3_read, 20484bc7581SBen Widawsky .write = i915_l3_write, 20584bc7581SBen Widawsky .mmap = NULL 20684bc7581SBen Widawsky }; 20784bc7581SBen Widawsky 208df6eedc8SBen Widawsky static ssize_t gt_cur_freq_mhz_show(struct device *kdev, 209df6eedc8SBen Widawsky struct device_attribute *attr, char *buf) 210df6eedc8SBen Widawsky { 211df6eedc8SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 212df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 213df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 214df6eedc8SBen Widawsky int ret; 215df6eedc8SBen Widawsky 2164fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 217177006a1SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 218177006a1SJesse Barnes u32 freq; 21964936258SJani Nikula freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); 220177006a1SJesse Barnes ret = vlv_gpu_freq(dev_priv->mem_freq, (freq >> 8) & 0xff); 221177006a1SJesse Barnes } else { 222df6eedc8SBen Widawsky ret = dev_priv->rps.cur_delay * GT_FREQUENCY_MULTIPLIER; 223177006a1SJesse Barnes } 2244fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 225df6eedc8SBen Widawsky 2263e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 227df6eedc8SBen Widawsky } 228df6eedc8SBen Widawsky 22997e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev, 23097e4eed7SChris Wilson struct device_attribute *attr, char *buf) 23197e4eed7SChris Wilson { 23297e4eed7SChris Wilson struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 23397e4eed7SChris Wilson struct drm_device *dev = minor->dev; 23497e4eed7SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 23597e4eed7SChris Wilson 23697e4eed7SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 23797e4eed7SChris Wilson vlv_gpu_freq(dev_priv->mem_freq, 23897e4eed7SChris Wilson dev_priv->rps.rpe_delay)); 23997e4eed7SChris Wilson } 24097e4eed7SChris Wilson 241df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 242df6eedc8SBen Widawsky { 243df6eedc8SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 244df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 245df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 246df6eedc8SBen Widawsky int ret; 247df6eedc8SBen Widawsky 2484fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 2490a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 2500a073b84SJesse Barnes ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.max_delay); 2510a073b84SJesse Barnes else 252182642b0SMika Kuoppala ret = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER; 2534fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 254df6eedc8SBen Widawsky 2553e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 256df6eedc8SBen Widawsky } 257df6eedc8SBen Widawsky 25846ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev, 25946ddf194SBen Widawsky struct device_attribute *attr, 26046ddf194SBen Widawsky const char *buf, size_t count) 26146ddf194SBen Widawsky { 26246ddf194SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 26346ddf194SBen Widawsky struct drm_device *dev = minor->dev; 26446ddf194SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 26531c77388SBen Widawsky u32 val, rp_state_cap, hw_max, hw_min, non_oc_max; 26646ddf194SBen Widawsky ssize_t ret; 26746ddf194SBen Widawsky 26846ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 26946ddf194SBen Widawsky if (ret) 27046ddf194SBen Widawsky return ret; 27146ddf194SBen Widawsky 2724fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 27346ddf194SBen Widawsky 2740a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 2750a073b84SJesse Barnes val = vlv_freq_opcode(dev_priv->mem_freq, val); 2760a073b84SJesse Barnes 2770a073b84SJesse Barnes hw_max = valleyview_rps_max_freq(dev_priv); 2780a073b84SJesse Barnes hw_min = valleyview_rps_min_freq(dev_priv); 2790a073b84SJesse Barnes non_oc_max = hw_max; 2800a073b84SJesse Barnes } else { 2810a073b84SJesse Barnes val /= GT_FREQUENCY_MULTIPLIER; 2820a073b84SJesse Barnes 28346ddf194SBen Widawsky rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); 28431c77388SBen Widawsky hw_max = dev_priv->rps.hw_max; 28531c77388SBen Widawsky non_oc_max = (rp_state_cap & 0xff); 28646ddf194SBen Widawsky hw_min = ((rp_state_cap & 0xff0000) >> 16); 2870a073b84SJesse Barnes } 28846ddf194SBen Widawsky 2890a073b84SJesse Barnes if (val < hw_min || val > hw_max || 2900a073b84SJesse Barnes val < dev_priv->rps.min_delay) { 2914fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 29246ddf194SBen Widawsky return -EINVAL; 29346ddf194SBen Widawsky } 29446ddf194SBen Widawsky 29531c77388SBen Widawsky if (val > non_oc_max) 29631c77388SBen Widawsky DRM_DEBUG("User requested overclocking to %d\n", 29731c77388SBen Widawsky val * GT_FREQUENCY_MULTIPLIER); 29831c77388SBen Widawsky 2990a073b84SJesse Barnes if (dev_priv->rps.cur_delay > val) { 3000a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 3010a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, val); 3020a073b84SJesse Barnes else 30346ddf194SBen Widawsky gen6_set_rps(dev_priv->dev, val); 3040a073b84SJesse Barnes } 30546ddf194SBen Widawsky 30646ddf194SBen Widawsky dev_priv->rps.max_delay = val; 30746ddf194SBen Widawsky 3084fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 30946ddf194SBen Widawsky 31046ddf194SBen Widawsky return count; 31146ddf194SBen Widawsky } 31246ddf194SBen Widawsky 313df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 314df6eedc8SBen Widawsky { 315df6eedc8SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 316df6eedc8SBen Widawsky struct drm_device *dev = minor->dev; 317df6eedc8SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 318df6eedc8SBen Widawsky int ret; 319df6eedc8SBen Widawsky 3204fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3210a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 3220a073b84SJesse Barnes ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.min_delay); 3230a073b84SJesse Barnes else 324df6eedc8SBen Widawsky ret = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER; 3254fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 326df6eedc8SBen Widawsky 3273e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", ret); 328df6eedc8SBen Widawsky } 329df6eedc8SBen Widawsky 33046ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev, 33146ddf194SBen Widawsky struct device_attribute *attr, 33246ddf194SBen Widawsky const char *buf, size_t count) 33346ddf194SBen Widawsky { 33446ddf194SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 33546ddf194SBen Widawsky struct drm_device *dev = minor->dev; 33646ddf194SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 33746ddf194SBen Widawsky u32 val, rp_state_cap, hw_max, hw_min; 33846ddf194SBen Widawsky ssize_t ret; 33946ddf194SBen Widawsky 34046ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 34146ddf194SBen Widawsky if (ret) 34246ddf194SBen Widawsky return ret; 34346ddf194SBen Widawsky 3444fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 34546ddf194SBen Widawsky 3460a073b84SJesse Barnes if (IS_VALLEYVIEW(dev)) { 3470a073b84SJesse Barnes val = vlv_freq_opcode(dev_priv->mem_freq, val); 3480a073b84SJesse Barnes 3490a073b84SJesse Barnes hw_max = valleyview_rps_max_freq(dev_priv); 3500a073b84SJesse Barnes hw_min = valleyview_rps_min_freq(dev_priv); 3510a073b84SJesse Barnes } else { 3520a073b84SJesse Barnes val /= GT_FREQUENCY_MULTIPLIER; 3530a073b84SJesse Barnes 35446ddf194SBen Widawsky rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); 35531c77388SBen Widawsky hw_max = dev_priv->rps.hw_max; 35646ddf194SBen Widawsky hw_min = ((rp_state_cap & 0xff0000) >> 16); 3570a073b84SJesse Barnes } 35846ddf194SBen Widawsky 35946ddf194SBen Widawsky if (val < hw_min || val > hw_max || val > dev_priv->rps.max_delay) { 3604fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 36146ddf194SBen Widawsky return -EINVAL; 36246ddf194SBen Widawsky } 36346ddf194SBen Widawsky 3640a073b84SJesse Barnes if (dev_priv->rps.cur_delay < val) { 3650a073b84SJesse Barnes if (IS_VALLEYVIEW(dev)) 3660a073b84SJesse Barnes valleyview_set_rps(dev, val); 3670a073b84SJesse Barnes else 36846ddf194SBen Widawsky gen6_set_rps(dev_priv->dev, val); 3690a073b84SJesse Barnes } 37046ddf194SBen Widawsky 37146ddf194SBen Widawsky dev_priv->rps.min_delay = val; 37246ddf194SBen Widawsky 3734fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 37446ddf194SBen Widawsky 37546ddf194SBen Widawsky return count; 37646ddf194SBen Widawsky 37746ddf194SBen Widawsky } 37846ddf194SBen Widawsky 379df6eedc8SBen Widawsky static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL); 38046ddf194SBen Widawsky static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store); 38146ddf194SBen Widawsky static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store); 382df6eedc8SBen Widawsky 38397e4eed7SChris Wilson static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL); 384ac6ae347SBen Widawsky 385ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf); 386ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 387ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 388ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 389ac6ae347SBen Widawsky 390ac6ae347SBen Widawsky /* For now we have a static number of RP states */ 391ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 392ac6ae347SBen Widawsky { 393ac6ae347SBen Widawsky struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 394ac6ae347SBen Widawsky struct drm_device *dev = minor->dev; 395ac6ae347SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 396ac6ae347SBen Widawsky u32 val, rp_state_cap; 397ac6ae347SBen Widawsky ssize_t ret; 398ac6ae347SBen Widawsky 399ac6ae347SBen Widawsky ret = mutex_lock_interruptible(&dev->struct_mutex); 400ac6ae347SBen Widawsky if (ret) 401ac6ae347SBen Widawsky return ret; 402ac6ae347SBen Widawsky rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); 403ac6ae347SBen Widawsky mutex_unlock(&dev->struct_mutex); 404ac6ae347SBen Widawsky 405ac6ae347SBen Widawsky if (attr == &dev_attr_gt_RP0_freq_mhz) { 406ac6ae347SBen Widawsky val = ((rp_state_cap & 0x0000ff) >> 0) * GT_FREQUENCY_MULTIPLIER; 407ac6ae347SBen Widawsky } else if (attr == &dev_attr_gt_RP1_freq_mhz) { 408ac6ae347SBen Widawsky val = ((rp_state_cap & 0x00ff00) >> 8) * GT_FREQUENCY_MULTIPLIER; 409ac6ae347SBen Widawsky } else if (attr == &dev_attr_gt_RPn_freq_mhz) { 410ac6ae347SBen Widawsky val = ((rp_state_cap & 0xff0000) >> 16) * GT_FREQUENCY_MULTIPLIER; 411ac6ae347SBen Widawsky } else { 412ac6ae347SBen Widawsky BUG(); 413ac6ae347SBen Widawsky } 4143e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", val); 415ac6ae347SBen Widawsky } 416ac6ae347SBen Widawsky 417df6eedc8SBen Widawsky static const struct attribute *gen6_attrs[] = { 418df6eedc8SBen Widawsky &dev_attr_gt_cur_freq_mhz.attr, 419df6eedc8SBen Widawsky &dev_attr_gt_max_freq_mhz.attr, 420df6eedc8SBen Widawsky &dev_attr_gt_min_freq_mhz.attr, 421ac6ae347SBen Widawsky &dev_attr_gt_RP0_freq_mhz.attr, 422ac6ae347SBen Widawsky &dev_attr_gt_RP1_freq_mhz.attr, 423ac6ae347SBen Widawsky &dev_attr_gt_RPn_freq_mhz.attr, 424df6eedc8SBen Widawsky NULL, 425df6eedc8SBen Widawsky }; 426df6eedc8SBen Widawsky 42797e4eed7SChris Wilson static const struct attribute *vlv_attrs[] = { 42897e4eed7SChris Wilson &dev_attr_gt_cur_freq_mhz.attr, 42997e4eed7SChris Wilson &dev_attr_gt_max_freq_mhz.attr, 43097e4eed7SChris Wilson &dev_attr_gt_min_freq_mhz.attr, 43197e4eed7SChris Wilson &dev_attr_vlv_rpe_freq_mhz.attr, 43297e4eed7SChris Wilson NULL, 43397e4eed7SChris Wilson }; 43497e4eed7SChris Wilson 435ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj, 436ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 437ef86ddceSMika Kuoppala loff_t off, size_t count) 438ef86ddceSMika Kuoppala { 439ef86ddceSMika Kuoppala 440ef86ddceSMika Kuoppala struct device *kdev = container_of(kobj, struct device, kobj); 441ef86ddceSMika Kuoppala struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 442ef86ddceSMika Kuoppala struct drm_device *dev = minor->dev; 443ef86ddceSMika Kuoppala struct i915_error_state_file_priv error_priv; 444ef86ddceSMika Kuoppala struct drm_i915_error_state_buf error_str; 445ef86ddceSMika Kuoppala ssize_t ret_count = 0; 446ef86ddceSMika Kuoppala int ret; 447ef86ddceSMika Kuoppala 448ef86ddceSMika Kuoppala memset(&error_priv, 0, sizeof(error_priv)); 449ef86ddceSMika Kuoppala 450ef86ddceSMika Kuoppala ret = i915_error_state_buf_init(&error_str, count, off); 451ef86ddceSMika Kuoppala if (ret) 452ef86ddceSMika Kuoppala return ret; 453ef86ddceSMika Kuoppala 454ef86ddceSMika Kuoppala error_priv.dev = dev; 455ef86ddceSMika Kuoppala i915_error_state_get(dev, &error_priv); 456ef86ddceSMika Kuoppala 457ef86ddceSMika Kuoppala ret = i915_error_state_to_str(&error_str, &error_priv); 458ef86ddceSMika Kuoppala if (ret) 459ef86ddceSMika Kuoppala goto out; 460ef86ddceSMika Kuoppala 461ef86ddceSMika Kuoppala ret_count = count < error_str.bytes ? count : error_str.bytes; 462ef86ddceSMika Kuoppala 463ef86ddceSMika Kuoppala memcpy(buf, error_str.buf, ret_count); 464ef86ddceSMika Kuoppala out: 465ef86ddceSMika Kuoppala i915_error_state_put(&error_priv); 466ef86ddceSMika Kuoppala i915_error_state_buf_release(&error_str); 467ef86ddceSMika Kuoppala 468ef86ddceSMika Kuoppala return ret ?: ret_count; 469ef86ddceSMika Kuoppala } 470ef86ddceSMika Kuoppala 471ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj, 472ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 473ef86ddceSMika Kuoppala loff_t off, size_t count) 474ef86ddceSMika Kuoppala { 475ef86ddceSMika Kuoppala struct device *kdev = container_of(kobj, struct device, kobj); 476ef86ddceSMika Kuoppala struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev); 477ef86ddceSMika Kuoppala struct drm_device *dev = minor->dev; 478ef86ddceSMika Kuoppala int ret; 479ef86ddceSMika Kuoppala 480ef86ddceSMika Kuoppala DRM_DEBUG_DRIVER("Resetting error state\n"); 481ef86ddceSMika Kuoppala 482ef86ddceSMika Kuoppala ret = mutex_lock_interruptible(&dev->struct_mutex); 483ef86ddceSMika Kuoppala if (ret) 484ef86ddceSMika Kuoppala return ret; 485ef86ddceSMika Kuoppala 486ef86ddceSMika Kuoppala i915_destroy_error_state(dev); 487ef86ddceSMika Kuoppala mutex_unlock(&dev->struct_mutex); 488ef86ddceSMika Kuoppala 489ef86ddceSMika Kuoppala return count; 490ef86ddceSMika Kuoppala } 491ef86ddceSMika Kuoppala 492ef86ddceSMika Kuoppala static struct bin_attribute error_state_attr = { 493ef86ddceSMika Kuoppala .attr.name = "error", 494ef86ddceSMika Kuoppala .attr.mode = S_IRUSR | S_IWUSR, 495ef86ddceSMika Kuoppala .size = 0, 496ef86ddceSMika Kuoppala .read = error_state_read, 497ef86ddceSMika Kuoppala .write = error_state_write, 498ef86ddceSMika Kuoppala }; 499ef86ddceSMika Kuoppala 5000136db58SBen Widawsky void i915_setup_sysfs(struct drm_device *dev) 5010136db58SBen Widawsky { 5020136db58SBen Widawsky int ret; 5030136db58SBen Widawsky 5048c3f929bSBen Widawsky #ifdef CONFIG_PM 505112abd29SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 506112abd29SDaniel Vetter ret = sysfs_merge_group(&dev->primary->kdev.kobj, 507112abd29SDaniel Vetter &rc6_attr_group); 5080136db58SBen Widawsky if (ret) 50984bc7581SBen Widawsky DRM_ERROR("RC6 residency sysfs setup failed\n"); 510112abd29SDaniel Vetter } 5118c3f929bSBen Widawsky #endif 512e1ef7cc2SBen Widawsky if (HAS_L3_GPU_CACHE(dev)) { 51384bc7581SBen Widawsky ret = device_create_bin_file(&dev->primary->kdev, &dpf_attrs); 51484bc7581SBen Widawsky if (ret) 51584bc7581SBen Widawsky DRM_ERROR("l3 parity sysfs setup failed\n"); 5160136db58SBen Widawsky } 517df6eedc8SBen Widawsky 51897e4eed7SChris Wilson ret = 0; 51997e4eed7SChris Wilson if (IS_VALLEYVIEW(dev)) 52097e4eed7SChris Wilson ret = sysfs_create_files(&dev->primary->kdev.kobj, vlv_attrs); 52197e4eed7SChris Wilson else if (INTEL_INFO(dev)->gen >= 6) 522df6eedc8SBen Widawsky ret = sysfs_create_files(&dev->primary->kdev.kobj, gen6_attrs); 523df6eedc8SBen Widawsky if (ret) 52497e4eed7SChris Wilson DRM_ERROR("RPS sysfs setup failed\n"); 525ef86ddceSMika Kuoppala 526ef86ddceSMika Kuoppala ret = sysfs_create_bin_file(&dev->primary->kdev.kobj, 527ef86ddceSMika Kuoppala &error_state_attr); 528ef86ddceSMika Kuoppala if (ret) 529ef86ddceSMika Kuoppala DRM_ERROR("error_state sysfs setup failed\n"); 530112abd29SDaniel Vetter } 5310136db58SBen Widawsky 5320136db58SBen Widawsky void i915_teardown_sysfs(struct drm_device *dev) 5330136db58SBen Widawsky { 534ef86ddceSMika Kuoppala sysfs_remove_bin_file(&dev->primary->kdev.kobj, &error_state_attr); 53597e4eed7SChris Wilson if (IS_VALLEYVIEW(dev)) 53697e4eed7SChris Wilson sysfs_remove_files(&dev->primary->kdev.kobj, vlv_attrs); 53797e4eed7SChris Wilson else 538df6eedc8SBen Widawsky sysfs_remove_files(&dev->primary->kdev.kobj, gen6_attrs); 53984bc7581SBen Widawsky device_remove_bin_file(&dev->primary->kdev, &dpf_attrs); 540853c70e8SBen Widawsky #ifdef CONFIG_PM 5410136db58SBen Widawsky sysfs_unmerge_group(&dev->primary->kdev.kobj, &rc6_attr_group); 542853c70e8SBen Widawsky #endif 5430136db58SBen Widawsky } 544