10136db58SBen Widawsky /* 20136db58SBen Widawsky * Copyright © 2012 Intel Corporation 30136db58SBen Widawsky * 40136db58SBen Widawsky * Permission is hereby granted, free of charge, to any person obtaining a 50136db58SBen Widawsky * copy of this software and associated documentation files (the "Software"), 60136db58SBen Widawsky * to deal in the Software without restriction, including without limitation 70136db58SBen Widawsky * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80136db58SBen Widawsky * and/or sell copies of the Software, and to permit persons to whom the 90136db58SBen Widawsky * Software is furnished to do so, subject to the following conditions: 100136db58SBen Widawsky * 110136db58SBen Widawsky * The above copyright notice and this permission notice (including the next 120136db58SBen Widawsky * paragraph) shall be included in all copies or substantial portions of the 130136db58SBen Widawsky * Software. 140136db58SBen Widawsky * 150136db58SBen Widawsky * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 160136db58SBen Widawsky * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 170136db58SBen Widawsky * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 180136db58SBen Widawsky * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 190136db58SBen Widawsky * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 200136db58SBen Widawsky * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 210136db58SBen Widawsky * IN THE SOFTWARE. 220136db58SBen Widawsky * 230136db58SBen Widawsky * Authors: 240136db58SBen Widawsky * Ben Widawsky <ben@bwidawsk.net> 250136db58SBen Widawsky * 260136db58SBen Widawsky */ 270136db58SBen Widawsky 280136db58SBen Widawsky #include <linux/device.h> 290136db58SBen Widawsky #include <linux/module.h> 300136db58SBen Widawsky #include <linux/stat.h> 310136db58SBen Widawsky #include <linux/sysfs.h> 3256c5098fSChris Wilson 33c1132367SAndi Shyti #include "gt/intel_rc6.h" 34c1132367SAndi Shyti 350136db58SBen Widawsky #include "i915_drv.h" 36be68261dSJani Nikula #include "i915_sysfs.h" 37ecbb5fb7SJani Nikula #include "intel_pm.h" 38ecbb5fb7SJani Nikula #include "intel_sideband.h" 390136db58SBen Widawsky 40694c2828SDavid Weinehall static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev) 41c49d13eeSDavid Weinehall { 42694c2828SDavid Weinehall struct drm_minor *minor = dev_get_drvdata(kdev); 43694c2828SDavid Weinehall return to_i915(minor->dev); 44c49d13eeSDavid Weinehall } 4514c8d110SDave Airlie 465ab3633dSHunt Xu #ifdef CONFIG_PM 47694c2828SDavid Weinehall static u32 calc_residency(struct drm_i915_private *dev_priv, 48f0f59a00SVille Syrjälä i915_reg_t reg) 490136db58SBen Widawsky { 5048d1c812SChris Wilson intel_wakeref_t wakeref; 51d4225a53SChris Wilson u64 res = 0; 5236cc8b96STvrtko Ursulin 53c447ff7dSDaniele Ceraolo Spurio with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) 54c1132367SAndi Shyti res = intel_rc6_residency_us(&dev_priv->gt.rc6, reg); 5536cc8b96STvrtko Ursulin 5636cc8b96STvrtko Ursulin return DIV_ROUND_CLOSEST_ULL(res, 1000); 570136db58SBen Widawsky } 580136db58SBen Widawsky 590136db58SBen Widawsky static ssize_t 60dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf) 610136db58SBen Widawsky { 62fb6db0f5SChris Wilson struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 63fb6db0f5SChris Wilson unsigned int mask; 64fb6db0f5SChris Wilson 65fb6db0f5SChris Wilson mask = 0; 66fb6db0f5SChris Wilson if (HAS_RC6(dev_priv)) 67fb6db0f5SChris Wilson mask |= BIT(0); 68fb6db0f5SChris Wilson if (HAS_RC6p(dev_priv)) 69fb6db0f5SChris Wilson mask |= BIT(1); 70fb6db0f5SChris Wilson if (HAS_RC6pp(dev_priv)) 71fb6db0f5SChris Wilson mask |= BIT(2); 72fb6db0f5SChris Wilson 73fb6db0f5SChris Wilson return snprintf(buf, PAGE_SIZE, "%x\n", mask); 740136db58SBen Widawsky } 750136db58SBen Widawsky 760136db58SBen Widawsky static ssize_t 77dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 780136db58SBen Widawsky { 79694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 80694c2828SDavid Weinehall u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6); 813e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 820136db58SBen Widawsky } 830136db58SBen Widawsky 840136db58SBen Widawsky static ssize_t 85dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf) 860136db58SBen Widawsky { 87694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 88694c2828SDavid Weinehall u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p); 893e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency); 900136db58SBen Widawsky } 910136db58SBen Widawsky 920136db58SBen Widawsky static ssize_t 93dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf) 940136db58SBen Widawsky { 95694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 96694c2828SDavid Weinehall u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp); 973e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency); 980136db58SBen Widawsky } 990136db58SBen Widawsky 100626ad6f3SVille Syrjälä static ssize_t 101626ad6f3SVille Syrjälä show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 102626ad6f3SVille Syrjälä { 103694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 104694c2828SDavid Weinehall u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6); 105626ad6f3SVille Syrjälä return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 106626ad6f3SVille Syrjälä } 107626ad6f3SVille Syrjälä 1080136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL); 1090136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL); 1100136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL); 1110136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL); 112626ad6f3SVille Syrjälä static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL); 1130136db58SBen Widawsky 1140136db58SBen Widawsky static struct attribute *rc6_attrs[] = { 1150136db58SBen Widawsky &dev_attr_rc6_enable.attr, 1160136db58SBen Widawsky &dev_attr_rc6_residency_ms.attr, 1170136db58SBen Widawsky NULL 1180136db58SBen Widawsky }; 1190136db58SBen Widawsky 1200a7a0986SArvind Yadav static const struct attribute_group rc6_attr_group = { 1210136db58SBen Widawsky .name = power_group_name, 1220136db58SBen Widawsky .attrs = rc6_attrs 1230136db58SBen Widawsky }; 12458abf1daSRodrigo Vivi 12558abf1daSRodrigo Vivi static struct attribute *rc6p_attrs[] = { 12658abf1daSRodrigo Vivi &dev_attr_rc6p_residency_ms.attr, 12758abf1daSRodrigo Vivi &dev_attr_rc6pp_residency_ms.attr, 12858abf1daSRodrigo Vivi NULL 12958abf1daSRodrigo Vivi }; 13058abf1daSRodrigo Vivi 1310a7a0986SArvind Yadav static const struct attribute_group rc6p_attr_group = { 13258abf1daSRodrigo Vivi .name = power_group_name, 13358abf1daSRodrigo Vivi .attrs = rc6p_attrs 13458abf1daSRodrigo Vivi }; 135626ad6f3SVille Syrjälä 136626ad6f3SVille Syrjälä static struct attribute *media_rc6_attrs[] = { 137626ad6f3SVille Syrjälä &dev_attr_media_rc6_residency_ms.attr, 138626ad6f3SVille Syrjälä NULL 139626ad6f3SVille Syrjälä }; 140626ad6f3SVille Syrjälä 1410a7a0986SArvind Yadav static const struct attribute_group media_rc6_attr_group = { 142626ad6f3SVille Syrjälä .name = power_group_name, 143626ad6f3SVille Syrjälä .attrs = media_rc6_attrs 144626ad6f3SVille Syrjälä }; 1458c3f929bSBen Widawsky #endif 1460136db58SBen Widawsky 147*261ea7e2SChris Wilson static int l3_access_valid(struct drm_i915_private *i915, loff_t offset) 14884bc7581SBen Widawsky { 149*261ea7e2SChris Wilson if (!HAS_L3_DPF(i915)) 15084bc7581SBen Widawsky return -EPERM; 15184bc7581SBen Widawsky 152*261ea7e2SChris Wilson if (!IS_ALIGNED(offset, sizeof(u32))) 15384bc7581SBen Widawsky return -EINVAL; 15484bc7581SBen Widawsky 15584bc7581SBen Widawsky if (offset >= GEN7_L3LOG_SIZE) 15684bc7581SBen Widawsky return -ENXIO; 15784bc7581SBen Widawsky 15884bc7581SBen Widawsky return 0; 15984bc7581SBen Widawsky } 16084bc7581SBen Widawsky 16184bc7581SBen Widawsky static ssize_t 16284bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj, 16384bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 16484bc7581SBen Widawsky loff_t offset, size_t count) 16584bc7581SBen Widawsky { 166c49d13eeSDavid Weinehall struct device *kdev = kobj_to_dev(kobj); 167*261ea7e2SChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 16835a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 1693ccfd19dSBen Widawsky int ret; 17084bc7581SBen Widawsky 171*261ea7e2SChris Wilson ret = l3_access_valid(i915, offset); 17284bc7581SBen Widawsky if (ret) 17384bc7581SBen Widawsky return ret; 17484bc7581SBen Widawsky 175*261ea7e2SChris Wilson count = round_down(count, sizeof(u32)); 176e5ad4026SDan Carpenter count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count); 1771c966dd2SBen Widawsky memset(buf, 0, count); 1781c966dd2SBen Widawsky 179*261ea7e2SChris Wilson ret = i915_mutex_lock_interruptible(&i915->drm); 180*261ea7e2SChris Wilson if (ret) 181*261ea7e2SChris Wilson return ret; 182*261ea7e2SChris Wilson 183*261ea7e2SChris Wilson if (i915->l3_parity.remap_info[slice]) 184*261ea7e2SChris Wilson memcpy(buf, 185*261ea7e2SChris Wilson i915->l3_parity.remap_info[slice] + offset / sizeof(u32), 186*261ea7e2SChris Wilson count); 187*261ea7e2SChris Wilson 188*261ea7e2SChris Wilson mutex_unlock(&i915->drm.struct_mutex); 18984bc7581SBen Widawsky 1901c966dd2SBen Widawsky return count; 19184bc7581SBen Widawsky } 19284bc7581SBen Widawsky 19384bc7581SBen Widawsky static ssize_t 19484bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj, 19584bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 19684bc7581SBen Widawsky loff_t offset, size_t count) 19784bc7581SBen Widawsky { 198c49d13eeSDavid Weinehall struct device *kdev = kobj_to_dev(kobj); 199*261ea7e2SChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 20035a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 201*261ea7e2SChris Wilson struct i915_gem_context *ctx; 202cefcff8fSJoonas Lahtinen u32 **remap_info; 20384bc7581SBen Widawsky int ret; 20484bc7581SBen Widawsky 205*261ea7e2SChris Wilson ret = l3_access_valid(i915, offset); 20684bc7581SBen Widawsky if (ret) 20784bc7581SBen Widawsky return ret; 20884bc7581SBen Widawsky 209*261ea7e2SChris Wilson if (count < sizeof(u32)) 210*261ea7e2SChris Wilson return -EINVAL; 211*261ea7e2SChris Wilson 212*261ea7e2SChris Wilson ret = i915_mutex_lock_interruptible(&i915->drm); 21384bc7581SBen Widawsky if (ret) 21484bc7581SBen Widawsky return ret; 21584bc7581SBen Widawsky 216*261ea7e2SChris Wilson remap_info = &i915->l3_parity.remap_info[slice]; 217cefcff8fSJoonas Lahtinen if (!*remap_info) { 218cefcff8fSJoonas Lahtinen *remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL); 219cefcff8fSJoonas Lahtinen if (!*remap_info) { 220cefcff8fSJoonas Lahtinen ret = -ENOMEM; 221cefcff8fSJoonas Lahtinen goto out; 22284bc7581SBen Widawsky } 22384bc7581SBen Widawsky } 22484bc7581SBen Widawsky 225*261ea7e2SChris Wilson count = round_down(count, sizeof(u32)); 226*261ea7e2SChris Wilson memcpy(*remap_info + offset / sizeof(u32), buf, count); 227*261ea7e2SChris Wilson 228*261ea7e2SChris Wilson /* NB: We defer the remapping until we switch to the context */ 229*261ea7e2SChris Wilson list_for_each_entry(ctx, &i915->contexts.list, link) 230*261ea7e2SChris Wilson ctx->remap_slice |= BIT(slice); 231*261ea7e2SChris Wilson 232*261ea7e2SChris Wilson /* 233*261ea7e2SChris Wilson * TODO: Ideally we really want a GPU reset here to make sure errors 23484bc7581SBen Widawsky * aren't propagated. Since I cannot find a stable way to reset the GPU 23584bc7581SBen Widawsky * at this point it is left as a TODO. 23684bc7581SBen Widawsky */ 23784bc7581SBen Widawsky 238cefcff8fSJoonas Lahtinen ret = count; 239cefcff8fSJoonas Lahtinen out: 240*261ea7e2SChris Wilson mutex_unlock(&i915->drm.struct_mutex); 24184bc7581SBen Widawsky 242cefcff8fSJoonas Lahtinen return ret; 24384bc7581SBen Widawsky } 24484bc7581SBen Widawsky 24559f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs = { 24684bc7581SBen Widawsky .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)}, 24784bc7581SBen Widawsky .size = GEN7_L3LOG_SIZE, 24884bc7581SBen Widawsky .read = i915_l3_read, 24984bc7581SBen Widawsky .write = i915_l3_write, 25035a85ac6SBen Widawsky .mmap = NULL, 25135a85ac6SBen Widawsky .private = (void *)0 25235a85ac6SBen Widawsky }; 25335a85ac6SBen Widawsky 25459f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs_1 = { 25535a85ac6SBen Widawsky .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)}, 25635a85ac6SBen Widawsky .size = GEN7_L3LOG_SIZE, 25735a85ac6SBen Widawsky .read = i915_l3_read, 25835a85ac6SBen Widawsky .write = i915_l3_write, 25935a85ac6SBen Widawsky .mmap = NULL, 26035a85ac6SBen Widawsky .private = (void *)1 26184bc7581SBen Widawsky }; 26284bc7581SBen Widawsky 263c8c972ebSVille Syrjälä static ssize_t gt_act_freq_mhz_show(struct device *kdev, 264df6eedc8SBen Widawsky struct device_attribute *attr, char *buf) 265df6eedc8SBen Widawsky { 266694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 26748d1c812SChris Wilson intel_wakeref_t wakeref; 268337fa6e0SChris Wilson u32 freq; 269df6eedc8SBen Widawsky 270d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 271d46c0517SImre Deak 272666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 273337fa6e0SChris Wilson vlv_punit_get(dev_priv); 27464936258SJani Nikula freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); 275337fa6e0SChris Wilson vlv_punit_put(dev_priv); 276337fa6e0SChris Wilson 277337fa6e0SChris Wilson freq = (freq >> 8) & 0xff; 278177006a1SJesse Barnes } else { 279337fa6e0SChris Wilson freq = intel_get_cagf(dev_priv, I915_READ(GEN6_RPSTAT1)); 280c8c972ebSVille Syrjälä } 281c8c972ebSVille Syrjälä 282d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 283c8c972ebSVille Syrjälä 284337fa6e0SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", intel_gpu_freq(dev_priv, freq)); 285c8c972ebSVille Syrjälä } 286c8c972ebSVille Syrjälä 287c8c972ebSVille Syrjälä static ssize_t gt_cur_freq_mhz_show(struct device *kdev, 288c8c972ebSVille Syrjälä struct device_attribute *attr, char *buf) 289c8c972ebSVille Syrjälä { 290694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 291c8c972ebSVille Syrjälä 29262e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 29362e1baa1SChris Wilson intel_gpu_freq(dev_priv, 294562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.cur_freq)); 295df6eedc8SBen Widawsky } 296df6eedc8SBen Widawsky 29729ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 29829ecd78dSChris Wilson { 299694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 30029ecd78dSChris Wilson 30129ecd78dSChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 30262e1baa1SChris Wilson intel_gpu_freq(dev_priv, 303562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.boost_freq)); 30429ecd78dSChris Wilson } 30529ecd78dSChris Wilson 30629ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_store(struct device *kdev, 30729ecd78dSChris Wilson struct device_attribute *attr, 30829ecd78dSChris Wilson const char *buf, size_t count) 30929ecd78dSChris Wilson { 310694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 311562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 31259cd31f1SChris Wilson bool boost = false; 31329ecd78dSChris Wilson ssize_t ret; 31459cd31f1SChris Wilson u32 val; 31529ecd78dSChris Wilson 31629ecd78dSChris Wilson ret = kstrtou32(buf, 0, &val); 31729ecd78dSChris Wilson if (ret) 31829ecd78dSChris Wilson return ret; 31929ecd78dSChris Wilson 32029ecd78dSChris Wilson /* Validate against (static) hardware limits */ 32129ecd78dSChris Wilson val = intel_freq_opcode(dev_priv, val); 322562d9baeSSagar Arun Kamble if (val < rps->min_freq || val > rps->max_freq) 32329ecd78dSChris Wilson return -EINVAL; 32429ecd78dSChris Wilson 325ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 32659cd31f1SChris Wilson if (val != rps->boost_freq) { 327562d9baeSSagar Arun Kamble rps->boost_freq = val; 32859cd31f1SChris Wilson boost = atomic_read(&rps->num_waiters); 32959cd31f1SChris Wilson } 330ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 33159cd31f1SChris Wilson if (boost) 33259cd31f1SChris Wilson schedule_work(&rps->work); 33329ecd78dSChris Wilson 33429ecd78dSChris Wilson return count; 33529ecd78dSChris Wilson } 33629ecd78dSChris Wilson 33797e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev, 33897e4eed7SChris Wilson struct device_attribute *attr, char *buf) 33997e4eed7SChris Wilson { 340694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 34197e4eed7SChris Wilson 34262e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 34362e1baa1SChris Wilson intel_gpu_freq(dev_priv, 344562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.efficient_freq)); 34597e4eed7SChris Wilson } 34697e4eed7SChris Wilson 347df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 348df6eedc8SBen Widawsky { 349694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 350df6eedc8SBen Widawsky 35162e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 35262e1baa1SChris Wilson intel_gpu_freq(dev_priv, 353562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.max_freq_softlimit)); 354df6eedc8SBen Widawsky } 355df6eedc8SBen Widawsky 35646ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev, 35746ddf194SBen Widawsky struct device_attribute *attr, 35846ddf194SBen Widawsky const char *buf, size_t count) 35946ddf194SBen Widawsky { 360694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 361562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 36248d1c812SChris Wilson intel_wakeref_t wakeref; 3632a5913a8SBen Widawsky u32 val; 36446ddf194SBen Widawsky ssize_t ret; 36546ddf194SBen Widawsky 36646ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 36746ddf194SBen Widawsky if (ret) 36846ddf194SBen Widawsky return ret; 36946ddf194SBen Widawsky 370d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 371ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 37246ddf194SBen Widawsky 3737c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 374562d9baeSSagar Arun Kamble if (val < rps->min_freq || 375562d9baeSSagar Arun Kamble val > rps->max_freq || 376562d9baeSSagar Arun Kamble val < rps->min_freq_softlimit) { 377ebb5eb7dSChris Wilson ret = -EINVAL; 378ebb5eb7dSChris Wilson goto unlock; 37946ddf194SBen Widawsky } 38046ddf194SBen Widawsky 381562d9baeSSagar Arun Kamble if (val > rps->rp0_freq) 38231c77388SBen Widawsky DRM_DEBUG("User requested overclocking to %d\n", 3837c59a9c1SVille Syrjälä intel_gpu_freq(dev_priv, val)); 38431c77388SBen Widawsky 385562d9baeSSagar Arun Kamble rps->max_freq_softlimit = val; 38646ddf194SBen Widawsky 387562d9baeSSagar Arun Kamble val = clamp_t(int, rps->cur_freq, 388562d9baeSSagar Arun Kamble rps->min_freq_softlimit, 389562d9baeSSagar Arun Kamble rps->max_freq_softlimit); 390f745a80eSVille Syrjälä 391f745a80eSVille Syrjälä /* We still need *_set_rps to process the new max_delay and 392f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 393f745a80eSVille Syrjälä * frequency request may be unchanged. */ 3949fcee2f7SChris Wilson ret = intel_set_rps(dev_priv, val); 3956917c7b9SChris Wilson 396ebb5eb7dSChris Wilson unlock: 397ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 398d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 399933bfb44SSagar Arun Kamble 4009fcee2f7SChris Wilson return ret ?: count; 40146ddf194SBen Widawsky } 40246ddf194SBen Widawsky 403df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 404df6eedc8SBen Widawsky { 405694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 406df6eedc8SBen Widawsky 40762e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 40862e1baa1SChris Wilson intel_gpu_freq(dev_priv, 409562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.min_freq_softlimit)); 410df6eedc8SBen Widawsky } 411df6eedc8SBen Widawsky 41246ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev, 41346ddf194SBen Widawsky struct device_attribute *attr, 41446ddf194SBen Widawsky const char *buf, size_t count) 41546ddf194SBen Widawsky { 416694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 417562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 41848d1c812SChris Wilson intel_wakeref_t wakeref; 4192a5913a8SBen Widawsky u32 val; 42046ddf194SBen Widawsky ssize_t ret; 42146ddf194SBen Widawsky 42246ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 42346ddf194SBen Widawsky if (ret) 42446ddf194SBen Widawsky return ret; 42546ddf194SBen Widawsky 426d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 427ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 42846ddf194SBen Widawsky 4297c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 430562d9baeSSagar Arun Kamble if (val < rps->min_freq || 431562d9baeSSagar Arun Kamble val > rps->max_freq || 432562d9baeSSagar Arun Kamble val > rps->max_freq_softlimit) { 433ebb5eb7dSChris Wilson ret = -EINVAL; 434ebb5eb7dSChris Wilson goto unlock; 43546ddf194SBen Widawsky } 43646ddf194SBen Widawsky 437562d9baeSSagar Arun Kamble rps->min_freq_softlimit = val; 4386917c7b9SChris Wilson 439562d9baeSSagar Arun Kamble val = clamp_t(int, rps->cur_freq, 440562d9baeSSagar Arun Kamble rps->min_freq_softlimit, 441562d9baeSSagar Arun Kamble rps->max_freq_softlimit); 442f745a80eSVille Syrjälä 443f745a80eSVille Syrjälä /* We still need *_set_rps to process the new min_delay and 444f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 445f745a80eSVille Syrjälä * frequency request may be unchanged. */ 4469fcee2f7SChris Wilson ret = intel_set_rps(dev_priv, val); 44746ddf194SBen Widawsky 448ebb5eb7dSChris Wilson unlock: 449ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 450d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 451933bfb44SSagar Arun Kamble 4529fcee2f7SChris Wilson return ret ?: count; 45346ddf194SBen Widawsky } 45446ddf194SBen Widawsky 455c828a892SJoe Perches static DEVICE_ATTR_RO(gt_act_freq_mhz); 456c828a892SJoe Perches static DEVICE_ATTR_RO(gt_cur_freq_mhz); 457b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_boost_freq_mhz); 458b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_max_freq_mhz); 459b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_min_freq_mhz); 460df6eedc8SBen Widawsky 461c828a892SJoe Perches static DEVICE_ATTR_RO(vlv_rpe_freq_mhz); 462ac6ae347SBen Widawsky 463ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf); 464ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 465ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 466ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 467ac6ae347SBen Widawsky 468ac6ae347SBen Widawsky /* For now we have a static number of RP states */ 469ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 470ac6ae347SBen Widawsky { 471694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 472562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 473bc4d91f6SAkash Goel u32 val; 474ac6ae347SBen Widawsky 475bc4d91f6SAkash Goel if (attr == &dev_attr_gt_RP0_freq_mhz) 476562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->rp0_freq); 477bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RP1_freq_mhz) 478562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->rp1_freq); 479bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RPn_freq_mhz) 480562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->min_freq); 48174c4f62bSDeepak S else 482ac6ae347SBen Widawsky BUG(); 483bc4d91f6SAkash Goel 4843e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", val); 485ac6ae347SBen Widawsky } 486ac6ae347SBen Widawsky 487e1215de8SJani Nikula static const struct attribute * const gen6_attrs[] = { 488c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 489df6eedc8SBen Widawsky &dev_attr_gt_cur_freq_mhz.attr, 49029ecd78dSChris Wilson &dev_attr_gt_boost_freq_mhz.attr, 491df6eedc8SBen Widawsky &dev_attr_gt_max_freq_mhz.attr, 492df6eedc8SBen Widawsky &dev_attr_gt_min_freq_mhz.attr, 493ac6ae347SBen Widawsky &dev_attr_gt_RP0_freq_mhz.attr, 494ac6ae347SBen Widawsky &dev_attr_gt_RP1_freq_mhz.attr, 495ac6ae347SBen Widawsky &dev_attr_gt_RPn_freq_mhz.attr, 496df6eedc8SBen Widawsky NULL, 497df6eedc8SBen Widawsky }; 498df6eedc8SBen Widawsky 499e1215de8SJani Nikula static const struct attribute * const vlv_attrs[] = { 500c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 50197e4eed7SChris Wilson &dev_attr_gt_cur_freq_mhz.attr, 50229ecd78dSChris Wilson &dev_attr_gt_boost_freq_mhz.attr, 50397e4eed7SChris Wilson &dev_attr_gt_max_freq_mhz.attr, 50497e4eed7SChris Wilson &dev_attr_gt_min_freq_mhz.attr, 50574c4f62bSDeepak S &dev_attr_gt_RP0_freq_mhz.attr, 50674c4f62bSDeepak S &dev_attr_gt_RP1_freq_mhz.attr, 50774c4f62bSDeepak S &dev_attr_gt_RPn_freq_mhz.attr, 50897e4eed7SChris Wilson &dev_attr_vlv_rpe_freq_mhz.attr, 50997e4eed7SChris Wilson NULL, 51097e4eed7SChris Wilson }; 51197e4eed7SChris Wilson 51298a2f411SChris Wilson #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) 51398a2f411SChris Wilson 514ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj, 515ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 516ef86ddceSMika Kuoppala loff_t off, size_t count) 517ef86ddceSMika Kuoppala { 518ef86ddceSMika Kuoppala 519657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 5200e39037bSChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 5215a4c6f1bSChris Wilson struct i915_gpu_state *gpu; 5225a4c6f1bSChris Wilson ssize_t ret; 523ef86ddceSMika Kuoppala 5240e39037bSChris Wilson gpu = i915_first_error_state(i915); 525e6154e4cSChris Wilson if (IS_ERR(gpu)) { 526e6154e4cSChris Wilson ret = PTR_ERR(gpu); 527e6154e4cSChris Wilson } else if (gpu) { 5280e39037bSChris Wilson ret = i915_gpu_state_copy_to_buffer(gpu, buf, off, count); 5295a4c6f1bSChris Wilson i915_gpu_state_put(gpu); 5300e39037bSChris Wilson } else { 5310e39037bSChris Wilson const char *str = "No error state collected\n"; 5320e39037bSChris Wilson size_t len = strlen(str); 5330e39037bSChris Wilson 5340e39037bSChris Wilson ret = min_t(size_t, count, len - off); 5350e39037bSChris Wilson memcpy(buf, str + off, ret); 5360e39037bSChris Wilson } 537ef86ddceSMika Kuoppala 5385a4c6f1bSChris Wilson return ret; 539ef86ddceSMika Kuoppala } 540ef86ddceSMika Kuoppala 541ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj, 542ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 543ef86ddceSMika Kuoppala loff_t off, size_t count) 544ef86ddceSMika Kuoppala { 545657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 546694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 547ef86ddceSMika Kuoppala 548ef86ddceSMika Kuoppala DRM_DEBUG_DRIVER("Resetting error state\n"); 5495a4c6f1bSChris Wilson i915_reset_error_state(dev_priv); 550ef86ddceSMika Kuoppala 551ef86ddceSMika Kuoppala return count; 552ef86ddceSMika Kuoppala } 553ef86ddceSMika Kuoppala 55459f3da1eSBhumika Goyal static const struct bin_attribute error_state_attr = { 555ef86ddceSMika Kuoppala .attr.name = "error", 556ef86ddceSMika Kuoppala .attr.mode = S_IRUSR | S_IWUSR, 557ef86ddceSMika Kuoppala .size = 0, 558ef86ddceSMika Kuoppala .read = error_state_read, 559ef86ddceSMika Kuoppala .write = error_state_write, 560ef86ddceSMika Kuoppala }; 561ef86ddceSMika Kuoppala 56298a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) 56398a2f411SChris Wilson { 56498a2f411SChris Wilson if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr)) 56598a2f411SChris Wilson DRM_ERROR("error_state sysfs setup failed\n"); 56698a2f411SChris Wilson } 56798a2f411SChris Wilson 56898a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) 56998a2f411SChris Wilson { 57098a2f411SChris Wilson sysfs_remove_bin_file(&kdev->kobj, &error_state_attr); 57198a2f411SChris Wilson } 57298a2f411SChris Wilson #else 57398a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) {} 57498a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) {} 57598a2f411SChris Wilson #endif 57698a2f411SChris Wilson 577694c2828SDavid Weinehall void i915_setup_sysfs(struct drm_i915_private *dev_priv) 5780136db58SBen Widawsky { 579694c2828SDavid Weinehall struct device *kdev = dev_priv->drm.primary->kdev; 5800136db58SBen Widawsky int ret; 5810136db58SBen Widawsky 5828c3f929bSBen Widawsky #ifdef CONFIG_PM 583694c2828SDavid Weinehall if (HAS_RC6(dev_priv)) { 584694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 585112abd29SDaniel Vetter &rc6_attr_group); 5860136db58SBen Widawsky if (ret) 58784bc7581SBen Widawsky DRM_ERROR("RC6 residency sysfs setup failed\n"); 588112abd29SDaniel Vetter } 589694c2828SDavid Weinehall if (HAS_RC6p(dev_priv)) { 590694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 59158abf1daSRodrigo Vivi &rc6p_attr_group); 59258abf1daSRodrigo Vivi if (ret) 59358abf1daSRodrigo Vivi DRM_ERROR("RC6p residency sysfs setup failed\n"); 59458abf1daSRodrigo Vivi } 595694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 596694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 597626ad6f3SVille Syrjälä &media_rc6_attr_group); 598626ad6f3SVille Syrjälä if (ret) 599626ad6f3SVille Syrjälä DRM_ERROR("Media RC6 residency sysfs setup failed\n"); 600626ad6f3SVille Syrjälä } 6018c3f929bSBen Widawsky #endif 602694c2828SDavid Weinehall if (HAS_L3_DPF(dev_priv)) { 603694c2828SDavid Weinehall ret = device_create_bin_file(kdev, &dpf_attrs); 60484bc7581SBen Widawsky if (ret) 60584bc7581SBen Widawsky DRM_ERROR("l3 parity sysfs setup failed\n"); 60635a85ac6SBen Widawsky 607694c2828SDavid Weinehall if (NUM_L3_SLICES(dev_priv) > 1) { 608694c2828SDavid Weinehall ret = device_create_bin_file(kdev, 60935a85ac6SBen Widawsky &dpf_attrs_1); 61035a85ac6SBen Widawsky if (ret) 61135a85ac6SBen Widawsky DRM_ERROR("l3 parity slice 1 setup failed\n"); 61235a85ac6SBen Widawsky } 6130136db58SBen Widawsky } 614df6eedc8SBen Widawsky 61597e4eed7SChris Wilson ret = 0; 616694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 617694c2828SDavid Weinehall ret = sysfs_create_files(&kdev->kobj, vlv_attrs); 618694c2828SDavid Weinehall else if (INTEL_GEN(dev_priv) >= 6) 619694c2828SDavid Weinehall ret = sysfs_create_files(&kdev->kobj, gen6_attrs); 620df6eedc8SBen Widawsky if (ret) 62197e4eed7SChris Wilson DRM_ERROR("RPS sysfs setup failed\n"); 622ef86ddceSMika Kuoppala 62398a2f411SChris Wilson i915_setup_error_capture(kdev); 624112abd29SDaniel Vetter } 6250136db58SBen Widawsky 626694c2828SDavid Weinehall void i915_teardown_sysfs(struct drm_i915_private *dev_priv) 6270136db58SBen Widawsky { 628694c2828SDavid Weinehall struct device *kdev = dev_priv->drm.primary->kdev; 629694c2828SDavid Weinehall 63098a2f411SChris Wilson i915_teardown_error_capture(kdev); 63198a2f411SChris Wilson 632694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 633694c2828SDavid Weinehall sysfs_remove_files(&kdev->kobj, vlv_attrs); 63497e4eed7SChris Wilson else 635694c2828SDavid Weinehall sysfs_remove_files(&kdev->kobj, gen6_attrs); 636694c2828SDavid Weinehall device_remove_bin_file(kdev, &dpf_attrs_1); 637694c2828SDavid Weinehall device_remove_bin_file(kdev, &dpf_attrs); 638853c70e8SBen Widawsky #ifdef CONFIG_PM 639694c2828SDavid Weinehall sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group); 640694c2828SDavid Weinehall sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group); 641853c70e8SBen Widawsky #endif 6420136db58SBen Widawsky } 643