xref: /openbmc/linux/drivers/gpu/drm/i915/i915_suspend.c (revision f2b115e69d46344ae7afcaad5823496d2a0d8650)
1317c35d1SJesse Barnes /*
2317c35d1SJesse Barnes  *
3317c35d1SJesse Barnes  * Copyright 2008 (c) Intel Corporation
4317c35d1SJesse Barnes  *   Jesse Barnes <jbarnes@virtuousgeek.org>
5317c35d1SJesse Barnes  *
6317c35d1SJesse Barnes  * Permission is hereby granted, free of charge, to any person obtaining a
7317c35d1SJesse Barnes  * copy of this software and associated documentation files (the
8317c35d1SJesse Barnes  * "Software"), to deal in the Software without restriction, including
9317c35d1SJesse Barnes  * without limitation the rights to use, copy, modify, merge, publish,
10317c35d1SJesse Barnes  * distribute, sub license, and/or sell copies of the Software, and to
11317c35d1SJesse Barnes  * permit persons to whom the Software is furnished to do so, subject to
12317c35d1SJesse Barnes  * the following conditions:
13317c35d1SJesse Barnes  *
14317c35d1SJesse Barnes  * The above copyright notice and this permission notice (including the
15317c35d1SJesse Barnes  * next paragraph) shall be included in all copies or substantial portions
16317c35d1SJesse Barnes  * of the Software.
17317c35d1SJesse Barnes  *
18317c35d1SJesse Barnes  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19317c35d1SJesse Barnes  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20317c35d1SJesse Barnes  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21317c35d1SJesse Barnes  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22317c35d1SJesse Barnes  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23317c35d1SJesse Barnes  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24317c35d1SJesse Barnes  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25317c35d1SJesse Barnes  */
26317c35d1SJesse Barnes 
27317c35d1SJesse Barnes #include "drmP.h"
28317c35d1SJesse Barnes #include "drm.h"
29317c35d1SJesse Barnes #include "i915_drm.h"
30f0217c42SEric Anholt #include "intel_drv.h"
31317c35d1SJesse Barnes 
32317c35d1SJesse Barnes static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
33317c35d1SJesse Barnes {
34317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
3542048781SZhenyu Wang 	u32	dpll_reg;
36317c35d1SJesse Barnes 
37*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
3842048781SZhenyu Wang 		dpll_reg = (pipe == PIPE_A) ? PCH_DPLL_A: PCH_DPLL_B;
3942048781SZhenyu Wang 	} else {
4042048781SZhenyu Wang 		dpll_reg = (pipe == PIPE_A) ? DPLL_A: DPLL_B;
4142048781SZhenyu Wang 	}
4242048781SZhenyu Wang 
4342048781SZhenyu Wang 	return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
44317c35d1SJesse Barnes }
45317c35d1SJesse Barnes 
46317c35d1SJesse Barnes static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
47317c35d1SJesse Barnes {
48317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
49317c35d1SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
50317c35d1SJesse Barnes 	u32 *array;
51317c35d1SJesse Barnes 	int i;
52317c35d1SJesse Barnes 
53317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
54317c35d1SJesse Barnes 		return;
55317c35d1SJesse Barnes 
56*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev))
5742048781SZhenyu Wang 		reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B;
5842048781SZhenyu Wang 
59317c35d1SJesse Barnes 	if (pipe == PIPE_A)
60317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
61317c35d1SJesse Barnes 	else
62317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
63317c35d1SJesse Barnes 
64317c35d1SJesse Barnes 	for(i = 0; i < 256; i++)
65317c35d1SJesse Barnes 		array[i] = I915_READ(reg + (i << 2));
66317c35d1SJesse Barnes }
67317c35d1SJesse Barnes 
68317c35d1SJesse Barnes static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
69317c35d1SJesse Barnes {
70317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
71317c35d1SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
72317c35d1SJesse Barnes 	u32 *array;
73317c35d1SJesse Barnes 	int i;
74317c35d1SJesse Barnes 
75317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
76317c35d1SJesse Barnes 		return;
77317c35d1SJesse Barnes 
78*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev))
7942048781SZhenyu Wang 		reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B;
8042048781SZhenyu Wang 
81317c35d1SJesse Barnes 	if (pipe == PIPE_A)
82317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
83317c35d1SJesse Barnes 	else
84317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
85317c35d1SJesse Barnes 
86317c35d1SJesse Barnes 	for(i = 0; i < 256; i++)
87317c35d1SJesse Barnes 		I915_WRITE(reg + (i << 2), array[i]);
88317c35d1SJesse Barnes }
89317c35d1SJesse Barnes 
90317c35d1SJesse Barnes static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
91317c35d1SJesse Barnes {
92317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
93317c35d1SJesse Barnes 
94317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
95317c35d1SJesse Barnes 	return I915_READ8(data_port);
96317c35d1SJesse Barnes }
97317c35d1SJesse Barnes 
98317c35d1SJesse Barnes static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
99317c35d1SJesse Barnes {
100317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
101317c35d1SJesse Barnes 
102317c35d1SJesse Barnes 	I915_READ8(st01);
103317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
104317c35d1SJesse Barnes 	return I915_READ8(VGA_AR_DATA_READ);
105317c35d1SJesse Barnes }
106317c35d1SJesse Barnes 
107317c35d1SJesse Barnes static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
108317c35d1SJesse Barnes {
109317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
110317c35d1SJesse Barnes 
111317c35d1SJesse Barnes 	I915_READ8(st01);
112317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
113317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_DATA_WRITE, val);
114317c35d1SJesse Barnes }
115317c35d1SJesse Barnes 
116317c35d1SJesse Barnes static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
117317c35d1SJesse Barnes {
118317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
119317c35d1SJesse Barnes 
120317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
121317c35d1SJesse Barnes 	I915_WRITE8(data_port, val);
122317c35d1SJesse Barnes }
123317c35d1SJesse Barnes 
124317c35d1SJesse Barnes static void i915_save_vga(struct drm_device *dev)
125317c35d1SJesse Barnes {
126317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
127317c35d1SJesse Barnes 	int i;
128317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
129317c35d1SJesse Barnes 
130317c35d1SJesse Barnes 	/* VGA color palette registers */
131317c35d1SJesse Barnes 	dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
132317c35d1SJesse Barnes 
133317c35d1SJesse Barnes 	/* MSR bits */
134317c35d1SJesse Barnes 	dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
135317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
136317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
137317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
138317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
139317c35d1SJesse Barnes 	} else {
140317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
141317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
142317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
143317c35d1SJesse Barnes 	}
144317c35d1SJesse Barnes 
145317c35d1SJesse Barnes 	/* CRT controller regs */
146317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11,
147317c35d1SJesse Barnes 			   i915_read_indexed(dev, cr_index, cr_data, 0x11) &
148317c35d1SJesse Barnes 			   (~0x80));
149317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
150317c35d1SJesse Barnes 		dev_priv->saveCR[i] =
151317c35d1SJesse Barnes 			i915_read_indexed(dev, cr_index, cr_data, i);
152317c35d1SJesse Barnes 	/* Make sure we don't turn off CR group 0 writes */
153317c35d1SJesse Barnes 	dev_priv->saveCR[0x11] &= ~0x80;
154317c35d1SJesse Barnes 
155317c35d1SJesse Barnes 	/* Attribute controller registers */
156317c35d1SJesse Barnes 	I915_READ8(st01);
157317c35d1SJesse Barnes 	dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
158317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
159317c35d1SJesse Barnes 		dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
160317c35d1SJesse Barnes 	I915_READ8(st01);
161317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
162317c35d1SJesse Barnes 	I915_READ8(st01);
163317c35d1SJesse Barnes 
164317c35d1SJesse Barnes 	/* Graphics controller registers */
165317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
166317c35d1SJesse Barnes 		dev_priv->saveGR[i] =
167317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
168317c35d1SJesse Barnes 
169317c35d1SJesse Barnes 	dev_priv->saveGR[0x10] =
170317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
171317c35d1SJesse Barnes 	dev_priv->saveGR[0x11] =
172317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
173317c35d1SJesse Barnes 	dev_priv->saveGR[0x18] =
174317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
175317c35d1SJesse Barnes 
176317c35d1SJesse Barnes 	/* Sequencer registers */
177317c35d1SJesse Barnes 	for (i = 0; i < 8; i++)
178317c35d1SJesse Barnes 		dev_priv->saveSR[i] =
179317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
180317c35d1SJesse Barnes }
181317c35d1SJesse Barnes 
182317c35d1SJesse Barnes static void i915_restore_vga(struct drm_device *dev)
183317c35d1SJesse Barnes {
184317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
185317c35d1SJesse Barnes 	int i;
186317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
187317c35d1SJesse Barnes 
188317c35d1SJesse Barnes 	/* MSR bits */
189317c35d1SJesse Barnes 	I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
190317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
191317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
192317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
193317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
194317c35d1SJesse Barnes 	} else {
195317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
196317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
197317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
198317c35d1SJesse Barnes 	}
199317c35d1SJesse Barnes 
200317c35d1SJesse Barnes 	/* Sequencer registers, don't write SR07 */
201317c35d1SJesse Barnes 	for (i = 0; i < 7; i++)
202317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
203317c35d1SJesse Barnes 				   dev_priv->saveSR[i]);
204317c35d1SJesse Barnes 
205317c35d1SJesse Barnes 	/* CRT controller regs */
206317c35d1SJesse Barnes 	/* Enable CR group 0 writes */
207317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
208317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
209317c35d1SJesse Barnes 		i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
210317c35d1SJesse Barnes 
211317c35d1SJesse Barnes 	/* Graphics controller regs */
212317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
213317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
214317c35d1SJesse Barnes 				   dev_priv->saveGR[i]);
215317c35d1SJesse Barnes 
216317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
217317c35d1SJesse Barnes 			   dev_priv->saveGR[0x10]);
218317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
219317c35d1SJesse Barnes 			   dev_priv->saveGR[0x11]);
220317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
221317c35d1SJesse Barnes 			   dev_priv->saveGR[0x18]);
222317c35d1SJesse Barnes 
223317c35d1SJesse Barnes 	/* Attribute controller registers */
224317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
225317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
226317c35d1SJesse Barnes 		i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
227317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
228317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
229317c35d1SJesse Barnes 	I915_READ8(st01);
230317c35d1SJesse Barnes 
231317c35d1SJesse Barnes 	/* VGA color palette registers */
232317c35d1SJesse Barnes 	I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
233317c35d1SJesse Barnes }
234317c35d1SJesse Barnes 
235fccdaba4SZhao Yakui static void i915_save_modeset_reg(struct drm_device *dev)
236317c35d1SJesse Barnes {
237317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
238317c35d1SJesse Barnes 
239fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
240fccdaba4SZhao Yakui 		return;
2411341d655SBen Gamari 
242317c35d1SJesse Barnes 	/* Pipe & plane A info */
243317c35d1SJesse Barnes 	dev_priv->savePIPEACONF = I915_READ(PIPEACONF);
244317c35d1SJesse Barnes 	dev_priv->savePIPEASRC = I915_READ(PIPEASRC);
245*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
24642048781SZhenyu Wang 		dev_priv->saveFPA0 = I915_READ(PCH_FPA0);
24742048781SZhenyu Wang 		dev_priv->saveFPA1 = I915_READ(PCH_FPA1);
24842048781SZhenyu Wang 		dev_priv->saveDPLL_A = I915_READ(PCH_DPLL_A);
24942048781SZhenyu Wang 	} else {
250317c35d1SJesse Barnes 		dev_priv->saveFPA0 = I915_READ(FPA0);
251317c35d1SJesse Barnes 		dev_priv->saveFPA1 = I915_READ(FPA1);
252317c35d1SJesse Barnes 		dev_priv->saveDPLL_A = I915_READ(DPLL_A);
25342048781SZhenyu Wang 	}
254*f2b115e6SAdam Jackson 	if (IS_I965G(dev) && !IS_IRONLAKE(dev))
255317c35d1SJesse Barnes 		dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD);
256317c35d1SJesse Barnes 	dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A);
257317c35d1SJesse Barnes 	dev_priv->saveHBLANK_A = I915_READ(HBLANK_A);
258317c35d1SJesse Barnes 	dev_priv->saveHSYNC_A = I915_READ(HSYNC_A);
259317c35d1SJesse Barnes 	dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A);
260317c35d1SJesse Barnes 	dev_priv->saveVBLANK_A = I915_READ(VBLANK_A);
261317c35d1SJesse Barnes 	dev_priv->saveVSYNC_A = I915_READ(VSYNC_A);
262*f2b115e6SAdam Jackson 	if (!IS_IRONLAKE(dev))
263317c35d1SJesse Barnes 		dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
264317c35d1SJesse Barnes 
265*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
26642048781SZhenyu Wang 		dev_priv->saveFDI_TXA_CTL = I915_READ(FDI_TXA_CTL);
26742048781SZhenyu Wang 		dev_priv->saveFDI_RXA_CTL = I915_READ(FDI_RXA_CTL);
26842048781SZhenyu Wang 
26942048781SZhenyu Wang 		dev_priv->savePFA_CTL_1 = I915_READ(PFA_CTL_1);
27042048781SZhenyu Wang 		dev_priv->savePFA_WIN_SZ = I915_READ(PFA_WIN_SZ);
27142048781SZhenyu Wang 		dev_priv->savePFA_WIN_POS = I915_READ(PFA_WIN_POS);
27242048781SZhenyu Wang 
27342048781SZhenyu Wang 		dev_priv->saveTRANS_HTOTAL_A = I915_READ(TRANS_HTOTAL_A);
27442048781SZhenyu Wang 		dev_priv->saveTRANS_HBLANK_A = I915_READ(TRANS_HBLANK_A);
27542048781SZhenyu Wang 		dev_priv->saveTRANS_HSYNC_A = I915_READ(TRANS_HSYNC_A);
27642048781SZhenyu Wang 		dev_priv->saveTRANS_VTOTAL_A = I915_READ(TRANS_VTOTAL_A);
27742048781SZhenyu Wang 		dev_priv->saveTRANS_VBLANK_A = I915_READ(TRANS_VBLANK_A);
27842048781SZhenyu Wang 		dev_priv->saveTRANS_VSYNC_A = I915_READ(TRANS_VSYNC_A);
27942048781SZhenyu Wang 	}
28042048781SZhenyu Wang 
281317c35d1SJesse Barnes 	dev_priv->saveDSPACNTR = I915_READ(DSPACNTR);
282317c35d1SJesse Barnes 	dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE);
283317c35d1SJesse Barnes 	dev_priv->saveDSPASIZE = I915_READ(DSPASIZE);
284317c35d1SJesse Barnes 	dev_priv->saveDSPAPOS = I915_READ(DSPAPOS);
285317c35d1SJesse Barnes 	dev_priv->saveDSPAADDR = I915_READ(DSPAADDR);
286317c35d1SJesse Barnes 	if (IS_I965G(dev)) {
287317c35d1SJesse Barnes 		dev_priv->saveDSPASURF = I915_READ(DSPASURF);
288317c35d1SJesse Barnes 		dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF);
289317c35d1SJesse Barnes 	}
290317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_A);
291317c35d1SJesse Barnes 	dev_priv->savePIPEASTAT = I915_READ(PIPEASTAT);
292317c35d1SJesse Barnes 
293317c35d1SJesse Barnes 	/* Pipe & plane B info */
294317c35d1SJesse Barnes 	dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF);
295317c35d1SJesse Barnes 	dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC);
296*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
29742048781SZhenyu Wang 		dev_priv->saveFPB0 = I915_READ(PCH_FPB0);
29842048781SZhenyu Wang 		dev_priv->saveFPB1 = I915_READ(PCH_FPB1);
29942048781SZhenyu Wang 		dev_priv->saveDPLL_B = I915_READ(PCH_DPLL_B);
30042048781SZhenyu Wang 	} else {
301317c35d1SJesse Barnes 		dev_priv->saveFPB0 = I915_READ(FPB0);
302317c35d1SJesse Barnes 		dev_priv->saveFPB1 = I915_READ(FPB1);
303317c35d1SJesse Barnes 		dev_priv->saveDPLL_B = I915_READ(DPLL_B);
30442048781SZhenyu Wang 	}
305*f2b115e6SAdam Jackson 	if (IS_I965G(dev) && !IS_IRONLAKE(dev))
306317c35d1SJesse Barnes 		dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD);
307317c35d1SJesse Barnes 	dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B);
308317c35d1SJesse Barnes 	dev_priv->saveHBLANK_B = I915_READ(HBLANK_B);
309317c35d1SJesse Barnes 	dev_priv->saveHSYNC_B = I915_READ(HSYNC_B);
310317c35d1SJesse Barnes 	dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B);
311317c35d1SJesse Barnes 	dev_priv->saveVBLANK_B = I915_READ(VBLANK_B);
312317c35d1SJesse Barnes 	dev_priv->saveVSYNC_B = I915_READ(VSYNC_B);
313*f2b115e6SAdam Jackson 	if (!IS_IRONLAKE(dev))
31442048781SZhenyu Wang 		dev_priv->saveBCLRPAT_B = I915_READ(BCLRPAT_B);
31542048781SZhenyu Wang 
316*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
31742048781SZhenyu Wang 		dev_priv->saveFDI_TXB_CTL = I915_READ(FDI_TXB_CTL);
31842048781SZhenyu Wang 		dev_priv->saveFDI_RXB_CTL = I915_READ(FDI_RXB_CTL);
31942048781SZhenyu Wang 
32042048781SZhenyu Wang 		dev_priv->savePFB_CTL_1 = I915_READ(PFB_CTL_1);
32142048781SZhenyu Wang 		dev_priv->savePFB_WIN_SZ = I915_READ(PFB_WIN_SZ);
32242048781SZhenyu Wang 		dev_priv->savePFB_WIN_POS = I915_READ(PFB_WIN_POS);
32342048781SZhenyu Wang 
32442048781SZhenyu Wang 		dev_priv->saveTRANS_HTOTAL_B = I915_READ(TRANS_HTOTAL_B);
32542048781SZhenyu Wang 		dev_priv->saveTRANS_HBLANK_B = I915_READ(TRANS_HBLANK_B);
32642048781SZhenyu Wang 		dev_priv->saveTRANS_HSYNC_B = I915_READ(TRANS_HSYNC_B);
32742048781SZhenyu Wang 		dev_priv->saveTRANS_VTOTAL_B = I915_READ(TRANS_VTOTAL_B);
32842048781SZhenyu Wang 		dev_priv->saveTRANS_VBLANK_B = I915_READ(TRANS_VBLANK_B);
32942048781SZhenyu Wang 		dev_priv->saveTRANS_VSYNC_B = I915_READ(TRANS_VSYNC_B);
33042048781SZhenyu Wang 	}
331317c35d1SJesse Barnes 
332317c35d1SJesse Barnes 	dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR);
333317c35d1SJesse Barnes 	dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE);
334317c35d1SJesse Barnes 	dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE);
335317c35d1SJesse Barnes 	dev_priv->saveDSPBPOS = I915_READ(DSPBPOS);
336317c35d1SJesse Barnes 	dev_priv->saveDSPBADDR = I915_READ(DSPBADDR);
337b9bfdfe6SJesse Barnes 	if (IS_I965GM(dev) || IS_GM45(dev)) {
338317c35d1SJesse Barnes 		dev_priv->saveDSPBSURF = I915_READ(DSPBSURF);
339317c35d1SJesse Barnes 		dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF);
340317c35d1SJesse Barnes 	}
341317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_B);
342317c35d1SJesse Barnes 	dev_priv->savePIPEBSTAT = I915_READ(PIPEBSTAT);
343fccdaba4SZhao Yakui 	return;
344fccdaba4SZhao Yakui }
3451341d655SBen Gamari 
346fccdaba4SZhao Yakui static void i915_restore_modeset_reg(struct drm_device *dev)
347fccdaba4SZhao Yakui {
348fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
34942048781SZhenyu Wang 	int dpll_a_reg, fpa0_reg, fpa1_reg;
35042048781SZhenyu Wang 	int dpll_b_reg, fpb0_reg, fpb1_reg;
351317c35d1SJesse Barnes 
352fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
353fccdaba4SZhao Yakui 		return;
354fccdaba4SZhao Yakui 
355*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
35642048781SZhenyu Wang 		dpll_a_reg = PCH_DPLL_A;
35742048781SZhenyu Wang 		dpll_b_reg = PCH_DPLL_B;
35842048781SZhenyu Wang 		fpa0_reg = PCH_FPA0;
35942048781SZhenyu Wang 		fpb0_reg = PCH_FPB0;
36042048781SZhenyu Wang 		fpa1_reg = PCH_FPA1;
36142048781SZhenyu Wang 		fpb1_reg = PCH_FPB1;
36242048781SZhenyu Wang 	} else {
36342048781SZhenyu Wang 		dpll_a_reg = DPLL_A;
36442048781SZhenyu Wang 		dpll_b_reg = DPLL_B;
36542048781SZhenyu Wang 		fpa0_reg = FPA0;
36642048781SZhenyu Wang 		fpb0_reg = FPB0;
36742048781SZhenyu Wang 		fpa1_reg = FPA1;
36842048781SZhenyu Wang 		fpb1_reg = FPB1;
36942048781SZhenyu Wang 	}
37042048781SZhenyu Wang 
371fccdaba4SZhao Yakui 	/* Pipe & plane A info */
372fccdaba4SZhao Yakui 	/* Prime the clock */
373fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
37442048781SZhenyu Wang 		I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
375fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
376fccdaba4SZhao Yakui 		DRM_UDELAY(150);
377fccdaba4SZhao Yakui 	}
37842048781SZhenyu Wang 	I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
37942048781SZhenyu Wang 	I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
380fccdaba4SZhao Yakui 	/* Actually enable it */
38142048781SZhenyu Wang 	I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
382fccdaba4SZhao Yakui 	DRM_UDELAY(150);
383*f2b115e6SAdam Jackson 	if (IS_I965G(dev) && !IS_IRONLAKE(dev))
384fccdaba4SZhao Yakui 		I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD);
385fccdaba4SZhao Yakui 	DRM_UDELAY(150);
386fccdaba4SZhao Yakui 
387fccdaba4SZhao Yakui 	/* Restore mode */
388fccdaba4SZhao Yakui 	I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A);
389fccdaba4SZhao Yakui 	I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A);
390fccdaba4SZhao Yakui 	I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A);
391fccdaba4SZhao Yakui 	I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A);
392fccdaba4SZhao Yakui 	I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A);
393fccdaba4SZhao Yakui 	I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A);
394*f2b115e6SAdam Jackson 	if (!IS_IRONLAKE(dev))
395fccdaba4SZhao Yakui 		I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A);
396fccdaba4SZhao Yakui 
397*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
39842048781SZhenyu Wang 		I915_WRITE(FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
39942048781SZhenyu Wang 		I915_WRITE(FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
40042048781SZhenyu Wang 
40142048781SZhenyu Wang 		I915_WRITE(PFA_CTL_1, dev_priv->savePFA_CTL_1);
40242048781SZhenyu Wang 		I915_WRITE(PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
40342048781SZhenyu Wang 		I915_WRITE(PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
40442048781SZhenyu Wang 
40542048781SZhenyu Wang 		I915_WRITE(TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
40642048781SZhenyu Wang 		I915_WRITE(TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
40742048781SZhenyu Wang 		I915_WRITE(TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
40842048781SZhenyu Wang 		I915_WRITE(TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
40942048781SZhenyu Wang 		I915_WRITE(TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
41042048781SZhenyu Wang 		I915_WRITE(TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
41142048781SZhenyu Wang 	}
41242048781SZhenyu Wang 
413fccdaba4SZhao Yakui 	/* Restore plane info */
414fccdaba4SZhao Yakui 	I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE);
415fccdaba4SZhao Yakui 	I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS);
416fccdaba4SZhao Yakui 	I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC);
417fccdaba4SZhao Yakui 	I915_WRITE(DSPAADDR, dev_priv->saveDSPAADDR);
418fccdaba4SZhao Yakui 	I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE);
419fccdaba4SZhao Yakui 	if (IS_I965G(dev)) {
420fccdaba4SZhao Yakui 		I915_WRITE(DSPASURF, dev_priv->saveDSPASURF);
421fccdaba4SZhao Yakui 		I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF);
422fccdaba4SZhao Yakui 	}
423fccdaba4SZhao Yakui 
424fccdaba4SZhao Yakui 	I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF);
425fccdaba4SZhao Yakui 
426fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_A);
427fccdaba4SZhao Yakui 	/* Enable the plane */
428fccdaba4SZhao Yakui 	I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR);
429fccdaba4SZhao Yakui 	I915_WRITE(DSPAADDR, I915_READ(DSPAADDR));
430fccdaba4SZhao Yakui 
431fccdaba4SZhao Yakui 	/* Pipe & plane B info */
432fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
43342048781SZhenyu Wang 		I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
434fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
435fccdaba4SZhao Yakui 		DRM_UDELAY(150);
436fccdaba4SZhao Yakui 	}
43742048781SZhenyu Wang 	I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
43842048781SZhenyu Wang 	I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
439fccdaba4SZhao Yakui 	/* Actually enable it */
44042048781SZhenyu Wang 	I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
441fccdaba4SZhao Yakui 	DRM_UDELAY(150);
442fccdaba4SZhao Yakui 	if (IS_I965G(dev))
443fccdaba4SZhao Yakui 		I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD);
444fccdaba4SZhao Yakui 	DRM_UDELAY(150);
445fccdaba4SZhao Yakui 
446fccdaba4SZhao Yakui 	/* Restore mode */
447fccdaba4SZhao Yakui 	I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B);
448fccdaba4SZhao Yakui 	I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B);
449fccdaba4SZhao Yakui 	I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B);
450fccdaba4SZhao Yakui 	I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B);
451fccdaba4SZhao Yakui 	I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B);
452fccdaba4SZhao Yakui 	I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B);
453*f2b115e6SAdam Jackson 	if (!IS_IRONLAKE(dev))
454fccdaba4SZhao Yakui 		I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B);
455fccdaba4SZhao Yakui 
456*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
45742048781SZhenyu Wang 		I915_WRITE(FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
45842048781SZhenyu Wang 		I915_WRITE(FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
45942048781SZhenyu Wang 
46042048781SZhenyu Wang 		I915_WRITE(PFB_CTL_1, dev_priv->savePFB_CTL_1);
46142048781SZhenyu Wang 		I915_WRITE(PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
46242048781SZhenyu Wang 		I915_WRITE(PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
46342048781SZhenyu Wang 
46442048781SZhenyu Wang 		I915_WRITE(TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
46542048781SZhenyu Wang 		I915_WRITE(TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
46642048781SZhenyu Wang 		I915_WRITE(TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
46742048781SZhenyu Wang 		I915_WRITE(TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
46842048781SZhenyu Wang 		I915_WRITE(TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
46942048781SZhenyu Wang 		I915_WRITE(TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
47042048781SZhenyu Wang 	}
47142048781SZhenyu Wang 
472fccdaba4SZhao Yakui 	/* Restore plane info */
473fccdaba4SZhao Yakui 	I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE);
474fccdaba4SZhao Yakui 	I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS);
475fccdaba4SZhao Yakui 	I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC);
476fccdaba4SZhao Yakui 	I915_WRITE(DSPBADDR, dev_priv->saveDSPBADDR);
477fccdaba4SZhao Yakui 	I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
478fccdaba4SZhao Yakui 	if (IS_I965G(dev)) {
479fccdaba4SZhao Yakui 		I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF);
480fccdaba4SZhao Yakui 		I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
481fccdaba4SZhao Yakui 	}
482fccdaba4SZhao Yakui 
483fccdaba4SZhao Yakui 	I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF);
484fccdaba4SZhao Yakui 
485fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_B);
486fccdaba4SZhao Yakui 	/* Enable the plane */
487fccdaba4SZhao Yakui 	I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR);
488fccdaba4SZhao Yakui 	I915_WRITE(DSPBADDR, I915_READ(DSPBADDR));
489fccdaba4SZhao Yakui 
490fccdaba4SZhao Yakui 	return;
491fccdaba4SZhao Yakui }
4921341d655SBen Gamari 
4931341d655SBen Gamari void i915_save_display(struct drm_device *dev)
494fccdaba4SZhao Yakui {
495fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
496fccdaba4SZhao Yakui 
497fccdaba4SZhao Yakui 	/* Display arbitration control */
498fccdaba4SZhao Yakui 	dev_priv->saveDSPARB = I915_READ(DSPARB);
499fccdaba4SZhao Yakui 
500fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
501fccdaba4SZhao Yakui 	/* Don't save them in KMS mode */
502fccdaba4SZhao Yakui 	i915_save_modeset_reg(dev);
5031341d655SBen Gamari 
5041fd1c624SEric Anholt 	/* Cursor state */
5051fd1c624SEric Anholt 	dev_priv->saveCURACNTR = I915_READ(CURACNTR);
5061fd1c624SEric Anholt 	dev_priv->saveCURAPOS = I915_READ(CURAPOS);
5071fd1c624SEric Anholt 	dev_priv->saveCURABASE = I915_READ(CURABASE);
5081fd1c624SEric Anholt 	dev_priv->saveCURBCNTR = I915_READ(CURBCNTR);
5091fd1c624SEric Anholt 	dev_priv->saveCURBPOS = I915_READ(CURBPOS);
5101fd1c624SEric Anholt 	dev_priv->saveCURBBASE = I915_READ(CURBBASE);
5111fd1c624SEric Anholt 	if (!IS_I9XX(dev))
5121fd1c624SEric Anholt 		dev_priv->saveCURSIZE = I915_READ(CURSIZE);
5131fd1c624SEric Anholt 
514317c35d1SJesse Barnes 	/* CRT state */
515*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
51642048781SZhenyu Wang 		dev_priv->saveADPA = I915_READ(PCH_ADPA);
51742048781SZhenyu Wang 	} else {
518317c35d1SJesse Barnes 		dev_priv->saveADPA = I915_READ(ADPA);
51942048781SZhenyu Wang 	}
520317c35d1SJesse Barnes 
521317c35d1SJesse Barnes 	/* LVDS state */
522*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
52342048781SZhenyu Wang 		dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
52442048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
52542048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
52642048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
52742048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
52842048781SZhenyu Wang 		dev_priv->saveLVDS = I915_READ(PCH_LVDS);
52942048781SZhenyu Wang 	} else {
530317c35d1SJesse Barnes 		dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
531317c35d1SJesse Barnes 		dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
532317c35d1SJesse Barnes 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
5330eb96d6eSJesse Barnes 		dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
534317c35d1SJesse Barnes 		if (IS_I965G(dev))
535317c35d1SJesse Barnes 			dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
536317c35d1SJesse Barnes 		if (IS_MOBILE(dev) && !IS_I830(dev))
537317c35d1SJesse Barnes 			dev_priv->saveLVDS = I915_READ(LVDS);
53842048781SZhenyu Wang 	}
53942048781SZhenyu Wang 
540*f2b115e6SAdam Jackson 	if (!IS_I830(dev) && !IS_845G(dev) && !IS_IRONLAKE(dev))
541317c35d1SJesse Barnes 		dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
54242048781SZhenyu Wang 
543*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
54442048781SZhenyu Wang 		dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
54542048781SZhenyu Wang 		dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
54642048781SZhenyu Wang 		dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
54742048781SZhenyu Wang 	} else {
548317c35d1SJesse Barnes 		dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
549317c35d1SJesse Barnes 		dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
550317c35d1SJesse Barnes 		dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
55142048781SZhenyu Wang 	}
552317c35d1SJesse Barnes 
553a4fc5ed6SKeith Packard 	/* Display Port state */
554a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
555a4fc5ed6SKeith Packard 		dev_priv->saveDP_B = I915_READ(DP_B);
556a4fc5ed6SKeith Packard 		dev_priv->saveDP_C = I915_READ(DP_C);
557a4fc5ed6SKeith Packard 		dev_priv->saveDP_D = I915_READ(DP_D);
558a4fc5ed6SKeith Packard 		dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(PIPEA_GMCH_DATA_M);
559a4fc5ed6SKeith Packard 		dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(PIPEB_GMCH_DATA_M);
560a4fc5ed6SKeith Packard 		dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(PIPEA_GMCH_DATA_N);
561a4fc5ed6SKeith Packard 		dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(PIPEB_GMCH_DATA_N);
562a4fc5ed6SKeith Packard 		dev_priv->savePIPEA_DP_LINK_M = I915_READ(PIPEA_DP_LINK_M);
563a4fc5ed6SKeith Packard 		dev_priv->savePIPEB_DP_LINK_M = I915_READ(PIPEB_DP_LINK_M);
564a4fc5ed6SKeith Packard 		dev_priv->savePIPEA_DP_LINK_N = I915_READ(PIPEA_DP_LINK_N);
565a4fc5ed6SKeith Packard 		dev_priv->savePIPEB_DP_LINK_N = I915_READ(PIPEB_DP_LINK_N);
566a4fc5ed6SKeith Packard 	}
567317c35d1SJesse Barnes 	/* FIXME: save TV & SDVO state */
568317c35d1SJesse Barnes 
569317c35d1SJesse Barnes 	/* FBC state */
57006027f91SJesse Barnes 	if (IS_GM45(dev)) {
57106027f91SJesse Barnes 		dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
57206027f91SJesse Barnes 	} else {
573317c35d1SJesse Barnes 		dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
574317c35d1SJesse Barnes 		dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
575317c35d1SJesse Barnes 		dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
576317c35d1SJesse Barnes 		dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
57706027f91SJesse Barnes 	}
578317c35d1SJesse Barnes 
579317c35d1SJesse Barnes 	/* VGA state */
580317c35d1SJesse Barnes 	dev_priv->saveVGA0 = I915_READ(VGA0);
581317c35d1SJesse Barnes 	dev_priv->saveVGA1 = I915_READ(VGA1);
582317c35d1SJesse Barnes 	dev_priv->saveVGA_PD = I915_READ(VGA_PD);
583*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev))
58442048781SZhenyu Wang 		dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
58542048781SZhenyu Wang 	else
586317c35d1SJesse Barnes 		dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
587317c35d1SJesse Barnes 
588317c35d1SJesse Barnes 	i915_save_vga(dev);
589317c35d1SJesse Barnes }
590317c35d1SJesse Barnes 
5911341d655SBen Gamari void i915_restore_display(struct drm_device *dev)
592317c35d1SJesse Barnes {
593317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
594461cba2dSPeng Li 
595881ee988SKeith Packard 	/* Display arbitration */
596317c35d1SJesse Barnes 	I915_WRITE(DSPARB, dev_priv->saveDSPARB);
597317c35d1SJesse Barnes 
598a4fc5ed6SKeith Packard 	/* Display port ratios (must be done before clock is set) */
599a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
600a4fc5ed6SKeith Packard 		I915_WRITE(PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
601a4fc5ed6SKeith Packard 		I915_WRITE(PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
602a4fc5ed6SKeith Packard 		I915_WRITE(PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
603a4fc5ed6SKeith Packard 		I915_WRITE(PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
604a4fc5ed6SKeith Packard 		I915_WRITE(PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
605a4fc5ed6SKeith Packard 		I915_WRITE(PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
606a4fc5ed6SKeith Packard 		I915_WRITE(PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
607a4fc5ed6SKeith Packard 		I915_WRITE(PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
608a4fc5ed6SKeith Packard 	}
6091341d655SBen Gamari 
610fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
611fccdaba4SZhao Yakui 	/* Don't restore them in KMS mode */
612fccdaba4SZhao Yakui 	i915_restore_modeset_reg(dev);
6131341d655SBen Gamari 
6141fd1c624SEric Anholt 	/* Cursor state */
6151fd1c624SEric Anholt 	I915_WRITE(CURAPOS, dev_priv->saveCURAPOS);
6161fd1c624SEric Anholt 	I915_WRITE(CURACNTR, dev_priv->saveCURACNTR);
6171fd1c624SEric Anholt 	I915_WRITE(CURABASE, dev_priv->saveCURABASE);
6181fd1c624SEric Anholt 	I915_WRITE(CURBPOS, dev_priv->saveCURBPOS);
6191fd1c624SEric Anholt 	I915_WRITE(CURBCNTR, dev_priv->saveCURBCNTR);
6201fd1c624SEric Anholt 	I915_WRITE(CURBBASE, dev_priv->saveCURBBASE);
6211fd1c624SEric Anholt 	if (!IS_I9XX(dev))
6221fd1c624SEric Anholt 		I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
6231fd1c624SEric Anholt 
624317c35d1SJesse Barnes 	/* CRT state */
625*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev))
62642048781SZhenyu Wang 		I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
62742048781SZhenyu Wang 	else
628317c35d1SJesse Barnes 		I915_WRITE(ADPA, dev_priv->saveADPA);
629317c35d1SJesse Barnes 
630317c35d1SJesse Barnes 	/* LVDS state */
631*f2b115e6SAdam Jackson 	if (IS_I965G(dev) && !IS_IRONLAKE(dev))
632317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
63342048781SZhenyu Wang 
634*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
63542048781SZhenyu Wang 		I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
63642048781SZhenyu Wang 	} else if (IS_MOBILE(dev) && !IS_I830(dev))
637317c35d1SJesse Barnes 		I915_WRITE(LVDS, dev_priv->saveLVDS);
63842048781SZhenyu Wang 
639*f2b115e6SAdam Jackson 	if (!IS_I830(dev) && !IS_845G(dev) && !IS_IRONLAKE(dev))
640317c35d1SJesse Barnes 		I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
641317c35d1SJesse Barnes 
642*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
64342048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
64442048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
64542048781SZhenyu Wang 		I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
64642048781SZhenyu Wang 		I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
64742048781SZhenyu Wang 		I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
64842048781SZhenyu Wang 		I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
64942048781SZhenyu Wang 		I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
65042048781SZhenyu Wang 		I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
65142048781SZhenyu Wang 	} else {
652317c35d1SJesse Barnes 		I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
653317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
6540eb96d6eSJesse Barnes 		I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
655317c35d1SJesse Barnes 		I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
656317c35d1SJesse Barnes 		I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
657317c35d1SJesse Barnes 		I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
658317c35d1SJesse Barnes 		I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
65942048781SZhenyu Wang 	}
660317c35d1SJesse Barnes 
661a4fc5ed6SKeith Packard 	/* Display Port state */
662a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
663a4fc5ed6SKeith Packard 		I915_WRITE(DP_B, dev_priv->saveDP_B);
664a4fc5ed6SKeith Packard 		I915_WRITE(DP_C, dev_priv->saveDP_C);
665a4fc5ed6SKeith Packard 		I915_WRITE(DP_D, dev_priv->saveDP_D);
666a4fc5ed6SKeith Packard 	}
667317c35d1SJesse Barnes 	/* FIXME: restore TV & SDVO state */
668317c35d1SJesse Barnes 
669317c35d1SJesse Barnes 	/* FBC info */
67006027f91SJesse Barnes 	if (IS_GM45(dev)) {
67106027f91SJesse Barnes 		g4x_disable_fbc(dev);
67206027f91SJesse Barnes 		I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
67306027f91SJesse Barnes 	} else {
67406027f91SJesse Barnes 		i8xx_disable_fbc(dev);
675317c35d1SJesse Barnes 		I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
676317c35d1SJesse Barnes 		I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
677317c35d1SJesse Barnes 		I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
678317c35d1SJesse Barnes 		I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
67906027f91SJesse Barnes 	}
680317c35d1SJesse Barnes 
681317c35d1SJesse Barnes 	/* VGA state */
682*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev))
68342048781SZhenyu Wang 		I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
68442048781SZhenyu Wang 	else
685317c35d1SJesse Barnes 		I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
686317c35d1SJesse Barnes 	I915_WRITE(VGA0, dev_priv->saveVGA0);
687317c35d1SJesse Barnes 	I915_WRITE(VGA1, dev_priv->saveVGA1);
688317c35d1SJesse Barnes 	I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
689317c35d1SJesse Barnes 	DRM_UDELAY(150);
690317c35d1SJesse Barnes 
6911341d655SBen Gamari 	i915_restore_vga(dev);
6921341d655SBen Gamari }
6931341d655SBen Gamari 
6941341d655SBen Gamari int i915_save_state(struct drm_device *dev)
6951341d655SBen Gamari {
6961341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
6971341d655SBen Gamari 	int i;
6981341d655SBen Gamari 
6991341d655SBen Gamari 	pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
7001341d655SBen Gamari 
7011341d655SBen Gamari 	/* Render Standby */
70297f5ab66SJesse Barnes 	if (I915_HAS_RC6(dev)) {
7031341d655SBen Gamari 		dev_priv->saveRENDERSTANDBY = I915_READ(MCHBAR_RENDER_STANDBY);
70497f5ab66SJesse Barnes 		dev_priv->savePWRCTXA = I915_READ(PWRCTXA);
70597f5ab66SJesse Barnes 	}
7061341d655SBen Gamari 
7071341d655SBen Gamari 	/* Hardware status page */
7081341d655SBen Gamari 	dev_priv->saveHWS = I915_READ(HWS_PGA);
7091341d655SBen Gamari 
7101341d655SBen Gamari 	i915_save_display(dev);
7111341d655SBen Gamari 
7121341d655SBen Gamari 	/* Interrupt state */
713*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
71442048781SZhenyu Wang 		dev_priv->saveDEIER = I915_READ(DEIER);
71542048781SZhenyu Wang 		dev_priv->saveDEIMR = I915_READ(DEIMR);
71642048781SZhenyu Wang 		dev_priv->saveGTIER = I915_READ(GTIER);
71742048781SZhenyu Wang 		dev_priv->saveGTIMR = I915_READ(GTIMR);
71842048781SZhenyu Wang 		dev_priv->saveFDI_RXA_IMR = I915_READ(FDI_RXA_IMR);
71942048781SZhenyu Wang 		dev_priv->saveFDI_RXB_IMR = I915_READ(FDI_RXB_IMR);
72042048781SZhenyu Wang 	} else {
7211341d655SBen Gamari 		dev_priv->saveIER = I915_READ(IER);
7221341d655SBen Gamari 		dev_priv->saveIMR = I915_READ(IMR);
72342048781SZhenyu Wang 	}
7241341d655SBen Gamari 
7251341d655SBen Gamari 	/* Clock gating state */
7261341d655SBen Gamari 	dev_priv->saveD_STATE = I915_READ(D_STATE);
7271341d655SBen Gamari 	dev_priv->saveDSPCLK_GATE_D = I915_READ(DSPCLK_GATE_D); /* Not sure about this */
7281341d655SBen Gamari 
7291341d655SBen Gamari 	/* Cache mode state */
7301341d655SBen Gamari 	dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
7311341d655SBen Gamari 
7321341d655SBen Gamari 	/* Memory Arbitration state */
7331341d655SBen Gamari 	dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
7341341d655SBen Gamari 
7351341d655SBen Gamari 	/* Scratch space */
7361341d655SBen Gamari 	for (i = 0; i < 16; i++) {
7371341d655SBen Gamari 		dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
7381341d655SBen Gamari 		dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
7391341d655SBen Gamari 	}
7401341d655SBen Gamari 	for (i = 0; i < 3; i++)
7411341d655SBen Gamari 		dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
7421341d655SBen Gamari 
7431341d655SBen Gamari 	/* Fences */
7441341d655SBen Gamari 	if (IS_I965G(dev)) {
7451341d655SBen Gamari 		for (i = 0; i < 16; i++)
7461341d655SBen Gamari 			dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
7471341d655SBen Gamari 	} else {
7481341d655SBen Gamari 		for (i = 0; i < 8; i++)
7491341d655SBen Gamari 			dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
7501341d655SBen Gamari 
7511341d655SBen Gamari 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
7521341d655SBen Gamari 			for (i = 0; i < 8; i++)
7531341d655SBen Gamari 				dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
7541341d655SBen Gamari 	}
7551341d655SBen Gamari 
7561341d655SBen Gamari 	return 0;
7571341d655SBen Gamari }
7581341d655SBen Gamari 
7591341d655SBen Gamari int i915_restore_state(struct drm_device *dev)
7601341d655SBen Gamari {
7611341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
7621341d655SBen Gamari 	int i;
7631341d655SBen Gamari 
7641341d655SBen Gamari 	pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
7651341d655SBen Gamari 
7661341d655SBen Gamari 	/* Render Standby */
76797f5ab66SJesse Barnes 	if (I915_HAS_RC6(dev)) {
7681341d655SBen Gamari 		I915_WRITE(MCHBAR_RENDER_STANDBY, dev_priv->saveRENDERSTANDBY);
76997f5ab66SJesse Barnes 		I915_WRITE(PWRCTXA, dev_priv->savePWRCTXA);
77097f5ab66SJesse Barnes 	}
7711341d655SBen Gamari 
7721341d655SBen Gamari 	/* Hardware status page */
7731341d655SBen Gamari 	I915_WRITE(HWS_PGA, dev_priv->saveHWS);
7741341d655SBen Gamari 
7751341d655SBen Gamari 	/* Fences */
7761341d655SBen Gamari 	if (IS_I965G(dev)) {
7771341d655SBen Gamari 		for (i = 0; i < 16; i++)
7781341d655SBen Gamari 			I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
7791341d655SBen Gamari 	} else {
7801341d655SBen Gamari 		for (i = 0; i < 8; i++)
7811341d655SBen Gamari 			I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
7821341d655SBen Gamari 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
7831341d655SBen Gamari 			for (i = 0; i < 8; i++)
7841341d655SBen Gamari 				I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
7851341d655SBen Gamari 	}
7861341d655SBen Gamari 
7871341d655SBen Gamari 	i915_restore_display(dev);
7881341d655SBen Gamari 
7891341d655SBen Gamari 	/* Interrupt state */
790*f2b115e6SAdam Jackson 	if (IS_IRONLAKE(dev)) {
79142048781SZhenyu Wang 		I915_WRITE(DEIER, dev_priv->saveDEIER);
79242048781SZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->saveDEIMR);
79342048781SZhenyu Wang 		I915_WRITE(GTIER, dev_priv->saveGTIER);
79442048781SZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->saveGTIMR);
79542048781SZhenyu Wang 		I915_WRITE(FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
79642048781SZhenyu Wang 		I915_WRITE(FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
79742048781SZhenyu Wang 	} else {
7981341d655SBen Gamari 		I915_WRITE (IER, dev_priv->saveIER);
7991341d655SBen Gamari 		I915_WRITE (IMR,  dev_priv->saveIMR);
80042048781SZhenyu Wang 	}
8011341d655SBen Gamari 
802317c35d1SJesse Barnes 	/* Clock gating state */
803317c35d1SJesse Barnes 	I915_WRITE (D_STATE, dev_priv->saveD_STATE);
804652c393aSJesse Barnes 	I915_WRITE (DSPCLK_GATE_D, dev_priv->saveDSPCLK_GATE_D);
805317c35d1SJesse Barnes 
806317c35d1SJesse Barnes 	/* Cache mode state */
807317c35d1SJesse Barnes 	I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
808317c35d1SJesse Barnes 
809317c35d1SJesse Barnes 	/* Memory arbitration state */
810317c35d1SJesse Barnes 	I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
811317c35d1SJesse Barnes 
812317c35d1SJesse Barnes 	for (i = 0; i < 16; i++) {
813317c35d1SJesse Barnes 		I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
814819e0064SRoel Kluin 		I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
815317c35d1SJesse Barnes 	}
816317c35d1SJesse Barnes 	for (i = 0; i < 3; i++)
817317c35d1SJesse Barnes 		I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
818317c35d1SJesse Barnes 
819f0217c42SEric Anholt 	/* I2C state */
820f0217c42SEric Anholt 	intel_i2c_reset_gmbus(dev);
821f0217c42SEric Anholt 
822317c35d1SJesse Barnes 	return 0;
823317c35d1SJesse Barnes }
824317c35d1SJesse Barnes 
825