xref: /openbmc/linux/drivers/gpu/drm/i915/i915_suspend.c (revision 9db4a9c7b2a3bd5b4952846bc0c2f58daa80ddd7)
1317c35d1SJesse Barnes /*
2317c35d1SJesse Barnes  *
3317c35d1SJesse Barnes  * Copyright 2008 (c) Intel Corporation
4317c35d1SJesse Barnes  *   Jesse Barnes <jbarnes@virtuousgeek.org>
5317c35d1SJesse Barnes  *
6317c35d1SJesse Barnes  * Permission is hereby granted, free of charge, to any person obtaining a
7317c35d1SJesse Barnes  * copy of this software and associated documentation files (the
8317c35d1SJesse Barnes  * "Software"), to deal in the Software without restriction, including
9317c35d1SJesse Barnes  * without limitation the rights to use, copy, modify, merge, publish,
10317c35d1SJesse Barnes  * distribute, sub license, and/or sell copies of the Software, and to
11317c35d1SJesse Barnes  * permit persons to whom the Software is furnished to do so, subject to
12317c35d1SJesse Barnes  * the following conditions:
13317c35d1SJesse Barnes  *
14317c35d1SJesse Barnes  * The above copyright notice and this permission notice (including the
15317c35d1SJesse Barnes  * next paragraph) shall be included in all copies or substantial portions
16317c35d1SJesse Barnes  * of the Software.
17317c35d1SJesse Barnes  *
18317c35d1SJesse Barnes  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19317c35d1SJesse Barnes  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20317c35d1SJesse Barnes  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21317c35d1SJesse Barnes  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22317c35d1SJesse Barnes  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23317c35d1SJesse Barnes  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24317c35d1SJesse Barnes  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25317c35d1SJesse Barnes  */
26317c35d1SJesse Barnes 
27317c35d1SJesse Barnes #include "drmP.h"
28317c35d1SJesse Barnes #include "drm.h"
29317c35d1SJesse Barnes #include "i915_drm.h"
30f0217c42SEric Anholt #include "intel_drv.h"
31317c35d1SJesse Barnes 
32317c35d1SJesse Barnes static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
33317c35d1SJesse Barnes {
34317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
3542048781SZhenyu Wang 	u32	dpll_reg;
36317c35d1SJesse Barnes 
37*9db4a9c7SJesse Barnes 	if (HAS_PCH_SPLIT(dev))
38*9db4a9c7SJesse Barnes 		dpll_reg = (pipe == PIPE_A) ? _PCH_DPLL_A : _PCH_DPLL_B;
39*9db4a9c7SJesse Barnes 	else
40*9db4a9c7SJesse Barnes 		dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
4142048781SZhenyu Wang 
4242048781SZhenyu Wang 	return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
43317c35d1SJesse Barnes }
44317c35d1SJesse Barnes 
45317c35d1SJesse Barnes static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
46317c35d1SJesse Barnes {
47317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
48*9db4a9c7SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
49317c35d1SJesse Barnes 	u32 *array;
50317c35d1SJesse Barnes 	int i;
51317c35d1SJesse Barnes 
52317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
53317c35d1SJesse Barnes 		return;
54317c35d1SJesse Barnes 
5590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
56*9db4a9c7SJesse Barnes 		reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
5742048781SZhenyu Wang 
58317c35d1SJesse Barnes 	if (pipe == PIPE_A)
59317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
60317c35d1SJesse Barnes 	else
61317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
62317c35d1SJesse Barnes 
63317c35d1SJesse Barnes 	for(i = 0; i < 256; i++)
64317c35d1SJesse Barnes 		array[i] = I915_READ(reg + (i << 2));
65317c35d1SJesse Barnes }
66317c35d1SJesse Barnes 
67317c35d1SJesse Barnes static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
68317c35d1SJesse Barnes {
69317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
70*9db4a9c7SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
71317c35d1SJesse Barnes 	u32 *array;
72317c35d1SJesse Barnes 	int i;
73317c35d1SJesse Barnes 
74317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
75317c35d1SJesse Barnes 		return;
76317c35d1SJesse Barnes 
7790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
78*9db4a9c7SJesse Barnes 		reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
7942048781SZhenyu Wang 
80317c35d1SJesse Barnes 	if (pipe == PIPE_A)
81317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
82317c35d1SJesse Barnes 	else
83317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
84317c35d1SJesse Barnes 
85317c35d1SJesse Barnes 	for(i = 0; i < 256; i++)
86317c35d1SJesse Barnes 		I915_WRITE(reg + (i << 2), array[i]);
87317c35d1SJesse Barnes }
88317c35d1SJesse Barnes 
89317c35d1SJesse Barnes static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
90317c35d1SJesse Barnes {
91317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
92317c35d1SJesse Barnes 
93317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
94317c35d1SJesse Barnes 	return I915_READ8(data_port);
95317c35d1SJesse Barnes }
96317c35d1SJesse Barnes 
97317c35d1SJesse Barnes static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
98317c35d1SJesse Barnes {
99317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
100317c35d1SJesse Barnes 
101317c35d1SJesse Barnes 	I915_READ8(st01);
102317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
103317c35d1SJesse Barnes 	return I915_READ8(VGA_AR_DATA_READ);
104317c35d1SJesse Barnes }
105317c35d1SJesse Barnes 
106317c35d1SJesse Barnes static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
107317c35d1SJesse Barnes {
108317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
109317c35d1SJesse Barnes 
110317c35d1SJesse Barnes 	I915_READ8(st01);
111317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
112317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_DATA_WRITE, val);
113317c35d1SJesse Barnes }
114317c35d1SJesse Barnes 
115317c35d1SJesse Barnes static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
116317c35d1SJesse Barnes {
117317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
118317c35d1SJesse Barnes 
119317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
120317c35d1SJesse Barnes 	I915_WRITE8(data_port, val);
121317c35d1SJesse Barnes }
122317c35d1SJesse Barnes 
123317c35d1SJesse Barnes static void i915_save_vga(struct drm_device *dev)
124317c35d1SJesse Barnes {
125317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
126317c35d1SJesse Barnes 	int i;
127317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
128317c35d1SJesse Barnes 
129317c35d1SJesse Barnes 	/* VGA color palette registers */
130317c35d1SJesse Barnes 	dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
131317c35d1SJesse Barnes 
132317c35d1SJesse Barnes 	/* MSR bits */
133317c35d1SJesse Barnes 	dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
134317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
135317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
136317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
137317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
138317c35d1SJesse Barnes 	} else {
139317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
140317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
141317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
142317c35d1SJesse Barnes 	}
143317c35d1SJesse Barnes 
144317c35d1SJesse Barnes 	/* CRT controller regs */
145317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11,
146317c35d1SJesse Barnes 			   i915_read_indexed(dev, cr_index, cr_data, 0x11) &
147317c35d1SJesse Barnes 			   (~0x80));
148317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
149317c35d1SJesse Barnes 		dev_priv->saveCR[i] =
150317c35d1SJesse Barnes 			i915_read_indexed(dev, cr_index, cr_data, i);
151317c35d1SJesse Barnes 	/* Make sure we don't turn off CR group 0 writes */
152317c35d1SJesse Barnes 	dev_priv->saveCR[0x11] &= ~0x80;
153317c35d1SJesse Barnes 
154317c35d1SJesse Barnes 	/* Attribute controller registers */
155317c35d1SJesse Barnes 	I915_READ8(st01);
156317c35d1SJesse Barnes 	dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
157317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
158317c35d1SJesse Barnes 		dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
159317c35d1SJesse Barnes 	I915_READ8(st01);
160317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
161317c35d1SJesse Barnes 	I915_READ8(st01);
162317c35d1SJesse Barnes 
163317c35d1SJesse Barnes 	/* Graphics controller registers */
164317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
165317c35d1SJesse Barnes 		dev_priv->saveGR[i] =
166317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
167317c35d1SJesse Barnes 
168317c35d1SJesse Barnes 	dev_priv->saveGR[0x10] =
169317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
170317c35d1SJesse Barnes 	dev_priv->saveGR[0x11] =
171317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
172317c35d1SJesse Barnes 	dev_priv->saveGR[0x18] =
173317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
174317c35d1SJesse Barnes 
175317c35d1SJesse Barnes 	/* Sequencer registers */
176317c35d1SJesse Barnes 	for (i = 0; i < 8; i++)
177317c35d1SJesse Barnes 		dev_priv->saveSR[i] =
178317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
179317c35d1SJesse Barnes }
180317c35d1SJesse Barnes 
181317c35d1SJesse Barnes static void i915_restore_vga(struct drm_device *dev)
182317c35d1SJesse Barnes {
183317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
184317c35d1SJesse Barnes 	int i;
185317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
186317c35d1SJesse Barnes 
187317c35d1SJesse Barnes 	/* MSR bits */
188317c35d1SJesse Barnes 	I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
189317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
190317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
191317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
192317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
193317c35d1SJesse Barnes 	} else {
194317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
195317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
196317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
197317c35d1SJesse Barnes 	}
198317c35d1SJesse Barnes 
199317c35d1SJesse Barnes 	/* Sequencer registers, don't write SR07 */
200317c35d1SJesse Barnes 	for (i = 0; i < 7; i++)
201317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
202317c35d1SJesse Barnes 				   dev_priv->saveSR[i]);
203317c35d1SJesse Barnes 
204317c35d1SJesse Barnes 	/* CRT controller regs */
205317c35d1SJesse Barnes 	/* Enable CR group 0 writes */
206317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
207317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
208317c35d1SJesse Barnes 		i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
209317c35d1SJesse Barnes 
210317c35d1SJesse Barnes 	/* Graphics controller regs */
211317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
212317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
213317c35d1SJesse Barnes 				   dev_priv->saveGR[i]);
214317c35d1SJesse Barnes 
215317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
216317c35d1SJesse Barnes 			   dev_priv->saveGR[0x10]);
217317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
218317c35d1SJesse Barnes 			   dev_priv->saveGR[0x11]);
219317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
220317c35d1SJesse Barnes 			   dev_priv->saveGR[0x18]);
221317c35d1SJesse Barnes 
222317c35d1SJesse Barnes 	/* Attribute controller registers */
223317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
224317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
225317c35d1SJesse Barnes 		i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
226317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
227317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
228317c35d1SJesse Barnes 	I915_READ8(st01);
229317c35d1SJesse Barnes 
230317c35d1SJesse Barnes 	/* VGA color palette registers */
231317c35d1SJesse Barnes 	I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
232317c35d1SJesse Barnes }
233317c35d1SJesse Barnes 
234fccdaba4SZhao Yakui static void i915_save_modeset_reg(struct drm_device *dev)
235317c35d1SJesse Barnes {
236317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
237312817a3SChris Wilson 	int i;
238317c35d1SJesse Barnes 
239fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
240fccdaba4SZhao Yakui 		return;
2411341d655SBen Gamari 
242f3c91c1dSChris Wilson 	/* Cursor state */
243*9db4a9c7SJesse Barnes 	dev_priv->saveCURACNTR = I915_READ(_CURACNTR);
244*9db4a9c7SJesse Barnes 	dev_priv->saveCURAPOS = I915_READ(_CURAPOS);
245*9db4a9c7SJesse Barnes 	dev_priv->saveCURABASE = I915_READ(_CURABASE);
246*9db4a9c7SJesse Barnes 	dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);
247*9db4a9c7SJesse Barnes 	dev_priv->saveCURBPOS = I915_READ(_CURBPOS);
248*9db4a9c7SJesse Barnes 	dev_priv->saveCURBBASE = I915_READ(_CURBBASE);
249f3c91c1dSChris Wilson 	if (IS_GEN2(dev))
250f3c91c1dSChris Wilson 		dev_priv->saveCURSIZE = I915_READ(CURSIZE);
251f3c91c1dSChris Wilson 
25290eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
2535586c8bcSZhenyu Wang 		dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
2545586c8bcSZhenyu Wang 		dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
2555586c8bcSZhenyu Wang 	}
2565586c8bcSZhenyu Wang 
257317c35d1SJesse Barnes 	/* Pipe & plane A info */
258*9db4a9c7SJesse Barnes 	dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);
259*9db4a9c7SJesse Barnes 	dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);
26090eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
261*9db4a9c7SJesse Barnes 		dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);
262*9db4a9c7SJesse Barnes 		dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);
263*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);
26442048781SZhenyu Wang 	} else {
265*9db4a9c7SJesse Barnes 		dev_priv->saveFPA0 = I915_READ(_FPA0);
266*9db4a9c7SJesse Barnes 		dev_priv->saveFPA1 = I915_READ(_FPA1);
267*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A = I915_READ(_DPLL_A);
26842048781SZhenyu Wang 	}
269a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
270*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
271*9db4a9c7SJesse Barnes 	dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);
272*9db4a9c7SJesse Barnes 	dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);
273*9db4a9c7SJesse Barnes 	dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);
274*9db4a9c7SJesse Barnes 	dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);
275*9db4a9c7SJesse Barnes 	dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);
276*9db4a9c7SJesse Barnes 	dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);
27790eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
278*9db4a9c7SJesse Barnes 		dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
279317c35d1SJesse Barnes 
28090eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
281*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
282*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
283*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
284*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
2855586c8bcSZhenyu Wang 
286*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
287*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
28842048781SZhenyu Wang 
289*9db4a9c7SJesse Barnes 		dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
290*9db4a9c7SJesse Barnes 		dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
291*9db4a9c7SJesse Barnes 		dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
29242048781SZhenyu Wang 
293*9db4a9c7SJesse Barnes 		dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);
294*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
295*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
296*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
297*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
298*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
299*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
30042048781SZhenyu Wang 	}
30142048781SZhenyu Wang 
302*9db4a9c7SJesse Barnes 	dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);
303*9db4a9c7SJesse Barnes 	dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
304*9db4a9c7SJesse Barnes 	dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);
305*9db4a9c7SJesse Barnes 	dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);
306*9db4a9c7SJesse Barnes 	dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);
307a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
308*9db4a9c7SJesse Barnes 		dev_priv->saveDSPASURF = I915_READ(_DSPASURF);
309*9db4a9c7SJesse Barnes 		dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
310317c35d1SJesse Barnes 	}
311317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_A);
312*9db4a9c7SJesse Barnes 	dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);
313317c35d1SJesse Barnes 
314317c35d1SJesse Barnes 	/* Pipe & plane B info */
315*9db4a9c7SJesse Barnes 	dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);
316*9db4a9c7SJesse Barnes 	dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);
31790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
318*9db4a9c7SJesse Barnes 		dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);
319*9db4a9c7SJesse Barnes 		dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);
320*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);
32142048781SZhenyu Wang 	} else {
322*9db4a9c7SJesse Barnes 		dev_priv->saveFPB0 = I915_READ(_FPB0);
323*9db4a9c7SJesse Barnes 		dev_priv->saveFPB1 = I915_READ(_FPB1);
324*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B = I915_READ(_DPLL_B);
32542048781SZhenyu Wang 	}
326a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
327*9db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
328*9db4a9c7SJesse Barnes 	dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);
329*9db4a9c7SJesse Barnes 	dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);
330*9db4a9c7SJesse Barnes 	dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);
331*9db4a9c7SJesse Barnes 	dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);
332*9db4a9c7SJesse Barnes 	dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);
333*9db4a9c7SJesse Barnes 	dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);
33490eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
335*9db4a9c7SJesse Barnes 		dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
33642048781SZhenyu Wang 
33790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
338*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
339*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
340*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
341*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
3425586c8bcSZhenyu Wang 
343*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
344*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
34542048781SZhenyu Wang 
346*9db4a9c7SJesse Barnes 		dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
347*9db4a9c7SJesse Barnes 		dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
348*9db4a9c7SJesse Barnes 		dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
34942048781SZhenyu Wang 
350*9db4a9c7SJesse Barnes 		dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);
351*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
352*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
353*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
354*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
355*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
356*9db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
35742048781SZhenyu Wang 	}
358317c35d1SJesse Barnes 
359*9db4a9c7SJesse Barnes 	dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);
360*9db4a9c7SJesse Barnes 	dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
361*9db4a9c7SJesse Barnes 	dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);
362*9db4a9c7SJesse Barnes 	dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);
363*9db4a9c7SJesse Barnes 	dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);
364a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
365*9db4a9c7SJesse Barnes 		dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);
366*9db4a9c7SJesse Barnes 		dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
367317c35d1SJesse Barnes 	}
368317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_B);
369*9db4a9c7SJesse Barnes 	dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);
370312817a3SChris Wilson 
371312817a3SChris Wilson 	/* Fences */
372312817a3SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
373312817a3SChris Wilson 	case 6:
374312817a3SChris Wilson 		for (i = 0; i < 16; i++)
375312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
376312817a3SChris Wilson 		break;
377312817a3SChris Wilson 	case 5:
378312817a3SChris Wilson 	case 4:
379312817a3SChris Wilson 		for (i = 0; i < 16; i++)
380312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
381312817a3SChris Wilson 		break;
382312817a3SChris Wilson 	case 3:
383312817a3SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
384312817a3SChris Wilson 			for (i = 0; i < 8; i++)
385312817a3SChris Wilson 				dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
386312817a3SChris Wilson 	case 2:
387312817a3SChris Wilson 		for (i = 0; i < 8; i++)
388312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
389312817a3SChris Wilson 		break;
390312817a3SChris Wilson 	}
391312817a3SChris Wilson 
392fccdaba4SZhao Yakui 	return;
393fccdaba4SZhao Yakui }
3941341d655SBen Gamari 
395fccdaba4SZhao Yakui static void i915_restore_modeset_reg(struct drm_device *dev)
396fccdaba4SZhao Yakui {
397fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
39842048781SZhenyu Wang 	int dpll_a_reg, fpa0_reg, fpa1_reg;
39942048781SZhenyu Wang 	int dpll_b_reg, fpb0_reg, fpb1_reg;
400312817a3SChris Wilson 	int i;
401317c35d1SJesse Barnes 
402fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
403fccdaba4SZhao Yakui 		return;
404fccdaba4SZhao Yakui 
405312817a3SChris Wilson 	/* Fences */
406312817a3SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
407312817a3SChris Wilson 	case 6:
408312817a3SChris Wilson 		for (i = 0; i < 16; i++)
409312817a3SChris Wilson 			I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
410312817a3SChris Wilson 		break;
411312817a3SChris Wilson 	case 5:
412312817a3SChris Wilson 	case 4:
413312817a3SChris Wilson 		for (i = 0; i < 16; i++)
414312817a3SChris Wilson 			I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
415312817a3SChris Wilson 		break;
416312817a3SChris Wilson 	case 3:
417312817a3SChris Wilson 	case 2:
418312817a3SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
419312817a3SChris Wilson 			for (i = 0; i < 8; i++)
420312817a3SChris Wilson 				I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
421312817a3SChris Wilson 		for (i = 0; i < 8; i++)
422312817a3SChris Wilson 			I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
423312817a3SChris Wilson 		break;
424312817a3SChris Wilson 	}
425312817a3SChris Wilson 
426312817a3SChris Wilson 
42790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
428*9db4a9c7SJesse Barnes 		dpll_a_reg = _PCH_DPLL_A;
429*9db4a9c7SJesse Barnes 		dpll_b_reg = _PCH_DPLL_B;
430*9db4a9c7SJesse Barnes 		fpa0_reg = _PCH_FPA0;
431*9db4a9c7SJesse Barnes 		fpb0_reg = _PCH_FPB0;
432*9db4a9c7SJesse Barnes 		fpa1_reg = _PCH_FPA1;
433*9db4a9c7SJesse Barnes 		fpb1_reg = _PCH_FPB1;
43442048781SZhenyu Wang 	} else {
435*9db4a9c7SJesse Barnes 		dpll_a_reg = _DPLL_A;
436*9db4a9c7SJesse Barnes 		dpll_b_reg = _DPLL_B;
437*9db4a9c7SJesse Barnes 		fpa0_reg = _FPA0;
438*9db4a9c7SJesse Barnes 		fpb0_reg = _FPB0;
439*9db4a9c7SJesse Barnes 		fpa1_reg = _FPA1;
440*9db4a9c7SJesse Barnes 		fpb1_reg = _FPB1;
44142048781SZhenyu Wang 	}
44242048781SZhenyu Wang 
44390eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
4445586c8bcSZhenyu Wang 		I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
4455586c8bcSZhenyu Wang 		I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
4465586c8bcSZhenyu Wang 	}
4475586c8bcSZhenyu Wang 
448fccdaba4SZhao Yakui 	/* Pipe & plane A info */
449fccdaba4SZhao Yakui 	/* Prime the clock */
450fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
45142048781SZhenyu Wang 		I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
452fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
45372bcb269SChris Wilson 		POSTING_READ(dpll_a_reg);
45472bcb269SChris Wilson 		udelay(150);
455fccdaba4SZhao Yakui 	}
45642048781SZhenyu Wang 	I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
45742048781SZhenyu Wang 	I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
458fccdaba4SZhao Yakui 	/* Actually enable it */
45942048781SZhenyu Wang 	I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
46072bcb269SChris Wilson 	POSTING_READ(dpll_a_reg);
46172bcb269SChris Wilson 	udelay(150);
462a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
463*9db4a9c7SJesse Barnes 		I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);
464*9db4a9c7SJesse Barnes 		POSTING_READ(_DPLL_A_MD);
46572bcb269SChris Wilson 	}
46672bcb269SChris Wilson 	udelay(150);
467fccdaba4SZhao Yakui 
468fccdaba4SZhao Yakui 	/* Restore mode */
469*9db4a9c7SJesse Barnes 	I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);
470*9db4a9c7SJesse Barnes 	I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);
471*9db4a9c7SJesse Barnes 	I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);
472*9db4a9c7SJesse Barnes 	I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);
473*9db4a9c7SJesse Barnes 	I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);
474*9db4a9c7SJesse Barnes 	I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);
47590eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
476*9db4a9c7SJesse Barnes 		I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);
477fccdaba4SZhao Yakui 
47890eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
479*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
480*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
481*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
482*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
4835586c8bcSZhenyu Wang 
484*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
485*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
48642048781SZhenyu Wang 
487*9db4a9c7SJesse Barnes 		I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);
488*9db4a9c7SJesse Barnes 		I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
489*9db4a9c7SJesse Barnes 		I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
49042048781SZhenyu Wang 
491*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);
492*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
493*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
494*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
495*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
496*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
497*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
49842048781SZhenyu Wang 	}
49942048781SZhenyu Wang 
500fccdaba4SZhao Yakui 	/* Restore plane info */
501*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);
502*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);
503*9db4a9c7SJesse Barnes 	I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);
504*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);
505*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);
506a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
507*9db4a9c7SJesse Barnes 		I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);
508*9db4a9c7SJesse Barnes 		I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);
509fccdaba4SZhao Yakui 	}
510fccdaba4SZhao Yakui 
511*9db4a9c7SJesse Barnes 	I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);
512fccdaba4SZhao Yakui 
513fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_A);
514fccdaba4SZhao Yakui 	/* Enable the plane */
515*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);
516*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
517fccdaba4SZhao Yakui 
518fccdaba4SZhao Yakui 	/* Pipe & plane B info */
519fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
52042048781SZhenyu Wang 		I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
521fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
52272bcb269SChris Wilson 		POSTING_READ(dpll_b_reg);
52372bcb269SChris Wilson 		udelay(150);
524fccdaba4SZhao Yakui 	}
52542048781SZhenyu Wang 	I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
52642048781SZhenyu Wang 	I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
527fccdaba4SZhao Yakui 	/* Actually enable it */
52842048781SZhenyu Wang 	I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
52972bcb269SChris Wilson 	POSTING_READ(dpll_b_reg);
53072bcb269SChris Wilson 	udelay(150);
531a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
532*9db4a9c7SJesse Barnes 		I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);
533*9db4a9c7SJesse Barnes 		POSTING_READ(_DPLL_B_MD);
53472bcb269SChris Wilson 	}
53572bcb269SChris Wilson 	udelay(150);
536fccdaba4SZhao Yakui 
537fccdaba4SZhao Yakui 	/* Restore mode */
538*9db4a9c7SJesse Barnes 	I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);
539*9db4a9c7SJesse Barnes 	I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);
540*9db4a9c7SJesse Barnes 	I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);
541*9db4a9c7SJesse Barnes 	I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);
542*9db4a9c7SJesse Barnes 	I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);
543*9db4a9c7SJesse Barnes 	I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);
54490eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
545*9db4a9c7SJesse Barnes 		I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);
546fccdaba4SZhao Yakui 
54790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
548*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
549*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
550*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
551*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
5525586c8bcSZhenyu Wang 
553*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
554*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
55542048781SZhenyu Wang 
556*9db4a9c7SJesse Barnes 		I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);
557*9db4a9c7SJesse Barnes 		I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
558*9db4a9c7SJesse Barnes 		I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
55942048781SZhenyu Wang 
560*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);
561*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
562*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
563*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
564*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
565*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
566*9db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
56742048781SZhenyu Wang 	}
56842048781SZhenyu Wang 
569fccdaba4SZhao Yakui 	/* Restore plane info */
570*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);
571*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);
572*9db4a9c7SJesse Barnes 	I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);
573*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);
574*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
575a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
576*9db4a9c7SJesse Barnes 		I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);
577*9db4a9c7SJesse Barnes 		I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
578fccdaba4SZhao Yakui 	}
579fccdaba4SZhao Yakui 
580*9db4a9c7SJesse Barnes 	I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);
581fccdaba4SZhao Yakui 
582fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_B);
583fccdaba4SZhao Yakui 	/* Enable the plane */
584*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);
585*9db4a9c7SJesse Barnes 	I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
586fccdaba4SZhao Yakui 
587f3c91c1dSChris Wilson 	/* Cursor state */
588*9db4a9c7SJesse Barnes 	I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);
589*9db4a9c7SJesse Barnes 	I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);
590*9db4a9c7SJesse Barnes 	I915_WRITE(_CURABASE, dev_priv->saveCURABASE);
591*9db4a9c7SJesse Barnes 	I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);
592*9db4a9c7SJesse Barnes 	I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);
593*9db4a9c7SJesse Barnes 	I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);
594f3c91c1dSChris Wilson 	if (IS_GEN2(dev))
595f3c91c1dSChris Wilson 		I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
596f3c91c1dSChris Wilson 
597fccdaba4SZhao Yakui 	return;
598fccdaba4SZhao Yakui }
5991341d655SBen Gamari 
6001341d655SBen Gamari void i915_save_display(struct drm_device *dev)
601fccdaba4SZhao Yakui {
602fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
603fccdaba4SZhao Yakui 
604fccdaba4SZhao Yakui 	/* Display arbitration control */
605fccdaba4SZhao Yakui 	dev_priv->saveDSPARB = I915_READ(DSPARB);
606fccdaba4SZhao Yakui 
607fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
608fccdaba4SZhao Yakui 	/* Don't save them in KMS mode */
609fccdaba4SZhao Yakui 	i915_save_modeset_reg(dev);
6101341d655SBen Gamari 
611317c35d1SJesse Barnes 	/* CRT state */
61290eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
61342048781SZhenyu Wang 		dev_priv->saveADPA = I915_READ(PCH_ADPA);
61442048781SZhenyu Wang 	} else {
615317c35d1SJesse Barnes 		dev_priv->saveADPA = I915_READ(ADPA);
61642048781SZhenyu Wang 	}
617317c35d1SJesse Barnes 
618317c35d1SJesse Barnes 	/* LVDS state */
61990eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
62042048781SZhenyu Wang 		dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
62142048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
62242048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
62342048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
62442048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
62542048781SZhenyu Wang 		dev_priv->saveLVDS = I915_READ(PCH_LVDS);
62642048781SZhenyu Wang 	} else {
627317c35d1SJesse Barnes 		dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
628317c35d1SJesse Barnes 		dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
629317c35d1SJesse Barnes 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
6300eb96d6eSJesse Barnes 		dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
631a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
632317c35d1SJesse Barnes 			dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
633317c35d1SJesse Barnes 		if (IS_MOBILE(dev) && !IS_I830(dev))
634317c35d1SJesse Barnes 			dev_priv->saveLVDS = I915_READ(LVDS);
63542048781SZhenyu Wang 	}
63642048781SZhenyu Wang 
63790eb77baSChris Wilson 	if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
638317c35d1SJesse Barnes 		dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
63942048781SZhenyu Wang 
64090eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
64142048781SZhenyu Wang 		dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
64242048781SZhenyu Wang 		dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
64342048781SZhenyu Wang 		dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
64442048781SZhenyu Wang 	} else {
645317c35d1SJesse Barnes 		dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
646317c35d1SJesse Barnes 		dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
647317c35d1SJesse Barnes 		dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
64842048781SZhenyu Wang 	}
649317c35d1SJesse Barnes 
650a4fc5ed6SKeith Packard 	/* Display Port state */
651a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
652a4fc5ed6SKeith Packard 		dev_priv->saveDP_B = I915_READ(DP_B);
653a4fc5ed6SKeith Packard 		dev_priv->saveDP_C = I915_READ(DP_C);
654a4fc5ed6SKeith Packard 		dev_priv->saveDP_D = I915_READ(DP_D);
655*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
656*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
657*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
658*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
659*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
660*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
661*9db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
662*9db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
663a4fc5ed6SKeith Packard 	}
664317c35d1SJesse Barnes 	/* FIXME: save TV & SDVO state */
665317c35d1SJesse Barnes 
666a2c459eeSZhao Yakui 	/* Only save FBC state on the platform that supports FBC */
667a2c459eeSZhao Yakui 	if (I915_HAS_FBC(dev)) {
66890eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
669b52eb4dcSZhao Yakui 			dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
670b52eb4dcSZhao Yakui 		} else if (IS_GM45(dev)) {
67106027f91SJesse Barnes 			dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
67206027f91SJesse Barnes 		} else {
673317c35d1SJesse Barnes 			dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
674317c35d1SJesse Barnes 			dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
675317c35d1SJesse Barnes 			dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
676317c35d1SJesse Barnes 			dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
67706027f91SJesse Barnes 		}
678a2c459eeSZhao Yakui 	}
679317c35d1SJesse Barnes 
680317c35d1SJesse Barnes 	/* VGA state */
681317c35d1SJesse Barnes 	dev_priv->saveVGA0 = I915_READ(VGA0);
682317c35d1SJesse Barnes 	dev_priv->saveVGA1 = I915_READ(VGA1);
683317c35d1SJesse Barnes 	dev_priv->saveVGA_PD = I915_READ(VGA_PD);
68490eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
68542048781SZhenyu Wang 		dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
68642048781SZhenyu Wang 	else
687317c35d1SJesse Barnes 		dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
688317c35d1SJesse Barnes 
689317c35d1SJesse Barnes 	i915_save_vga(dev);
690317c35d1SJesse Barnes }
691317c35d1SJesse Barnes 
6921341d655SBen Gamari void i915_restore_display(struct drm_device *dev)
693317c35d1SJesse Barnes {
694317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
695461cba2dSPeng Li 
696881ee988SKeith Packard 	/* Display arbitration */
697317c35d1SJesse Barnes 	I915_WRITE(DSPARB, dev_priv->saveDSPARB);
698317c35d1SJesse Barnes 
699a4fc5ed6SKeith Packard 	/* Display port ratios (must be done before clock is set) */
700a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
701*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
702*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
703*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
704*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
705*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
706*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
707*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
708*9db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
709a4fc5ed6SKeith Packard 	}
7101341d655SBen Gamari 
711fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
712fccdaba4SZhao Yakui 	/* Don't restore them in KMS mode */
713fccdaba4SZhao Yakui 	i915_restore_modeset_reg(dev);
7141341d655SBen Gamari 
715317c35d1SJesse Barnes 	/* CRT state */
71690eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
71742048781SZhenyu Wang 		I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
71842048781SZhenyu Wang 	else
719317c35d1SJesse Barnes 		I915_WRITE(ADPA, dev_priv->saveADPA);
720317c35d1SJesse Barnes 
721317c35d1SJesse Barnes 	/* LVDS state */
722a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
723317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
72442048781SZhenyu Wang 
72590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
72642048781SZhenyu Wang 		I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
72742048781SZhenyu Wang 	} else if (IS_MOBILE(dev) && !IS_I830(dev))
728317c35d1SJesse Barnes 		I915_WRITE(LVDS, dev_priv->saveLVDS);
72942048781SZhenyu Wang 
73090eb77baSChris Wilson 	if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
731317c35d1SJesse Barnes 		I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
732317c35d1SJesse Barnes 
73390eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
73442048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
73542048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
73642048781SZhenyu Wang 		I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
73742048781SZhenyu Wang 		I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
73842048781SZhenyu Wang 		I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
73942048781SZhenyu Wang 		I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
74042048781SZhenyu Wang 		I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
74142048781SZhenyu Wang 		I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
74288271da3SJesse Barnes 		I915_WRITE(RSTDBYCTL,
743b5b72e89SMatthew Garrett 			   dev_priv->saveMCHBAR_RENDER_STANDBY);
74442048781SZhenyu Wang 	} else {
745317c35d1SJesse Barnes 		I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
746317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
7470eb96d6eSJesse Barnes 		I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
748317c35d1SJesse Barnes 		I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
749317c35d1SJesse Barnes 		I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
750317c35d1SJesse Barnes 		I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
751317c35d1SJesse Barnes 		I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
75242048781SZhenyu Wang 	}
753317c35d1SJesse Barnes 
754a4fc5ed6SKeith Packard 	/* Display Port state */
755a4fc5ed6SKeith Packard 	if (SUPPORTS_INTEGRATED_DP(dev)) {
756a4fc5ed6SKeith Packard 		I915_WRITE(DP_B, dev_priv->saveDP_B);
757a4fc5ed6SKeith Packard 		I915_WRITE(DP_C, dev_priv->saveDP_C);
758a4fc5ed6SKeith Packard 		I915_WRITE(DP_D, dev_priv->saveDP_D);
759a4fc5ed6SKeith Packard 	}
760317c35d1SJesse Barnes 	/* FIXME: restore TV & SDVO state */
761317c35d1SJesse Barnes 
762a2c459eeSZhao Yakui 	/* only restore FBC info on the platform that supports FBC*/
763a2c459eeSZhao Yakui 	if (I915_HAS_FBC(dev)) {
76490eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
765b52eb4dcSZhao Yakui 			ironlake_disable_fbc(dev);
766b52eb4dcSZhao Yakui 			I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
767b52eb4dcSZhao Yakui 		} else if (IS_GM45(dev)) {
76806027f91SJesse Barnes 			g4x_disable_fbc(dev);
76906027f91SJesse Barnes 			I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
77006027f91SJesse Barnes 		} else {
77106027f91SJesse Barnes 			i8xx_disable_fbc(dev);
772317c35d1SJesse Barnes 			I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
773317c35d1SJesse Barnes 			I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
774317c35d1SJesse Barnes 			I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
775317c35d1SJesse Barnes 			I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
77606027f91SJesse Barnes 		}
777a2c459eeSZhao Yakui 	}
778317c35d1SJesse Barnes 	/* VGA state */
77990eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
78042048781SZhenyu Wang 		I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
78142048781SZhenyu Wang 	else
782317c35d1SJesse Barnes 		I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
783317c35d1SJesse Barnes 	I915_WRITE(VGA0, dev_priv->saveVGA0);
784317c35d1SJesse Barnes 	I915_WRITE(VGA1, dev_priv->saveVGA1);
785317c35d1SJesse Barnes 	I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
78672bcb269SChris Wilson 	POSTING_READ(VGA_PD);
78772bcb269SChris Wilson 	udelay(150);
788317c35d1SJesse Barnes 
7891341d655SBen Gamari 	i915_restore_vga(dev);
7901341d655SBen Gamari }
7911341d655SBen Gamari 
7921341d655SBen Gamari int i915_save_state(struct drm_device *dev)
7931341d655SBen Gamari {
7941341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
7951341d655SBen Gamari 	int i;
7961341d655SBen Gamari 
7971341d655SBen Gamari 	pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
7981341d655SBen Gamari 
7991341d655SBen Gamari 	/* Hardware status page */
8001341d655SBen Gamari 	dev_priv->saveHWS = I915_READ(HWS_PGA);
8011341d655SBen Gamari 
8021341d655SBen Gamari 	i915_save_display(dev);
8031341d655SBen Gamari 
8041341d655SBen Gamari 	/* Interrupt state */
80590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
80642048781SZhenyu Wang 		dev_priv->saveDEIER = I915_READ(DEIER);
80742048781SZhenyu Wang 		dev_priv->saveDEIMR = I915_READ(DEIMR);
80842048781SZhenyu Wang 		dev_priv->saveGTIER = I915_READ(GTIER);
80942048781SZhenyu Wang 		dev_priv->saveGTIMR = I915_READ(GTIMR);
810*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
811*9db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
812b5b72e89SMatthew Garrett 		dev_priv->saveMCHBAR_RENDER_STANDBY =
81388271da3SJesse Barnes 			I915_READ(RSTDBYCTL);
81442048781SZhenyu Wang 	} else {
8151341d655SBen Gamari 		dev_priv->saveIER = I915_READ(IER);
8161341d655SBen Gamari 		dev_priv->saveIMR = I915_READ(IMR);
81742048781SZhenyu Wang 	}
8181341d655SBen Gamari 
8193b8d8d91SJesse Barnes 	if (IS_IRONLAKE_M(dev))
820f97108d1SJesse Barnes 		ironlake_disable_drps(dev);
8213b8d8d91SJesse Barnes 	if (IS_GEN6(dev))
8223b8d8d91SJesse Barnes 		gen6_disable_rps(dev);
823f97108d1SJesse Barnes 
8241341d655SBen Gamari 	/* Cache mode state */
8251341d655SBen Gamari 	dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
8261341d655SBen Gamari 
8271341d655SBen Gamari 	/* Memory Arbitration state */
8281341d655SBen Gamari 	dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
8291341d655SBen Gamari 
8301341d655SBen Gamari 	/* Scratch space */
8311341d655SBen Gamari 	for (i = 0; i < 16; i++) {
8321341d655SBen Gamari 		dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
8331341d655SBen Gamari 		dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
8341341d655SBen Gamari 	}
8351341d655SBen Gamari 	for (i = 0; i < 3; i++)
8361341d655SBen Gamari 		dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
8371341d655SBen Gamari 
8381341d655SBen Gamari 	return 0;
8391341d655SBen Gamari }
8401341d655SBen Gamari 
8411341d655SBen Gamari int i915_restore_state(struct drm_device *dev)
8421341d655SBen Gamari {
8431341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
8441341d655SBen Gamari 	int i;
8451341d655SBen Gamari 
8461341d655SBen Gamari 	pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
8471341d655SBen Gamari 
8481341d655SBen Gamari 	/* Hardware status page */
8491341d655SBen Gamari 	I915_WRITE(HWS_PGA, dev_priv->saveHWS);
8501341d655SBen Gamari 
8511341d655SBen Gamari 	i915_restore_display(dev);
8521341d655SBen Gamari 
8531341d655SBen Gamari 	/* Interrupt state */
85490eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
85542048781SZhenyu Wang 		I915_WRITE(DEIER, dev_priv->saveDEIER);
85642048781SZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->saveDEIMR);
85742048781SZhenyu Wang 		I915_WRITE(GTIER, dev_priv->saveGTIER);
85842048781SZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->saveGTIMR);
859*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
860*9db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
86142048781SZhenyu Wang 	} else {
8621341d655SBen Gamari 		I915_WRITE(IER, dev_priv->saveIER);
8631341d655SBen Gamari 		I915_WRITE(IMR, dev_priv->saveIMR);
86442048781SZhenyu Wang 	}
8651341d655SBen Gamari 
866d5bb081bSJesse Barnes 	/* Clock gating state */
867d5bb081bSJesse Barnes 	intel_enable_clock_gating(dev);
868d5bb081bSJesse Barnes 
8693b8d8d91SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
870f97108d1SJesse Barnes 		ironlake_enable_drps(dev);
87148fcfc88SKyle McMartin 		intel_init_emon(dev);
87248fcfc88SKyle McMartin 	}
873f97108d1SJesse Barnes 
8743b8d8d91SJesse Barnes 	if (IS_GEN6(dev))
8753b8d8d91SJesse Barnes 		gen6_enable_rps(dev_priv);
8763b8d8d91SJesse Barnes 
877317c35d1SJesse Barnes 	/* Cache mode state */
878317c35d1SJesse Barnes 	I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
879317c35d1SJesse Barnes 
880317c35d1SJesse Barnes 	/* Memory arbitration state */
881317c35d1SJesse Barnes 	I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
882317c35d1SJesse Barnes 
883317c35d1SJesse Barnes 	for (i = 0; i < 16; i++) {
884317c35d1SJesse Barnes 		I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
885819e0064SRoel Kluin 		I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
886317c35d1SJesse Barnes 	}
887317c35d1SJesse Barnes 	for (i = 0; i < 3; i++)
888317c35d1SJesse Barnes 		I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
889317c35d1SJesse Barnes 
890f899fc64SChris Wilson 	intel_i2c_reset(dev);
891f0217c42SEric Anholt 
892317c35d1SJesse Barnes 	return 0;
893317c35d1SJesse Barnes }
894