xref: /openbmc/linux/drivers/gpu/drm/i915/i915_suspend.c (revision 905c27bb0de30dab178a54c06dc284177e24088a)
1317c35d1SJesse Barnes /*
2317c35d1SJesse Barnes  *
3317c35d1SJesse Barnes  * Copyright 2008 (c) Intel Corporation
4317c35d1SJesse Barnes  *   Jesse Barnes <jbarnes@virtuousgeek.org>
5317c35d1SJesse Barnes  *
6317c35d1SJesse Barnes  * Permission is hereby granted, free of charge, to any person obtaining a
7317c35d1SJesse Barnes  * copy of this software and associated documentation files (the
8317c35d1SJesse Barnes  * "Software"), to deal in the Software without restriction, including
9317c35d1SJesse Barnes  * without limitation the rights to use, copy, modify, merge, publish,
10317c35d1SJesse Barnes  * distribute, sub license, and/or sell copies of the Software, and to
11317c35d1SJesse Barnes  * permit persons to whom the Software is furnished to do so, subject to
12317c35d1SJesse Barnes  * the following conditions:
13317c35d1SJesse Barnes  *
14317c35d1SJesse Barnes  * The above copyright notice and this permission notice (including the
15317c35d1SJesse Barnes  * next paragraph) shall be included in all copies or substantial portions
16317c35d1SJesse Barnes  * of the Software.
17317c35d1SJesse Barnes  *
18317c35d1SJesse Barnes  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19317c35d1SJesse Barnes  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20317c35d1SJesse Barnes  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21317c35d1SJesse Barnes  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22317c35d1SJesse Barnes  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23317c35d1SJesse Barnes  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24317c35d1SJesse Barnes  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25317c35d1SJesse Barnes  */
26317c35d1SJesse Barnes 
27317c35d1SJesse Barnes #include "drmP.h"
28317c35d1SJesse Barnes #include "drm.h"
29317c35d1SJesse Barnes #include "i915_drm.h"
30f0217c42SEric Anholt #include "intel_drv.h"
315e5b7fa2SEugeni Dodonov #include "i915_reg.h"
32317c35d1SJesse Barnes 
33317c35d1SJesse Barnes static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
34317c35d1SJesse Barnes {
35317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
3642048781SZhenyu Wang 	u32	dpll_reg;
37317c35d1SJesse Barnes 
3807c1e8c1SEugeni Dodonov 	/* On IVB, 3rd pipe shares PLL with another one */
3907c1e8c1SEugeni Dodonov 	if (pipe > 1)
4007c1e8c1SEugeni Dodonov 		return false;
4107c1e8c1SEugeni Dodonov 
429db4a9c7SJesse Barnes 	if (HAS_PCH_SPLIT(dev))
43ee7b9f93SJesse Barnes 		dpll_reg = _PCH_DPLL(pipe);
449db4a9c7SJesse Barnes 	else
459db4a9c7SJesse Barnes 		dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
4642048781SZhenyu Wang 
4742048781SZhenyu Wang 	return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
48317c35d1SJesse Barnes }
49317c35d1SJesse Barnes 
50317c35d1SJesse Barnes static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
51317c35d1SJesse Barnes {
52317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
539db4a9c7SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
54317c35d1SJesse Barnes 	u32 *array;
55317c35d1SJesse Barnes 	int i;
56317c35d1SJesse Barnes 
57317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
58317c35d1SJesse Barnes 		return;
59317c35d1SJesse Barnes 
6090eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
619db4a9c7SJesse Barnes 		reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
6242048781SZhenyu Wang 
63317c35d1SJesse Barnes 	if (pipe == PIPE_A)
64317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
65317c35d1SJesse Barnes 	else
66317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
67317c35d1SJesse Barnes 
68317c35d1SJesse Barnes 	for (i = 0; i < 256; i++)
69317c35d1SJesse Barnes 		array[i] = I915_READ(reg + (i << 2));
70317c35d1SJesse Barnes }
71317c35d1SJesse Barnes 
72317c35d1SJesse Barnes static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
73317c35d1SJesse Barnes {
74317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
759db4a9c7SJesse Barnes 	unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
76317c35d1SJesse Barnes 	u32 *array;
77317c35d1SJesse Barnes 	int i;
78317c35d1SJesse Barnes 
79317c35d1SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
80317c35d1SJesse Barnes 		return;
81317c35d1SJesse Barnes 
8290eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
839db4a9c7SJesse Barnes 		reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
8442048781SZhenyu Wang 
85317c35d1SJesse Barnes 	if (pipe == PIPE_A)
86317c35d1SJesse Barnes 		array = dev_priv->save_palette_a;
87317c35d1SJesse Barnes 	else
88317c35d1SJesse Barnes 		array = dev_priv->save_palette_b;
89317c35d1SJesse Barnes 
90317c35d1SJesse Barnes 	for (i = 0; i < 256; i++)
91317c35d1SJesse Barnes 		I915_WRITE(reg + (i << 2), array[i]);
92317c35d1SJesse Barnes }
93317c35d1SJesse Barnes 
94317c35d1SJesse Barnes static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
95317c35d1SJesse Barnes {
96317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
97317c35d1SJesse Barnes 
98317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
99317c35d1SJesse Barnes 	return I915_READ8(data_port);
100317c35d1SJesse Barnes }
101317c35d1SJesse Barnes 
102317c35d1SJesse Barnes static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
103317c35d1SJesse Barnes {
104317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
105317c35d1SJesse Barnes 
106317c35d1SJesse Barnes 	I915_READ8(st01);
107317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
108317c35d1SJesse Barnes 	return I915_READ8(VGA_AR_DATA_READ);
109317c35d1SJesse Barnes }
110317c35d1SJesse Barnes 
111317c35d1SJesse Barnes static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
112317c35d1SJesse Barnes {
113317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
114317c35d1SJesse Barnes 
115317c35d1SJesse Barnes 	I915_READ8(st01);
116317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
117317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_DATA_WRITE, val);
118317c35d1SJesse Barnes }
119317c35d1SJesse Barnes 
120317c35d1SJesse Barnes static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
121317c35d1SJesse Barnes {
122317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
123317c35d1SJesse Barnes 
124317c35d1SJesse Barnes 	I915_WRITE8(index_port, reg);
125317c35d1SJesse Barnes 	I915_WRITE8(data_port, val);
126317c35d1SJesse Barnes }
127317c35d1SJesse Barnes 
128317c35d1SJesse Barnes static void i915_save_vga(struct drm_device *dev)
129317c35d1SJesse Barnes {
130317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
131317c35d1SJesse Barnes 	int i;
132317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
133317c35d1SJesse Barnes 
134317c35d1SJesse Barnes 	/* VGA color palette registers */
135317c35d1SJesse Barnes 	dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
136317c35d1SJesse Barnes 
137317c35d1SJesse Barnes 	/* MSR bits */
138317c35d1SJesse Barnes 	dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
139317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
140317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
141317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
142317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
143317c35d1SJesse Barnes 	} else {
144317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
145317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
146317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
147317c35d1SJesse Barnes 	}
148317c35d1SJesse Barnes 
149317c35d1SJesse Barnes 	/* CRT controller regs */
150317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11,
151317c35d1SJesse Barnes 			   i915_read_indexed(dev, cr_index, cr_data, 0x11) &
152317c35d1SJesse Barnes 			   (~0x80));
153317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
154317c35d1SJesse Barnes 		dev_priv->saveCR[i] =
155317c35d1SJesse Barnes 			i915_read_indexed(dev, cr_index, cr_data, i);
156317c35d1SJesse Barnes 	/* Make sure we don't turn off CR group 0 writes */
157317c35d1SJesse Barnes 	dev_priv->saveCR[0x11] &= ~0x80;
158317c35d1SJesse Barnes 
159317c35d1SJesse Barnes 	/* Attribute controller registers */
160317c35d1SJesse Barnes 	I915_READ8(st01);
161317c35d1SJesse Barnes 	dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
162317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
163317c35d1SJesse Barnes 		dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
164317c35d1SJesse Barnes 	I915_READ8(st01);
165317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
166317c35d1SJesse Barnes 	I915_READ8(st01);
167317c35d1SJesse Barnes 
168317c35d1SJesse Barnes 	/* Graphics controller registers */
169317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
170317c35d1SJesse Barnes 		dev_priv->saveGR[i] =
171317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
172317c35d1SJesse Barnes 
173317c35d1SJesse Barnes 	dev_priv->saveGR[0x10] =
174317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
175317c35d1SJesse Barnes 	dev_priv->saveGR[0x11] =
176317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
177317c35d1SJesse Barnes 	dev_priv->saveGR[0x18] =
178317c35d1SJesse Barnes 		i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
179317c35d1SJesse Barnes 
180317c35d1SJesse Barnes 	/* Sequencer registers */
181317c35d1SJesse Barnes 	for (i = 0; i < 8; i++)
182317c35d1SJesse Barnes 		dev_priv->saveSR[i] =
183317c35d1SJesse Barnes 			i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
184317c35d1SJesse Barnes }
185317c35d1SJesse Barnes 
186317c35d1SJesse Barnes static void i915_restore_vga(struct drm_device *dev)
187317c35d1SJesse Barnes {
188317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
189317c35d1SJesse Barnes 	int i;
190317c35d1SJesse Barnes 	u16 cr_index, cr_data, st01;
191317c35d1SJesse Barnes 
192317c35d1SJesse Barnes 	/* MSR bits */
193317c35d1SJesse Barnes 	I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
194317c35d1SJesse Barnes 	if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
195317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_CGA;
196317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_CGA;
197317c35d1SJesse Barnes 		st01 = VGA_ST01_CGA;
198317c35d1SJesse Barnes 	} else {
199317c35d1SJesse Barnes 		cr_index = VGA_CR_INDEX_MDA;
200317c35d1SJesse Barnes 		cr_data = VGA_CR_DATA_MDA;
201317c35d1SJesse Barnes 		st01 = VGA_ST01_MDA;
202317c35d1SJesse Barnes 	}
203317c35d1SJesse Barnes 
204317c35d1SJesse Barnes 	/* Sequencer registers, don't write SR07 */
205317c35d1SJesse Barnes 	for (i = 0; i < 7; i++)
206317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
207317c35d1SJesse Barnes 				   dev_priv->saveSR[i]);
208317c35d1SJesse Barnes 
209317c35d1SJesse Barnes 	/* CRT controller regs */
210317c35d1SJesse Barnes 	/* Enable CR group 0 writes */
211317c35d1SJesse Barnes 	i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
212317c35d1SJesse Barnes 	for (i = 0; i <= 0x24; i++)
213317c35d1SJesse Barnes 		i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
214317c35d1SJesse Barnes 
215317c35d1SJesse Barnes 	/* Graphics controller regs */
216317c35d1SJesse Barnes 	for (i = 0; i < 9; i++)
217317c35d1SJesse Barnes 		i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
218317c35d1SJesse Barnes 				   dev_priv->saveGR[i]);
219317c35d1SJesse Barnes 
220317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
221317c35d1SJesse Barnes 			   dev_priv->saveGR[0x10]);
222317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
223317c35d1SJesse Barnes 			   dev_priv->saveGR[0x11]);
224317c35d1SJesse Barnes 	i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
225317c35d1SJesse Barnes 			   dev_priv->saveGR[0x18]);
226317c35d1SJesse Barnes 
227317c35d1SJesse Barnes 	/* Attribute controller registers */
228317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
229317c35d1SJesse Barnes 	for (i = 0; i <= 0x14; i++)
230317c35d1SJesse Barnes 		i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
231317c35d1SJesse Barnes 	I915_READ8(st01); /* switch back to index mode */
232317c35d1SJesse Barnes 	I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
233317c35d1SJesse Barnes 	I915_READ8(st01);
234317c35d1SJesse Barnes 
235317c35d1SJesse Barnes 	/* VGA color palette registers */
236317c35d1SJesse Barnes 	I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
237317c35d1SJesse Barnes }
238317c35d1SJesse Barnes 
239fccdaba4SZhao Yakui static void i915_save_modeset_reg(struct drm_device *dev)
240317c35d1SJesse Barnes {
241317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
242312817a3SChris Wilson 	int i;
243317c35d1SJesse Barnes 
244fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
245fccdaba4SZhao Yakui 		return;
2461341d655SBen Gamari 
247f3c91c1dSChris Wilson 	/* Cursor state */
2489db4a9c7SJesse Barnes 	dev_priv->saveCURACNTR = I915_READ(_CURACNTR);
2499db4a9c7SJesse Barnes 	dev_priv->saveCURAPOS = I915_READ(_CURAPOS);
2509db4a9c7SJesse Barnes 	dev_priv->saveCURABASE = I915_READ(_CURABASE);
2519db4a9c7SJesse Barnes 	dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);
2529db4a9c7SJesse Barnes 	dev_priv->saveCURBPOS = I915_READ(_CURBPOS);
2539db4a9c7SJesse Barnes 	dev_priv->saveCURBBASE = I915_READ(_CURBBASE);
254f3c91c1dSChris Wilson 	if (IS_GEN2(dev))
255f3c91c1dSChris Wilson 		dev_priv->saveCURSIZE = I915_READ(CURSIZE);
256f3c91c1dSChris Wilson 
25790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
2585586c8bcSZhenyu Wang 		dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
2595586c8bcSZhenyu Wang 		dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
2605586c8bcSZhenyu Wang 	}
2615586c8bcSZhenyu Wang 
262317c35d1SJesse Barnes 	/* Pipe & plane A info */
2639db4a9c7SJesse Barnes 	dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);
2649db4a9c7SJesse Barnes 	dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);
26590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
2669db4a9c7SJesse Barnes 		dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);
2679db4a9c7SJesse Barnes 		dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);
2689db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);
26942048781SZhenyu Wang 	} else {
2709db4a9c7SJesse Barnes 		dev_priv->saveFPA0 = I915_READ(_FPA0);
2719db4a9c7SJesse Barnes 		dev_priv->saveFPA1 = I915_READ(_FPA1);
2729db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A = I915_READ(_DPLL_A);
27342048781SZhenyu Wang 	}
274a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
2759db4a9c7SJesse Barnes 		dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
2769db4a9c7SJesse Barnes 	dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);
2779db4a9c7SJesse Barnes 	dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);
2789db4a9c7SJesse Barnes 	dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);
2799db4a9c7SJesse Barnes 	dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);
2809db4a9c7SJesse Barnes 	dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);
2819db4a9c7SJesse Barnes 	dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);
28290eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
2839db4a9c7SJesse Barnes 		dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
284317c35d1SJesse Barnes 
28590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
2869db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
2879db4a9c7SJesse Barnes 		dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
2889db4a9c7SJesse Barnes 		dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
2899db4a9c7SJesse Barnes 		dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
2905586c8bcSZhenyu Wang 
2919db4a9c7SJesse Barnes 		dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
2929db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
29342048781SZhenyu Wang 
2949db4a9c7SJesse Barnes 		dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
2959db4a9c7SJesse Barnes 		dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
2969db4a9c7SJesse Barnes 		dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
29742048781SZhenyu Wang 
2989db4a9c7SJesse Barnes 		dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);
2999db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
3009db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
3019db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
3029db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
3039db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
3049db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
30542048781SZhenyu Wang 	}
30642048781SZhenyu Wang 
3079db4a9c7SJesse Barnes 	dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);
3089db4a9c7SJesse Barnes 	dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
3099db4a9c7SJesse Barnes 	dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);
3109db4a9c7SJesse Barnes 	dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);
3119db4a9c7SJesse Barnes 	dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);
312a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
3139db4a9c7SJesse Barnes 		dev_priv->saveDSPASURF = I915_READ(_DSPASURF);
3149db4a9c7SJesse Barnes 		dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
315317c35d1SJesse Barnes 	}
316317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_A);
3179db4a9c7SJesse Barnes 	dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);
318317c35d1SJesse Barnes 
319317c35d1SJesse Barnes 	/* Pipe & plane B info */
3209db4a9c7SJesse Barnes 	dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);
3219db4a9c7SJesse Barnes 	dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);
32290eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
3239db4a9c7SJesse Barnes 		dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);
3249db4a9c7SJesse Barnes 		dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);
3259db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);
32642048781SZhenyu Wang 	} else {
3279db4a9c7SJesse Barnes 		dev_priv->saveFPB0 = I915_READ(_FPB0);
3289db4a9c7SJesse Barnes 		dev_priv->saveFPB1 = I915_READ(_FPB1);
3299db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B = I915_READ(_DPLL_B);
33042048781SZhenyu Wang 	}
331a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
3329db4a9c7SJesse Barnes 		dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
3339db4a9c7SJesse Barnes 	dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);
3349db4a9c7SJesse Barnes 	dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);
3359db4a9c7SJesse Barnes 	dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);
3369db4a9c7SJesse Barnes 	dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);
3379db4a9c7SJesse Barnes 	dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);
3389db4a9c7SJesse Barnes 	dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);
33990eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
3409db4a9c7SJesse Barnes 		dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
34142048781SZhenyu Wang 
34290eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
3439db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
3449db4a9c7SJesse Barnes 		dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
3459db4a9c7SJesse Barnes 		dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
3469db4a9c7SJesse Barnes 		dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
3475586c8bcSZhenyu Wang 
3489db4a9c7SJesse Barnes 		dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
3499db4a9c7SJesse Barnes 		dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
35042048781SZhenyu Wang 
3519db4a9c7SJesse Barnes 		dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
3529db4a9c7SJesse Barnes 		dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
3539db4a9c7SJesse Barnes 		dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
35442048781SZhenyu Wang 
3559db4a9c7SJesse Barnes 		dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);
3569db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
3579db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
3589db4a9c7SJesse Barnes 		dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
3599db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
3609db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
3619db4a9c7SJesse Barnes 		dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
36242048781SZhenyu Wang 	}
363317c35d1SJesse Barnes 
3649db4a9c7SJesse Barnes 	dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);
3659db4a9c7SJesse Barnes 	dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
3669db4a9c7SJesse Barnes 	dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);
3679db4a9c7SJesse Barnes 	dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);
3689db4a9c7SJesse Barnes 	dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);
369a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
3709db4a9c7SJesse Barnes 		dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);
3719db4a9c7SJesse Barnes 		dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
372317c35d1SJesse Barnes 	}
373317c35d1SJesse Barnes 	i915_save_palette(dev, PIPE_B);
3749db4a9c7SJesse Barnes 	dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);
375312817a3SChris Wilson 
376312817a3SChris Wilson 	/* Fences */
377312817a3SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
378775d17b6SDaniel Vetter 	case 7:
379312817a3SChris Wilson 	case 6:
380312817a3SChris Wilson 		for (i = 0; i < 16; i++)
381312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
382312817a3SChris Wilson 		break;
383312817a3SChris Wilson 	case 5:
384312817a3SChris Wilson 	case 4:
385312817a3SChris Wilson 		for (i = 0; i < 16; i++)
386312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
387312817a3SChris Wilson 		break;
388312817a3SChris Wilson 	case 3:
389312817a3SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
390312817a3SChris Wilson 			for (i = 0; i < 8; i++)
391312817a3SChris Wilson 				dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
392312817a3SChris Wilson 	case 2:
393312817a3SChris Wilson 		for (i = 0; i < 8; i++)
394312817a3SChris Wilson 			dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
395312817a3SChris Wilson 		break;
396312817a3SChris Wilson 	}
397312817a3SChris Wilson 
398fccdaba4SZhao Yakui 	return;
399fccdaba4SZhao Yakui }
4001341d655SBen Gamari 
401fccdaba4SZhao Yakui static void i915_restore_modeset_reg(struct drm_device *dev)
402fccdaba4SZhao Yakui {
403fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
40442048781SZhenyu Wang 	int dpll_a_reg, fpa0_reg, fpa1_reg;
40542048781SZhenyu Wang 	int dpll_b_reg, fpb0_reg, fpb1_reg;
406312817a3SChris Wilson 	int i;
407317c35d1SJesse Barnes 
408fccdaba4SZhao Yakui 	if (drm_core_check_feature(dev, DRIVER_MODESET))
409fccdaba4SZhao Yakui 		return;
410fccdaba4SZhao Yakui 
411312817a3SChris Wilson 	/* Fences */
412312817a3SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
413775d17b6SDaniel Vetter 	case 7:
414312817a3SChris Wilson 	case 6:
415312817a3SChris Wilson 		for (i = 0; i < 16; i++)
416312817a3SChris Wilson 			I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
417312817a3SChris Wilson 		break;
418312817a3SChris Wilson 	case 5:
419312817a3SChris Wilson 	case 4:
420312817a3SChris Wilson 		for (i = 0; i < 16; i++)
421312817a3SChris Wilson 			I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
422312817a3SChris Wilson 		break;
423312817a3SChris Wilson 	case 3:
424312817a3SChris Wilson 	case 2:
425312817a3SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
426312817a3SChris Wilson 			for (i = 0; i < 8; i++)
427312817a3SChris Wilson 				I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
428312817a3SChris Wilson 		for (i = 0; i < 8; i++)
429312817a3SChris Wilson 			I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
430312817a3SChris Wilson 		break;
431312817a3SChris Wilson 	}
432312817a3SChris Wilson 
433312817a3SChris Wilson 
43490eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
4359db4a9c7SJesse Barnes 		dpll_a_reg = _PCH_DPLL_A;
4369db4a9c7SJesse Barnes 		dpll_b_reg = _PCH_DPLL_B;
4379db4a9c7SJesse Barnes 		fpa0_reg = _PCH_FPA0;
4389db4a9c7SJesse Barnes 		fpb0_reg = _PCH_FPB0;
4399db4a9c7SJesse Barnes 		fpa1_reg = _PCH_FPA1;
4409db4a9c7SJesse Barnes 		fpb1_reg = _PCH_FPB1;
44142048781SZhenyu Wang 	} else {
4429db4a9c7SJesse Barnes 		dpll_a_reg = _DPLL_A;
4439db4a9c7SJesse Barnes 		dpll_b_reg = _DPLL_B;
4449db4a9c7SJesse Barnes 		fpa0_reg = _FPA0;
4459db4a9c7SJesse Barnes 		fpb0_reg = _FPB0;
4469db4a9c7SJesse Barnes 		fpa1_reg = _FPA1;
4479db4a9c7SJesse Barnes 		fpb1_reg = _FPB1;
44842048781SZhenyu Wang 	}
44942048781SZhenyu Wang 
45090eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
4515586c8bcSZhenyu Wang 		I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
4525586c8bcSZhenyu Wang 		I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
4535586c8bcSZhenyu Wang 	}
4545586c8bcSZhenyu Wang 
455fccdaba4SZhao Yakui 	/* Pipe & plane A info */
456fccdaba4SZhao Yakui 	/* Prime the clock */
457fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
45842048781SZhenyu Wang 		I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
459fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
46072bcb269SChris Wilson 		POSTING_READ(dpll_a_reg);
46172bcb269SChris Wilson 		udelay(150);
462fccdaba4SZhao Yakui 	}
46342048781SZhenyu Wang 	I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
46442048781SZhenyu Wang 	I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
465fccdaba4SZhao Yakui 	/* Actually enable it */
46642048781SZhenyu Wang 	I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
46772bcb269SChris Wilson 	POSTING_READ(dpll_a_reg);
46872bcb269SChris Wilson 	udelay(150);
469a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
4709db4a9c7SJesse Barnes 		I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);
4719db4a9c7SJesse Barnes 		POSTING_READ(_DPLL_A_MD);
47272bcb269SChris Wilson 	}
47372bcb269SChris Wilson 	udelay(150);
474fccdaba4SZhao Yakui 
475fccdaba4SZhao Yakui 	/* Restore mode */
4769db4a9c7SJesse Barnes 	I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);
4779db4a9c7SJesse Barnes 	I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);
4789db4a9c7SJesse Barnes 	I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);
4799db4a9c7SJesse Barnes 	I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);
4809db4a9c7SJesse Barnes 	I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);
4819db4a9c7SJesse Barnes 	I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);
48290eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
4839db4a9c7SJesse Barnes 		I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);
484fccdaba4SZhao Yakui 
48590eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
4869db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
4879db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
4889db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
4899db4a9c7SJesse Barnes 		I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
4905586c8bcSZhenyu Wang 
4919db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
4929db4a9c7SJesse Barnes 		I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
49342048781SZhenyu Wang 
4949db4a9c7SJesse Barnes 		I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);
4959db4a9c7SJesse Barnes 		I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
4969db4a9c7SJesse Barnes 		I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
49742048781SZhenyu Wang 
4989db4a9c7SJesse Barnes 		I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);
4999db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
5009db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
5019db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
5029db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
5039db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
5049db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
50542048781SZhenyu Wang 	}
50642048781SZhenyu Wang 
507fccdaba4SZhao Yakui 	/* Restore plane info */
5089db4a9c7SJesse Barnes 	I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);
5099db4a9c7SJesse Barnes 	I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);
5109db4a9c7SJesse Barnes 	I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);
5119db4a9c7SJesse Barnes 	I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);
5129db4a9c7SJesse Barnes 	I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);
513a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
5149db4a9c7SJesse Barnes 		I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);
5159db4a9c7SJesse Barnes 		I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);
516fccdaba4SZhao Yakui 	}
517fccdaba4SZhao Yakui 
5189db4a9c7SJesse Barnes 	I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);
519fccdaba4SZhao Yakui 
520fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_A);
521fccdaba4SZhao Yakui 	/* Enable the plane */
5229db4a9c7SJesse Barnes 	I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);
5239db4a9c7SJesse Barnes 	I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
524fccdaba4SZhao Yakui 
525fccdaba4SZhao Yakui 	/* Pipe & plane B info */
526fccdaba4SZhao Yakui 	if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
52742048781SZhenyu Wang 		I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
528fccdaba4SZhao Yakui 			   ~DPLL_VCO_ENABLE);
52972bcb269SChris Wilson 		POSTING_READ(dpll_b_reg);
53072bcb269SChris Wilson 		udelay(150);
531fccdaba4SZhao Yakui 	}
53242048781SZhenyu Wang 	I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
53342048781SZhenyu Wang 	I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
534fccdaba4SZhao Yakui 	/* Actually enable it */
53542048781SZhenyu Wang 	I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
53672bcb269SChris Wilson 	POSTING_READ(dpll_b_reg);
53772bcb269SChris Wilson 	udelay(150);
538a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5399db4a9c7SJesse Barnes 		I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);
5409db4a9c7SJesse Barnes 		POSTING_READ(_DPLL_B_MD);
54172bcb269SChris Wilson 	}
54272bcb269SChris Wilson 	udelay(150);
543fccdaba4SZhao Yakui 
544fccdaba4SZhao Yakui 	/* Restore mode */
5459db4a9c7SJesse Barnes 	I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);
5469db4a9c7SJesse Barnes 	I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);
5479db4a9c7SJesse Barnes 	I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);
5489db4a9c7SJesse Barnes 	I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);
5499db4a9c7SJesse Barnes 	I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);
5509db4a9c7SJesse Barnes 	I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);
55190eb77baSChris Wilson 	if (!HAS_PCH_SPLIT(dev))
5529db4a9c7SJesse Barnes 		I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);
553fccdaba4SZhao Yakui 
55490eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
5559db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
5569db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
5579db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
5589db4a9c7SJesse Barnes 		I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
5595586c8bcSZhenyu Wang 
5609db4a9c7SJesse Barnes 		I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
5619db4a9c7SJesse Barnes 		I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
56242048781SZhenyu Wang 
5639db4a9c7SJesse Barnes 		I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);
5649db4a9c7SJesse Barnes 		I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
5659db4a9c7SJesse Barnes 		I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
56642048781SZhenyu Wang 
5679db4a9c7SJesse Barnes 		I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);
5689db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
5699db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
5709db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
5719db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
5729db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
5739db4a9c7SJesse Barnes 		I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
57442048781SZhenyu Wang 	}
57542048781SZhenyu Wang 
576fccdaba4SZhao Yakui 	/* Restore plane info */
5779db4a9c7SJesse Barnes 	I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);
5789db4a9c7SJesse Barnes 	I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);
5799db4a9c7SJesse Barnes 	I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);
5809db4a9c7SJesse Barnes 	I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);
5819db4a9c7SJesse Barnes 	I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
582a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
5839db4a9c7SJesse Barnes 		I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);
5849db4a9c7SJesse Barnes 		I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
585fccdaba4SZhao Yakui 	}
586fccdaba4SZhao Yakui 
5879db4a9c7SJesse Barnes 	I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);
588fccdaba4SZhao Yakui 
589fccdaba4SZhao Yakui 	i915_restore_palette(dev, PIPE_B);
590fccdaba4SZhao Yakui 	/* Enable the plane */
5919db4a9c7SJesse Barnes 	I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);
5929db4a9c7SJesse Barnes 	I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
593fccdaba4SZhao Yakui 
594f3c91c1dSChris Wilson 	/* Cursor state */
5959db4a9c7SJesse Barnes 	I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);
5969db4a9c7SJesse Barnes 	I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);
5979db4a9c7SJesse Barnes 	I915_WRITE(_CURABASE, dev_priv->saveCURABASE);
5989db4a9c7SJesse Barnes 	I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);
5999db4a9c7SJesse Barnes 	I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);
6009db4a9c7SJesse Barnes 	I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);
601f3c91c1dSChris Wilson 	if (IS_GEN2(dev))
602f3c91c1dSChris Wilson 		I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
603f3c91c1dSChris Wilson 
604fccdaba4SZhao Yakui 	return;
605fccdaba4SZhao Yakui }
6061341d655SBen Gamari 
607d70bed19SKeith Packard static void i915_save_display(struct drm_device *dev)
608fccdaba4SZhao Yakui {
609fccdaba4SZhao Yakui 	struct drm_i915_private *dev_priv = dev->dev_private;
610fccdaba4SZhao Yakui 
611fccdaba4SZhao Yakui 	/* Display arbitration control */
612fccdaba4SZhao Yakui 	dev_priv->saveDSPARB = I915_READ(DSPARB);
613fccdaba4SZhao Yakui 
614fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
615fccdaba4SZhao Yakui 	/* Don't save them in KMS mode */
616fccdaba4SZhao Yakui 	i915_save_modeset_reg(dev);
6171341d655SBen Gamari 
618317c35d1SJesse Barnes 	/* CRT state */
61990eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
62042048781SZhenyu Wang 		dev_priv->saveADPA = I915_READ(PCH_ADPA);
62142048781SZhenyu Wang 	} else {
622317c35d1SJesse Barnes 		dev_priv->saveADPA = I915_READ(ADPA);
62342048781SZhenyu Wang 	}
624317c35d1SJesse Barnes 
625317c35d1SJesse Barnes 	/* LVDS state */
62690eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
62742048781SZhenyu Wang 		dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
62842048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
62942048781SZhenyu Wang 		dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
63042048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
63142048781SZhenyu Wang 		dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
63242048781SZhenyu Wang 		dev_priv->saveLVDS = I915_READ(PCH_LVDS);
63342048781SZhenyu Wang 	} else {
634317c35d1SJesse Barnes 		dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
635317c35d1SJesse Barnes 		dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
636317c35d1SJesse Barnes 		dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
6370eb96d6eSJesse Barnes 		dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
638a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
639317c35d1SJesse Barnes 			dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
640317c35d1SJesse Barnes 		if (IS_MOBILE(dev) && !IS_I830(dev))
641317c35d1SJesse Barnes 			dev_priv->saveLVDS = I915_READ(LVDS);
64242048781SZhenyu Wang 	}
64342048781SZhenyu Wang 
64490eb77baSChris Wilson 	if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
645317c35d1SJesse Barnes 		dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
64642048781SZhenyu Wang 
64790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
64842048781SZhenyu Wang 		dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
64942048781SZhenyu Wang 		dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
65042048781SZhenyu Wang 		dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
65142048781SZhenyu Wang 	} else {
652317c35d1SJesse Barnes 		dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
653317c35d1SJesse Barnes 		dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
654317c35d1SJesse Barnes 		dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
65542048781SZhenyu Wang 	}
656317c35d1SJesse Barnes 
657f81183f7SDaniel Vetter 	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
658a4fc5ed6SKeith Packard 		/* Display Port state */
659a4fc5ed6SKeith Packard 		if (SUPPORTS_INTEGRATED_DP(dev)) {
660a4fc5ed6SKeith Packard 			dev_priv->saveDP_B = I915_READ(DP_B);
661a4fc5ed6SKeith Packard 			dev_priv->saveDP_C = I915_READ(DP_C);
662a4fc5ed6SKeith Packard 			dev_priv->saveDP_D = I915_READ(DP_D);
6639db4a9c7SJesse Barnes 			dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
6649db4a9c7SJesse Barnes 			dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
6659db4a9c7SJesse Barnes 			dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
6669db4a9c7SJesse Barnes 			dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
6679db4a9c7SJesse Barnes 			dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
6689db4a9c7SJesse Barnes 			dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
6699db4a9c7SJesse Barnes 			dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
6709db4a9c7SJesse Barnes 			dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
671a4fc5ed6SKeith Packard 		}
672317c35d1SJesse Barnes 		/* FIXME: save TV & SDVO state */
673f81183f7SDaniel Vetter 	}
674317c35d1SJesse Barnes 
675a2c459eeSZhao Yakui 	/* Only save FBC state on the platform that supports FBC */
676a2c459eeSZhao Yakui 	if (I915_HAS_FBC(dev)) {
67790eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
678b52eb4dcSZhao Yakui 			dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
679b52eb4dcSZhao Yakui 		} else if (IS_GM45(dev)) {
68006027f91SJesse Barnes 			dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
68106027f91SJesse Barnes 		} else {
682317c35d1SJesse Barnes 			dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
683317c35d1SJesse Barnes 			dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
684317c35d1SJesse Barnes 			dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
685317c35d1SJesse Barnes 			dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
68606027f91SJesse Barnes 		}
687a2c459eeSZhao Yakui 	}
688317c35d1SJesse Barnes 
689317c35d1SJesse Barnes 	/* VGA state */
690317c35d1SJesse Barnes 	dev_priv->saveVGA0 = I915_READ(VGA0);
691317c35d1SJesse Barnes 	dev_priv->saveVGA1 = I915_READ(VGA1);
692317c35d1SJesse Barnes 	dev_priv->saveVGA_PD = I915_READ(VGA_PD);
69390eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
69442048781SZhenyu Wang 		dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
69542048781SZhenyu Wang 	else
696317c35d1SJesse Barnes 		dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
697317c35d1SJesse Barnes 
698317c35d1SJesse Barnes 	i915_save_vga(dev);
699317c35d1SJesse Barnes }
700317c35d1SJesse Barnes 
701d70bed19SKeith Packard static void i915_restore_display(struct drm_device *dev)
702317c35d1SJesse Barnes {
703317c35d1SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
704461cba2dSPeng Li 
705881ee988SKeith Packard 	/* Display arbitration */
706317c35d1SJesse Barnes 	I915_WRITE(DSPARB, dev_priv->saveDSPARB);
707317c35d1SJesse Barnes 
708f81183f7SDaniel Vetter 	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
709a4fc5ed6SKeith Packard 		/* Display port ratios (must be done before clock is set) */
710a4fc5ed6SKeith Packard 		if (SUPPORTS_INTEGRATED_DP(dev)) {
7119db4a9c7SJesse Barnes 			I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
7129db4a9c7SJesse Barnes 			I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
7139db4a9c7SJesse Barnes 			I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
7149db4a9c7SJesse Barnes 			I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
7159db4a9c7SJesse Barnes 			I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
7169db4a9c7SJesse Barnes 			I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
7179db4a9c7SJesse Barnes 			I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
7189db4a9c7SJesse Barnes 			I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
719a4fc5ed6SKeith Packard 		}
720f81183f7SDaniel Vetter 	}
7211341d655SBen Gamari 
722fccdaba4SZhao Yakui 	/* This is only meaningful in non-KMS mode */
723fccdaba4SZhao Yakui 	/* Don't restore them in KMS mode */
724fccdaba4SZhao Yakui 	i915_restore_modeset_reg(dev);
7251341d655SBen Gamari 
726317c35d1SJesse Barnes 	/* CRT state */
72790eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
72842048781SZhenyu Wang 		I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
72942048781SZhenyu Wang 	else
730317c35d1SJesse Barnes 		I915_WRITE(ADPA, dev_priv->saveADPA);
731317c35d1SJesse Barnes 
732317c35d1SJesse Barnes 	/* LVDS state */
733a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
734317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
73542048781SZhenyu Wang 
73690eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
73742048781SZhenyu Wang 		I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
73842048781SZhenyu Wang 	} else if (IS_MOBILE(dev) && !IS_I830(dev))
739317c35d1SJesse Barnes 		I915_WRITE(LVDS, dev_priv->saveLVDS);
74042048781SZhenyu Wang 
74190eb77baSChris Wilson 	if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
742317c35d1SJesse Barnes 		I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
743317c35d1SJesse Barnes 
74490eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev)) {
74542048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
74642048781SZhenyu Wang 		I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
7476db65cbbSTakashi Iwai 		/* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
7486db65cbbSTakashi Iwai 		 * otherwise we get blank eDP screen after S3 on some machines
7496db65cbbSTakashi Iwai 		 */
75042048781SZhenyu Wang 		I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
7516db65cbbSTakashi Iwai 		I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
75242048781SZhenyu Wang 		I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
75342048781SZhenyu Wang 		I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
75442048781SZhenyu Wang 		I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
75542048781SZhenyu Wang 		I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
75688271da3SJesse Barnes 		I915_WRITE(RSTDBYCTL,
757b5b72e89SMatthew Garrett 			   dev_priv->saveMCHBAR_RENDER_STANDBY);
75842048781SZhenyu Wang 	} else {
759317c35d1SJesse Barnes 		I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
760317c35d1SJesse Barnes 		I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
7610eb96d6eSJesse Barnes 		I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
762317c35d1SJesse Barnes 		I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
763317c35d1SJesse Barnes 		I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
764317c35d1SJesse Barnes 		I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
765317c35d1SJesse Barnes 		I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
76642048781SZhenyu Wang 	}
767317c35d1SJesse Barnes 
768f81183f7SDaniel Vetter 	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
769a4fc5ed6SKeith Packard 		/* Display Port state */
770a4fc5ed6SKeith Packard 		if (SUPPORTS_INTEGRATED_DP(dev)) {
771a4fc5ed6SKeith Packard 			I915_WRITE(DP_B, dev_priv->saveDP_B);
772a4fc5ed6SKeith Packard 			I915_WRITE(DP_C, dev_priv->saveDP_C);
773a4fc5ed6SKeith Packard 			I915_WRITE(DP_D, dev_priv->saveDP_D);
774a4fc5ed6SKeith Packard 		}
775317c35d1SJesse Barnes 		/* FIXME: restore TV & SDVO state */
776f81183f7SDaniel Vetter 	}
777317c35d1SJesse Barnes 
778a2c459eeSZhao Yakui 	/* only restore FBC info on the platform that supports FBC*/
77943a9539fSChris Wilson 	intel_disable_fbc(dev);
780a2c459eeSZhao Yakui 	if (I915_HAS_FBC(dev)) {
78190eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
782b52eb4dcSZhao Yakui 			I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
783b52eb4dcSZhao Yakui 		} else if (IS_GM45(dev)) {
78406027f91SJesse Barnes 			I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
78506027f91SJesse Barnes 		} else {
786317c35d1SJesse Barnes 			I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
787317c35d1SJesse Barnes 			I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
788317c35d1SJesse Barnes 			I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
789317c35d1SJesse Barnes 			I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
79006027f91SJesse Barnes 		}
791a2c459eeSZhao Yakui 	}
792317c35d1SJesse Barnes 	/* VGA state */
79390eb77baSChris Wilson 	if (HAS_PCH_SPLIT(dev))
79442048781SZhenyu Wang 		I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
79542048781SZhenyu Wang 	else
796317c35d1SJesse Barnes 		I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
797483f1798SBen Widawsky 
798317c35d1SJesse Barnes 	I915_WRITE(VGA0, dev_priv->saveVGA0);
799317c35d1SJesse Barnes 	I915_WRITE(VGA1, dev_priv->saveVGA1);
800317c35d1SJesse Barnes 	I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
80172bcb269SChris Wilson 	POSTING_READ(VGA_PD);
80272bcb269SChris Wilson 	udelay(150);
803317c35d1SJesse Barnes 
8041341d655SBen Gamari 	i915_restore_vga(dev);
8051341d655SBen Gamari }
8061341d655SBen Gamari 
8071341d655SBen Gamari int i915_save_state(struct drm_device *dev)
8081341d655SBen Gamari {
8091341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
8101341d655SBen Gamari 	int i;
8111341d655SBen Gamari 
8121341d655SBen Gamari 	pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
8131341d655SBen Gamari 
814d70bed19SKeith Packard 	mutex_lock(&dev->struct_mutex);
815d70bed19SKeith Packard 
816968b503eSChris Wilson 	/* Hardware status page */
817968b503eSChris Wilson 	dev_priv->saveHWS = I915_READ(HWS_PGA);
818968b503eSChris Wilson 
8191341d655SBen Gamari 	i915_save_display(dev);
8201341d655SBen Gamari 
821*905c27bbSDaniel Vetter 	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
8221341d655SBen Gamari 		/* Interrupt state */
82390eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
82442048781SZhenyu Wang 			dev_priv->saveDEIER = I915_READ(DEIER);
82542048781SZhenyu Wang 			dev_priv->saveDEIMR = I915_READ(DEIMR);
82642048781SZhenyu Wang 			dev_priv->saveGTIER = I915_READ(GTIER);
82742048781SZhenyu Wang 			dev_priv->saveGTIMR = I915_READ(GTIMR);
8289db4a9c7SJesse Barnes 			dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
8299db4a9c7SJesse Barnes 			dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
830b5b72e89SMatthew Garrett 			dev_priv->saveMCHBAR_RENDER_STANDBY =
83188271da3SJesse Barnes 				I915_READ(RSTDBYCTL);
832cda2bb78SAdam Jackson 			dev_priv->savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
83342048781SZhenyu Wang 		} else {
8341341d655SBen Gamari 			dev_priv->saveIER = I915_READ(IER);
8351341d655SBen Gamari 			dev_priv->saveIMR = I915_READ(IMR);
83642048781SZhenyu Wang 		}
837*905c27bbSDaniel Vetter 	}
8381341d655SBen Gamari 
8398090c6b9SDaniel Vetter 	intel_disable_gt_powersave(dev);
840f97108d1SJesse Barnes 
8411341d655SBen Gamari 	/* Cache mode state */
8421341d655SBen Gamari 	dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
8431341d655SBen Gamari 
8441341d655SBen Gamari 	/* Memory Arbitration state */
8451341d655SBen Gamari 	dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
8461341d655SBen Gamari 
8471341d655SBen Gamari 	/* Scratch space */
8481341d655SBen Gamari 	for (i = 0; i < 16; i++) {
8491341d655SBen Gamari 		dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
8501341d655SBen Gamari 		dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
8511341d655SBen Gamari 	}
8521341d655SBen Gamari 	for (i = 0; i < 3; i++)
8531341d655SBen Gamari 		dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
8541341d655SBen Gamari 
855d70bed19SKeith Packard 	mutex_unlock(&dev->struct_mutex);
856d70bed19SKeith Packard 
8571341d655SBen Gamari 	return 0;
8581341d655SBen Gamari }
8591341d655SBen Gamari 
8601341d655SBen Gamari int i915_restore_state(struct drm_device *dev)
8611341d655SBen Gamari {
8621341d655SBen Gamari 	struct drm_i915_private *dev_priv = dev->dev_private;
8631341d655SBen Gamari 	int i;
8641341d655SBen Gamari 
8651341d655SBen Gamari 	pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
8661341d655SBen Gamari 
867d70bed19SKeith Packard 	mutex_lock(&dev->struct_mutex);
868d70bed19SKeith Packard 
869968b503eSChris Wilson 	/* Hardware status page */
870968b503eSChris Wilson 	I915_WRITE(HWS_PGA, dev_priv->saveHWS);
871968b503eSChris Wilson 
8721341d655SBen Gamari 	i915_restore_display(dev);
8731341d655SBen Gamari 
874*905c27bbSDaniel Vetter 	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
8751341d655SBen Gamari 		/* Interrupt state */
87690eb77baSChris Wilson 		if (HAS_PCH_SPLIT(dev)) {
87742048781SZhenyu Wang 			I915_WRITE(DEIER, dev_priv->saveDEIER);
87842048781SZhenyu Wang 			I915_WRITE(DEIMR, dev_priv->saveDEIMR);
87942048781SZhenyu Wang 			I915_WRITE(GTIER, dev_priv->saveGTIER);
88042048781SZhenyu Wang 			I915_WRITE(GTIMR, dev_priv->saveGTIMR);
8819db4a9c7SJesse Barnes 			I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
8829db4a9c7SJesse Barnes 			I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
883cda2bb78SAdam Jackson 			I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->savePCH_PORT_HOTPLUG);
88442048781SZhenyu Wang 		} else {
8851341d655SBen Gamari 			I915_WRITE(IER, dev_priv->saveIER);
8861341d655SBen Gamari 			I915_WRITE(IMR, dev_priv->saveIMR);
88742048781SZhenyu Wang 		}
888*905c27bbSDaniel Vetter 	}
889d70bed19SKeith Packard 
890317c35d1SJesse Barnes 	/* Cache mode state */
891317c35d1SJesse Barnes 	I915_WRITE(CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
892317c35d1SJesse Barnes 
893317c35d1SJesse Barnes 	/* Memory arbitration state */
894317c35d1SJesse Barnes 	I915_WRITE(MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
895317c35d1SJesse Barnes 
896317c35d1SJesse Barnes 	for (i = 0; i < 16; i++) {
897317c35d1SJesse Barnes 		I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
898819e0064SRoel Kluin 		I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
899317c35d1SJesse Barnes 	}
900317c35d1SJesse Barnes 	for (i = 0; i < 3; i++)
901317c35d1SJesse Barnes 		I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
902317c35d1SJesse Barnes 
903d70bed19SKeith Packard 	mutex_unlock(&dev->struct_mutex);
904d70bed19SKeith Packard 
905f899fc64SChris Wilson 	intel_i2c_reset(dev);
906f0217c42SEric Anholt 
907317c35d1SJesse Barnes 	return 0;
908317c35d1SJesse Barnes }
909