1317c35d1SJesse Barnes /* 2317c35d1SJesse Barnes * 3317c35d1SJesse Barnes * Copyright 2008 (c) Intel Corporation 4317c35d1SJesse Barnes * Jesse Barnes <jbarnes@virtuousgeek.org> 5317c35d1SJesse Barnes * 6317c35d1SJesse Barnes * Permission is hereby granted, free of charge, to any person obtaining a 7317c35d1SJesse Barnes * copy of this software and associated documentation files (the 8317c35d1SJesse Barnes * "Software"), to deal in the Software without restriction, including 9317c35d1SJesse Barnes * without limitation the rights to use, copy, modify, merge, publish, 10317c35d1SJesse Barnes * distribute, sub license, and/or sell copies of the Software, and to 11317c35d1SJesse Barnes * permit persons to whom the Software is furnished to do so, subject to 12317c35d1SJesse Barnes * the following conditions: 13317c35d1SJesse Barnes * 14317c35d1SJesse Barnes * The above copyright notice and this permission notice (including the 15317c35d1SJesse Barnes * next paragraph) shall be included in all copies or substantial portions 16317c35d1SJesse Barnes * of the Software. 17317c35d1SJesse Barnes * 18317c35d1SJesse Barnes * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 19317c35d1SJesse Barnes * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 20317c35d1SJesse Barnes * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 21317c35d1SJesse Barnes * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 22317c35d1SJesse Barnes * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 23317c35d1SJesse Barnes * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 24317c35d1SJesse Barnes * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 25317c35d1SJesse Barnes */ 26317c35d1SJesse Barnes 27760285e7SDavid Howells #include <drm/drmP.h> 28760285e7SDavid Howells #include <drm/i915_drm.h> 29f0217c42SEric Anholt #include "intel_drv.h" 305e5b7fa2SEugeni Dodonov #include "i915_reg.h" 31317c35d1SJesse Barnes 32317c35d1SJesse Barnes static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg) 33317c35d1SJesse Barnes { 34317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 35317c35d1SJesse Barnes 36317c35d1SJesse Barnes I915_WRITE8(index_port, reg); 37317c35d1SJesse Barnes return I915_READ8(data_port); 38317c35d1SJesse Barnes } 39317c35d1SJesse Barnes 40317c35d1SJesse Barnes static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable) 41317c35d1SJesse Barnes { 42317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 43317c35d1SJesse Barnes 44317c35d1SJesse Barnes I915_READ8(st01); 45317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, palette_enable | reg); 46317c35d1SJesse Barnes return I915_READ8(VGA_AR_DATA_READ); 47317c35d1SJesse Barnes } 48317c35d1SJesse Barnes 49317c35d1SJesse Barnes static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable) 50317c35d1SJesse Barnes { 51317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 52317c35d1SJesse Barnes 53317c35d1SJesse Barnes I915_READ8(st01); 54317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, palette_enable | reg); 55317c35d1SJesse Barnes I915_WRITE8(VGA_AR_DATA_WRITE, val); 56317c35d1SJesse Barnes } 57317c35d1SJesse Barnes 58317c35d1SJesse Barnes static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val) 59317c35d1SJesse Barnes { 60317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 61317c35d1SJesse Barnes 62317c35d1SJesse Barnes I915_WRITE8(index_port, reg); 63317c35d1SJesse Barnes I915_WRITE8(data_port, val); 64317c35d1SJesse Barnes } 65317c35d1SJesse Barnes 66317c35d1SJesse Barnes static void i915_save_vga(struct drm_device *dev) 67317c35d1SJesse Barnes { 68317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 69317c35d1SJesse Barnes int i; 70317c35d1SJesse Barnes u16 cr_index, cr_data, st01; 71317c35d1SJesse Barnes 7244cec740SDaniel Vetter /* VGA state */ 7344cec740SDaniel Vetter dev_priv->regfile.saveVGA0 = I915_READ(VGA0); 7444cec740SDaniel Vetter dev_priv->regfile.saveVGA1 = I915_READ(VGA1); 7544cec740SDaniel Vetter dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD); 76766aa1c4SVille Syrjälä dev_priv->regfile.saveVGACNTRL = I915_READ(i915_vgacntrl_reg(dev)); 7744cec740SDaniel Vetter 78317c35d1SJesse Barnes /* VGA color palette registers */ 79f4c956adSDaniel Vetter dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK); 80317c35d1SJesse Barnes 81317c35d1SJesse Barnes /* MSR bits */ 82f4c956adSDaniel Vetter dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ); 83f4c956adSDaniel Vetter if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) { 84317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_CGA; 85317c35d1SJesse Barnes cr_data = VGA_CR_DATA_CGA; 86317c35d1SJesse Barnes st01 = VGA_ST01_CGA; 87317c35d1SJesse Barnes } else { 88317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_MDA; 89317c35d1SJesse Barnes cr_data = VGA_CR_DATA_MDA; 90317c35d1SJesse Barnes st01 = VGA_ST01_MDA; 91317c35d1SJesse Barnes } 92317c35d1SJesse Barnes 93317c35d1SJesse Barnes /* CRT controller regs */ 94317c35d1SJesse Barnes i915_write_indexed(dev, cr_index, cr_data, 0x11, 95317c35d1SJesse Barnes i915_read_indexed(dev, cr_index, cr_data, 0x11) & 96317c35d1SJesse Barnes (~0x80)); 97317c35d1SJesse Barnes for (i = 0; i <= 0x24; i++) 98f4c956adSDaniel Vetter dev_priv->regfile.saveCR[i] = 99317c35d1SJesse Barnes i915_read_indexed(dev, cr_index, cr_data, i); 100317c35d1SJesse Barnes /* Make sure we don't turn off CR group 0 writes */ 101f4c956adSDaniel Vetter dev_priv->regfile.saveCR[0x11] &= ~0x80; 102317c35d1SJesse Barnes 103317c35d1SJesse Barnes /* Attribute controller registers */ 104317c35d1SJesse Barnes I915_READ8(st01); 105f4c956adSDaniel Vetter dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX); 106317c35d1SJesse Barnes for (i = 0; i <= 0x14; i++) 107f4c956adSDaniel Vetter dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0); 108317c35d1SJesse Barnes I915_READ8(st01); 109f4c956adSDaniel Vetter I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX); 110317c35d1SJesse Barnes I915_READ8(st01); 111317c35d1SJesse Barnes 112317c35d1SJesse Barnes /* Graphics controller registers */ 113317c35d1SJesse Barnes for (i = 0; i < 9; i++) 114f4c956adSDaniel Vetter dev_priv->regfile.saveGR[i] = 115317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i); 116317c35d1SJesse Barnes 117f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x10] = 118317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10); 119f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x11] = 120317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11); 121f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x18] = 122317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18); 123317c35d1SJesse Barnes 124317c35d1SJesse Barnes /* Sequencer registers */ 125317c35d1SJesse Barnes for (i = 0; i < 8; i++) 126f4c956adSDaniel Vetter dev_priv->regfile.saveSR[i] = 127317c35d1SJesse Barnes i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i); 128317c35d1SJesse Barnes } 129317c35d1SJesse Barnes 130317c35d1SJesse Barnes static void i915_restore_vga(struct drm_device *dev) 131317c35d1SJesse Barnes { 132317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 133317c35d1SJesse Barnes int i; 134317c35d1SJesse Barnes u16 cr_index, cr_data, st01; 135317c35d1SJesse Barnes 13644cec740SDaniel Vetter /* VGA state */ 137766aa1c4SVille Syrjälä I915_WRITE(i915_vgacntrl_reg(dev), dev_priv->regfile.saveVGACNTRL); 13844cec740SDaniel Vetter 13944cec740SDaniel Vetter I915_WRITE(VGA0, dev_priv->regfile.saveVGA0); 14044cec740SDaniel Vetter I915_WRITE(VGA1, dev_priv->regfile.saveVGA1); 14144cec740SDaniel Vetter I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD); 14244cec740SDaniel Vetter POSTING_READ(VGA_PD); 14344cec740SDaniel Vetter udelay(150); 14444cec740SDaniel Vetter 145317c35d1SJesse Barnes /* MSR bits */ 146f4c956adSDaniel Vetter I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR); 147f4c956adSDaniel Vetter if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) { 148317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_CGA; 149317c35d1SJesse Barnes cr_data = VGA_CR_DATA_CGA; 150317c35d1SJesse Barnes st01 = VGA_ST01_CGA; 151317c35d1SJesse Barnes } else { 152317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_MDA; 153317c35d1SJesse Barnes cr_data = VGA_CR_DATA_MDA; 154317c35d1SJesse Barnes st01 = VGA_ST01_MDA; 155317c35d1SJesse Barnes } 156317c35d1SJesse Barnes 157317c35d1SJesse Barnes /* Sequencer registers, don't write SR07 */ 158317c35d1SJesse Barnes for (i = 0; i < 7; i++) 159317c35d1SJesse Barnes i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i, 160f4c956adSDaniel Vetter dev_priv->regfile.saveSR[i]); 161317c35d1SJesse Barnes 162317c35d1SJesse Barnes /* CRT controller regs */ 163317c35d1SJesse Barnes /* Enable CR group 0 writes */ 164f4c956adSDaniel Vetter i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]); 165317c35d1SJesse Barnes for (i = 0; i <= 0x24; i++) 166f4c956adSDaniel Vetter i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]); 167317c35d1SJesse Barnes 168317c35d1SJesse Barnes /* Graphics controller regs */ 169317c35d1SJesse Barnes for (i = 0; i < 9; i++) 170317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i, 171f4c956adSDaniel Vetter dev_priv->regfile.saveGR[i]); 172317c35d1SJesse Barnes 173317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10, 174f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x10]); 175317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11, 176f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x11]); 177317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18, 178f4c956adSDaniel Vetter dev_priv->regfile.saveGR[0x18]); 179317c35d1SJesse Barnes 180317c35d1SJesse Barnes /* Attribute controller registers */ 181317c35d1SJesse Barnes I915_READ8(st01); /* switch back to index mode */ 182317c35d1SJesse Barnes for (i = 0; i <= 0x14; i++) 183f4c956adSDaniel Vetter i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0); 184317c35d1SJesse Barnes I915_READ8(st01); /* switch back to index mode */ 185f4c956adSDaniel Vetter I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20); 186317c35d1SJesse Barnes I915_READ8(st01); 187317c35d1SJesse Barnes 188317c35d1SJesse Barnes /* VGA color palette registers */ 189f4c956adSDaniel Vetter I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK); 190317c35d1SJesse Barnes } 191317c35d1SJesse Barnes 192d70bed19SKeith Packard static void i915_save_display(struct drm_device *dev) 193fccdaba4SZhao Yakui { 194fccdaba4SZhao Yakui struct drm_i915_private *dev_priv = dev->dev_private; 195fccdaba4SZhao Yakui 196fccdaba4SZhao Yakui /* Display arbitration control */ 1978de0add7SPaulo Zanoni if (INTEL_INFO(dev)->gen <= 4) 198f4c956adSDaniel Vetter dev_priv->regfile.saveDSPARB = I915_READ(DSPARB); 199fccdaba4SZhao Yakui 200fccdaba4SZhao Yakui /* This is only meaningful in non-KMS mode */ 201f4c956adSDaniel Vetter /* Don't regfile.save them in KMS mode */ 2022e9723a3SDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) 203d8157a36SDaniel Vetter i915_save_display_reg(dev); 2041341d655SBen Gamari 205317c35d1SJesse Barnes /* LVDS state */ 20690eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 207f4c956adSDaniel Vetter dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL); 208f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1); 209f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2); 210f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL); 211f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2); 212*4deb88a6SPaulo Zanoni if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) 213f4c956adSDaniel Vetter dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS); 21442048781SZhenyu Wang } else { 215f4c956adSDaniel Vetter dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL); 216f4c956adSDaniel Vetter dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS); 217f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL); 218f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL); 219a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 220f4c956adSDaniel Vetter dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2); 221317c35d1SJesse Barnes if (IS_MOBILE(dev) && !IS_I830(dev)) 222f4c956adSDaniel Vetter dev_priv->regfile.saveLVDS = I915_READ(LVDS); 22342048781SZhenyu Wang } 22442048781SZhenyu Wang 22590eb77baSChris Wilson if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev)) 226f4c956adSDaniel Vetter dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL); 22742048781SZhenyu Wang 22890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 229f4c956adSDaniel Vetter dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS); 230f4c956adSDaniel Vetter dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS); 231f4c956adSDaniel Vetter dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR); 23242048781SZhenyu Wang } else { 233f4c956adSDaniel Vetter dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS); 234f4c956adSDaniel Vetter dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS); 235f4c956adSDaniel Vetter dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR); 23642048781SZhenyu Wang } 237317c35d1SJesse Barnes 238f4c956adSDaniel Vetter /* Only regfile.save FBC state on the platform that supports FBC */ 239a2c459eeSZhao Yakui if (I915_HAS_FBC(dev)) { 24090eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 241f4c956adSDaniel Vetter dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE); 242b52eb4dcSZhao Yakui } else if (IS_GM45(dev)) { 243f4c956adSDaniel Vetter dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE); 24406027f91SJesse Barnes } else { 245f4c956adSDaniel Vetter dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE); 246f4c956adSDaniel Vetter dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE); 247f4c956adSDaniel Vetter dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2); 248f4c956adSDaniel Vetter dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL); 24906027f91SJesse Barnes } 250a2c459eeSZhao Yakui } 251317c35d1SJesse Barnes 25244cec740SDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) 253317c35d1SJesse Barnes i915_save_vga(dev); 254317c35d1SJesse Barnes } 255317c35d1SJesse Barnes 256d70bed19SKeith Packard static void i915_restore_display(struct drm_device *dev) 257317c35d1SJesse Barnes { 258317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2592ec90668SJesse Barnes u32 mask = 0xffffffff; 260461cba2dSPeng Li 261881ee988SKeith Packard /* Display arbitration */ 2628de0add7SPaulo Zanoni if (INTEL_INFO(dev)->gen <= 4) 263f4c956adSDaniel Vetter I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB); 264317c35d1SJesse Barnes 2652e9723a3SDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) 266d8157a36SDaniel Vetter i915_restore_display_reg(dev); 2671341d655SBen Gamari 268317c35d1SJesse Barnes /* LVDS state */ 269a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) 270f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2); 27142048781SZhenyu Wang 2722ec90668SJesse Barnes if (drm_core_check_feature(dev, DRIVER_MODESET)) 2732ec90668SJesse Barnes mask = ~LVDS_PORT_EN; 2742ec90668SJesse Barnes 275*4deb88a6SPaulo Zanoni if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) 2762ec90668SJesse Barnes I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS & mask); 277*4deb88a6SPaulo Zanoni else if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev)) 2782ec90668SJesse Barnes I915_WRITE(LVDS, dev_priv->regfile.saveLVDS & mask); 27942048781SZhenyu Wang 28090eb77baSChris Wilson if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev)) 281f4c956adSDaniel Vetter I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL); 282317c35d1SJesse Barnes 28390eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 284f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL); 285f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2); 2866db65cbbSTakashi Iwai /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2; 2876db65cbbSTakashi Iwai * otherwise we get blank eDP screen after S3 on some machines 2886db65cbbSTakashi Iwai */ 289f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2); 290f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL); 291f4c956adSDaniel Vetter I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS); 292f4c956adSDaniel Vetter I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS); 293f4c956adSDaniel Vetter I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR); 294f4c956adSDaniel Vetter I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL); 29588271da3SJesse Barnes I915_WRITE(RSTDBYCTL, 296f4c956adSDaniel Vetter dev_priv->regfile.saveMCHBAR_RENDER_STANDBY); 29742048781SZhenyu Wang } else { 298f4c956adSDaniel Vetter I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS); 299f4c956adSDaniel Vetter I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL); 300f4c956adSDaniel Vetter I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL); 301f4c956adSDaniel Vetter I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS); 302f4c956adSDaniel Vetter I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS); 303f4c956adSDaniel Vetter I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR); 304f4c956adSDaniel Vetter I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL); 30542048781SZhenyu Wang } 306317c35d1SJesse Barnes 307a2c459eeSZhao Yakui /* only restore FBC info on the platform that supports FBC*/ 30843a9539fSChris Wilson intel_disable_fbc(dev); 309a2c459eeSZhao Yakui if (I915_HAS_FBC(dev)) { 31090eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 311f4c956adSDaniel Vetter I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE); 312b52eb4dcSZhao Yakui } else if (IS_GM45(dev)) { 313f4c956adSDaniel Vetter I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE); 31406027f91SJesse Barnes } else { 315f4c956adSDaniel Vetter I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE); 316f4c956adSDaniel Vetter I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE); 317f4c956adSDaniel Vetter I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2); 318f4c956adSDaniel Vetter I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL); 31906027f91SJesse Barnes } 320a2c459eeSZhao Yakui } 321a65e827dSDaniel Vetter 32244cec740SDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) 3231341d655SBen Gamari i915_restore_vga(dev); 32444cec740SDaniel Vetter else 32544cec740SDaniel Vetter i915_redisable_vga(dev); 3261341d655SBen Gamari } 3271341d655SBen Gamari 3281341d655SBen Gamari int i915_save_state(struct drm_device *dev) 3291341d655SBen Gamari { 3301341d655SBen Gamari struct drm_i915_private *dev_priv = dev->dev_private; 3311341d655SBen Gamari int i; 3321341d655SBen Gamari 333f4c956adSDaniel Vetter pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB); 3341341d655SBen Gamari 335d70bed19SKeith Packard mutex_lock(&dev->struct_mutex); 336d70bed19SKeith Packard 3371341d655SBen Gamari i915_save_display(dev); 3381341d655SBen Gamari 339905c27bbSDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) { 3401341d655SBen Gamari /* Interrupt state */ 34190eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 342f4c956adSDaniel Vetter dev_priv->regfile.saveDEIER = I915_READ(DEIER); 343f4c956adSDaniel Vetter dev_priv->regfile.saveDEIMR = I915_READ(DEIMR); 344f4c956adSDaniel Vetter dev_priv->regfile.saveGTIER = I915_READ(GTIER); 345f4c956adSDaniel Vetter dev_priv->regfile.saveGTIMR = I915_READ(GTIMR); 346f4c956adSDaniel Vetter dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR); 347f4c956adSDaniel Vetter dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR); 348f4c956adSDaniel Vetter dev_priv->regfile.saveMCHBAR_RENDER_STANDBY = 34988271da3SJesse Barnes I915_READ(RSTDBYCTL); 350f4c956adSDaniel Vetter dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG); 35142048781SZhenyu Wang } else { 352f4c956adSDaniel Vetter dev_priv->regfile.saveIER = I915_READ(IER); 353f4c956adSDaniel Vetter dev_priv->regfile.saveIMR = I915_READ(IMR); 35442048781SZhenyu Wang } 355905c27bbSDaniel Vetter } 3561341d655SBen Gamari 3578090c6b9SDaniel Vetter intel_disable_gt_powersave(dev); 358f97108d1SJesse Barnes 3591341d655SBen Gamari /* Cache mode state */ 360f4c956adSDaniel Vetter dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0); 3611341d655SBen Gamari 3621341d655SBen Gamari /* Memory Arbitration state */ 363f4c956adSDaniel Vetter dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE); 3641341d655SBen Gamari 3651341d655SBen Gamari /* Scratch space */ 3661341d655SBen Gamari for (i = 0; i < 16; i++) { 367f4c956adSDaniel Vetter dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2)); 368f4c956adSDaniel Vetter dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2)); 3691341d655SBen Gamari } 3701341d655SBen Gamari for (i = 0; i < 3; i++) 371f4c956adSDaniel Vetter dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2)); 3721341d655SBen Gamari 373d70bed19SKeith Packard mutex_unlock(&dev->struct_mutex); 374d70bed19SKeith Packard 3751341d655SBen Gamari return 0; 3761341d655SBen Gamari } 3771341d655SBen Gamari 3781341d655SBen Gamari int i915_restore_state(struct drm_device *dev) 3791341d655SBen Gamari { 3801341d655SBen Gamari struct drm_i915_private *dev_priv = dev->dev_private; 3811341d655SBen Gamari int i; 3821341d655SBen Gamari 383f4c956adSDaniel Vetter pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB); 3841341d655SBen Gamari 385d70bed19SKeith Packard mutex_lock(&dev->struct_mutex); 386d70bed19SKeith Packard 3871341d655SBen Gamari i915_restore_display(dev); 3881341d655SBen Gamari 389905c27bbSDaniel Vetter if (!drm_core_check_feature(dev, DRIVER_MODESET)) { 3901341d655SBen Gamari /* Interrupt state */ 39190eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 392f4c956adSDaniel Vetter I915_WRITE(DEIER, dev_priv->regfile.saveDEIER); 393f4c956adSDaniel Vetter I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR); 394f4c956adSDaniel Vetter I915_WRITE(GTIER, dev_priv->regfile.saveGTIER); 395f4c956adSDaniel Vetter I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR); 396f4c956adSDaniel Vetter I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR); 397f4c956adSDaniel Vetter I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR); 398f4c956adSDaniel Vetter I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG); 39942048781SZhenyu Wang } else { 400f4c956adSDaniel Vetter I915_WRITE(IER, dev_priv->regfile.saveIER); 401f4c956adSDaniel Vetter I915_WRITE(IMR, dev_priv->regfile.saveIMR); 40242048781SZhenyu Wang } 403905c27bbSDaniel Vetter } 404d70bed19SKeith Packard 405317c35d1SJesse Barnes /* Cache mode state */ 406f4c956adSDaniel Vetter I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000); 407317c35d1SJesse Barnes 408317c35d1SJesse Barnes /* Memory arbitration state */ 409f4c956adSDaniel Vetter I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000); 410317c35d1SJesse Barnes 411317c35d1SJesse Barnes for (i = 0; i < 16; i++) { 412f4c956adSDaniel Vetter I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]); 413f4c956adSDaniel Vetter I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]); 414317c35d1SJesse Barnes } 415317c35d1SJesse Barnes for (i = 0; i < 3; i++) 416f4c956adSDaniel Vetter I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]); 417317c35d1SJesse Barnes 418d70bed19SKeith Packard mutex_unlock(&dev->struct_mutex); 419d70bed19SKeith Packard 420f899fc64SChris Wilson intel_i2c_reset(dev); 421f0217c42SEric Anholt 422317c35d1SJesse Barnes return 0; 423317c35d1SJesse Barnes } 424