1317c35d1SJesse Barnes /* 2317c35d1SJesse Barnes * 3317c35d1SJesse Barnes * Copyright 2008 (c) Intel Corporation 4317c35d1SJesse Barnes * Jesse Barnes <jbarnes@virtuousgeek.org> 5317c35d1SJesse Barnes * 6317c35d1SJesse Barnes * Permission is hereby granted, free of charge, to any person obtaining a 7317c35d1SJesse Barnes * copy of this software and associated documentation files (the 8317c35d1SJesse Barnes * "Software"), to deal in the Software without restriction, including 9317c35d1SJesse Barnes * without limitation the rights to use, copy, modify, merge, publish, 10317c35d1SJesse Barnes * distribute, sub license, and/or sell copies of the Software, and to 11317c35d1SJesse Barnes * permit persons to whom the Software is furnished to do so, subject to 12317c35d1SJesse Barnes * the following conditions: 13317c35d1SJesse Barnes * 14317c35d1SJesse Barnes * The above copyright notice and this permission notice (including the 15317c35d1SJesse Barnes * next paragraph) shall be included in all copies or substantial portions 16317c35d1SJesse Barnes * of the Software. 17317c35d1SJesse Barnes * 18317c35d1SJesse Barnes * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 19317c35d1SJesse Barnes * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 20317c35d1SJesse Barnes * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 21317c35d1SJesse Barnes * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 22317c35d1SJesse Barnes * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 23317c35d1SJesse Barnes * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 24317c35d1SJesse Barnes * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 25317c35d1SJesse Barnes */ 26317c35d1SJesse Barnes 27317c35d1SJesse Barnes #include "drmP.h" 28317c35d1SJesse Barnes #include "drm.h" 29317c35d1SJesse Barnes #include "i915_drm.h" 30f0217c42SEric Anholt #include "intel_drv.h" 31317c35d1SJesse Barnes 32317c35d1SJesse Barnes static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe) 33317c35d1SJesse Barnes { 34317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 3542048781SZhenyu Wang u32 dpll_reg; 36317c35d1SJesse Barnes 3790eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 3842048781SZhenyu Wang dpll_reg = (pipe == PIPE_A) ? PCH_DPLL_A: PCH_DPLL_B; 3942048781SZhenyu Wang } else { 4042048781SZhenyu Wang dpll_reg = (pipe == PIPE_A) ? DPLL_A: DPLL_B; 4142048781SZhenyu Wang } 4242048781SZhenyu Wang 4342048781SZhenyu Wang return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE); 44317c35d1SJesse Barnes } 45317c35d1SJesse Barnes 46317c35d1SJesse Barnes static void i915_save_palette(struct drm_device *dev, enum pipe pipe) 47317c35d1SJesse Barnes { 48317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 49317c35d1SJesse Barnes unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B); 50317c35d1SJesse Barnes u32 *array; 51317c35d1SJesse Barnes int i; 52317c35d1SJesse Barnes 53317c35d1SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 54317c35d1SJesse Barnes return; 55317c35d1SJesse Barnes 5690eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) 5742048781SZhenyu Wang reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B; 5842048781SZhenyu Wang 59317c35d1SJesse Barnes if (pipe == PIPE_A) 60317c35d1SJesse Barnes array = dev_priv->save_palette_a; 61317c35d1SJesse Barnes else 62317c35d1SJesse Barnes array = dev_priv->save_palette_b; 63317c35d1SJesse Barnes 64317c35d1SJesse Barnes for(i = 0; i < 256; i++) 65317c35d1SJesse Barnes array[i] = I915_READ(reg + (i << 2)); 66317c35d1SJesse Barnes } 67317c35d1SJesse Barnes 68317c35d1SJesse Barnes static void i915_restore_palette(struct drm_device *dev, enum pipe pipe) 69317c35d1SJesse Barnes { 70317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 71317c35d1SJesse Barnes unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B); 72317c35d1SJesse Barnes u32 *array; 73317c35d1SJesse Barnes int i; 74317c35d1SJesse Barnes 75317c35d1SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 76317c35d1SJesse Barnes return; 77317c35d1SJesse Barnes 7890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) 7942048781SZhenyu Wang reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B; 8042048781SZhenyu Wang 81317c35d1SJesse Barnes if (pipe == PIPE_A) 82317c35d1SJesse Barnes array = dev_priv->save_palette_a; 83317c35d1SJesse Barnes else 84317c35d1SJesse Barnes array = dev_priv->save_palette_b; 85317c35d1SJesse Barnes 86317c35d1SJesse Barnes for(i = 0; i < 256; i++) 87317c35d1SJesse Barnes I915_WRITE(reg + (i << 2), array[i]); 88317c35d1SJesse Barnes } 89317c35d1SJesse Barnes 90317c35d1SJesse Barnes static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg) 91317c35d1SJesse Barnes { 92317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 93317c35d1SJesse Barnes 94317c35d1SJesse Barnes I915_WRITE8(index_port, reg); 95317c35d1SJesse Barnes return I915_READ8(data_port); 96317c35d1SJesse Barnes } 97317c35d1SJesse Barnes 98317c35d1SJesse Barnes static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable) 99317c35d1SJesse Barnes { 100317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 101317c35d1SJesse Barnes 102317c35d1SJesse Barnes I915_READ8(st01); 103317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, palette_enable | reg); 104317c35d1SJesse Barnes return I915_READ8(VGA_AR_DATA_READ); 105317c35d1SJesse Barnes } 106317c35d1SJesse Barnes 107317c35d1SJesse Barnes static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable) 108317c35d1SJesse Barnes { 109317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 110317c35d1SJesse Barnes 111317c35d1SJesse Barnes I915_READ8(st01); 112317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, palette_enable | reg); 113317c35d1SJesse Barnes I915_WRITE8(VGA_AR_DATA_WRITE, val); 114317c35d1SJesse Barnes } 115317c35d1SJesse Barnes 116317c35d1SJesse Barnes static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val) 117317c35d1SJesse Barnes { 118317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 119317c35d1SJesse Barnes 120317c35d1SJesse Barnes I915_WRITE8(index_port, reg); 121317c35d1SJesse Barnes I915_WRITE8(data_port, val); 122317c35d1SJesse Barnes } 123317c35d1SJesse Barnes 124317c35d1SJesse Barnes static void i915_save_vga(struct drm_device *dev) 125317c35d1SJesse Barnes { 126317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 127317c35d1SJesse Barnes int i; 128317c35d1SJesse Barnes u16 cr_index, cr_data, st01; 129317c35d1SJesse Barnes 130317c35d1SJesse Barnes /* VGA color palette registers */ 131317c35d1SJesse Barnes dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK); 132317c35d1SJesse Barnes 133317c35d1SJesse Barnes /* MSR bits */ 134317c35d1SJesse Barnes dev_priv->saveMSR = I915_READ8(VGA_MSR_READ); 135317c35d1SJesse Barnes if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) { 136317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_CGA; 137317c35d1SJesse Barnes cr_data = VGA_CR_DATA_CGA; 138317c35d1SJesse Barnes st01 = VGA_ST01_CGA; 139317c35d1SJesse Barnes } else { 140317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_MDA; 141317c35d1SJesse Barnes cr_data = VGA_CR_DATA_MDA; 142317c35d1SJesse Barnes st01 = VGA_ST01_MDA; 143317c35d1SJesse Barnes } 144317c35d1SJesse Barnes 145317c35d1SJesse Barnes /* CRT controller regs */ 146317c35d1SJesse Barnes i915_write_indexed(dev, cr_index, cr_data, 0x11, 147317c35d1SJesse Barnes i915_read_indexed(dev, cr_index, cr_data, 0x11) & 148317c35d1SJesse Barnes (~0x80)); 149317c35d1SJesse Barnes for (i = 0; i <= 0x24; i++) 150317c35d1SJesse Barnes dev_priv->saveCR[i] = 151317c35d1SJesse Barnes i915_read_indexed(dev, cr_index, cr_data, i); 152317c35d1SJesse Barnes /* Make sure we don't turn off CR group 0 writes */ 153317c35d1SJesse Barnes dev_priv->saveCR[0x11] &= ~0x80; 154317c35d1SJesse Barnes 155317c35d1SJesse Barnes /* Attribute controller registers */ 156317c35d1SJesse Barnes I915_READ8(st01); 157317c35d1SJesse Barnes dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX); 158317c35d1SJesse Barnes for (i = 0; i <= 0x14; i++) 159317c35d1SJesse Barnes dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0); 160317c35d1SJesse Barnes I915_READ8(st01); 161317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX); 162317c35d1SJesse Barnes I915_READ8(st01); 163317c35d1SJesse Barnes 164317c35d1SJesse Barnes /* Graphics controller registers */ 165317c35d1SJesse Barnes for (i = 0; i < 9; i++) 166317c35d1SJesse Barnes dev_priv->saveGR[i] = 167317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i); 168317c35d1SJesse Barnes 169317c35d1SJesse Barnes dev_priv->saveGR[0x10] = 170317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10); 171317c35d1SJesse Barnes dev_priv->saveGR[0x11] = 172317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11); 173317c35d1SJesse Barnes dev_priv->saveGR[0x18] = 174317c35d1SJesse Barnes i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18); 175317c35d1SJesse Barnes 176317c35d1SJesse Barnes /* Sequencer registers */ 177317c35d1SJesse Barnes for (i = 0; i < 8; i++) 178317c35d1SJesse Barnes dev_priv->saveSR[i] = 179317c35d1SJesse Barnes i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i); 180317c35d1SJesse Barnes } 181317c35d1SJesse Barnes 182317c35d1SJesse Barnes static void i915_restore_vga(struct drm_device *dev) 183317c35d1SJesse Barnes { 184317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 185317c35d1SJesse Barnes int i; 186317c35d1SJesse Barnes u16 cr_index, cr_data, st01; 187317c35d1SJesse Barnes 188317c35d1SJesse Barnes /* MSR bits */ 189317c35d1SJesse Barnes I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR); 190317c35d1SJesse Barnes if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) { 191317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_CGA; 192317c35d1SJesse Barnes cr_data = VGA_CR_DATA_CGA; 193317c35d1SJesse Barnes st01 = VGA_ST01_CGA; 194317c35d1SJesse Barnes } else { 195317c35d1SJesse Barnes cr_index = VGA_CR_INDEX_MDA; 196317c35d1SJesse Barnes cr_data = VGA_CR_DATA_MDA; 197317c35d1SJesse Barnes st01 = VGA_ST01_MDA; 198317c35d1SJesse Barnes } 199317c35d1SJesse Barnes 200317c35d1SJesse Barnes /* Sequencer registers, don't write SR07 */ 201317c35d1SJesse Barnes for (i = 0; i < 7; i++) 202317c35d1SJesse Barnes i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i, 203317c35d1SJesse Barnes dev_priv->saveSR[i]); 204317c35d1SJesse Barnes 205317c35d1SJesse Barnes /* CRT controller regs */ 206317c35d1SJesse Barnes /* Enable CR group 0 writes */ 207317c35d1SJesse Barnes i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]); 208317c35d1SJesse Barnes for (i = 0; i <= 0x24; i++) 209317c35d1SJesse Barnes i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]); 210317c35d1SJesse Barnes 211317c35d1SJesse Barnes /* Graphics controller regs */ 212317c35d1SJesse Barnes for (i = 0; i < 9; i++) 213317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i, 214317c35d1SJesse Barnes dev_priv->saveGR[i]); 215317c35d1SJesse Barnes 216317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10, 217317c35d1SJesse Barnes dev_priv->saveGR[0x10]); 218317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11, 219317c35d1SJesse Barnes dev_priv->saveGR[0x11]); 220317c35d1SJesse Barnes i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18, 221317c35d1SJesse Barnes dev_priv->saveGR[0x18]); 222317c35d1SJesse Barnes 223317c35d1SJesse Barnes /* Attribute controller registers */ 224317c35d1SJesse Barnes I915_READ8(st01); /* switch back to index mode */ 225317c35d1SJesse Barnes for (i = 0; i <= 0x14; i++) 226317c35d1SJesse Barnes i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0); 227317c35d1SJesse Barnes I915_READ8(st01); /* switch back to index mode */ 228317c35d1SJesse Barnes I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20); 229317c35d1SJesse Barnes I915_READ8(st01); 230317c35d1SJesse Barnes 231317c35d1SJesse Barnes /* VGA color palette registers */ 232317c35d1SJesse Barnes I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK); 233317c35d1SJesse Barnes } 234317c35d1SJesse Barnes 235fccdaba4SZhao Yakui static void i915_save_modeset_reg(struct drm_device *dev) 236317c35d1SJesse Barnes { 237317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 238312817a3SChris Wilson int i; 239317c35d1SJesse Barnes 240fccdaba4SZhao Yakui if (drm_core_check_feature(dev, DRIVER_MODESET)) 241fccdaba4SZhao Yakui return; 2421341d655SBen Gamari 243f3c91c1dSChris Wilson /* Cursor state */ 244f3c91c1dSChris Wilson dev_priv->saveCURACNTR = I915_READ(CURACNTR); 245f3c91c1dSChris Wilson dev_priv->saveCURAPOS = I915_READ(CURAPOS); 246f3c91c1dSChris Wilson dev_priv->saveCURABASE = I915_READ(CURABASE); 247f3c91c1dSChris Wilson dev_priv->saveCURBCNTR = I915_READ(CURBCNTR); 248f3c91c1dSChris Wilson dev_priv->saveCURBPOS = I915_READ(CURBPOS); 249f3c91c1dSChris Wilson dev_priv->saveCURBBASE = I915_READ(CURBBASE); 250f3c91c1dSChris Wilson if (IS_GEN2(dev)) 251f3c91c1dSChris Wilson dev_priv->saveCURSIZE = I915_READ(CURSIZE); 252f3c91c1dSChris Wilson 25390eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 2545586c8bcSZhenyu Wang dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL); 2555586c8bcSZhenyu Wang dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL); 2565586c8bcSZhenyu Wang } 2575586c8bcSZhenyu Wang 258317c35d1SJesse Barnes /* Pipe & plane A info */ 259317c35d1SJesse Barnes dev_priv->savePIPEACONF = I915_READ(PIPEACONF); 260317c35d1SJesse Barnes dev_priv->savePIPEASRC = I915_READ(PIPEASRC); 26190eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 26242048781SZhenyu Wang dev_priv->saveFPA0 = I915_READ(PCH_FPA0); 26342048781SZhenyu Wang dev_priv->saveFPA1 = I915_READ(PCH_FPA1); 26442048781SZhenyu Wang dev_priv->saveDPLL_A = I915_READ(PCH_DPLL_A); 26542048781SZhenyu Wang } else { 266317c35d1SJesse Barnes dev_priv->saveFPA0 = I915_READ(FPA0); 267317c35d1SJesse Barnes dev_priv->saveFPA1 = I915_READ(FPA1); 268317c35d1SJesse Barnes dev_priv->saveDPLL_A = I915_READ(DPLL_A); 26942048781SZhenyu Wang } 270a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) 271317c35d1SJesse Barnes dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD); 272317c35d1SJesse Barnes dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A); 273317c35d1SJesse Barnes dev_priv->saveHBLANK_A = I915_READ(HBLANK_A); 274317c35d1SJesse Barnes dev_priv->saveHSYNC_A = I915_READ(HSYNC_A); 275317c35d1SJesse Barnes dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A); 276317c35d1SJesse Barnes dev_priv->saveVBLANK_A = I915_READ(VBLANK_A); 277317c35d1SJesse Barnes dev_priv->saveVSYNC_A = I915_READ(VSYNC_A); 27890eb77baSChris Wilson if (!HAS_PCH_SPLIT(dev)) 279317c35d1SJesse Barnes dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A); 280317c35d1SJesse Barnes 28190eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 2825586c8bcSZhenyu Wang dev_priv->savePIPEA_DATA_M1 = I915_READ(PIPEA_DATA_M1); 2835586c8bcSZhenyu Wang dev_priv->savePIPEA_DATA_N1 = I915_READ(PIPEA_DATA_N1); 2845586c8bcSZhenyu Wang dev_priv->savePIPEA_LINK_M1 = I915_READ(PIPEA_LINK_M1); 2855586c8bcSZhenyu Wang dev_priv->savePIPEA_LINK_N1 = I915_READ(PIPEA_LINK_N1); 2865586c8bcSZhenyu Wang 28742048781SZhenyu Wang dev_priv->saveFDI_TXA_CTL = I915_READ(FDI_TXA_CTL); 28842048781SZhenyu Wang dev_priv->saveFDI_RXA_CTL = I915_READ(FDI_RXA_CTL); 28942048781SZhenyu Wang 29042048781SZhenyu Wang dev_priv->savePFA_CTL_1 = I915_READ(PFA_CTL_1); 29142048781SZhenyu Wang dev_priv->savePFA_WIN_SZ = I915_READ(PFA_WIN_SZ); 29242048781SZhenyu Wang dev_priv->savePFA_WIN_POS = I915_READ(PFA_WIN_POS); 29342048781SZhenyu Wang 2945586c8bcSZhenyu Wang dev_priv->saveTRANSACONF = I915_READ(TRANSACONF); 29542048781SZhenyu Wang dev_priv->saveTRANS_HTOTAL_A = I915_READ(TRANS_HTOTAL_A); 29642048781SZhenyu Wang dev_priv->saveTRANS_HBLANK_A = I915_READ(TRANS_HBLANK_A); 29742048781SZhenyu Wang dev_priv->saveTRANS_HSYNC_A = I915_READ(TRANS_HSYNC_A); 29842048781SZhenyu Wang dev_priv->saveTRANS_VTOTAL_A = I915_READ(TRANS_VTOTAL_A); 29942048781SZhenyu Wang dev_priv->saveTRANS_VBLANK_A = I915_READ(TRANS_VBLANK_A); 30042048781SZhenyu Wang dev_priv->saveTRANS_VSYNC_A = I915_READ(TRANS_VSYNC_A); 30142048781SZhenyu Wang } 30242048781SZhenyu Wang 303317c35d1SJesse Barnes dev_priv->saveDSPACNTR = I915_READ(DSPACNTR); 304317c35d1SJesse Barnes dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE); 305317c35d1SJesse Barnes dev_priv->saveDSPASIZE = I915_READ(DSPASIZE); 306317c35d1SJesse Barnes dev_priv->saveDSPAPOS = I915_READ(DSPAPOS); 307317c35d1SJesse Barnes dev_priv->saveDSPAADDR = I915_READ(DSPAADDR); 308a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 309317c35d1SJesse Barnes dev_priv->saveDSPASURF = I915_READ(DSPASURF); 310317c35d1SJesse Barnes dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF); 311317c35d1SJesse Barnes } 312317c35d1SJesse Barnes i915_save_palette(dev, PIPE_A); 313317c35d1SJesse Barnes dev_priv->savePIPEASTAT = I915_READ(PIPEASTAT); 314317c35d1SJesse Barnes 315317c35d1SJesse Barnes /* Pipe & plane B info */ 316317c35d1SJesse Barnes dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF); 317317c35d1SJesse Barnes dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC); 31890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 31942048781SZhenyu Wang dev_priv->saveFPB0 = I915_READ(PCH_FPB0); 32042048781SZhenyu Wang dev_priv->saveFPB1 = I915_READ(PCH_FPB1); 32142048781SZhenyu Wang dev_priv->saveDPLL_B = I915_READ(PCH_DPLL_B); 32242048781SZhenyu Wang } else { 323317c35d1SJesse Barnes dev_priv->saveFPB0 = I915_READ(FPB0); 324317c35d1SJesse Barnes dev_priv->saveFPB1 = I915_READ(FPB1); 325317c35d1SJesse Barnes dev_priv->saveDPLL_B = I915_READ(DPLL_B); 32642048781SZhenyu Wang } 327a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) 328317c35d1SJesse Barnes dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD); 329317c35d1SJesse Barnes dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B); 330317c35d1SJesse Barnes dev_priv->saveHBLANK_B = I915_READ(HBLANK_B); 331317c35d1SJesse Barnes dev_priv->saveHSYNC_B = I915_READ(HSYNC_B); 332317c35d1SJesse Barnes dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B); 333317c35d1SJesse Barnes dev_priv->saveVBLANK_B = I915_READ(VBLANK_B); 334317c35d1SJesse Barnes dev_priv->saveVSYNC_B = I915_READ(VSYNC_B); 33590eb77baSChris Wilson if (!HAS_PCH_SPLIT(dev)) 33642048781SZhenyu Wang dev_priv->saveBCLRPAT_B = I915_READ(BCLRPAT_B); 33742048781SZhenyu Wang 33890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 3395586c8bcSZhenyu Wang dev_priv->savePIPEB_DATA_M1 = I915_READ(PIPEB_DATA_M1); 3405586c8bcSZhenyu Wang dev_priv->savePIPEB_DATA_N1 = I915_READ(PIPEB_DATA_N1); 3415586c8bcSZhenyu Wang dev_priv->savePIPEB_LINK_M1 = I915_READ(PIPEB_LINK_M1); 3425586c8bcSZhenyu Wang dev_priv->savePIPEB_LINK_N1 = I915_READ(PIPEB_LINK_N1); 3435586c8bcSZhenyu Wang 34442048781SZhenyu Wang dev_priv->saveFDI_TXB_CTL = I915_READ(FDI_TXB_CTL); 34542048781SZhenyu Wang dev_priv->saveFDI_RXB_CTL = I915_READ(FDI_RXB_CTL); 34642048781SZhenyu Wang 34742048781SZhenyu Wang dev_priv->savePFB_CTL_1 = I915_READ(PFB_CTL_1); 34842048781SZhenyu Wang dev_priv->savePFB_WIN_SZ = I915_READ(PFB_WIN_SZ); 34942048781SZhenyu Wang dev_priv->savePFB_WIN_POS = I915_READ(PFB_WIN_POS); 35042048781SZhenyu Wang 3515586c8bcSZhenyu Wang dev_priv->saveTRANSBCONF = I915_READ(TRANSBCONF); 35242048781SZhenyu Wang dev_priv->saveTRANS_HTOTAL_B = I915_READ(TRANS_HTOTAL_B); 35342048781SZhenyu Wang dev_priv->saveTRANS_HBLANK_B = I915_READ(TRANS_HBLANK_B); 35442048781SZhenyu Wang dev_priv->saveTRANS_HSYNC_B = I915_READ(TRANS_HSYNC_B); 35542048781SZhenyu Wang dev_priv->saveTRANS_VTOTAL_B = I915_READ(TRANS_VTOTAL_B); 35642048781SZhenyu Wang dev_priv->saveTRANS_VBLANK_B = I915_READ(TRANS_VBLANK_B); 35742048781SZhenyu Wang dev_priv->saveTRANS_VSYNC_B = I915_READ(TRANS_VSYNC_B); 35842048781SZhenyu Wang } 359317c35d1SJesse Barnes 360317c35d1SJesse Barnes dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR); 361317c35d1SJesse Barnes dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE); 362317c35d1SJesse Barnes dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE); 363317c35d1SJesse Barnes dev_priv->saveDSPBPOS = I915_READ(DSPBPOS); 364317c35d1SJesse Barnes dev_priv->saveDSPBADDR = I915_READ(DSPBADDR); 365a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 366317c35d1SJesse Barnes dev_priv->saveDSPBSURF = I915_READ(DSPBSURF); 367317c35d1SJesse Barnes dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF); 368317c35d1SJesse Barnes } 369317c35d1SJesse Barnes i915_save_palette(dev, PIPE_B); 370317c35d1SJesse Barnes dev_priv->savePIPEBSTAT = I915_READ(PIPEBSTAT); 371312817a3SChris Wilson 372312817a3SChris Wilson /* Fences */ 373312817a3SChris Wilson switch (INTEL_INFO(dev)->gen) { 374312817a3SChris Wilson case 6: 375312817a3SChris Wilson for (i = 0; i < 16; i++) 376312817a3SChris Wilson dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 377312817a3SChris Wilson break; 378312817a3SChris Wilson case 5: 379312817a3SChris Wilson case 4: 380312817a3SChris Wilson for (i = 0; i < 16; i++) 381312817a3SChris Wilson dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 382312817a3SChris Wilson break; 383312817a3SChris Wilson case 3: 384312817a3SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 385312817a3SChris Wilson for (i = 0; i < 8; i++) 386312817a3SChris Wilson dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 387312817a3SChris Wilson case 2: 388312817a3SChris Wilson for (i = 0; i < 8; i++) 389312817a3SChris Wilson dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 390312817a3SChris Wilson break; 391312817a3SChris Wilson } 392312817a3SChris Wilson 393fccdaba4SZhao Yakui return; 394fccdaba4SZhao Yakui } 3951341d655SBen Gamari 396fccdaba4SZhao Yakui static void i915_restore_modeset_reg(struct drm_device *dev) 397fccdaba4SZhao Yakui { 398fccdaba4SZhao Yakui struct drm_i915_private *dev_priv = dev->dev_private; 39942048781SZhenyu Wang int dpll_a_reg, fpa0_reg, fpa1_reg; 40042048781SZhenyu Wang int dpll_b_reg, fpb0_reg, fpb1_reg; 401312817a3SChris Wilson int i; 402317c35d1SJesse Barnes 403fccdaba4SZhao Yakui if (drm_core_check_feature(dev, DRIVER_MODESET)) 404fccdaba4SZhao Yakui return; 405fccdaba4SZhao Yakui 406312817a3SChris Wilson /* Fences */ 407312817a3SChris Wilson switch (INTEL_INFO(dev)->gen) { 408312817a3SChris Wilson case 6: 409312817a3SChris Wilson for (i = 0; i < 16; i++) 410312817a3SChris Wilson I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]); 411312817a3SChris Wilson break; 412312817a3SChris Wilson case 5: 413312817a3SChris Wilson case 4: 414312817a3SChris Wilson for (i = 0; i < 16; i++) 415312817a3SChris Wilson I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]); 416312817a3SChris Wilson break; 417312817a3SChris Wilson case 3: 418312817a3SChris Wilson case 2: 419312817a3SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 420312817a3SChris Wilson for (i = 0; i < 8; i++) 421312817a3SChris Wilson I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]); 422312817a3SChris Wilson for (i = 0; i < 8; i++) 423312817a3SChris Wilson I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]); 424312817a3SChris Wilson break; 425312817a3SChris Wilson } 426312817a3SChris Wilson 427312817a3SChris Wilson 42890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 42942048781SZhenyu Wang dpll_a_reg = PCH_DPLL_A; 43042048781SZhenyu Wang dpll_b_reg = PCH_DPLL_B; 43142048781SZhenyu Wang fpa0_reg = PCH_FPA0; 43242048781SZhenyu Wang fpb0_reg = PCH_FPB0; 43342048781SZhenyu Wang fpa1_reg = PCH_FPA1; 43442048781SZhenyu Wang fpb1_reg = PCH_FPB1; 43542048781SZhenyu Wang } else { 43642048781SZhenyu Wang dpll_a_reg = DPLL_A; 43742048781SZhenyu Wang dpll_b_reg = DPLL_B; 43842048781SZhenyu Wang fpa0_reg = FPA0; 43942048781SZhenyu Wang fpb0_reg = FPB0; 44042048781SZhenyu Wang fpa1_reg = FPA1; 44142048781SZhenyu Wang fpb1_reg = FPB1; 44242048781SZhenyu Wang } 44342048781SZhenyu Wang 44490eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 4455586c8bcSZhenyu Wang I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL); 4465586c8bcSZhenyu Wang I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL); 4475586c8bcSZhenyu Wang } 4485586c8bcSZhenyu Wang 449fccdaba4SZhao Yakui /* Pipe & plane A info */ 450fccdaba4SZhao Yakui /* Prime the clock */ 451fccdaba4SZhao Yakui if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) { 45242048781SZhenyu Wang I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A & 453fccdaba4SZhao Yakui ~DPLL_VCO_ENABLE); 45472bcb269SChris Wilson POSTING_READ(dpll_a_reg); 45572bcb269SChris Wilson udelay(150); 456fccdaba4SZhao Yakui } 45742048781SZhenyu Wang I915_WRITE(fpa0_reg, dev_priv->saveFPA0); 45842048781SZhenyu Wang I915_WRITE(fpa1_reg, dev_priv->saveFPA1); 459fccdaba4SZhao Yakui /* Actually enable it */ 46042048781SZhenyu Wang I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A); 46172bcb269SChris Wilson POSTING_READ(dpll_a_reg); 46272bcb269SChris Wilson udelay(150); 463a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) { 464fccdaba4SZhao Yakui I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD); 46572bcb269SChris Wilson POSTING_READ(DPLL_A_MD); 46672bcb269SChris Wilson } 46772bcb269SChris Wilson udelay(150); 468fccdaba4SZhao Yakui 469fccdaba4SZhao Yakui /* Restore mode */ 470fccdaba4SZhao Yakui I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A); 471fccdaba4SZhao Yakui I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A); 472fccdaba4SZhao Yakui I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A); 473fccdaba4SZhao Yakui I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A); 474fccdaba4SZhao Yakui I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A); 475fccdaba4SZhao Yakui I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A); 47690eb77baSChris Wilson if (!HAS_PCH_SPLIT(dev)) 477fccdaba4SZhao Yakui I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A); 478fccdaba4SZhao Yakui 47990eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 4805586c8bcSZhenyu Wang I915_WRITE(PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1); 4815586c8bcSZhenyu Wang I915_WRITE(PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1); 4825586c8bcSZhenyu Wang I915_WRITE(PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1); 4835586c8bcSZhenyu Wang I915_WRITE(PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1); 4845586c8bcSZhenyu Wang 48542048781SZhenyu Wang I915_WRITE(FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL); 48642048781SZhenyu Wang I915_WRITE(FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL); 48742048781SZhenyu Wang 48842048781SZhenyu Wang I915_WRITE(PFA_CTL_1, dev_priv->savePFA_CTL_1); 48942048781SZhenyu Wang I915_WRITE(PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ); 49042048781SZhenyu Wang I915_WRITE(PFA_WIN_POS, dev_priv->savePFA_WIN_POS); 49142048781SZhenyu Wang 4925586c8bcSZhenyu Wang I915_WRITE(TRANSACONF, dev_priv->saveTRANSACONF); 49342048781SZhenyu Wang I915_WRITE(TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A); 49442048781SZhenyu Wang I915_WRITE(TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A); 49542048781SZhenyu Wang I915_WRITE(TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A); 49642048781SZhenyu Wang I915_WRITE(TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A); 49742048781SZhenyu Wang I915_WRITE(TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A); 49842048781SZhenyu Wang I915_WRITE(TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A); 49942048781SZhenyu Wang } 50042048781SZhenyu Wang 501fccdaba4SZhao Yakui /* Restore plane info */ 502fccdaba4SZhao Yakui I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE); 503fccdaba4SZhao Yakui I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS); 504fccdaba4SZhao Yakui I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC); 505fccdaba4SZhao Yakui I915_WRITE(DSPAADDR, dev_priv->saveDSPAADDR); 506fccdaba4SZhao Yakui I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE); 507a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 508fccdaba4SZhao Yakui I915_WRITE(DSPASURF, dev_priv->saveDSPASURF); 509fccdaba4SZhao Yakui I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF); 510fccdaba4SZhao Yakui } 511fccdaba4SZhao Yakui 512fccdaba4SZhao Yakui I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF); 513fccdaba4SZhao Yakui 514fccdaba4SZhao Yakui i915_restore_palette(dev, PIPE_A); 515fccdaba4SZhao Yakui /* Enable the plane */ 516fccdaba4SZhao Yakui I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR); 517fccdaba4SZhao Yakui I915_WRITE(DSPAADDR, I915_READ(DSPAADDR)); 518fccdaba4SZhao Yakui 519fccdaba4SZhao Yakui /* Pipe & plane B info */ 520fccdaba4SZhao Yakui if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) { 52142048781SZhenyu Wang I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B & 522fccdaba4SZhao Yakui ~DPLL_VCO_ENABLE); 52372bcb269SChris Wilson POSTING_READ(dpll_b_reg); 52472bcb269SChris Wilson udelay(150); 525fccdaba4SZhao Yakui } 52642048781SZhenyu Wang I915_WRITE(fpb0_reg, dev_priv->saveFPB0); 52742048781SZhenyu Wang I915_WRITE(fpb1_reg, dev_priv->saveFPB1); 528fccdaba4SZhao Yakui /* Actually enable it */ 52942048781SZhenyu Wang I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B); 53072bcb269SChris Wilson POSTING_READ(dpll_b_reg); 53172bcb269SChris Wilson udelay(150); 532a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) { 533fccdaba4SZhao Yakui I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD); 53472bcb269SChris Wilson POSTING_READ(DPLL_B_MD); 53572bcb269SChris Wilson } 53672bcb269SChris Wilson udelay(150); 537fccdaba4SZhao Yakui 538fccdaba4SZhao Yakui /* Restore mode */ 539fccdaba4SZhao Yakui I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B); 540fccdaba4SZhao Yakui I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B); 541fccdaba4SZhao Yakui I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B); 542fccdaba4SZhao Yakui I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B); 543fccdaba4SZhao Yakui I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B); 544fccdaba4SZhao Yakui I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B); 54590eb77baSChris Wilson if (!HAS_PCH_SPLIT(dev)) 546fccdaba4SZhao Yakui I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B); 547fccdaba4SZhao Yakui 54890eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 5495586c8bcSZhenyu Wang I915_WRITE(PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1); 5505586c8bcSZhenyu Wang I915_WRITE(PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1); 5515586c8bcSZhenyu Wang I915_WRITE(PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1); 5525586c8bcSZhenyu Wang I915_WRITE(PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1); 5535586c8bcSZhenyu Wang 55442048781SZhenyu Wang I915_WRITE(FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL); 55542048781SZhenyu Wang I915_WRITE(FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL); 55642048781SZhenyu Wang 55742048781SZhenyu Wang I915_WRITE(PFB_CTL_1, dev_priv->savePFB_CTL_1); 55842048781SZhenyu Wang I915_WRITE(PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ); 55942048781SZhenyu Wang I915_WRITE(PFB_WIN_POS, dev_priv->savePFB_WIN_POS); 56042048781SZhenyu Wang 5615586c8bcSZhenyu Wang I915_WRITE(TRANSBCONF, dev_priv->saveTRANSBCONF); 56242048781SZhenyu Wang I915_WRITE(TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B); 56342048781SZhenyu Wang I915_WRITE(TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B); 56442048781SZhenyu Wang I915_WRITE(TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B); 56542048781SZhenyu Wang I915_WRITE(TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B); 56642048781SZhenyu Wang I915_WRITE(TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B); 56742048781SZhenyu Wang I915_WRITE(TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B); 56842048781SZhenyu Wang } 56942048781SZhenyu Wang 570fccdaba4SZhao Yakui /* Restore plane info */ 571fccdaba4SZhao Yakui I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE); 572fccdaba4SZhao Yakui I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS); 573fccdaba4SZhao Yakui I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC); 574fccdaba4SZhao Yakui I915_WRITE(DSPBADDR, dev_priv->saveDSPBADDR); 575fccdaba4SZhao Yakui I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE); 576a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 577fccdaba4SZhao Yakui I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF); 578fccdaba4SZhao Yakui I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF); 579fccdaba4SZhao Yakui } 580fccdaba4SZhao Yakui 581fccdaba4SZhao Yakui I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF); 582fccdaba4SZhao Yakui 583fccdaba4SZhao Yakui i915_restore_palette(dev, PIPE_B); 584fccdaba4SZhao Yakui /* Enable the plane */ 585fccdaba4SZhao Yakui I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR); 586fccdaba4SZhao Yakui I915_WRITE(DSPBADDR, I915_READ(DSPBADDR)); 587fccdaba4SZhao Yakui 588f3c91c1dSChris Wilson /* Cursor state */ 589f3c91c1dSChris Wilson I915_WRITE(CURAPOS, dev_priv->saveCURAPOS); 590f3c91c1dSChris Wilson I915_WRITE(CURACNTR, dev_priv->saveCURACNTR); 591f3c91c1dSChris Wilson I915_WRITE(CURABASE, dev_priv->saveCURABASE); 592f3c91c1dSChris Wilson I915_WRITE(CURBPOS, dev_priv->saveCURBPOS); 593f3c91c1dSChris Wilson I915_WRITE(CURBCNTR, dev_priv->saveCURBCNTR); 594f3c91c1dSChris Wilson I915_WRITE(CURBBASE, dev_priv->saveCURBBASE); 595f3c91c1dSChris Wilson if (IS_GEN2(dev)) 596f3c91c1dSChris Wilson I915_WRITE(CURSIZE, dev_priv->saveCURSIZE); 597f3c91c1dSChris Wilson 598fccdaba4SZhao Yakui return; 599fccdaba4SZhao Yakui } 6001341d655SBen Gamari 6011341d655SBen Gamari void i915_save_display(struct drm_device *dev) 602fccdaba4SZhao Yakui { 603fccdaba4SZhao Yakui struct drm_i915_private *dev_priv = dev->dev_private; 604fccdaba4SZhao Yakui 605fccdaba4SZhao Yakui /* Display arbitration control */ 606fccdaba4SZhao Yakui dev_priv->saveDSPARB = I915_READ(DSPARB); 607fccdaba4SZhao Yakui 608fccdaba4SZhao Yakui /* This is only meaningful in non-KMS mode */ 609fccdaba4SZhao Yakui /* Don't save them in KMS mode */ 610fccdaba4SZhao Yakui i915_save_modeset_reg(dev); 6111341d655SBen Gamari 612317c35d1SJesse Barnes /* CRT state */ 61390eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 61442048781SZhenyu Wang dev_priv->saveADPA = I915_READ(PCH_ADPA); 61542048781SZhenyu Wang } else { 616317c35d1SJesse Barnes dev_priv->saveADPA = I915_READ(ADPA); 61742048781SZhenyu Wang } 618317c35d1SJesse Barnes 619317c35d1SJesse Barnes /* LVDS state */ 62090eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 62142048781SZhenyu Wang dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL); 62242048781SZhenyu Wang dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1); 62342048781SZhenyu Wang dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2); 62442048781SZhenyu Wang dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL); 62542048781SZhenyu Wang dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2); 62642048781SZhenyu Wang dev_priv->saveLVDS = I915_READ(PCH_LVDS); 62742048781SZhenyu Wang } else { 628317c35d1SJesse Barnes dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL); 629317c35d1SJesse Barnes dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS); 630317c35d1SJesse Barnes dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL); 6310eb96d6eSJesse Barnes dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL); 632a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 633317c35d1SJesse Barnes dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2); 634317c35d1SJesse Barnes if (IS_MOBILE(dev) && !IS_I830(dev)) 635317c35d1SJesse Barnes dev_priv->saveLVDS = I915_READ(LVDS); 63642048781SZhenyu Wang } 63742048781SZhenyu Wang 63890eb77baSChris Wilson if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev)) 639317c35d1SJesse Barnes dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL); 64042048781SZhenyu Wang 64190eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 64242048781SZhenyu Wang dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS); 64342048781SZhenyu Wang dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS); 64442048781SZhenyu Wang dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR); 64542048781SZhenyu Wang } else { 646317c35d1SJesse Barnes dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS); 647317c35d1SJesse Barnes dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS); 648317c35d1SJesse Barnes dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR); 64942048781SZhenyu Wang } 650317c35d1SJesse Barnes 651a4fc5ed6SKeith Packard /* Display Port state */ 652a4fc5ed6SKeith Packard if (SUPPORTS_INTEGRATED_DP(dev)) { 653a4fc5ed6SKeith Packard dev_priv->saveDP_B = I915_READ(DP_B); 654a4fc5ed6SKeith Packard dev_priv->saveDP_C = I915_READ(DP_C); 655a4fc5ed6SKeith Packard dev_priv->saveDP_D = I915_READ(DP_D); 656a4fc5ed6SKeith Packard dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(PIPEA_GMCH_DATA_M); 657a4fc5ed6SKeith Packard dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(PIPEB_GMCH_DATA_M); 658a4fc5ed6SKeith Packard dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(PIPEA_GMCH_DATA_N); 659a4fc5ed6SKeith Packard dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(PIPEB_GMCH_DATA_N); 660a4fc5ed6SKeith Packard dev_priv->savePIPEA_DP_LINK_M = I915_READ(PIPEA_DP_LINK_M); 661a4fc5ed6SKeith Packard dev_priv->savePIPEB_DP_LINK_M = I915_READ(PIPEB_DP_LINK_M); 662a4fc5ed6SKeith Packard dev_priv->savePIPEA_DP_LINK_N = I915_READ(PIPEA_DP_LINK_N); 663a4fc5ed6SKeith Packard dev_priv->savePIPEB_DP_LINK_N = I915_READ(PIPEB_DP_LINK_N); 664a4fc5ed6SKeith Packard } 665317c35d1SJesse Barnes /* FIXME: save TV & SDVO state */ 666317c35d1SJesse Barnes 667a2c459eeSZhao Yakui /* Only save FBC state on the platform that supports FBC */ 668a2c459eeSZhao Yakui if (I915_HAS_FBC(dev)) { 66990eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 670b52eb4dcSZhao Yakui dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE); 671b52eb4dcSZhao Yakui } else if (IS_GM45(dev)) { 67206027f91SJesse Barnes dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE); 67306027f91SJesse Barnes } else { 674317c35d1SJesse Barnes dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE); 675317c35d1SJesse Barnes dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE); 676317c35d1SJesse Barnes dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2); 677317c35d1SJesse Barnes dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL); 67806027f91SJesse Barnes } 679a2c459eeSZhao Yakui } 680317c35d1SJesse Barnes 681317c35d1SJesse Barnes /* VGA state */ 682317c35d1SJesse Barnes dev_priv->saveVGA0 = I915_READ(VGA0); 683317c35d1SJesse Barnes dev_priv->saveVGA1 = I915_READ(VGA1); 684317c35d1SJesse Barnes dev_priv->saveVGA_PD = I915_READ(VGA_PD); 68590eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) 68642048781SZhenyu Wang dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL); 68742048781SZhenyu Wang else 688317c35d1SJesse Barnes dev_priv->saveVGACNTRL = I915_READ(VGACNTRL); 689317c35d1SJesse Barnes 690317c35d1SJesse Barnes i915_save_vga(dev); 691317c35d1SJesse Barnes } 692317c35d1SJesse Barnes 6931341d655SBen Gamari void i915_restore_display(struct drm_device *dev) 694317c35d1SJesse Barnes { 695317c35d1SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 696461cba2dSPeng Li 697881ee988SKeith Packard /* Display arbitration */ 698317c35d1SJesse Barnes I915_WRITE(DSPARB, dev_priv->saveDSPARB); 699317c35d1SJesse Barnes 700a4fc5ed6SKeith Packard /* Display port ratios (must be done before clock is set) */ 701a4fc5ed6SKeith Packard if (SUPPORTS_INTEGRATED_DP(dev)) { 702a4fc5ed6SKeith Packard I915_WRITE(PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M); 703a4fc5ed6SKeith Packard I915_WRITE(PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M); 704a4fc5ed6SKeith Packard I915_WRITE(PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N); 705a4fc5ed6SKeith Packard I915_WRITE(PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N); 706a4fc5ed6SKeith Packard I915_WRITE(PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M); 707a4fc5ed6SKeith Packard I915_WRITE(PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M); 708a4fc5ed6SKeith Packard I915_WRITE(PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N); 709a4fc5ed6SKeith Packard I915_WRITE(PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N); 710a4fc5ed6SKeith Packard } 7111341d655SBen Gamari 712fccdaba4SZhao Yakui /* This is only meaningful in non-KMS mode */ 713fccdaba4SZhao Yakui /* Don't restore them in KMS mode */ 714fccdaba4SZhao Yakui i915_restore_modeset_reg(dev); 7151341d655SBen Gamari 716317c35d1SJesse Barnes /* CRT state */ 71790eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) 71842048781SZhenyu Wang I915_WRITE(PCH_ADPA, dev_priv->saveADPA); 71942048781SZhenyu Wang else 720317c35d1SJesse Barnes I915_WRITE(ADPA, dev_priv->saveADPA); 721317c35d1SJesse Barnes 722317c35d1SJesse Barnes /* LVDS state */ 723a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) 724317c35d1SJesse Barnes I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2); 72542048781SZhenyu Wang 72690eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 72742048781SZhenyu Wang I915_WRITE(PCH_LVDS, dev_priv->saveLVDS); 72842048781SZhenyu Wang } else if (IS_MOBILE(dev) && !IS_I830(dev)) 729317c35d1SJesse Barnes I915_WRITE(LVDS, dev_priv->saveLVDS); 73042048781SZhenyu Wang 73190eb77baSChris Wilson if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev)) 732317c35d1SJesse Barnes I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL); 733317c35d1SJesse Barnes 73490eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 73542048781SZhenyu Wang I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL); 73642048781SZhenyu Wang I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2); 73742048781SZhenyu Wang I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL); 73842048781SZhenyu Wang I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2); 73942048781SZhenyu Wang I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS); 74042048781SZhenyu Wang I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS); 74142048781SZhenyu Wang I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR); 74242048781SZhenyu Wang I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL); 743b5b72e89SMatthew Garrett I915_WRITE(MCHBAR_RENDER_STANDBY, 744b5b72e89SMatthew Garrett dev_priv->saveMCHBAR_RENDER_STANDBY); 74542048781SZhenyu Wang } else { 746317c35d1SJesse Barnes I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS); 747317c35d1SJesse Barnes I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL); 7480eb96d6eSJesse Barnes I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL); 749317c35d1SJesse Barnes I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS); 750317c35d1SJesse Barnes I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS); 751317c35d1SJesse Barnes I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR); 752317c35d1SJesse Barnes I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL); 75342048781SZhenyu Wang } 754317c35d1SJesse Barnes 755a4fc5ed6SKeith Packard /* Display Port state */ 756a4fc5ed6SKeith Packard if (SUPPORTS_INTEGRATED_DP(dev)) { 757a4fc5ed6SKeith Packard I915_WRITE(DP_B, dev_priv->saveDP_B); 758a4fc5ed6SKeith Packard I915_WRITE(DP_C, dev_priv->saveDP_C); 759a4fc5ed6SKeith Packard I915_WRITE(DP_D, dev_priv->saveDP_D); 760a4fc5ed6SKeith Packard } 761317c35d1SJesse Barnes /* FIXME: restore TV & SDVO state */ 762317c35d1SJesse Barnes 763a2c459eeSZhao Yakui /* only restore FBC info on the platform that supports FBC*/ 764a2c459eeSZhao Yakui if (I915_HAS_FBC(dev)) { 76590eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 766b52eb4dcSZhao Yakui ironlake_disable_fbc(dev); 767b52eb4dcSZhao Yakui I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE); 768b52eb4dcSZhao Yakui } else if (IS_GM45(dev)) { 76906027f91SJesse Barnes g4x_disable_fbc(dev); 77006027f91SJesse Barnes I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE); 77106027f91SJesse Barnes } else { 77206027f91SJesse Barnes i8xx_disable_fbc(dev); 773317c35d1SJesse Barnes I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE); 774317c35d1SJesse Barnes I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE); 775317c35d1SJesse Barnes I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2); 776317c35d1SJesse Barnes I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL); 77706027f91SJesse Barnes } 778a2c459eeSZhao Yakui } 779317c35d1SJesse Barnes /* VGA state */ 78090eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) 78142048781SZhenyu Wang I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL); 78242048781SZhenyu Wang else 783317c35d1SJesse Barnes I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL); 784317c35d1SJesse Barnes I915_WRITE(VGA0, dev_priv->saveVGA0); 785317c35d1SJesse Barnes I915_WRITE(VGA1, dev_priv->saveVGA1); 786317c35d1SJesse Barnes I915_WRITE(VGA_PD, dev_priv->saveVGA_PD); 78772bcb269SChris Wilson POSTING_READ(VGA_PD); 78872bcb269SChris Wilson udelay(150); 789317c35d1SJesse Barnes 7901341d655SBen Gamari i915_restore_vga(dev); 7911341d655SBen Gamari } 7921341d655SBen Gamari 7931341d655SBen Gamari int i915_save_state(struct drm_device *dev) 7941341d655SBen Gamari { 7951341d655SBen Gamari struct drm_i915_private *dev_priv = dev->dev_private; 7961341d655SBen Gamari int i; 7971341d655SBen Gamari 7981341d655SBen Gamari pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB); 7991341d655SBen Gamari 8001341d655SBen Gamari /* Hardware status page */ 8011341d655SBen Gamari dev_priv->saveHWS = I915_READ(HWS_PGA); 8021341d655SBen Gamari 8031341d655SBen Gamari i915_save_display(dev); 8041341d655SBen Gamari 8051341d655SBen Gamari /* Interrupt state */ 80690eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 80742048781SZhenyu Wang dev_priv->saveDEIER = I915_READ(DEIER); 80842048781SZhenyu Wang dev_priv->saveDEIMR = I915_READ(DEIMR); 80942048781SZhenyu Wang dev_priv->saveGTIER = I915_READ(GTIER); 81042048781SZhenyu Wang dev_priv->saveGTIMR = I915_READ(GTIMR); 81142048781SZhenyu Wang dev_priv->saveFDI_RXA_IMR = I915_READ(FDI_RXA_IMR); 81242048781SZhenyu Wang dev_priv->saveFDI_RXB_IMR = I915_READ(FDI_RXB_IMR); 813b5b72e89SMatthew Garrett dev_priv->saveMCHBAR_RENDER_STANDBY = 814b5b72e89SMatthew Garrett I915_READ(MCHBAR_RENDER_STANDBY); 81542048781SZhenyu Wang } else { 8161341d655SBen Gamari dev_priv->saveIER = I915_READ(IER); 8171341d655SBen Gamari dev_priv->saveIMR = I915_READ(IMR); 81842048781SZhenyu Wang } 8191341d655SBen Gamari 820*3b8d8d91SJesse Barnes if (IS_IRONLAKE_M(dev)) 821f97108d1SJesse Barnes ironlake_disable_drps(dev); 822*3b8d8d91SJesse Barnes if (IS_GEN6(dev)) 823*3b8d8d91SJesse Barnes gen6_disable_rps(dev); 824f97108d1SJesse Barnes 8250cdab21fSChris Wilson intel_disable_clock_gating(dev); 8260cdab21fSChris Wilson 8271341d655SBen Gamari /* Cache mode state */ 8281341d655SBen Gamari dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0); 8291341d655SBen Gamari 8301341d655SBen Gamari /* Memory Arbitration state */ 8311341d655SBen Gamari dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE); 8321341d655SBen Gamari 8331341d655SBen Gamari /* Scratch space */ 8341341d655SBen Gamari for (i = 0; i < 16; i++) { 8351341d655SBen Gamari dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2)); 8361341d655SBen Gamari dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2)); 8371341d655SBen Gamari } 8381341d655SBen Gamari for (i = 0; i < 3; i++) 8391341d655SBen Gamari dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2)); 8401341d655SBen Gamari 8411341d655SBen Gamari return 0; 8421341d655SBen Gamari } 8431341d655SBen Gamari 8441341d655SBen Gamari int i915_restore_state(struct drm_device *dev) 8451341d655SBen Gamari { 8461341d655SBen Gamari struct drm_i915_private *dev_priv = dev->dev_private; 8471341d655SBen Gamari int i; 8481341d655SBen Gamari 8491341d655SBen Gamari pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB); 8501341d655SBen Gamari 8511341d655SBen Gamari /* Hardware status page */ 8521341d655SBen Gamari I915_WRITE(HWS_PGA, dev_priv->saveHWS); 8531341d655SBen Gamari 8541341d655SBen Gamari i915_restore_display(dev); 8551341d655SBen Gamari 8561341d655SBen Gamari /* Interrupt state */ 85790eb77baSChris Wilson if (HAS_PCH_SPLIT(dev)) { 85842048781SZhenyu Wang I915_WRITE(DEIER, dev_priv->saveDEIER); 85942048781SZhenyu Wang I915_WRITE(DEIMR, dev_priv->saveDEIMR); 86042048781SZhenyu Wang I915_WRITE(GTIER, dev_priv->saveGTIER); 86142048781SZhenyu Wang I915_WRITE(GTIMR, dev_priv->saveGTIMR); 86242048781SZhenyu Wang I915_WRITE(FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR); 86342048781SZhenyu Wang I915_WRITE(FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR); 86442048781SZhenyu Wang } else { 8651341d655SBen Gamari I915_WRITE (IER, dev_priv->saveIER); 8661341d655SBen Gamari I915_WRITE (IMR, dev_priv->saveIMR); 86742048781SZhenyu Wang } 8681341d655SBen Gamari 869317c35d1SJesse Barnes /* Clock gating state */ 8700cdab21fSChris Wilson intel_enable_clock_gating(dev); 871317c35d1SJesse Barnes 872*3b8d8d91SJesse Barnes if (IS_IRONLAKE_M(dev)) { 873f97108d1SJesse Barnes ironlake_enable_drps(dev); 87448fcfc88SKyle McMartin intel_init_emon(dev); 87548fcfc88SKyle McMartin } 876f97108d1SJesse Barnes 877*3b8d8d91SJesse Barnes if (IS_GEN6(dev)) 878*3b8d8d91SJesse Barnes gen6_enable_rps(dev_priv); 879*3b8d8d91SJesse Barnes 880317c35d1SJesse Barnes /* Cache mode state */ 881317c35d1SJesse Barnes I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000); 882317c35d1SJesse Barnes 883317c35d1SJesse Barnes /* Memory arbitration state */ 884317c35d1SJesse Barnes I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000); 885317c35d1SJesse Barnes 886317c35d1SJesse Barnes for (i = 0; i < 16; i++) { 887317c35d1SJesse Barnes I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]); 888819e0064SRoel Kluin I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]); 889317c35d1SJesse Barnes } 890317c35d1SJesse Barnes for (i = 0; i < 3; i++) 891317c35d1SJesse Barnes I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]); 892317c35d1SJesse Barnes 893f899fc64SChris Wilson intel_i2c_reset(dev); 894f0217c42SEric Anholt 895317c35d1SJesse Barnes return 0; 896317c35d1SJesse Barnes } 897