xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision edb1ecad77d44e21a56e9b1bba747174379b2b54)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
153e7abf81SAndi Shyti #include "gt/intel_rps.h"
16112ed2d3SChris Wilson 
17058a9b43SMichal Wajdeczko #include "i915_drv.h"
18ecbb5fb7SJani Nikula #include "i915_pmu.h"
19ecbb5fb7SJani Nikula #include "intel_pm.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
31b46a33e2STvrtko Ursulin 
32141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
33b46a33e2STvrtko Ursulin 
34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
35b46a33e2STvrtko Ursulin {
36b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
37b46a33e2STvrtko Ursulin }
38b46a33e2STvrtko Ursulin 
39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
40b46a33e2STvrtko Ursulin {
41b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
42b46a33e2STvrtko Ursulin }
43b46a33e2STvrtko Ursulin 
44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
45b46a33e2STvrtko Ursulin {
46b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
47b46a33e2STvrtko Ursulin }
48b46a33e2STvrtko Ursulin 
49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
50b46a33e2STvrtko Ursulin {
51b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
52b46a33e2STvrtko Ursulin }
53b46a33e2STvrtko Ursulin 
54b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
55b46a33e2STvrtko Ursulin {
56b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
57b46a33e2STvrtko Ursulin }
58b46a33e2STvrtko Ursulin 
59b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
60b46a33e2STvrtko Ursulin {
61b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
62b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
63b46a33e2STvrtko Ursulin 	else
64b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
65b46a33e2STvrtko Ursulin }
66b46a33e2STvrtko Ursulin 
67b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
68b46a33e2STvrtko Ursulin {
69b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
70b46a33e2STvrtko Ursulin }
71b46a33e2STvrtko Ursulin 
72b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
73b46a33e2STvrtko Ursulin {
74b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
75b46a33e2STvrtko Ursulin }
76b46a33e2STvrtko Ursulin 
77b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
78b46a33e2STvrtko Ursulin {
79b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
80b46a33e2STvrtko Ursulin }
81b46a33e2STvrtko Ursulin 
82908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
83feff0dc6STvrtko Ursulin {
84908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
85feff0dc6STvrtko Ursulin 	u64 enable;
86feff0dc6STvrtko Ursulin 
87feff0dc6STvrtko Ursulin 	/*
88feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
89feff0dc6STvrtko Ursulin 	 *
90feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
91feff0dc6STvrtko Ursulin 	 */
92908091c8STvrtko Ursulin 	enable = pmu->enable;
93feff0dc6STvrtko Ursulin 
94feff0dc6STvrtko Ursulin 	/*
95feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
96feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
97feff0dc6STvrtko Ursulin 	 */
98feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
99feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
100feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
101feff0dc6STvrtko Ursulin 
102feff0dc6STvrtko Ursulin 	/*
103feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
104feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
105feff0dc6STvrtko Ursulin 	 */
106feff0dc6STvrtko Ursulin 	if (!gpu_active)
107feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
108b3add01eSTvrtko Ursulin 	/*
109b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
110b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
111b3add01eSTvrtko Ursulin 	 */
112bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
113b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
114feff0dc6STvrtko Ursulin 
115feff0dc6STvrtko Ursulin 	/*
116feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
117feff0dc6STvrtko Ursulin 	 */
118feff0dc6STvrtko Ursulin 	return enable;
119feff0dc6STvrtko Ursulin }
120feff0dc6STvrtko Ursulin 
121c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
12216ffe73cSChris Wilson {
12316ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
12416ffe73cSChris Wilson 	u64 val;
12516ffe73cSChris Wilson 
126c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
12716ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
12816ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
12916ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
13016ffe73cSChris Wilson 
13116ffe73cSChris Wilson 	if (HAS_RC6p(i915))
132c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
13316ffe73cSChris Wilson 
13416ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
135c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
13616ffe73cSChris Wilson 
13716ffe73cSChris Wilson 	return val;
13816ffe73cSChris Wilson }
13916ffe73cSChris Wilson 
14016ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
14116ffe73cSChris Wilson 
14216ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
14316ffe73cSChris Wilson {
14416ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
14516ffe73cSChris Wilson }
14616ffe73cSChris Wilson 
14716ffe73cSChris Wilson static u64 __pmu_estimate_rc6(struct i915_pmu *pmu)
14816ffe73cSChris Wilson {
14916ffe73cSChris Wilson 	u64 val;
15016ffe73cSChris Wilson 
15116ffe73cSChris Wilson 	/*
15216ffe73cSChris Wilson 	 * We think we are runtime suspended.
15316ffe73cSChris Wilson 	 *
15416ffe73cSChris Wilson 	 * Report the delta from when the device was suspended to now,
15516ffe73cSChris Wilson 	 * on top of the last known real value, as the approximated RC6
15616ffe73cSChris Wilson 	 * counter value.
15716ffe73cSChris Wilson 	 */
15816ffe73cSChris Wilson 	val = ktime_since(pmu->sleep_last);
15916ffe73cSChris Wilson 	val += pmu->sample[__I915_SAMPLE_RC6].cur;
16016ffe73cSChris Wilson 
16116ffe73cSChris Wilson 	pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
16216ffe73cSChris Wilson 
16316ffe73cSChris Wilson 	return val;
16416ffe73cSChris Wilson }
16516ffe73cSChris Wilson 
16616ffe73cSChris Wilson static u64 __pmu_update_rc6(struct i915_pmu *pmu, u64 val)
16716ffe73cSChris Wilson {
16816ffe73cSChris Wilson 	/*
16916ffe73cSChris Wilson 	 * If we are coming back from being runtime suspended we must
17016ffe73cSChris Wilson 	 * be careful not to report a larger value than returned
17116ffe73cSChris Wilson 	 * previously.
17216ffe73cSChris Wilson 	 */
17316ffe73cSChris Wilson 	if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
17416ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
17516ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
17616ffe73cSChris Wilson 	} else {
17716ffe73cSChris Wilson 		val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
17816ffe73cSChris Wilson 	}
17916ffe73cSChris Wilson 
18016ffe73cSChris Wilson 	return val;
18116ffe73cSChris Wilson }
18216ffe73cSChris Wilson 
18316ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
18416ffe73cSChris Wilson {
18516ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
18616ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
18716ffe73cSChris Wilson 	unsigned long flags;
18816ffe73cSChris Wilson 	u64 val;
18916ffe73cSChris Wilson 
19016ffe73cSChris Wilson 	val = 0;
19116ffe73cSChris Wilson 	if (intel_gt_pm_get_if_awake(gt)) {
19216ffe73cSChris Wilson 		val = __get_rc6(gt);
19307779a76SChris Wilson 		intel_gt_pm_put_async(gt);
19416ffe73cSChris Wilson 	}
19516ffe73cSChris Wilson 
19616ffe73cSChris Wilson 	spin_lock_irqsave(&pmu->lock, flags);
19716ffe73cSChris Wilson 
19816ffe73cSChris Wilson 	if (val)
19916ffe73cSChris Wilson 		val = __pmu_update_rc6(pmu, val);
20016ffe73cSChris Wilson 	else
20116ffe73cSChris Wilson 		val = __pmu_estimate_rc6(pmu);
20216ffe73cSChris Wilson 
20316ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
20416ffe73cSChris Wilson 
20516ffe73cSChris Wilson 	return val;
20616ffe73cSChris Wilson }
20716ffe73cSChris Wilson 
20816ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
209feff0dc6STvrtko Ursulin {
210908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
211908091c8STvrtko Ursulin 
21216ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
21316ffe73cSChris Wilson 		__pmu_update_rc6(pmu, __get_rc6(&i915->gt));
214feff0dc6STvrtko Ursulin 
21516ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
216feff0dc6STvrtko Ursulin }
217feff0dc6STvrtko Ursulin 
21816ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915)
21916ffe73cSChris Wilson {
22016ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
22116ffe73cSChris Wilson 
22216ffe73cSChris Wilson 	/* Estimate how long we slept and accumulate that into rc6 counters */
22316ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
22416ffe73cSChris Wilson 		__pmu_estimate_rc6(pmu);
22516ffe73cSChris Wilson }
22616ffe73cSChris Wilson 
22716ffe73cSChris Wilson #else
22816ffe73cSChris Wilson 
22916ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
23016ffe73cSChris Wilson {
23116ffe73cSChris Wilson 	return __get_rc6(gt);
23216ffe73cSChris Wilson }
23316ffe73cSChris Wilson 
23416ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
23516ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) {}
23616ffe73cSChris Wilson 
23716ffe73cSChris Wilson #endif
23816ffe73cSChris Wilson 
239908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
240feff0dc6STvrtko Ursulin {
241908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
242908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
243908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
244908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
245feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
246feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
247feff0dc6STvrtko Ursulin 	}
248feff0dc6STvrtko Ursulin }
249feff0dc6STvrtko Ursulin 
25016ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
25116ffe73cSChris Wilson {
25216ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
25316ffe73cSChris Wilson 
25416ffe73cSChris Wilson 	if (!pmu->base.event_init)
25516ffe73cSChris Wilson 		return;
25616ffe73cSChris Wilson 
25716ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
25816ffe73cSChris Wilson 
25916ffe73cSChris Wilson 	park_rc6(i915);
26016ffe73cSChris Wilson 
26116ffe73cSChris Wilson 	/*
26216ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
26316ffe73cSChris Wilson 	 * GPU went idle.
26416ffe73cSChris Wilson 	 */
26516ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
26616ffe73cSChris Wilson 
26716ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
26816ffe73cSChris Wilson }
26916ffe73cSChris Wilson 
270feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
271feff0dc6STvrtko Ursulin {
272908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
273908091c8STvrtko Ursulin 
274908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
275feff0dc6STvrtko Ursulin 		return;
276feff0dc6STvrtko Ursulin 
277908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
27816ffe73cSChris Wilson 
279feff0dc6STvrtko Ursulin 	/*
280feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
281feff0dc6STvrtko Ursulin 	 */
282908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
28316ffe73cSChris Wilson 
28416ffe73cSChris Wilson 	unpark_rc6(i915);
28516ffe73cSChris Wilson 
286908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
287feff0dc6STvrtko Ursulin }
288feff0dc6STvrtko Ursulin 
289b46a33e2STvrtko Ursulin static void
2909f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
291b46a33e2STvrtko Ursulin {
2929f473ecfSTvrtko Ursulin 	sample->cur += val;
293b46a33e2STvrtko Ursulin }
294b46a33e2STvrtko Ursulin 
295d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
296d79e1bd6SChris Wilson {
297d79e1bd6SChris Wilson 	/*
298d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
299d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
300d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
301d79e1bd6SChris Wilson 	 */
302d79e1bd6SChris Wilson 	return IS_GEN(i915, 7);
303d79e1bd6SChris Wilson }
304d79e1bd6SChris Wilson 
3059f473ecfSTvrtko Ursulin static void
30608ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns)
307b46a33e2STvrtko Ursulin {
30808ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
309b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
310b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
311b46a33e2STvrtko Ursulin 
31228fba096STvrtko Ursulin 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
313b46a33e2STvrtko Ursulin 		return;
314b46a33e2STvrtko Ursulin 
315*edb1ecadSChris Wilson 	if (!intel_gt_pm_is_awake(gt))
316*edb1ecadSChris Wilson 		return;
317*edb1ecadSChris Wilson 
318c6e07adaSChris Wilson 	for_each_engine(engine, gt, id) {
319d0aa694bSChris Wilson 		struct intel_engine_pmu *pmu = &engine->pmu;
320d79e1bd6SChris Wilson 		spinlock_t *mmio_lock;
32151fbd8deSChris Wilson 		unsigned long flags;
322d0aa694bSChris Wilson 		bool busy;
323b46a33e2STvrtko Ursulin 		u32 val;
324b46a33e2STvrtko Ursulin 
32551fbd8deSChris Wilson 		if (!intel_engine_pm_get_if_awake(engine))
32651fbd8deSChris Wilson 			continue;
32751fbd8deSChris Wilson 
328d79e1bd6SChris Wilson 		mmio_lock = NULL;
329d79e1bd6SChris Wilson 		if (exclusive_mmio_access(i915))
330d79e1bd6SChris Wilson 			mmio_lock = &engine->uncore->lock;
331d79e1bd6SChris Wilson 
332d79e1bd6SChris Wilson 		if (unlikely(mmio_lock))
333d79e1bd6SChris Wilson 			spin_lock_irqsave(mmio_lock, flags);
33451fbd8deSChris Wilson 
33528fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_CTL);
336d0aa694bSChris Wilson 		if (val == 0) /* powerwell off => engine idle */
33751fbd8deSChris Wilson 			goto skip;
338b46a33e2STvrtko Ursulin 
3399f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
340d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3419f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
342d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
343b46a33e2STvrtko Ursulin 
34454fc577dSTvrtko Ursulin 		/* No need to sample when busy stats are supported. */
34554fc577dSTvrtko Ursulin 		if (intel_engine_supports_stats(engine))
34654fc577dSTvrtko Ursulin 			goto skip;
34754fc577dSTvrtko Ursulin 
348d0aa694bSChris Wilson 		/*
349d0aa694bSChris Wilson 		 * While waiting on a semaphore or event, MI_MODE reports the
350d0aa694bSChris Wilson 		 * ring as idle. However, previously using the seqno, and with
351d0aa694bSChris Wilson 		 * execlists sampling, we account for the ring waiting as the
352d0aa694bSChris Wilson 		 * engine being busy. Therefore, we record the sample as being
353d0aa694bSChris Wilson 		 * busy if either waiting or !idle.
354d0aa694bSChris Wilson 		 */
355d0aa694bSChris Wilson 		busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
356d0aa694bSChris Wilson 		if (!busy) {
35728fba096STvrtko Ursulin 			val = ENGINE_READ_FW(engine, RING_MI_MODE);
358d0aa694bSChris Wilson 			busy = !(val & MODE_IDLE);
359d0aa694bSChris Wilson 		}
360d0aa694bSChris Wilson 		if (busy)
361d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
362b46a33e2STvrtko Ursulin 
36351fbd8deSChris Wilson skip:
364d79e1bd6SChris Wilson 		if (unlikely(mmio_lock))
365d79e1bd6SChris Wilson 			spin_unlock_irqrestore(mmio_lock, flags);
36607779a76SChris Wilson 		intel_engine_pm_put_async(engine);
36751fbd8deSChris Wilson 	}
368b46a33e2STvrtko Ursulin }
369b46a33e2STvrtko Ursulin 
3709f473ecfSTvrtko Ursulin static void
3719f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3729f473ecfSTvrtko Ursulin {
3739f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3749f473ecfSTvrtko Ursulin }
3759f473ecfSTvrtko Ursulin 
376b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
377b66ecd04STvrtko Ursulin {
378b66ecd04STvrtko Ursulin 	return pmu->enable &
379b66ecd04STvrtko Ursulin 	       (config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
380b66ecd04STvrtko Ursulin 		config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY));
381b66ecd04STvrtko Ursulin }
382b66ecd04STvrtko Ursulin 
3839f473ecfSTvrtko Ursulin static void
38408ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
385b46a33e2STvrtko Ursulin {
38608ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
38708ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
38808ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3893e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
39008ce5c64STvrtko Ursulin 
391b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
392b66ecd04STvrtko Ursulin 		return;
393b66ecd04STvrtko Ursulin 
394b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
395b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
396b66ecd04STvrtko Ursulin 		return;
397b66ecd04STvrtko Ursulin 
39808ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
399b46a33e2STvrtko Ursulin 		u32 val;
400b46a33e2STvrtko Ursulin 
401c1c82d26SChris Wilson 		/*
402c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
403c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
404c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
405c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
406c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
407c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
408c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
409c1c82d26SChris Wilson 		 */
410b66ecd04STvrtko Ursulin 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
411b66ecd04STvrtko Ursulin 		if (val)
412e03512edSAndi Shyti 			val = intel_rps_get_cagf(rps, val);
413b66ecd04STvrtko Ursulin 		else
414b66ecd04STvrtko Ursulin 			val = rps->cur_freq;
415b46a33e2STvrtko Ursulin 
41608ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
417b66ecd04STvrtko Ursulin 				intel_gpu_freq(rps, val), period_ns / 1000);
418b46a33e2STvrtko Ursulin 	}
419b46a33e2STvrtko Ursulin 
42008ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
42108ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
4223e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
4239f473ecfSTvrtko Ursulin 				period_ns / 1000);
424b46a33e2STvrtko Ursulin 	}
425b66ecd04STvrtko Ursulin 
426b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
427b46a33e2STvrtko Ursulin }
428b46a33e2STvrtko Ursulin 
429b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
430b46a33e2STvrtko Ursulin {
431b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
432b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
433908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
43408ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
4359f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4369f473ecfSTvrtko Ursulin 	ktime_t now;
437b46a33e2STvrtko Ursulin 
438908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
439b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
440b46a33e2STvrtko Ursulin 
4419f473ecfSTvrtko Ursulin 	now = ktime_get();
442908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
443908091c8STvrtko Ursulin 	pmu->timer_last = now;
444b46a33e2STvrtko Ursulin 
4459f473ecfSTvrtko Ursulin 	/*
4469f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4479f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4489f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4499f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4509f473ecfSTvrtko Ursulin 	 */
45108ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
45208ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4539f473ecfSTvrtko Ursulin 
4549f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4559f473ecfSTvrtko Ursulin 
456b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
457b46a33e2STvrtko Ursulin }
458b46a33e2STvrtko Ursulin 
4590cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4600cd4684dSTvrtko Ursulin {
4610cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4620cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4630cd4684dSTvrtko Ursulin 	u64 sum = 0;
4640cd4684dSTvrtko Ursulin 	int cpu;
4650cd4684dSTvrtko Ursulin 
4660cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4670cd4684dSTvrtko Ursulin 		return 0;
4680cd4684dSTvrtko Ursulin 
4690cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4700cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4710cd4684dSTvrtko Ursulin 
4720cd4684dSTvrtko Ursulin 	return sum;
4730cd4684dSTvrtko Ursulin }
4740cd4684dSTvrtko Ursulin 
475b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
476b2f78cdaSTvrtko Ursulin {
477b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
478b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
479b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
480b2f78cdaSTvrtko Ursulin 
481b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
482b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
483b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
484b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
485b2f78cdaSTvrtko Ursulin 		return;
486b2f78cdaSTvrtko Ursulin 
487b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
488b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
489b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
490b2f78cdaSTvrtko Ursulin }
491b2f78cdaSTvrtko Ursulin 
492b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
493b46a33e2STvrtko Ursulin {
494b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
495b2f78cdaSTvrtko Ursulin 
496b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
497b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
498b46a33e2STvrtko Ursulin }
499b46a33e2STvrtko Ursulin 
500109ec558STvrtko Ursulin static int
501109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
502109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
503b46a33e2STvrtko Ursulin {
504109ec558STvrtko Ursulin 	switch (sample) {
505b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
506b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
507b46a33e2STvrtko Ursulin 		break;
508b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
509109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
510b46a33e2STvrtko Ursulin 			return -ENODEV;
511b46a33e2STvrtko Ursulin 		break;
512b46a33e2STvrtko Ursulin 	default:
513b46a33e2STvrtko Ursulin 		return -ENOENT;
514b46a33e2STvrtko Ursulin 	}
515b46a33e2STvrtko Ursulin 
516b46a33e2STvrtko Ursulin 	return 0;
517b46a33e2STvrtko Ursulin }
518b46a33e2STvrtko Ursulin 
519109ec558STvrtko Ursulin static int
520109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
521109ec558STvrtko Ursulin {
522109ec558STvrtko Ursulin 	switch (config) {
523109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
524109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
525109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
526109ec558STvrtko Ursulin 			return -ENODEV;
527109ec558STvrtko Ursulin 		/* Fall-through. */
528109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
529109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
530109ec558STvrtko Ursulin 			return -ENODEV;
531109ec558STvrtko Ursulin 		break;
532109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
533109ec558STvrtko Ursulin 		break;
534109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
535109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
536109ec558STvrtko Ursulin 			return -ENODEV;
537109ec558STvrtko Ursulin 		break;
538109ec558STvrtko Ursulin 	default:
539109ec558STvrtko Ursulin 		return -ENOENT;
540109ec558STvrtko Ursulin 	}
541109ec558STvrtko Ursulin 
542109ec558STvrtko Ursulin 	return 0;
543109ec558STvrtko Ursulin }
544109ec558STvrtko Ursulin 
545109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
546109ec558STvrtko Ursulin {
547109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
548109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
549109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
550b2f78cdaSTvrtko Ursulin 	u8 sample;
551b2f78cdaSTvrtko Ursulin 	int ret;
552109ec558STvrtko Ursulin 
553109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
554109ec558STvrtko Ursulin 					  engine_event_instance(event));
555109ec558STvrtko Ursulin 	if (!engine)
556109ec558STvrtko Ursulin 		return -ENODEV;
557109ec558STvrtko Ursulin 
558b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
559b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
560b2f78cdaSTvrtko Ursulin 	if (ret)
561b2f78cdaSTvrtko Ursulin 		return ret;
562b2f78cdaSTvrtko Ursulin 
563b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
564b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
565b2f78cdaSTvrtko Ursulin 
566b2f78cdaSTvrtko Ursulin 	return ret;
567109ec558STvrtko Ursulin }
568109ec558STvrtko Ursulin 
569b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
570b46a33e2STvrtko Ursulin {
571b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
572b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
5730426c046STvrtko Ursulin 	int ret;
574b46a33e2STvrtko Ursulin 
575b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
576b46a33e2STvrtko Ursulin 		return -ENOENT;
577b46a33e2STvrtko Ursulin 
578b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
579b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
580b46a33e2STvrtko Ursulin 		return -EINVAL;
581b46a33e2STvrtko Ursulin 
582b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
583b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
584b46a33e2STvrtko Ursulin 
585b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
586b46a33e2STvrtko Ursulin 		return -EINVAL;
587b46a33e2STvrtko Ursulin 
5880426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5890426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
59000a79722STvrtko Ursulin 		return -EINVAL;
591b46a33e2STvrtko Ursulin 
592109ec558STvrtko Ursulin 	if (is_engine_event(event))
593b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
594109ec558STvrtko Ursulin 	else
595109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
596b46a33e2STvrtko Ursulin 	if (ret)
597b46a33e2STvrtko Ursulin 		return ret;
598b46a33e2STvrtko Ursulin 
599b46a33e2STvrtko Ursulin 	if (!event->parent)
600b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
601b46a33e2STvrtko Ursulin 
602b46a33e2STvrtko Ursulin 	return 0;
603b46a33e2STvrtko Ursulin }
604b46a33e2STvrtko Ursulin 
605ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
606b46a33e2STvrtko Ursulin {
607b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
608b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
609908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
610b46a33e2STvrtko Ursulin 	u64 val = 0;
611b46a33e2STvrtko Ursulin 
612b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
613b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
614b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
615b46a33e2STvrtko Ursulin 
616b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
617b46a33e2STvrtko Ursulin 						  engine_event_class(event),
618b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
619b46a33e2STvrtko Ursulin 
620b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
621b46a33e2STvrtko Ursulin 			/* Do nothing */
622b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
623b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
624b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
625b46a33e2STvrtko Ursulin 		} else {
626b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
627b46a33e2STvrtko Ursulin 		}
628b46a33e2STvrtko Ursulin 	} else {
629b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
630b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
631b46a33e2STvrtko Ursulin 			val =
632908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
6339f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
634b46a33e2STvrtko Ursulin 			break;
635b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
636b46a33e2STvrtko Ursulin 			val =
637908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
6389f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
639b46a33e2STvrtko Ursulin 			break;
6400cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6410cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
6420cd4684dSTvrtko Ursulin 			break;
6436060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
644518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6456060b6aeSTvrtko Ursulin 			break;
646b46a33e2STvrtko Ursulin 		}
647b46a33e2STvrtko Ursulin 	}
648b46a33e2STvrtko Ursulin 
649b46a33e2STvrtko Ursulin 	return val;
650b46a33e2STvrtko Ursulin }
651b46a33e2STvrtko Ursulin 
652b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
653b46a33e2STvrtko Ursulin {
654b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
655b46a33e2STvrtko Ursulin 	u64 prev, new;
656b46a33e2STvrtko Ursulin 
657b46a33e2STvrtko Ursulin again:
658b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
659ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
660b46a33e2STvrtko Ursulin 
661b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
662b46a33e2STvrtko Ursulin 		goto again;
663b46a33e2STvrtko Ursulin 
664b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
665b46a33e2STvrtko Ursulin }
666b46a33e2STvrtko Ursulin 
667b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
668b46a33e2STvrtko Ursulin {
669b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
670b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
671b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
672908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
673b46a33e2STvrtko Ursulin 	unsigned long flags;
674b46a33e2STvrtko Ursulin 
675908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
676b46a33e2STvrtko Ursulin 
677b46a33e2STvrtko Ursulin 	/*
678b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
679b46a33e2STvrtko Ursulin 	 * the event reference counter.
680b46a33e2STvrtko Ursulin 	 */
681908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
682908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
683908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
684908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
685908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
686b46a33e2STvrtko Ursulin 
687b46a33e2STvrtko Ursulin 	/*
688feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
689feff0dc6STvrtko Ursulin 	 */
690908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
691feff0dc6STvrtko Ursulin 
692feff0dc6STvrtko Ursulin 	/*
693b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
694b46a33e2STvrtko Ursulin 	 * is stored per engine.
695b46a33e2STvrtko Ursulin 	 */
696b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
697b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
698b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
699b46a33e2STvrtko Ursulin 
700b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
701b46a33e2STvrtko Ursulin 						  engine_event_class(event),
702b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
703b46a33e2STvrtko Ursulin 
70426a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
70526a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
70626a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
70726a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
70826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
70926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
710b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
71126a11deeSTvrtko Ursulin 
71226a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
713b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
714b46a33e2STvrtko Ursulin 	}
715b46a33e2STvrtko Ursulin 
716908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
717ad055fb8STvrtko Ursulin 
718b46a33e2STvrtko Ursulin 	/*
719b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
720b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
721b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
722b46a33e2STvrtko Ursulin 	 */
723ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
724b46a33e2STvrtko Ursulin }
725b46a33e2STvrtko Ursulin 
726b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
727b46a33e2STvrtko Ursulin {
728b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
729b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
730b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
731908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
732b46a33e2STvrtko Ursulin 	unsigned long flags;
733b46a33e2STvrtko Ursulin 
734908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
735b46a33e2STvrtko Ursulin 
736b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
737b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
738b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
739b46a33e2STvrtko Ursulin 
740b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
741b46a33e2STvrtko Ursulin 						  engine_event_class(event),
742b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
74326a11deeSTvrtko Ursulin 
74426a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
74526a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
746b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
74726a11deeSTvrtko Ursulin 
748b46a33e2STvrtko Ursulin 		/*
749b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
750b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
751b46a33e2STvrtko Ursulin 		 */
752b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
753b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
754b46a33e2STvrtko Ursulin 	}
755b46a33e2STvrtko Ursulin 
756908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
757908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
758b46a33e2STvrtko Ursulin 	/*
759b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
760b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
761b46a33e2STvrtko Ursulin 	 */
762908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
763908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
764908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
765feff0dc6STvrtko Ursulin 	}
766b46a33e2STvrtko Ursulin 
767908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
768b46a33e2STvrtko Ursulin }
769b46a33e2STvrtko Ursulin 
770b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
771b46a33e2STvrtko Ursulin {
772b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
773b46a33e2STvrtko Ursulin 	event->hw.state = 0;
774b46a33e2STvrtko Ursulin }
775b46a33e2STvrtko Ursulin 
776b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
777b46a33e2STvrtko Ursulin {
778b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
779b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
780b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
781b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
782b46a33e2STvrtko Ursulin }
783b46a33e2STvrtko Ursulin 
784b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
785b46a33e2STvrtko Ursulin {
786b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
787b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
788b46a33e2STvrtko Ursulin 
789b46a33e2STvrtko Ursulin 	return 0;
790b46a33e2STvrtko Ursulin }
791b46a33e2STvrtko Ursulin 
792b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
793b46a33e2STvrtko Ursulin {
794b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
795b46a33e2STvrtko Ursulin }
796b46a33e2STvrtko Ursulin 
797b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
798b46a33e2STvrtko Ursulin {
799b46a33e2STvrtko Ursulin 	return 0;
800b46a33e2STvrtko Ursulin }
801b46a33e2STvrtko Ursulin 
802b7d3aabfSChris Wilson struct i915_str_attribute {
803b7d3aabfSChris Wilson 	struct device_attribute attr;
804b7d3aabfSChris Wilson 	const char *str;
805b7d3aabfSChris Wilson };
806b7d3aabfSChris Wilson 
807b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
808b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
809b46a33e2STvrtko Ursulin {
810b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
811b46a33e2STvrtko Ursulin 
812b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
813b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
814b46a33e2STvrtko Ursulin }
815b46a33e2STvrtko Ursulin 
816b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
817b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
818b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
819b7d3aabfSChris Wilson 		  .str = _config, } \
820b46a33e2STvrtko Ursulin 	})[0].attr.attr)
821b46a33e2STvrtko Ursulin 
822b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
823b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
824b46a33e2STvrtko Ursulin 	NULL,
825b46a33e2STvrtko Ursulin };
826b46a33e2STvrtko Ursulin 
827b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
828b46a33e2STvrtko Ursulin 	.name = "format",
829b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
830b46a33e2STvrtko Ursulin };
831b46a33e2STvrtko Ursulin 
832b7d3aabfSChris Wilson struct i915_ext_attribute {
833b7d3aabfSChris Wilson 	struct device_attribute attr;
834b7d3aabfSChris Wilson 	unsigned long val;
835b7d3aabfSChris Wilson };
836b7d3aabfSChris Wilson 
837b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
838b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
839b46a33e2STvrtko Ursulin {
840b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
841b46a33e2STvrtko Ursulin 
842b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
843b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
844b46a33e2STvrtko Ursulin }
845b46a33e2STvrtko Ursulin 
846109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
847b46a33e2STvrtko Ursulin 	.name = "events",
848109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
849b46a33e2STvrtko Ursulin };
850b46a33e2STvrtko Ursulin 
851b46a33e2STvrtko Ursulin static ssize_t
852b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
853b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
854b46a33e2STvrtko Ursulin 			  char *buf)
855b46a33e2STvrtko Ursulin {
856b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
857b46a33e2STvrtko Ursulin }
858b46a33e2STvrtko Ursulin 
859b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
860b46a33e2STvrtko Ursulin 
861b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
862b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
863b46a33e2STvrtko Ursulin 	NULL,
864b46a33e2STvrtko Ursulin };
865b46a33e2STvrtko Ursulin 
866109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
867b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
868b46a33e2STvrtko Ursulin };
869b46a33e2STvrtko Ursulin 
870b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
871b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
872b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
873b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
874b46a33e2STvrtko Ursulin 	NULL
875b46a33e2STvrtko Ursulin };
876b46a33e2STvrtko Ursulin 
877109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
878109ec558STvrtko Ursulin { \
879109ec558STvrtko Ursulin 	.config = (__config), \
880109ec558STvrtko Ursulin 	.name = (__name), \
881109ec558STvrtko Ursulin 	.unit = (__unit), \
882109ec558STvrtko Ursulin }
883109ec558STvrtko Ursulin 
884109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
885109ec558STvrtko Ursulin { \
886109ec558STvrtko Ursulin 	.sample = (__sample), \
887109ec558STvrtko Ursulin 	.name = (__name), \
888109ec558STvrtko Ursulin }
889109ec558STvrtko Ursulin 
890109ec558STvrtko Ursulin static struct i915_ext_attribute *
891109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
892109ec558STvrtko Ursulin {
8932bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
894109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
895109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
896109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
897109ec558STvrtko Ursulin 	attr->val = config;
898109ec558STvrtko Ursulin 
899109ec558STvrtko Ursulin 	return ++attr;
900109ec558STvrtko Ursulin }
901109ec558STvrtko Ursulin 
902109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
903109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
904109ec558STvrtko Ursulin 	     const char *str)
905109ec558STvrtko Ursulin {
9062bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
907109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
908109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
909109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
910109ec558STvrtko Ursulin 	attr->event_str = str;
911109ec558STvrtko Ursulin 
912109ec558STvrtko Ursulin 	return ++attr;
913109ec558STvrtko Ursulin }
914109ec558STvrtko Ursulin 
915109ec558STvrtko Ursulin static struct attribute **
916908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
917109ec558STvrtko Ursulin {
918908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
919109ec558STvrtko Ursulin 	static const struct {
920109ec558STvrtko Ursulin 		u64 config;
921109ec558STvrtko Ursulin 		const char *name;
922109ec558STvrtko Ursulin 		const char *unit;
923109ec558STvrtko Ursulin 	} events[] = {
924e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
925e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
926109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
927109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
928109ec558STvrtko Ursulin 	};
929109ec558STvrtko Ursulin 	static const struct {
930109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
931109ec558STvrtko Ursulin 		char *name;
932109ec558STvrtko Ursulin 	} engine_events[] = {
933109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
934109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
935109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
936109ec558STvrtko Ursulin 	};
937109ec558STvrtko Ursulin 	unsigned int count = 0;
938109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
939109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
940109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
941109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
942109ec558STvrtko Ursulin 	unsigned int i;
943109ec558STvrtko Ursulin 
944109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
945109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
946109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
947109ec558STvrtko Ursulin 			count++;
948109ec558STvrtko Ursulin 	}
949109ec558STvrtko Ursulin 
950750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
951109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
952109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
953109ec558STvrtko Ursulin 						 engine_events[i].sample))
954109ec558STvrtko Ursulin 				count++;
955109ec558STvrtko Ursulin 		}
956109ec558STvrtko Ursulin 	}
957109ec558STvrtko Ursulin 
958109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
959dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
960109ec558STvrtko Ursulin 	if (!i915_attr)
961109ec558STvrtko Ursulin 		goto err_alloc;
962109ec558STvrtko Ursulin 
963dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
964109ec558STvrtko Ursulin 	if (!pmu_attr)
965109ec558STvrtko Ursulin 		goto err_alloc;
966109ec558STvrtko Ursulin 
967109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
968dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
969109ec558STvrtko Ursulin 	if (!attr)
970109ec558STvrtko Ursulin 		goto err_alloc;
971109ec558STvrtko Ursulin 
972109ec558STvrtko Ursulin 	i915_iter = i915_attr;
973109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
974109ec558STvrtko Ursulin 	attr_iter = attr;
975109ec558STvrtko Ursulin 
976109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
977109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
978109ec558STvrtko Ursulin 		char *str;
979109ec558STvrtko Ursulin 
980109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
981109ec558STvrtko Ursulin 			continue;
982109ec558STvrtko Ursulin 
983109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
984109ec558STvrtko Ursulin 		if (!str)
985109ec558STvrtko Ursulin 			goto err;
986109ec558STvrtko Ursulin 
987109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
988109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
989109ec558STvrtko Ursulin 
990109ec558STvrtko Ursulin 		if (events[i].unit) {
991109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
992109ec558STvrtko Ursulin 			if (!str)
993109ec558STvrtko Ursulin 				goto err;
994109ec558STvrtko Ursulin 
995109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
996109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
997109ec558STvrtko Ursulin 		}
998109ec558STvrtko Ursulin 	}
999109ec558STvrtko Ursulin 
1000109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
1001750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
1002109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
1003109ec558STvrtko Ursulin 			char *str;
1004109ec558STvrtko Ursulin 
1005109ec558STvrtko Ursulin 			if (engine_event_status(engine,
1006109ec558STvrtko Ursulin 						engine_events[i].sample))
1007109ec558STvrtko Ursulin 				continue;
1008109ec558STvrtko Ursulin 
1009109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
1010109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1011109ec558STvrtko Ursulin 			if (!str)
1012109ec558STvrtko Ursulin 				goto err;
1013109ec558STvrtko Ursulin 
1014109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1015109ec558STvrtko Ursulin 			i915_iter =
1016109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
10178810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
1018750e76b4SChris Wilson 								engine->uabi_instance,
1019109ec558STvrtko Ursulin 								engine_events[i].sample));
1020109ec558STvrtko Ursulin 
1021109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
1022109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1023109ec558STvrtko Ursulin 			if (!str)
1024109ec558STvrtko Ursulin 				goto err;
1025109ec558STvrtko Ursulin 
1026109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1027109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
1028109ec558STvrtko Ursulin 		}
1029109ec558STvrtko Ursulin 	}
1030109ec558STvrtko Ursulin 
1031908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
1032908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1033109ec558STvrtko Ursulin 
1034109ec558STvrtko Ursulin 	return attr;
1035109ec558STvrtko Ursulin 
1036109ec558STvrtko Ursulin err:;
1037109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1038109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1039109ec558STvrtko Ursulin 
1040109ec558STvrtko Ursulin err_alloc:
1041109ec558STvrtko Ursulin 	kfree(attr);
1042109ec558STvrtko Ursulin 	kfree(i915_attr);
1043109ec558STvrtko Ursulin 	kfree(pmu_attr);
1044109ec558STvrtko Ursulin 
1045109ec558STvrtko Ursulin 	return NULL;
1046109ec558STvrtko Ursulin }
1047109ec558STvrtko Ursulin 
1048908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1049109ec558STvrtko Ursulin {
1050109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
1051109ec558STvrtko Ursulin 
1052109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1053109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1054109ec558STvrtko Ursulin 
1055109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
1056908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1057908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1058109ec558STvrtko Ursulin 
1059109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
1060908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1061908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1062109ec558STvrtko Ursulin }
1063109ec558STvrtko Ursulin 
1064b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1065b46a33e2STvrtko Ursulin {
1066b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1067b46a33e2STvrtko Ursulin 
1068b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1069b46a33e2STvrtko Ursulin 
1070b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10710426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1072b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1073b46a33e2STvrtko Ursulin 
1074b46a33e2STvrtko Ursulin 	return 0;
1075b46a33e2STvrtko Ursulin }
1076b46a33e2STvrtko Ursulin 
1077b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1078b46a33e2STvrtko Ursulin {
1079b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1080b46a33e2STvrtko Ursulin 	unsigned int target;
1081b46a33e2STvrtko Ursulin 
1082b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1083b46a33e2STvrtko Ursulin 
1084b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1085b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1086b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1087b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1088b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1089b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1090b46a33e2STvrtko Ursulin 		}
1091b46a33e2STvrtko Ursulin 	}
1092b46a33e2STvrtko Ursulin 
1093b46a33e2STvrtko Ursulin 	return 0;
1094b46a33e2STvrtko Ursulin }
1095b46a33e2STvrtko Ursulin 
1096b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1097b46a33e2STvrtko Ursulin 
1098908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1099b46a33e2STvrtko Ursulin {
1100b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1101b46a33e2STvrtko Ursulin 	int ret;
1102b46a33e2STvrtko Ursulin 
1103b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1104b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1105b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1106b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1107b46a33e2STvrtko Ursulin 	if (ret < 0)
1108b46a33e2STvrtko Ursulin 		return ret;
1109b46a33e2STvrtko Ursulin 
1110b46a33e2STvrtko Ursulin 	slot = ret;
1111908091c8STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &pmu->node);
1112b46a33e2STvrtko Ursulin 	if (ret) {
1113b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1114b46a33e2STvrtko Ursulin 		return ret;
1115b46a33e2STvrtko Ursulin 	}
1116b46a33e2STvrtko Ursulin 
1117b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1118b46a33e2STvrtko Ursulin 	return 0;
1119b46a33e2STvrtko Ursulin }
1120b46a33e2STvrtko Ursulin 
1121908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1122b46a33e2STvrtko Ursulin {
1123b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1124908091c8STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node));
1125b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1126b46a33e2STvrtko Ursulin }
1127b46a33e2STvrtko Ursulin 
112805488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
112905488673STvrtko Ursulin {
113005488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
113105488673STvrtko Ursulin 
113205488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
113305488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
113405488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
113505488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
113605488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
113705488673STvrtko Ursulin }
113805488673STvrtko Ursulin 
1139b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1140b46a33e2STvrtko Ursulin {
1141908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1142fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1143b46a33e2STvrtko Ursulin 
1144b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
114588f8065cSChris Wilson 		dev_info(i915->drm.dev, "PMU not supported for this GPU.");
1146b46a33e2STvrtko Ursulin 		return;
1147b46a33e2STvrtko Ursulin 	}
1148b46a33e2STvrtko Ursulin 
1149908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1150908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1151908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1152b46a33e2STvrtko Ursulin 
115305488673STvrtko Ursulin 	if (!is_igp(i915))
115405488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
115505488673STvrtko Ursulin 				      "i915-%s",
115605488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
115705488673STvrtko Ursulin 	else
115805488673STvrtko Ursulin 		pmu->name = "i915";
115905488673STvrtko Ursulin 	if (!pmu->name)
1160b46a33e2STvrtko Ursulin 		goto err;
1161b46a33e2STvrtko Ursulin 
1162c442292aSChris Wilson 	i915_pmu_events_attr_group.attrs = create_event_attributes(pmu);
1163c442292aSChris Wilson 	if (!i915_pmu_events_attr_group.attrs)
1164c442292aSChris Wilson 		goto err_name;
1165c442292aSChris Wilson 
1166c442292aSChris Wilson 	pmu->base.attr_groups	= i915_pmu_attr_groups;
1167c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1168c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1169c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1170c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1171c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1172c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1173c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1174c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1175c442292aSChris Wilson 
117605488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
117705488673STvrtko Ursulin 	if (ret)
1178c442292aSChris Wilson 		goto err_attr;
117905488673STvrtko Ursulin 
1180908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1181b46a33e2STvrtko Ursulin 	if (ret)
1182b46a33e2STvrtko Ursulin 		goto err_unreg;
1183b46a33e2STvrtko Ursulin 
1184b46a33e2STvrtko Ursulin 	return;
1185b46a33e2STvrtko Ursulin 
1186b46a33e2STvrtko Ursulin err_unreg:
1187908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1188c442292aSChris Wilson err_attr:
1189c442292aSChris Wilson 	pmu->base.event_init = NULL;
1190c442292aSChris Wilson 	free_event_attributes(pmu);
119105488673STvrtko Ursulin err_name:
119205488673STvrtko Ursulin 	if (!is_igp(i915))
119305488673STvrtko Ursulin 		kfree(pmu->name);
1194b46a33e2STvrtko Ursulin err:
1195c442292aSChris Wilson 	dev_notice(i915->drm.dev, "Failed to register PMU!\n");
1196b46a33e2STvrtko Ursulin }
1197b46a33e2STvrtko Ursulin 
1198b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1199b46a33e2STvrtko Ursulin {
1200908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1201908091c8STvrtko Ursulin 
1202908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1203b46a33e2STvrtko Ursulin 		return;
1204b46a33e2STvrtko Ursulin 
1205908091c8STvrtko Ursulin 	WARN_ON(pmu->enable);
1206b46a33e2STvrtko Ursulin 
1207908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1208b46a33e2STvrtko Ursulin 
1209908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1210b46a33e2STvrtko Ursulin 
1211908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1212908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
121305488673STvrtko Ursulin 	if (!is_igp(i915))
121405488673STvrtko Ursulin 		kfree(pmu->name);
1215908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1216b46a33e2STvrtko Ursulin }
1217