xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision df6a42053513846475ae1fbd224dfbdbcd0c7010)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
153e7abf81SAndi Shyti #include "gt/intel_rps.h"
16112ed2d3SChris Wilson 
17058a9b43SMichal Wajdeczko #include "i915_drv.h"
18ecbb5fb7SJani Nikula #include "i915_pmu.h"
19ecbb5fb7SJani Nikula #include "intel_pm.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
31b46a33e2STvrtko Ursulin 
32141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
33b46a33e2STvrtko Ursulin 
34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
35b46a33e2STvrtko Ursulin {
36b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
37b46a33e2STvrtko Ursulin }
38b46a33e2STvrtko Ursulin 
39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
40b46a33e2STvrtko Ursulin {
41b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
42b46a33e2STvrtko Ursulin }
43b46a33e2STvrtko Ursulin 
44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
45b46a33e2STvrtko Ursulin {
46b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
47b46a33e2STvrtko Ursulin }
48b46a33e2STvrtko Ursulin 
49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
50b46a33e2STvrtko Ursulin {
51b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
52b46a33e2STvrtko Ursulin }
53b46a33e2STvrtko Ursulin 
54b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
55b46a33e2STvrtko Ursulin {
56b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
57b46a33e2STvrtko Ursulin }
58b46a33e2STvrtko Ursulin 
59b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
60b46a33e2STvrtko Ursulin {
61b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
62b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
63b46a33e2STvrtko Ursulin 	else
64b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
65b46a33e2STvrtko Ursulin }
66b46a33e2STvrtko Ursulin 
67b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
68b46a33e2STvrtko Ursulin {
69b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
70b46a33e2STvrtko Ursulin }
71b46a33e2STvrtko Ursulin 
72b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
73b46a33e2STvrtko Ursulin {
74b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
75b46a33e2STvrtko Ursulin }
76b46a33e2STvrtko Ursulin 
77b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
78b46a33e2STvrtko Ursulin {
79b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
80b46a33e2STvrtko Ursulin }
81b46a33e2STvrtko Ursulin 
82908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
83feff0dc6STvrtko Ursulin {
84908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
85feff0dc6STvrtko Ursulin 	u64 enable;
86feff0dc6STvrtko Ursulin 
87feff0dc6STvrtko Ursulin 	/*
88feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
89feff0dc6STvrtko Ursulin 	 *
90feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
91feff0dc6STvrtko Ursulin 	 */
92908091c8STvrtko Ursulin 	enable = pmu->enable;
93feff0dc6STvrtko Ursulin 
94feff0dc6STvrtko Ursulin 	/*
95feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
96feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
97feff0dc6STvrtko Ursulin 	 */
98feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
99feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
100feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
101feff0dc6STvrtko Ursulin 
102feff0dc6STvrtko Ursulin 	/*
103feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
104feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
105feff0dc6STvrtko Ursulin 	 */
106feff0dc6STvrtko Ursulin 	if (!gpu_active)
107feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
108b3add01eSTvrtko Ursulin 	/*
109b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
110b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
111b3add01eSTvrtko Ursulin 	 */
112bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
113b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
114feff0dc6STvrtko Ursulin 
115feff0dc6STvrtko Ursulin 	/*
116feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
117feff0dc6STvrtko Ursulin 	 */
118feff0dc6STvrtko Ursulin 	return enable;
119feff0dc6STvrtko Ursulin }
120feff0dc6STvrtko Ursulin 
121c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
12216ffe73cSChris Wilson {
12316ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
12416ffe73cSChris Wilson 	u64 val;
12516ffe73cSChris Wilson 
126c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
12716ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
12816ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
12916ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
13016ffe73cSChris Wilson 
13116ffe73cSChris Wilson 	if (HAS_RC6p(i915))
132c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
13316ffe73cSChris Wilson 
13416ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
135c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
13616ffe73cSChris Wilson 
13716ffe73cSChris Wilson 	return val;
13816ffe73cSChris Wilson }
13916ffe73cSChris Wilson 
14016ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
14116ffe73cSChris Wilson 
14216ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
14316ffe73cSChris Wilson {
14416ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
14516ffe73cSChris Wilson }
14616ffe73cSChris Wilson 
147*df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
14816ffe73cSChris Wilson {
149*df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
150*df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
151*df6a4205STvrtko Ursulin 	unsigned long flags;
152*df6a4205STvrtko Ursulin 	bool awake = false;
15316ffe73cSChris Wilson 	u64 val;
15416ffe73cSChris Wilson 
155*df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
156*df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
157*df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
158*df6a4205STvrtko Ursulin 		awake = true;
159*df6a4205STvrtko Ursulin 	}
160*df6a4205STvrtko Ursulin 
161*df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
162*df6a4205STvrtko Ursulin 
163*df6a4205STvrtko Ursulin 	if (awake) {
164*df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
165*df6a4205STvrtko Ursulin 	} else {
16616ffe73cSChris Wilson 		/*
16716ffe73cSChris Wilson 		 * We think we are runtime suspended.
16816ffe73cSChris Wilson 		 *
16916ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
17016ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
17116ffe73cSChris Wilson 		 * counter value.
17216ffe73cSChris Wilson 		 */
17316ffe73cSChris Wilson 		val = ktime_since(pmu->sleep_last);
17416ffe73cSChris Wilson 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
17516ffe73cSChris Wilson 	}
17616ffe73cSChris Wilson 
177*df6a4205STvrtko Ursulin 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
178*df6a4205STvrtko Ursulin 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
17916ffe73cSChris Wilson 	else
180*df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
18116ffe73cSChris Wilson 
18216ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
18316ffe73cSChris Wilson 
18416ffe73cSChris Wilson 	return val;
18516ffe73cSChris Wilson }
18616ffe73cSChris Wilson 
18716ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
188feff0dc6STvrtko Ursulin {
189908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
190908091c8STvrtko Ursulin 
19116ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
192*df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
193feff0dc6STvrtko Ursulin 
19416ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
195feff0dc6STvrtko Ursulin }
196feff0dc6STvrtko Ursulin 
19716ffe73cSChris Wilson #else
19816ffe73cSChris Wilson 
19916ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
20016ffe73cSChris Wilson {
20116ffe73cSChris Wilson 	return __get_rc6(gt);
20216ffe73cSChris Wilson }
20316ffe73cSChris Wilson 
20416ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
20516ffe73cSChris Wilson 
20616ffe73cSChris Wilson #endif
20716ffe73cSChris Wilson 
208908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
209feff0dc6STvrtko Ursulin {
210908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
211908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
212908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
213908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
214feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
215feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
216feff0dc6STvrtko Ursulin 	}
217feff0dc6STvrtko Ursulin }
218feff0dc6STvrtko Ursulin 
21916ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
22016ffe73cSChris Wilson {
22116ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
22216ffe73cSChris Wilson 
22316ffe73cSChris Wilson 	if (!pmu->base.event_init)
22416ffe73cSChris Wilson 		return;
22516ffe73cSChris Wilson 
22616ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
22716ffe73cSChris Wilson 
22816ffe73cSChris Wilson 	park_rc6(i915);
22916ffe73cSChris Wilson 
23016ffe73cSChris Wilson 	/*
23116ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
23216ffe73cSChris Wilson 	 * GPU went idle.
23316ffe73cSChris Wilson 	 */
23416ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
23516ffe73cSChris Wilson 
23616ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
23716ffe73cSChris Wilson }
23816ffe73cSChris Wilson 
239feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
240feff0dc6STvrtko Ursulin {
241908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
242908091c8STvrtko Ursulin 
243908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
244feff0dc6STvrtko Ursulin 		return;
245feff0dc6STvrtko Ursulin 
246908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
24716ffe73cSChris Wilson 
248feff0dc6STvrtko Ursulin 	/*
249feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
250feff0dc6STvrtko Ursulin 	 */
251908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
25216ffe73cSChris Wilson 
253908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
254feff0dc6STvrtko Ursulin }
255feff0dc6STvrtko Ursulin 
256b46a33e2STvrtko Ursulin static void
2579f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
258b46a33e2STvrtko Ursulin {
2599f473ecfSTvrtko Ursulin 	sample->cur += val;
260b46a33e2STvrtko Ursulin }
261b46a33e2STvrtko Ursulin 
262d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
263d79e1bd6SChris Wilson {
264d79e1bd6SChris Wilson 	/*
265d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
266d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
267d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
268d79e1bd6SChris Wilson 	 */
269d79e1bd6SChris Wilson 	return IS_GEN(i915, 7);
270d79e1bd6SChris Wilson }
271d79e1bd6SChris Wilson 
2729f473ecfSTvrtko Ursulin static void
27308ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns)
274b46a33e2STvrtko Ursulin {
27508ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
276b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
277b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
278b46a33e2STvrtko Ursulin 
27928fba096STvrtko Ursulin 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
280b46a33e2STvrtko Ursulin 		return;
281b46a33e2STvrtko Ursulin 
282edb1ecadSChris Wilson 	if (!intel_gt_pm_is_awake(gt))
283edb1ecadSChris Wilson 		return;
284edb1ecadSChris Wilson 
285c6e07adaSChris Wilson 	for_each_engine(engine, gt, id) {
286d0aa694bSChris Wilson 		struct intel_engine_pmu *pmu = &engine->pmu;
287d79e1bd6SChris Wilson 		spinlock_t *mmio_lock;
28851fbd8deSChris Wilson 		unsigned long flags;
289d0aa694bSChris Wilson 		bool busy;
290b46a33e2STvrtko Ursulin 		u32 val;
291b46a33e2STvrtko Ursulin 
29251fbd8deSChris Wilson 		if (!intel_engine_pm_get_if_awake(engine))
29351fbd8deSChris Wilson 			continue;
29451fbd8deSChris Wilson 
295d79e1bd6SChris Wilson 		mmio_lock = NULL;
296d79e1bd6SChris Wilson 		if (exclusive_mmio_access(i915))
297d79e1bd6SChris Wilson 			mmio_lock = &engine->uncore->lock;
298d79e1bd6SChris Wilson 
299d79e1bd6SChris Wilson 		if (unlikely(mmio_lock))
300d79e1bd6SChris Wilson 			spin_lock_irqsave(mmio_lock, flags);
30151fbd8deSChris Wilson 
30228fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_CTL);
303d0aa694bSChris Wilson 		if (val == 0) /* powerwell off => engine idle */
30451fbd8deSChris Wilson 			goto skip;
305b46a33e2STvrtko Ursulin 
3069f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
307d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3089f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
309d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
310b46a33e2STvrtko Ursulin 
31154fc577dSTvrtko Ursulin 		/* No need to sample when busy stats are supported. */
31254fc577dSTvrtko Ursulin 		if (intel_engine_supports_stats(engine))
31354fc577dSTvrtko Ursulin 			goto skip;
31454fc577dSTvrtko Ursulin 
315d0aa694bSChris Wilson 		/*
316d0aa694bSChris Wilson 		 * While waiting on a semaphore or event, MI_MODE reports the
317d0aa694bSChris Wilson 		 * ring as idle. However, previously using the seqno, and with
318d0aa694bSChris Wilson 		 * execlists sampling, we account for the ring waiting as the
319d0aa694bSChris Wilson 		 * engine being busy. Therefore, we record the sample as being
320d0aa694bSChris Wilson 		 * busy if either waiting or !idle.
321d0aa694bSChris Wilson 		 */
322d0aa694bSChris Wilson 		busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
323d0aa694bSChris Wilson 		if (!busy) {
32428fba096STvrtko Ursulin 			val = ENGINE_READ_FW(engine, RING_MI_MODE);
325d0aa694bSChris Wilson 			busy = !(val & MODE_IDLE);
326d0aa694bSChris Wilson 		}
327d0aa694bSChris Wilson 		if (busy)
328d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
329b46a33e2STvrtko Ursulin 
33051fbd8deSChris Wilson skip:
331d79e1bd6SChris Wilson 		if (unlikely(mmio_lock))
332d79e1bd6SChris Wilson 			spin_unlock_irqrestore(mmio_lock, flags);
33307779a76SChris Wilson 		intel_engine_pm_put_async(engine);
33451fbd8deSChris Wilson 	}
335b46a33e2STvrtko Ursulin }
336b46a33e2STvrtko Ursulin 
3379f473ecfSTvrtko Ursulin static void
3389f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3399f473ecfSTvrtko Ursulin {
3409f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3419f473ecfSTvrtko Ursulin }
3429f473ecfSTvrtko Ursulin 
343b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
344b66ecd04STvrtko Ursulin {
345b66ecd04STvrtko Ursulin 	return pmu->enable &
346b66ecd04STvrtko Ursulin 	       (config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
347b66ecd04STvrtko Ursulin 		config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY));
348b66ecd04STvrtko Ursulin }
349b66ecd04STvrtko Ursulin 
3509f473ecfSTvrtko Ursulin static void
35108ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
352b46a33e2STvrtko Ursulin {
35308ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
35408ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
35508ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3563e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
35708ce5c64STvrtko Ursulin 
358b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
359b66ecd04STvrtko Ursulin 		return;
360b66ecd04STvrtko Ursulin 
361b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
362b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
363b66ecd04STvrtko Ursulin 		return;
364b66ecd04STvrtko Ursulin 
36508ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
366b46a33e2STvrtko Ursulin 		u32 val;
367b46a33e2STvrtko Ursulin 
368c1c82d26SChris Wilson 		/*
369c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
370c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
371c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
372c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
373c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
374c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
375c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
376c1c82d26SChris Wilson 		 */
377b66ecd04STvrtko Ursulin 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
378b66ecd04STvrtko Ursulin 		if (val)
379e03512edSAndi Shyti 			val = intel_rps_get_cagf(rps, val);
380b66ecd04STvrtko Ursulin 		else
381b66ecd04STvrtko Ursulin 			val = rps->cur_freq;
382b46a33e2STvrtko Ursulin 
38308ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
384b66ecd04STvrtko Ursulin 				intel_gpu_freq(rps, val), period_ns / 1000);
385b46a33e2STvrtko Ursulin 	}
386b46a33e2STvrtko Ursulin 
38708ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
38808ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
3893e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
3909f473ecfSTvrtko Ursulin 				period_ns / 1000);
391b46a33e2STvrtko Ursulin 	}
392b66ecd04STvrtko Ursulin 
393b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
394b46a33e2STvrtko Ursulin }
395b46a33e2STvrtko Ursulin 
396b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
397b46a33e2STvrtko Ursulin {
398b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
399b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
400908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
40108ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
4029f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4039f473ecfSTvrtko Ursulin 	ktime_t now;
404b46a33e2STvrtko Ursulin 
405908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
406b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
407b46a33e2STvrtko Ursulin 
4089f473ecfSTvrtko Ursulin 	now = ktime_get();
409908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
410908091c8STvrtko Ursulin 	pmu->timer_last = now;
411b46a33e2STvrtko Ursulin 
4129f473ecfSTvrtko Ursulin 	/*
4139f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4149f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4159f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4169f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4179f473ecfSTvrtko Ursulin 	 */
41808ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
41908ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4209f473ecfSTvrtko Ursulin 
4219f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4229f473ecfSTvrtko Ursulin 
423b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
424b46a33e2STvrtko Ursulin }
425b46a33e2STvrtko Ursulin 
4260cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4270cd4684dSTvrtko Ursulin {
4280cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4290cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4300cd4684dSTvrtko Ursulin 	u64 sum = 0;
4310cd4684dSTvrtko Ursulin 	int cpu;
4320cd4684dSTvrtko Ursulin 
4330cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4340cd4684dSTvrtko Ursulin 		return 0;
4350cd4684dSTvrtko Ursulin 
4360cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4370cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4380cd4684dSTvrtko Ursulin 
4390cd4684dSTvrtko Ursulin 	return sum;
4400cd4684dSTvrtko Ursulin }
4410cd4684dSTvrtko Ursulin 
442b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
443b2f78cdaSTvrtko Ursulin {
444b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
445b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
446b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
447b2f78cdaSTvrtko Ursulin 
448b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
449b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
450b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
451b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
452b2f78cdaSTvrtko Ursulin 		return;
453b2f78cdaSTvrtko Ursulin 
454b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
455b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
456b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
457b2f78cdaSTvrtko Ursulin }
458b2f78cdaSTvrtko Ursulin 
459b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
460b46a33e2STvrtko Ursulin {
461b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
462b2f78cdaSTvrtko Ursulin 
463b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
464b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
465b46a33e2STvrtko Ursulin }
466b46a33e2STvrtko Ursulin 
467109ec558STvrtko Ursulin static int
468109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
469109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
470b46a33e2STvrtko Ursulin {
471109ec558STvrtko Ursulin 	switch (sample) {
472b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
473b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
474b46a33e2STvrtko Ursulin 		break;
475b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
476109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
477b46a33e2STvrtko Ursulin 			return -ENODEV;
478b46a33e2STvrtko Ursulin 		break;
479b46a33e2STvrtko Ursulin 	default:
480b46a33e2STvrtko Ursulin 		return -ENOENT;
481b46a33e2STvrtko Ursulin 	}
482b46a33e2STvrtko Ursulin 
483b46a33e2STvrtko Ursulin 	return 0;
484b46a33e2STvrtko Ursulin }
485b46a33e2STvrtko Ursulin 
486109ec558STvrtko Ursulin static int
487109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
488109ec558STvrtko Ursulin {
489109ec558STvrtko Ursulin 	switch (config) {
490109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
491109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
492109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
493109ec558STvrtko Ursulin 			return -ENODEV;
494109ec558STvrtko Ursulin 		/* Fall-through. */
495109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
496109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
497109ec558STvrtko Ursulin 			return -ENODEV;
498109ec558STvrtko Ursulin 		break;
499109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
500109ec558STvrtko Ursulin 		break;
501109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
502109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
503109ec558STvrtko Ursulin 			return -ENODEV;
504109ec558STvrtko Ursulin 		break;
505109ec558STvrtko Ursulin 	default:
506109ec558STvrtko Ursulin 		return -ENOENT;
507109ec558STvrtko Ursulin 	}
508109ec558STvrtko Ursulin 
509109ec558STvrtko Ursulin 	return 0;
510109ec558STvrtko Ursulin }
511109ec558STvrtko Ursulin 
512109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
513109ec558STvrtko Ursulin {
514109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
515109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
516109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
517b2f78cdaSTvrtko Ursulin 	u8 sample;
518b2f78cdaSTvrtko Ursulin 	int ret;
519109ec558STvrtko Ursulin 
520109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
521109ec558STvrtko Ursulin 					  engine_event_instance(event));
522109ec558STvrtko Ursulin 	if (!engine)
523109ec558STvrtko Ursulin 		return -ENODEV;
524109ec558STvrtko Ursulin 
525b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
526b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
527b2f78cdaSTvrtko Ursulin 	if (ret)
528b2f78cdaSTvrtko Ursulin 		return ret;
529b2f78cdaSTvrtko Ursulin 
530b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
531b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
532b2f78cdaSTvrtko Ursulin 
533b2f78cdaSTvrtko Ursulin 	return ret;
534109ec558STvrtko Ursulin }
535109ec558STvrtko Ursulin 
536b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
537b46a33e2STvrtko Ursulin {
538b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
539b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
5400426c046STvrtko Ursulin 	int ret;
541b46a33e2STvrtko Ursulin 
542b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
543b46a33e2STvrtko Ursulin 		return -ENOENT;
544b46a33e2STvrtko Ursulin 
545b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
546b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
547b46a33e2STvrtko Ursulin 		return -EINVAL;
548b46a33e2STvrtko Ursulin 
549b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
550b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
551b46a33e2STvrtko Ursulin 
552b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
553b46a33e2STvrtko Ursulin 		return -EINVAL;
554b46a33e2STvrtko Ursulin 
5550426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5560426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
55700a79722STvrtko Ursulin 		return -EINVAL;
558b46a33e2STvrtko Ursulin 
559109ec558STvrtko Ursulin 	if (is_engine_event(event))
560b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
561109ec558STvrtko Ursulin 	else
562109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
563b46a33e2STvrtko Ursulin 	if (ret)
564b46a33e2STvrtko Ursulin 		return ret;
565b46a33e2STvrtko Ursulin 
566b46a33e2STvrtko Ursulin 	if (!event->parent)
567b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
568b46a33e2STvrtko Ursulin 
569b46a33e2STvrtko Ursulin 	return 0;
570b46a33e2STvrtko Ursulin }
571b46a33e2STvrtko Ursulin 
572ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
573b46a33e2STvrtko Ursulin {
574b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
575b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
576908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
577b46a33e2STvrtko Ursulin 	u64 val = 0;
578b46a33e2STvrtko Ursulin 
579b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
580b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
581b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
582b46a33e2STvrtko Ursulin 
583b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
584b46a33e2STvrtko Ursulin 						  engine_event_class(event),
585b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
586b46a33e2STvrtko Ursulin 
587b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
588b46a33e2STvrtko Ursulin 			/* Do nothing */
589b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
590b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
591b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
592b46a33e2STvrtko Ursulin 		} else {
593b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
594b46a33e2STvrtko Ursulin 		}
595b46a33e2STvrtko Ursulin 	} else {
596b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
597b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
598b46a33e2STvrtko Ursulin 			val =
599908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
6009f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
601b46a33e2STvrtko Ursulin 			break;
602b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
603b46a33e2STvrtko Ursulin 			val =
604908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
6059f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
606b46a33e2STvrtko Ursulin 			break;
6070cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6080cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
6090cd4684dSTvrtko Ursulin 			break;
6106060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
611518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6126060b6aeSTvrtko Ursulin 			break;
613b46a33e2STvrtko Ursulin 		}
614b46a33e2STvrtko Ursulin 	}
615b46a33e2STvrtko Ursulin 
616b46a33e2STvrtko Ursulin 	return val;
617b46a33e2STvrtko Ursulin }
618b46a33e2STvrtko Ursulin 
619b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
620b46a33e2STvrtko Ursulin {
621b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
622b46a33e2STvrtko Ursulin 	u64 prev, new;
623b46a33e2STvrtko Ursulin 
624b46a33e2STvrtko Ursulin again:
625b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
626ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
627b46a33e2STvrtko Ursulin 
628b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
629b46a33e2STvrtko Ursulin 		goto again;
630b46a33e2STvrtko Ursulin 
631b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
632b46a33e2STvrtko Ursulin }
633b46a33e2STvrtko Ursulin 
634b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
635b46a33e2STvrtko Ursulin {
636b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
637b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
638b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
639908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
640b46a33e2STvrtko Ursulin 	unsigned long flags;
641b46a33e2STvrtko Ursulin 
642908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
643b46a33e2STvrtko Ursulin 
644b46a33e2STvrtko Ursulin 	/*
645b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
646b46a33e2STvrtko Ursulin 	 * the event reference counter.
647b46a33e2STvrtko Ursulin 	 */
648908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
649908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
650908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
651908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
652908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
653b46a33e2STvrtko Ursulin 
654b46a33e2STvrtko Ursulin 	/*
655feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
656feff0dc6STvrtko Ursulin 	 */
657908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
658feff0dc6STvrtko Ursulin 
659feff0dc6STvrtko Ursulin 	/*
660b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
661b46a33e2STvrtko Ursulin 	 * is stored per engine.
662b46a33e2STvrtko Ursulin 	 */
663b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
664b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
665b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
666b46a33e2STvrtko Ursulin 
667b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
668b46a33e2STvrtko Ursulin 						  engine_event_class(event),
669b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
670b46a33e2STvrtko Ursulin 
67126a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
67226a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
67326a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
67426a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
67526a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
67626a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
677b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
67826a11deeSTvrtko Ursulin 
67926a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
680b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
681b46a33e2STvrtko Ursulin 	}
682b46a33e2STvrtko Ursulin 
683908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
684ad055fb8STvrtko Ursulin 
685b46a33e2STvrtko Ursulin 	/*
686b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
687b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
688b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
689b46a33e2STvrtko Ursulin 	 */
690ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
691b46a33e2STvrtko Ursulin }
692b46a33e2STvrtko Ursulin 
693b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
694b46a33e2STvrtko Ursulin {
695b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
696b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
697b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
698908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
699b46a33e2STvrtko Ursulin 	unsigned long flags;
700b46a33e2STvrtko Ursulin 
701908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
702b46a33e2STvrtko Ursulin 
703b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
704b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
705b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
706b46a33e2STvrtko Ursulin 
707b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
708b46a33e2STvrtko Ursulin 						  engine_event_class(event),
709b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
71026a11deeSTvrtko Ursulin 
71126a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
71226a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
713b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
71426a11deeSTvrtko Ursulin 
715b46a33e2STvrtko Ursulin 		/*
716b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
717b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
718b46a33e2STvrtko Ursulin 		 */
719b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
720b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
721b46a33e2STvrtko Ursulin 	}
722b46a33e2STvrtko Ursulin 
723908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
724908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
725b46a33e2STvrtko Ursulin 	/*
726b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
727b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
728b46a33e2STvrtko Ursulin 	 */
729908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
730908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
731908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
732feff0dc6STvrtko Ursulin 	}
733b46a33e2STvrtko Ursulin 
734908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
735b46a33e2STvrtko Ursulin }
736b46a33e2STvrtko Ursulin 
737b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
738b46a33e2STvrtko Ursulin {
739b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
740b46a33e2STvrtko Ursulin 	event->hw.state = 0;
741b46a33e2STvrtko Ursulin }
742b46a33e2STvrtko Ursulin 
743b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
744b46a33e2STvrtko Ursulin {
745b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
746b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
747b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
748b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
749b46a33e2STvrtko Ursulin }
750b46a33e2STvrtko Ursulin 
751b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
752b46a33e2STvrtko Ursulin {
753b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
754b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
755b46a33e2STvrtko Ursulin 
756b46a33e2STvrtko Ursulin 	return 0;
757b46a33e2STvrtko Ursulin }
758b46a33e2STvrtko Ursulin 
759b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
760b46a33e2STvrtko Ursulin {
761b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
762b46a33e2STvrtko Ursulin }
763b46a33e2STvrtko Ursulin 
764b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
765b46a33e2STvrtko Ursulin {
766b46a33e2STvrtko Ursulin 	return 0;
767b46a33e2STvrtko Ursulin }
768b46a33e2STvrtko Ursulin 
769b7d3aabfSChris Wilson struct i915_str_attribute {
770b7d3aabfSChris Wilson 	struct device_attribute attr;
771b7d3aabfSChris Wilson 	const char *str;
772b7d3aabfSChris Wilson };
773b7d3aabfSChris Wilson 
774b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
775b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
776b46a33e2STvrtko Ursulin {
777b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
778b46a33e2STvrtko Ursulin 
779b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
780b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
781b46a33e2STvrtko Ursulin }
782b46a33e2STvrtko Ursulin 
783b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
784b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
785b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
786b7d3aabfSChris Wilson 		  .str = _config, } \
787b46a33e2STvrtko Ursulin 	})[0].attr.attr)
788b46a33e2STvrtko Ursulin 
789b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
790b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
791b46a33e2STvrtko Ursulin 	NULL,
792b46a33e2STvrtko Ursulin };
793b46a33e2STvrtko Ursulin 
794b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
795b46a33e2STvrtko Ursulin 	.name = "format",
796b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
797b46a33e2STvrtko Ursulin };
798b46a33e2STvrtko Ursulin 
799b7d3aabfSChris Wilson struct i915_ext_attribute {
800b7d3aabfSChris Wilson 	struct device_attribute attr;
801b7d3aabfSChris Wilson 	unsigned long val;
802b7d3aabfSChris Wilson };
803b7d3aabfSChris Wilson 
804b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
805b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
806b46a33e2STvrtko Ursulin {
807b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
808b46a33e2STvrtko Ursulin 
809b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
810b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
811b46a33e2STvrtko Ursulin }
812b46a33e2STvrtko Ursulin 
813109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
814b46a33e2STvrtko Ursulin 	.name = "events",
815109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
816b46a33e2STvrtko Ursulin };
817b46a33e2STvrtko Ursulin 
818b46a33e2STvrtko Ursulin static ssize_t
819b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
820b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
821b46a33e2STvrtko Ursulin 			  char *buf)
822b46a33e2STvrtko Ursulin {
823b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
824b46a33e2STvrtko Ursulin }
825b46a33e2STvrtko Ursulin 
826b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
827b46a33e2STvrtko Ursulin 
828b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
829b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
830b46a33e2STvrtko Ursulin 	NULL,
831b46a33e2STvrtko Ursulin };
832b46a33e2STvrtko Ursulin 
833109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
834b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
835b46a33e2STvrtko Ursulin };
836b46a33e2STvrtko Ursulin 
837b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
838b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
839b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
840b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
841b46a33e2STvrtko Ursulin 	NULL
842b46a33e2STvrtko Ursulin };
843b46a33e2STvrtko Ursulin 
844109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
845109ec558STvrtko Ursulin { \
846109ec558STvrtko Ursulin 	.config = (__config), \
847109ec558STvrtko Ursulin 	.name = (__name), \
848109ec558STvrtko Ursulin 	.unit = (__unit), \
849109ec558STvrtko Ursulin }
850109ec558STvrtko Ursulin 
851109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
852109ec558STvrtko Ursulin { \
853109ec558STvrtko Ursulin 	.sample = (__sample), \
854109ec558STvrtko Ursulin 	.name = (__name), \
855109ec558STvrtko Ursulin }
856109ec558STvrtko Ursulin 
857109ec558STvrtko Ursulin static struct i915_ext_attribute *
858109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
859109ec558STvrtko Ursulin {
8602bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
861109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
862109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
863109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
864109ec558STvrtko Ursulin 	attr->val = config;
865109ec558STvrtko Ursulin 
866109ec558STvrtko Ursulin 	return ++attr;
867109ec558STvrtko Ursulin }
868109ec558STvrtko Ursulin 
869109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
870109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
871109ec558STvrtko Ursulin 	     const char *str)
872109ec558STvrtko Ursulin {
8732bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
874109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
875109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
876109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
877109ec558STvrtko Ursulin 	attr->event_str = str;
878109ec558STvrtko Ursulin 
879109ec558STvrtko Ursulin 	return ++attr;
880109ec558STvrtko Ursulin }
881109ec558STvrtko Ursulin 
882109ec558STvrtko Ursulin static struct attribute **
883908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
884109ec558STvrtko Ursulin {
885908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
886109ec558STvrtko Ursulin 	static const struct {
887109ec558STvrtko Ursulin 		u64 config;
888109ec558STvrtko Ursulin 		const char *name;
889109ec558STvrtko Ursulin 		const char *unit;
890109ec558STvrtko Ursulin 	} events[] = {
891e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
892e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
893109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
894109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
895109ec558STvrtko Ursulin 	};
896109ec558STvrtko Ursulin 	static const struct {
897109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
898109ec558STvrtko Ursulin 		char *name;
899109ec558STvrtko Ursulin 	} engine_events[] = {
900109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
901109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
902109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
903109ec558STvrtko Ursulin 	};
904109ec558STvrtko Ursulin 	unsigned int count = 0;
905109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
906109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
907109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
908109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
909109ec558STvrtko Ursulin 	unsigned int i;
910109ec558STvrtko Ursulin 
911109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
912109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
913109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
914109ec558STvrtko Ursulin 			count++;
915109ec558STvrtko Ursulin 	}
916109ec558STvrtko Ursulin 
917750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
918109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
919109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
920109ec558STvrtko Ursulin 						 engine_events[i].sample))
921109ec558STvrtko Ursulin 				count++;
922109ec558STvrtko Ursulin 		}
923109ec558STvrtko Ursulin 	}
924109ec558STvrtko Ursulin 
925109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
926dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
927109ec558STvrtko Ursulin 	if (!i915_attr)
928109ec558STvrtko Ursulin 		goto err_alloc;
929109ec558STvrtko Ursulin 
930dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
931109ec558STvrtko Ursulin 	if (!pmu_attr)
932109ec558STvrtko Ursulin 		goto err_alloc;
933109ec558STvrtko Ursulin 
934109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
935dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
936109ec558STvrtko Ursulin 	if (!attr)
937109ec558STvrtko Ursulin 		goto err_alloc;
938109ec558STvrtko Ursulin 
939109ec558STvrtko Ursulin 	i915_iter = i915_attr;
940109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
941109ec558STvrtko Ursulin 	attr_iter = attr;
942109ec558STvrtko Ursulin 
943109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
944109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
945109ec558STvrtko Ursulin 		char *str;
946109ec558STvrtko Ursulin 
947109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
948109ec558STvrtko Ursulin 			continue;
949109ec558STvrtko Ursulin 
950109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
951109ec558STvrtko Ursulin 		if (!str)
952109ec558STvrtko Ursulin 			goto err;
953109ec558STvrtko Ursulin 
954109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
955109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
956109ec558STvrtko Ursulin 
957109ec558STvrtko Ursulin 		if (events[i].unit) {
958109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
959109ec558STvrtko Ursulin 			if (!str)
960109ec558STvrtko Ursulin 				goto err;
961109ec558STvrtko Ursulin 
962109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
963109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
964109ec558STvrtko Ursulin 		}
965109ec558STvrtko Ursulin 	}
966109ec558STvrtko Ursulin 
967109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
968750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
969109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
970109ec558STvrtko Ursulin 			char *str;
971109ec558STvrtko Ursulin 
972109ec558STvrtko Ursulin 			if (engine_event_status(engine,
973109ec558STvrtko Ursulin 						engine_events[i].sample))
974109ec558STvrtko Ursulin 				continue;
975109ec558STvrtko Ursulin 
976109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
977109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
978109ec558STvrtko Ursulin 			if (!str)
979109ec558STvrtko Ursulin 				goto err;
980109ec558STvrtko Ursulin 
981109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
982109ec558STvrtko Ursulin 			i915_iter =
983109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9848810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
985750e76b4SChris Wilson 								engine->uabi_instance,
986109ec558STvrtko Ursulin 								engine_events[i].sample));
987109ec558STvrtko Ursulin 
988109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
989109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
990109ec558STvrtko Ursulin 			if (!str)
991109ec558STvrtko Ursulin 				goto err;
992109ec558STvrtko Ursulin 
993109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
994109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
995109ec558STvrtko Ursulin 		}
996109ec558STvrtko Ursulin 	}
997109ec558STvrtko Ursulin 
998908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
999908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1000109ec558STvrtko Ursulin 
1001109ec558STvrtko Ursulin 	return attr;
1002109ec558STvrtko Ursulin 
1003109ec558STvrtko Ursulin err:;
1004109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1005109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1006109ec558STvrtko Ursulin 
1007109ec558STvrtko Ursulin err_alloc:
1008109ec558STvrtko Ursulin 	kfree(attr);
1009109ec558STvrtko Ursulin 	kfree(i915_attr);
1010109ec558STvrtko Ursulin 	kfree(pmu_attr);
1011109ec558STvrtko Ursulin 
1012109ec558STvrtko Ursulin 	return NULL;
1013109ec558STvrtko Ursulin }
1014109ec558STvrtko Ursulin 
1015908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1016109ec558STvrtko Ursulin {
1017109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
1018109ec558STvrtko Ursulin 
1019109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1020109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1021109ec558STvrtko Ursulin 
1022109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
1023908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1024908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1025109ec558STvrtko Ursulin 
1026109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
1027908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1028908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1029109ec558STvrtko Ursulin }
1030109ec558STvrtko Ursulin 
1031b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1032b46a33e2STvrtko Ursulin {
1033b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1034b46a33e2STvrtko Ursulin 
1035b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1036b46a33e2STvrtko Ursulin 
1037b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10380426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1039b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1040b46a33e2STvrtko Ursulin 
1041b46a33e2STvrtko Ursulin 	return 0;
1042b46a33e2STvrtko Ursulin }
1043b46a33e2STvrtko Ursulin 
1044b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1045b46a33e2STvrtko Ursulin {
1046b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1047b46a33e2STvrtko Ursulin 	unsigned int target;
1048b46a33e2STvrtko Ursulin 
1049b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1050b46a33e2STvrtko Ursulin 
1051b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1052b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1053b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1054b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1055b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1056b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1057b46a33e2STvrtko Ursulin 		}
1058b46a33e2STvrtko Ursulin 	}
1059b46a33e2STvrtko Ursulin 
1060b46a33e2STvrtko Ursulin 	return 0;
1061b46a33e2STvrtko Ursulin }
1062b46a33e2STvrtko Ursulin 
1063b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1064b46a33e2STvrtko Ursulin 
1065908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1066b46a33e2STvrtko Ursulin {
1067b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1068b46a33e2STvrtko Ursulin 	int ret;
1069b46a33e2STvrtko Ursulin 
1070b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1071b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1072b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1073b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1074b46a33e2STvrtko Ursulin 	if (ret < 0)
1075b46a33e2STvrtko Ursulin 		return ret;
1076b46a33e2STvrtko Ursulin 
1077b46a33e2STvrtko Ursulin 	slot = ret;
1078908091c8STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &pmu->node);
1079b46a33e2STvrtko Ursulin 	if (ret) {
1080b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1081b46a33e2STvrtko Ursulin 		return ret;
1082b46a33e2STvrtko Ursulin 	}
1083b46a33e2STvrtko Ursulin 
1084b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1085b46a33e2STvrtko Ursulin 	return 0;
1086b46a33e2STvrtko Ursulin }
1087b46a33e2STvrtko Ursulin 
1088908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1089b46a33e2STvrtko Ursulin {
1090b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1091908091c8STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node));
1092b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1093b46a33e2STvrtko Ursulin }
1094b46a33e2STvrtko Ursulin 
109505488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
109605488673STvrtko Ursulin {
109705488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
109805488673STvrtko Ursulin 
109905488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
110005488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
110105488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
110205488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
110305488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
110405488673STvrtko Ursulin }
110505488673STvrtko Ursulin 
1106b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1107b46a33e2STvrtko Ursulin {
1108908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1109fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1110b46a33e2STvrtko Ursulin 
1111b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
111288f8065cSChris Wilson 		dev_info(i915->drm.dev, "PMU not supported for this GPU.");
1113b46a33e2STvrtko Ursulin 		return;
1114b46a33e2STvrtko Ursulin 	}
1115b46a33e2STvrtko Ursulin 
1116908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1117908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1118908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1119b46a33e2STvrtko Ursulin 
112005488673STvrtko Ursulin 	if (!is_igp(i915))
112105488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
112205488673STvrtko Ursulin 				      "i915-%s",
112305488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
112405488673STvrtko Ursulin 	else
112505488673STvrtko Ursulin 		pmu->name = "i915";
112605488673STvrtko Ursulin 	if (!pmu->name)
1127b46a33e2STvrtko Ursulin 		goto err;
1128b46a33e2STvrtko Ursulin 
1129c442292aSChris Wilson 	i915_pmu_events_attr_group.attrs = create_event_attributes(pmu);
1130c442292aSChris Wilson 	if (!i915_pmu_events_attr_group.attrs)
1131c442292aSChris Wilson 		goto err_name;
1132c442292aSChris Wilson 
1133c442292aSChris Wilson 	pmu->base.attr_groups	= i915_pmu_attr_groups;
1134c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1135c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1136c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1137c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1138c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1139c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1140c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1141c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1142c442292aSChris Wilson 
114305488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
114405488673STvrtko Ursulin 	if (ret)
1145c442292aSChris Wilson 		goto err_attr;
114605488673STvrtko Ursulin 
1147908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1148b46a33e2STvrtko Ursulin 	if (ret)
1149b46a33e2STvrtko Ursulin 		goto err_unreg;
1150b46a33e2STvrtko Ursulin 
1151b46a33e2STvrtko Ursulin 	return;
1152b46a33e2STvrtko Ursulin 
1153b46a33e2STvrtko Ursulin err_unreg:
1154908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1155c442292aSChris Wilson err_attr:
1156c442292aSChris Wilson 	pmu->base.event_init = NULL;
1157c442292aSChris Wilson 	free_event_attributes(pmu);
115805488673STvrtko Ursulin err_name:
115905488673STvrtko Ursulin 	if (!is_igp(i915))
116005488673STvrtko Ursulin 		kfree(pmu->name);
1161b46a33e2STvrtko Ursulin err:
1162c442292aSChris Wilson 	dev_notice(i915->drm.dev, "Failed to register PMU!\n");
1163b46a33e2STvrtko Ursulin }
1164b46a33e2STvrtko Ursulin 
1165b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1166b46a33e2STvrtko Ursulin {
1167908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1168908091c8STvrtko Ursulin 
1169908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1170b46a33e2STvrtko Ursulin 		return;
1171b46a33e2STvrtko Ursulin 
1172908091c8STvrtko Ursulin 	WARN_ON(pmu->enable);
1173b46a33e2STvrtko Ursulin 
1174908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1175b46a33e2STvrtko Ursulin 
1176908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1177b46a33e2STvrtko Ursulin 
1178908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1179908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
118005488673STvrtko Ursulin 	if (!is_igp(i915))
118105488673STvrtko Ursulin 		kfree(pmu->name);
1182908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1183b46a33e2STvrtko Ursulin }
1184