xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision dbe13ae1d6abaab417edf3c37601c6a56594a4cd)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
153e7abf81SAndi Shyti #include "gt/intel_rps.h"
16112ed2d3SChris Wilson 
17058a9b43SMichal Wajdeczko #include "i915_drv.h"
18ecbb5fb7SJani Nikula #include "i915_pmu.h"
19ecbb5fb7SJani Nikula #include "intel_pm.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
31537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1;
32b46a33e2STvrtko Ursulin 
33b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
34b46a33e2STvrtko Ursulin {
35b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
36b46a33e2STvrtko Ursulin }
37b46a33e2STvrtko Ursulin 
38b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
39b46a33e2STvrtko Ursulin {
40b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
41b46a33e2STvrtko Ursulin }
42b46a33e2STvrtko Ursulin 
43b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
44b46a33e2STvrtko Ursulin {
45b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
46b46a33e2STvrtko Ursulin }
47b46a33e2STvrtko Ursulin 
48b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
49b46a33e2STvrtko Ursulin {
50b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
51b46a33e2STvrtko Ursulin }
52b46a33e2STvrtko Ursulin 
53b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
54b46a33e2STvrtko Ursulin {
55b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config)
59348fb0cbSTvrtko Ursulin {
60348fb0cbSTvrtko Ursulin 	unsigned int val;
61348fb0cbSTvrtko Ursulin 
62348fb0cbSTvrtko Ursulin 	switch (config) {
63348fb0cbSTvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
64348fb0cbSTvrtko Ursulin 		val =  __I915_PMU_ACTUAL_FREQUENCY_ENABLED;
65348fb0cbSTvrtko Ursulin 		break;
66348fb0cbSTvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
67348fb0cbSTvrtko Ursulin 		val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED;
68348fb0cbSTvrtko Ursulin 		break;
69348fb0cbSTvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
70348fb0cbSTvrtko Ursulin 		val = __I915_PMU_RC6_RESIDENCY_ENABLED;
71348fb0cbSTvrtko Ursulin 		break;
72348fb0cbSTvrtko Ursulin 	default:
73348fb0cbSTvrtko Ursulin 		/*
74348fb0cbSTvrtko Ursulin 		 * Events that do not require sampling, or tracking state
75348fb0cbSTvrtko Ursulin 		 * transitions between enabled and disabled can be ignored.
76348fb0cbSTvrtko Ursulin 		 */
77348fb0cbSTvrtko Ursulin 		return -1;
78348fb0cbSTvrtko Ursulin 	}
79348fb0cbSTvrtko Ursulin 
80348fb0cbSTvrtko Ursulin 	return I915_ENGINE_SAMPLE_COUNT + val;
81348fb0cbSTvrtko Ursulin }
82348fb0cbSTvrtko Ursulin 
83348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config)
84b46a33e2STvrtko Ursulin {
85b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
86b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
87b46a33e2STvrtko Ursulin 	else
88348fb0cbSTvrtko Ursulin 		return other_bit(config);
89b46a33e2STvrtko Ursulin }
90b46a33e2STvrtko Ursulin 
91348fb0cbSTvrtko Ursulin static u64 config_mask(u64 config)
92b46a33e2STvrtko Ursulin {
93348fb0cbSTvrtko Ursulin 	return BIT_ULL(config_bit(config));
94b46a33e2STvrtko Ursulin }
95b46a33e2STvrtko Ursulin 
96b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
97b46a33e2STvrtko Ursulin {
98b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
99b46a33e2STvrtko Ursulin }
100b46a33e2STvrtko Ursulin 
101348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event)
102b46a33e2STvrtko Ursulin {
103348fb0cbSTvrtko Ursulin 	return config_bit(event->attr.config);
104348fb0cbSTvrtko Ursulin }
105348fb0cbSTvrtko Ursulin 
106908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
107feff0dc6STvrtko Ursulin {
108908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
109348fb0cbSTvrtko Ursulin 	u32 enable;
110feff0dc6STvrtko Ursulin 
111feff0dc6STvrtko Ursulin 	/*
112feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
113feff0dc6STvrtko Ursulin 	 *
114feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
115feff0dc6STvrtko Ursulin 	 */
116908091c8STvrtko Ursulin 	enable = pmu->enable;
117feff0dc6STvrtko Ursulin 
118feff0dc6STvrtko Ursulin 	/*
119feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
120feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
121feff0dc6STvrtko Ursulin 	 */
122348fb0cbSTvrtko Ursulin 	enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) |
123348fb0cbSTvrtko Ursulin 		  config_mask(I915_PMU_REQUESTED_FREQUENCY) |
124feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
125feff0dc6STvrtko Ursulin 
126feff0dc6STvrtko Ursulin 	/*
127feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
128feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
129feff0dc6STvrtko Ursulin 	 */
130feff0dc6STvrtko Ursulin 	if (!gpu_active)
131feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
132b3add01eSTvrtko Ursulin 	/*
133b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
134b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
135b3add01eSTvrtko Ursulin 	 */
136bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
137b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
138feff0dc6STvrtko Ursulin 
139feff0dc6STvrtko Ursulin 	/*
140feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
141feff0dc6STvrtko Ursulin 	 */
142feff0dc6STvrtko Ursulin 	return enable;
143feff0dc6STvrtko Ursulin }
144feff0dc6STvrtko Ursulin 
145c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
14616ffe73cSChris Wilson {
14716ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
14816ffe73cSChris Wilson 	u64 val;
14916ffe73cSChris Wilson 
150c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
15116ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
15216ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
15316ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
15416ffe73cSChris Wilson 
15516ffe73cSChris Wilson 	if (HAS_RC6p(i915))
156c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
15716ffe73cSChris Wilson 
15816ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
159c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
16016ffe73cSChris Wilson 
16116ffe73cSChris Wilson 	return val;
16216ffe73cSChris Wilson }
16316ffe73cSChris Wilson 
16416ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
16516ffe73cSChris Wilson 
16616ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
16716ffe73cSChris Wilson {
16816ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
16916ffe73cSChris Wilson }
17016ffe73cSChris Wilson 
171df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
17216ffe73cSChris Wilson {
173df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
174df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
175df6a4205STvrtko Ursulin 	unsigned long flags;
176df6a4205STvrtko Ursulin 	bool awake = false;
17716ffe73cSChris Wilson 	u64 val;
17816ffe73cSChris Wilson 
179df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
180df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
181df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
182df6a4205STvrtko Ursulin 		awake = true;
183df6a4205STvrtko Ursulin 	}
184df6a4205STvrtko Ursulin 
185df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
186df6a4205STvrtko Ursulin 
187df6a4205STvrtko Ursulin 	if (awake) {
188df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
189df6a4205STvrtko Ursulin 	} else {
19016ffe73cSChris Wilson 		/*
19116ffe73cSChris Wilson 		 * We think we are runtime suspended.
19216ffe73cSChris Wilson 		 *
19316ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
19416ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
19516ffe73cSChris Wilson 		 * counter value.
19616ffe73cSChris Wilson 		 */
19716ffe73cSChris Wilson 		val = ktime_since(pmu->sleep_last);
19816ffe73cSChris Wilson 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
19916ffe73cSChris Wilson 	}
20016ffe73cSChris Wilson 
201df6a4205STvrtko Ursulin 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
202df6a4205STvrtko Ursulin 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
20316ffe73cSChris Wilson 	else
204df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
20516ffe73cSChris Wilson 
20616ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
20716ffe73cSChris Wilson 
20816ffe73cSChris Wilson 	return val;
20916ffe73cSChris Wilson }
21016ffe73cSChris Wilson 
211*dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu)
212*dbe13ae1STvrtko Ursulin {
213*dbe13ae1STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
214*dbe13ae1STvrtko Ursulin 	intel_wakeref_t wakeref;
215*dbe13ae1STvrtko Ursulin 
216*dbe13ae1STvrtko Ursulin 	with_intel_runtime_pm(i915->gt.uncore->rpm, wakeref) {
217*dbe13ae1STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
218*dbe13ae1STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur =
219*dbe13ae1STvrtko Ursulin 					pmu->sample[__I915_SAMPLE_RC6].cur;
220*dbe13ae1STvrtko Ursulin 		pmu->sleep_last = ktime_get();
221*dbe13ae1STvrtko Ursulin 	}
222*dbe13ae1STvrtko Ursulin }
223*dbe13ae1STvrtko Ursulin 
22416ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
225feff0dc6STvrtko Ursulin {
226908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
227908091c8STvrtko Ursulin 
228df6a4205STvrtko Ursulin 	pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
22916ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
230feff0dc6STvrtko Ursulin }
231feff0dc6STvrtko Ursulin 
23216ffe73cSChris Wilson #else
23316ffe73cSChris Wilson 
23416ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
23516ffe73cSChris Wilson {
23616ffe73cSChris Wilson 	return __get_rc6(gt);
23716ffe73cSChris Wilson }
23816ffe73cSChris Wilson 
239*dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu) { }
24016ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
24116ffe73cSChris Wilson 
24216ffe73cSChris Wilson #endif
24316ffe73cSChris Wilson 
244908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
245feff0dc6STvrtko Ursulin {
246908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
247908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
248908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
249908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
250feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
251feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
252feff0dc6STvrtko Ursulin 	}
253feff0dc6STvrtko Ursulin }
254feff0dc6STvrtko Ursulin 
25516ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
25616ffe73cSChris Wilson {
25716ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
25816ffe73cSChris Wilson 
25916ffe73cSChris Wilson 	if (!pmu->base.event_init)
26016ffe73cSChris Wilson 		return;
26116ffe73cSChris Wilson 
26216ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
26316ffe73cSChris Wilson 
26416ffe73cSChris Wilson 	park_rc6(i915);
26516ffe73cSChris Wilson 
26616ffe73cSChris Wilson 	/*
26716ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
26816ffe73cSChris Wilson 	 * GPU went idle.
26916ffe73cSChris Wilson 	 */
27016ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
27116ffe73cSChris Wilson 
27216ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
27316ffe73cSChris Wilson }
27416ffe73cSChris Wilson 
275feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
276feff0dc6STvrtko Ursulin {
277908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
278908091c8STvrtko Ursulin 
279908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
280feff0dc6STvrtko Ursulin 		return;
281feff0dc6STvrtko Ursulin 
282908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
28316ffe73cSChris Wilson 
284feff0dc6STvrtko Ursulin 	/*
285feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
286feff0dc6STvrtko Ursulin 	 */
287908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
28816ffe73cSChris Wilson 
289908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
290feff0dc6STvrtko Ursulin }
291feff0dc6STvrtko Ursulin 
292b46a33e2STvrtko Ursulin static void
2939f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
294b46a33e2STvrtko Ursulin {
2959f473ecfSTvrtko Ursulin 	sample->cur += val;
296b46a33e2STvrtko Ursulin }
297b46a33e2STvrtko Ursulin 
298d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
299d79e1bd6SChris Wilson {
300d79e1bd6SChris Wilson 	/*
301d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
302d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
303d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
304d79e1bd6SChris Wilson 	 */
305d79e1bd6SChris Wilson 	return IS_GEN(i915, 7);
306d79e1bd6SChris Wilson }
307d79e1bd6SChris Wilson 
3086ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
309b46a33e2STvrtko Ursulin {
310d0aa694bSChris Wilson 	struct intel_engine_pmu *pmu = &engine->pmu;
311d0aa694bSChris Wilson 	bool busy;
312b46a33e2STvrtko Ursulin 	u32 val;
313b46a33e2STvrtko Ursulin 
31428fba096STvrtko Ursulin 	val = ENGINE_READ_FW(engine, RING_CTL);
315d0aa694bSChris Wilson 	if (val == 0) /* powerwell off => engine idle */
3166ec81b82SArnd Bergmann 		return;
317b46a33e2STvrtko Ursulin 
3189f473ecfSTvrtko Ursulin 	if (val & RING_WAIT)
319d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3209f473ecfSTvrtko Ursulin 	if (val & RING_WAIT_SEMAPHORE)
321d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
322b46a33e2STvrtko Ursulin 
32354fc577dSTvrtko Ursulin 	/* No need to sample when busy stats are supported. */
32454fc577dSTvrtko Ursulin 	if (intel_engine_supports_stats(engine))
3256ec81b82SArnd Bergmann 		return;
32654fc577dSTvrtko Ursulin 
327d0aa694bSChris Wilson 	/*
328d0aa694bSChris Wilson 	 * While waiting on a semaphore or event, MI_MODE reports the
329d0aa694bSChris Wilson 	 * ring as idle. However, previously using the seqno, and with
330d0aa694bSChris Wilson 	 * execlists sampling, we account for the ring waiting as the
331d0aa694bSChris Wilson 	 * engine being busy. Therefore, we record the sample as being
332d0aa694bSChris Wilson 	 * busy if either waiting or !idle.
333d0aa694bSChris Wilson 	 */
334d0aa694bSChris Wilson 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
335d0aa694bSChris Wilson 	if (!busy) {
33628fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
337d0aa694bSChris Wilson 		busy = !(val & MODE_IDLE);
338d0aa694bSChris Wilson 	}
339d0aa694bSChris Wilson 	if (busy)
340d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
3416ec81b82SArnd Bergmann }
342b46a33e2STvrtko Ursulin 
3436ec81b82SArnd Bergmann static void
3446ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns)
3456ec81b82SArnd Bergmann {
3466ec81b82SArnd Bergmann 	struct drm_i915_private *i915 = gt->i915;
3476ec81b82SArnd Bergmann 	struct intel_engine_cs *engine;
3486ec81b82SArnd Bergmann 	enum intel_engine_id id;
3496ec81b82SArnd Bergmann 	unsigned long flags;
3506ec81b82SArnd Bergmann 
3516ec81b82SArnd Bergmann 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
3526ec81b82SArnd Bergmann 		return;
3536ec81b82SArnd Bergmann 
3546ec81b82SArnd Bergmann 	if (!intel_gt_pm_is_awake(gt))
3556ec81b82SArnd Bergmann 		return;
3566ec81b82SArnd Bergmann 
3576ec81b82SArnd Bergmann 	for_each_engine(engine, gt, id) {
3586ec81b82SArnd Bergmann 		if (!intel_engine_pm_get_if_awake(engine))
3596ec81b82SArnd Bergmann 			continue;
3606ec81b82SArnd Bergmann 
3616ec81b82SArnd Bergmann 		if (exclusive_mmio_access(i915)) {
3626ec81b82SArnd Bergmann 			spin_lock_irqsave(&engine->uncore->lock, flags);
3636ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3646ec81b82SArnd Bergmann 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
3656ec81b82SArnd Bergmann 		} else {
3666ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3676ec81b82SArnd Bergmann 		}
3686ec81b82SArnd Bergmann 
36907779a76SChris Wilson 		intel_engine_pm_put_async(engine);
37051fbd8deSChris Wilson 	}
371b46a33e2STvrtko Ursulin }
372b46a33e2STvrtko Ursulin 
3739f473ecfSTvrtko Ursulin static void
3749f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3759f473ecfSTvrtko Ursulin {
3769f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3779f473ecfSTvrtko Ursulin }
3789f473ecfSTvrtko Ursulin 
379b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
380b66ecd04STvrtko Ursulin {
381b66ecd04STvrtko Ursulin 	return pmu->enable &
382348fb0cbSTvrtko Ursulin 	       (config_mask(I915_PMU_ACTUAL_FREQUENCY) |
383348fb0cbSTvrtko Ursulin 		config_mask(I915_PMU_REQUESTED_FREQUENCY));
384b66ecd04STvrtko Ursulin }
385b66ecd04STvrtko Ursulin 
3869f473ecfSTvrtko Ursulin static void
38708ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
388b46a33e2STvrtko Ursulin {
38908ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
39008ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
39108ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3923e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
39308ce5c64STvrtko Ursulin 
394b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
395b66ecd04STvrtko Ursulin 		return;
396b66ecd04STvrtko Ursulin 
397b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
398b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
399b66ecd04STvrtko Ursulin 		return;
400b66ecd04STvrtko Ursulin 
401348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) {
402b46a33e2STvrtko Ursulin 		u32 val;
403b46a33e2STvrtko Ursulin 
404c1c82d26SChris Wilson 		/*
405c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
406c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
407c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
408c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
409c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
410c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
411c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
412c1c82d26SChris Wilson 		 */
413b66ecd04STvrtko Ursulin 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
414b66ecd04STvrtko Ursulin 		if (val)
415e03512edSAndi Shyti 			val = intel_rps_get_cagf(rps, val);
416b66ecd04STvrtko Ursulin 		else
417b66ecd04STvrtko Ursulin 			val = rps->cur_freq;
418b46a33e2STvrtko Ursulin 
41908ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
420b66ecd04STvrtko Ursulin 				intel_gpu_freq(rps, val), period_ns / 1000);
421b46a33e2STvrtko Ursulin 	}
422b46a33e2STvrtko Ursulin 
423348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) {
42408ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
4253e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
4269f473ecfSTvrtko Ursulin 				period_ns / 1000);
427b46a33e2STvrtko Ursulin 	}
428b66ecd04STvrtko Ursulin 
429b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
430b46a33e2STvrtko Ursulin }
431b46a33e2STvrtko Ursulin 
432b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
433b46a33e2STvrtko Ursulin {
434b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
435b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
436908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
43708ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
4389f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4399f473ecfSTvrtko Ursulin 	ktime_t now;
440b46a33e2STvrtko Ursulin 
441908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
442b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
443b46a33e2STvrtko Ursulin 
4449f473ecfSTvrtko Ursulin 	now = ktime_get();
445908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
446908091c8STvrtko Ursulin 	pmu->timer_last = now;
447b46a33e2STvrtko Ursulin 
4489f473ecfSTvrtko Ursulin 	/*
4499f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4509f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4519f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4529f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4539f473ecfSTvrtko Ursulin 	 */
45408ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
45508ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4569f473ecfSTvrtko Ursulin 
4579f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4589f473ecfSTvrtko Ursulin 
459b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
460b46a33e2STvrtko Ursulin }
461b46a33e2STvrtko Ursulin 
4620cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4630cd4684dSTvrtko Ursulin {
4640cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4650cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4660cd4684dSTvrtko Ursulin 	u64 sum = 0;
4670cd4684dSTvrtko Ursulin 	int cpu;
4680cd4684dSTvrtko Ursulin 
4690cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4700cd4684dSTvrtko Ursulin 		return 0;
4710cd4684dSTvrtko Ursulin 
4720cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4730cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4740cd4684dSTvrtko Ursulin 
4750cd4684dSTvrtko Ursulin 	return sum;
4760cd4684dSTvrtko Ursulin }
4770cd4684dSTvrtko Ursulin 
478b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
479b46a33e2STvrtko Ursulin {
480bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 =
481bf07f6ebSPankaj Bharadiya 		container_of(event->pmu, typeof(*i915), pmu.base);
482bf07f6ebSPankaj Bharadiya 
483bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, event->parent);
484b00bccb3STvrtko Ursulin 
485b00bccb3STvrtko Ursulin 	drm_dev_put(&i915->drm);
486b46a33e2STvrtko Ursulin }
487b46a33e2STvrtko Ursulin 
488109ec558STvrtko Ursulin static int
489109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
490109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
491b46a33e2STvrtko Ursulin {
492109ec558STvrtko Ursulin 	switch (sample) {
493b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
494b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
495b46a33e2STvrtko Ursulin 		break;
496b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
497109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
498b46a33e2STvrtko Ursulin 			return -ENODEV;
499b46a33e2STvrtko Ursulin 		break;
500b46a33e2STvrtko Ursulin 	default:
501b46a33e2STvrtko Ursulin 		return -ENOENT;
502b46a33e2STvrtko Ursulin 	}
503b46a33e2STvrtko Ursulin 
504b46a33e2STvrtko Ursulin 	return 0;
505b46a33e2STvrtko Ursulin }
506b46a33e2STvrtko Ursulin 
507109ec558STvrtko Ursulin static int
508109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
509109ec558STvrtko Ursulin {
510109ec558STvrtko Ursulin 	switch (config) {
511109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
512109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
513109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
514109ec558STvrtko Ursulin 			return -ENODEV;
515df561f66SGustavo A. R. Silva 		fallthrough;
516109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
517109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
518109ec558STvrtko Ursulin 			return -ENODEV;
519109ec558STvrtko Ursulin 		break;
520109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
521109ec558STvrtko Ursulin 		break;
522109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
523109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
524109ec558STvrtko Ursulin 			return -ENODEV;
525109ec558STvrtko Ursulin 		break;
526109ec558STvrtko Ursulin 	default:
527109ec558STvrtko Ursulin 		return -ENOENT;
528109ec558STvrtko Ursulin 	}
529109ec558STvrtko Ursulin 
530109ec558STvrtko Ursulin 	return 0;
531109ec558STvrtko Ursulin }
532109ec558STvrtko Ursulin 
533109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
534109ec558STvrtko Ursulin {
535109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
536109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
537109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
538109ec558STvrtko Ursulin 
539109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
540109ec558STvrtko Ursulin 					  engine_event_instance(event));
541109ec558STvrtko Ursulin 	if (!engine)
542109ec558STvrtko Ursulin 		return -ENODEV;
543109ec558STvrtko Ursulin 
544426d0073SChris Wilson 	return engine_event_status(engine, engine_event_sample(event));
545109ec558STvrtko Ursulin }
546109ec558STvrtko Ursulin 
547b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
548b46a33e2STvrtko Ursulin {
549b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
550b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
551b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
5520426c046STvrtko Ursulin 	int ret;
553b46a33e2STvrtko Ursulin 
554b00bccb3STvrtko Ursulin 	if (pmu->closed)
555b00bccb3STvrtko Ursulin 		return -ENODEV;
556b00bccb3STvrtko Ursulin 
557b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
558b46a33e2STvrtko Ursulin 		return -ENOENT;
559b46a33e2STvrtko Ursulin 
560b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
561b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
562b46a33e2STvrtko Ursulin 		return -EINVAL;
563b46a33e2STvrtko Ursulin 
564b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
565b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
566b46a33e2STvrtko Ursulin 
567b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
568b46a33e2STvrtko Ursulin 		return -EINVAL;
569b46a33e2STvrtko Ursulin 
5700426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5710426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
57200a79722STvrtko Ursulin 		return -EINVAL;
573b46a33e2STvrtko Ursulin 
574109ec558STvrtko Ursulin 	if (is_engine_event(event))
575b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
576109ec558STvrtko Ursulin 	else
577109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
578b46a33e2STvrtko Ursulin 	if (ret)
579b46a33e2STvrtko Ursulin 		return ret;
580b46a33e2STvrtko Ursulin 
581b00bccb3STvrtko Ursulin 	if (!event->parent) {
582b00bccb3STvrtko Ursulin 		drm_dev_get(&i915->drm);
583b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
584b00bccb3STvrtko Ursulin 	}
585b46a33e2STvrtko Ursulin 
586b46a33e2STvrtko Ursulin 	return 0;
587b46a33e2STvrtko Ursulin }
588b46a33e2STvrtko Ursulin 
589ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
590b46a33e2STvrtko Ursulin {
591b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
592b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
593908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
594b46a33e2STvrtko Ursulin 	u64 val = 0;
595b46a33e2STvrtko Ursulin 
596b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
597b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
598b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
599b46a33e2STvrtko Ursulin 
600b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
601b46a33e2STvrtko Ursulin 						  engine_event_class(event),
602b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
603b46a33e2STvrtko Ursulin 
60448a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
605b46a33e2STvrtko Ursulin 			/* Do nothing */
606b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
607b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
608810b7ee3SChris Wilson 			ktime_t unused;
609810b7ee3SChris Wilson 
610810b7ee3SChris Wilson 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
611810b7ee3SChris Wilson 								     &unused));
612b46a33e2STvrtko Ursulin 		} else {
613b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
614b46a33e2STvrtko Ursulin 		}
615b46a33e2STvrtko Ursulin 	} else {
616b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
617b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
618b46a33e2STvrtko Ursulin 			val =
619908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
6209f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
621b46a33e2STvrtko Ursulin 			break;
622b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
623b46a33e2STvrtko Ursulin 			val =
624908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
6259f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
626b46a33e2STvrtko Ursulin 			break;
6270cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6280cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
6290cd4684dSTvrtko Ursulin 			break;
6306060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
631518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6326060b6aeSTvrtko Ursulin 			break;
633b46a33e2STvrtko Ursulin 		}
634b46a33e2STvrtko Ursulin 	}
635b46a33e2STvrtko Ursulin 
636b46a33e2STvrtko Ursulin 	return val;
637b46a33e2STvrtko Ursulin }
638b46a33e2STvrtko Ursulin 
639b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
640b46a33e2STvrtko Ursulin {
641b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
642b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
643b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
644b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
645b46a33e2STvrtko Ursulin 	u64 prev, new;
646b46a33e2STvrtko Ursulin 
647b00bccb3STvrtko Ursulin 	if (pmu->closed) {
648b00bccb3STvrtko Ursulin 		event->hw.state = PERF_HES_STOPPED;
649b00bccb3STvrtko Ursulin 		return;
650b00bccb3STvrtko Ursulin 	}
651b46a33e2STvrtko Ursulin again:
652b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
653ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
654b46a33e2STvrtko Ursulin 
655b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
656b46a33e2STvrtko Ursulin 		goto again;
657b46a33e2STvrtko Ursulin 
658b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
659b46a33e2STvrtko Ursulin }
660b46a33e2STvrtko Ursulin 
661b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
662b46a33e2STvrtko Ursulin {
663b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
664b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
665908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
666b46a33e2STvrtko Ursulin 	unsigned long flags;
667348fb0cbSTvrtko Ursulin 	unsigned int bit;
668b46a33e2STvrtko Ursulin 
669348fb0cbSTvrtko Ursulin 	bit = event_bit(event);
670348fb0cbSTvrtko Ursulin 	if (bit == -1)
671348fb0cbSTvrtko Ursulin 		goto update;
672348fb0cbSTvrtko Ursulin 
673908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
674b46a33e2STvrtko Ursulin 
675b46a33e2STvrtko Ursulin 	/*
676b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
677b46a33e2STvrtko Ursulin 	 * the event reference counter.
678b46a33e2STvrtko Ursulin 	 */
679908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
680908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
681908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
682f4e9894bSChris Wilson 
683908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
684908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
685b46a33e2STvrtko Ursulin 
686b46a33e2STvrtko Ursulin 	/*
687feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
688feff0dc6STvrtko Ursulin 	 */
689908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
690feff0dc6STvrtko Ursulin 
691feff0dc6STvrtko Ursulin 	/*
692b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
693b46a33e2STvrtko Ursulin 	 * is stored per engine.
694b46a33e2STvrtko Ursulin 	 */
695b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
696b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
697b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
698b46a33e2STvrtko Ursulin 
699b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
700b46a33e2STvrtko Ursulin 						  engine_event_class(event),
701b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
702b46a33e2STvrtko Ursulin 
70326a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
70426a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
70526a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
70626a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
70726a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
70826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
709b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
71026a11deeSTvrtko Ursulin 
71126a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
712b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
713b46a33e2STvrtko Ursulin 	}
714b46a33e2STvrtko Ursulin 
715908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
716ad055fb8STvrtko Ursulin 
717348fb0cbSTvrtko Ursulin update:
718b46a33e2STvrtko Ursulin 	/*
719b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
720b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
721b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
722b46a33e2STvrtko Ursulin 	 */
723ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
724b46a33e2STvrtko Ursulin }
725b46a33e2STvrtko Ursulin 
726b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
727b46a33e2STvrtko Ursulin {
728b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
729b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
730348fb0cbSTvrtko Ursulin 	unsigned int bit = event_bit(event);
731908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
732b46a33e2STvrtko Ursulin 	unsigned long flags;
733b46a33e2STvrtko Ursulin 
734348fb0cbSTvrtko Ursulin 	if (bit == -1)
735348fb0cbSTvrtko Ursulin 		return;
736348fb0cbSTvrtko Ursulin 
737908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
738b46a33e2STvrtko Ursulin 
739b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
740b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
741b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
742b46a33e2STvrtko Ursulin 
743b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
744b46a33e2STvrtko Ursulin 						  engine_event_class(event),
745b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
74626a11deeSTvrtko Ursulin 
74726a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
74826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
749b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
75026a11deeSTvrtko Ursulin 
751b46a33e2STvrtko Ursulin 		/*
752b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
753b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
754b46a33e2STvrtko Ursulin 		 */
755b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
756b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
757b46a33e2STvrtko Ursulin 	}
758b46a33e2STvrtko Ursulin 
759908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
760908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
761b46a33e2STvrtko Ursulin 	/*
762b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
763b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
764b46a33e2STvrtko Ursulin 	 */
765908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
766908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
767908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
768feff0dc6STvrtko Ursulin 	}
769b46a33e2STvrtko Ursulin 
770908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
771b46a33e2STvrtko Ursulin }
772b46a33e2STvrtko Ursulin 
773b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
774b46a33e2STvrtko Ursulin {
775b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
776b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
777b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
778b00bccb3STvrtko Ursulin 
779b00bccb3STvrtko Ursulin 	if (pmu->closed)
780b00bccb3STvrtko Ursulin 		return;
781b00bccb3STvrtko Ursulin 
782b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
783b46a33e2STvrtko Ursulin 	event->hw.state = 0;
784b46a33e2STvrtko Ursulin }
785b46a33e2STvrtko Ursulin 
786b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
787b46a33e2STvrtko Ursulin {
788b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
789b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
790b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
791b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
792b46a33e2STvrtko Ursulin }
793b46a33e2STvrtko Ursulin 
794b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
795b46a33e2STvrtko Ursulin {
796b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
797b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
798b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
799b00bccb3STvrtko Ursulin 
800b00bccb3STvrtko Ursulin 	if (pmu->closed)
801b00bccb3STvrtko Ursulin 		return -ENODEV;
802b00bccb3STvrtko Ursulin 
803b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
804b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
805b46a33e2STvrtko Ursulin 
806b46a33e2STvrtko Ursulin 	return 0;
807b46a33e2STvrtko Ursulin }
808b46a33e2STvrtko Ursulin 
809b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
810b46a33e2STvrtko Ursulin {
811b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
812b46a33e2STvrtko Ursulin }
813b46a33e2STvrtko Ursulin 
814b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
815b46a33e2STvrtko Ursulin {
816b46a33e2STvrtko Ursulin 	return 0;
817b46a33e2STvrtko Ursulin }
818b46a33e2STvrtko Ursulin 
819b7d3aabfSChris Wilson struct i915_str_attribute {
820b7d3aabfSChris Wilson 	struct device_attribute attr;
821b7d3aabfSChris Wilson 	const char *str;
822b7d3aabfSChris Wilson };
823b7d3aabfSChris Wilson 
824b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
825b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
826b46a33e2STvrtko Ursulin {
827b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
828b46a33e2STvrtko Ursulin 
829b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
830b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
831b46a33e2STvrtko Ursulin }
832b46a33e2STvrtko Ursulin 
833b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
834b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
835b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
836b7d3aabfSChris Wilson 		  .str = _config, } \
837b46a33e2STvrtko Ursulin 	})[0].attr.attr)
838b46a33e2STvrtko Ursulin 
839b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
840b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
841b46a33e2STvrtko Ursulin 	NULL,
842b46a33e2STvrtko Ursulin };
843b46a33e2STvrtko Ursulin 
844b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
845b46a33e2STvrtko Ursulin 	.name = "format",
846b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
847b46a33e2STvrtko Ursulin };
848b46a33e2STvrtko Ursulin 
849b7d3aabfSChris Wilson struct i915_ext_attribute {
850b7d3aabfSChris Wilson 	struct device_attribute attr;
851b7d3aabfSChris Wilson 	unsigned long val;
852b7d3aabfSChris Wilson };
853b7d3aabfSChris Wilson 
854b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
855b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
856b46a33e2STvrtko Ursulin {
857b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
858b46a33e2STvrtko Ursulin 
859b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
860b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
861b46a33e2STvrtko Ursulin }
862b46a33e2STvrtko Ursulin 
863b46a33e2STvrtko Ursulin static ssize_t
864b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
865b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
866b46a33e2STvrtko Ursulin 			  char *buf)
867b46a33e2STvrtko Ursulin {
868b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
869b46a33e2STvrtko Ursulin }
870b46a33e2STvrtko Ursulin 
871b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
872b46a33e2STvrtko Ursulin 
873b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
874b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
875b46a33e2STvrtko Ursulin 	NULL,
876b46a33e2STvrtko Ursulin };
877b46a33e2STvrtko Ursulin 
878109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
879b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
880b46a33e2STvrtko Ursulin };
881b46a33e2STvrtko Ursulin 
882109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
883109ec558STvrtko Ursulin { \
884109ec558STvrtko Ursulin 	.config = (__config), \
885109ec558STvrtko Ursulin 	.name = (__name), \
886109ec558STvrtko Ursulin 	.unit = (__unit), \
887109ec558STvrtko Ursulin }
888109ec558STvrtko Ursulin 
889109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
890109ec558STvrtko Ursulin { \
891109ec558STvrtko Ursulin 	.sample = (__sample), \
892109ec558STvrtko Ursulin 	.name = (__name), \
893109ec558STvrtko Ursulin }
894109ec558STvrtko Ursulin 
895109ec558STvrtko Ursulin static struct i915_ext_attribute *
896109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
897109ec558STvrtko Ursulin {
8982bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
899109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
900109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
901109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
902109ec558STvrtko Ursulin 	attr->val = config;
903109ec558STvrtko Ursulin 
904109ec558STvrtko Ursulin 	return ++attr;
905109ec558STvrtko Ursulin }
906109ec558STvrtko Ursulin 
907109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
908109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
909109ec558STvrtko Ursulin 	     const char *str)
910109ec558STvrtko Ursulin {
9112bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
912109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
913109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
914109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
915109ec558STvrtko Ursulin 	attr->event_str = str;
916109ec558STvrtko Ursulin 
917109ec558STvrtko Ursulin 	return ++attr;
918109ec558STvrtko Ursulin }
919109ec558STvrtko Ursulin 
920109ec558STvrtko Ursulin static struct attribute **
921908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
922109ec558STvrtko Ursulin {
923908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
924109ec558STvrtko Ursulin 	static const struct {
925109ec558STvrtko Ursulin 		u64 config;
926109ec558STvrtko Ursulin 		const char *name;
927109ec558STvrtko Ursulin 		const char *unit;
928109ec558STvrtko Ursulin 	} events[] = {
929e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
930e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
931109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
932109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
933109ec558STvrtko Ursulin 	};
934109ec558STvrtko Ursulin 	static const struct {
935109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
936109ec558STvrtko Ursulin 		char *name;
937109ec558STvrtko Ursulin 	} engine_events[] = {
938109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
939109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
940109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
941109ec558STvrtko Ursulin 	};
942109ec558STvrtko Ursulin 	unsigned int count = 0;
943109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
944109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
945109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
946109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
947109ec558STvrtko Ursulin 	unsigned int i;
948109ec558STvrtko Ursulin 
949109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
950109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
951109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
952109ec558STvrtko Ursulin 			count++;
953109ec558STvrtko Ursulin 	}
954109ec558STvrtko Ursulin 
955750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
956109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
957109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
958109ec558STvrtko Ursulin 						 engine_events[i].sample))
959109ec558STvrtko Ursulin 				count++;
960109ec558STvrtko Ursulin 		}
961109ec558STvrtko Ursulin 	}
962109ec558STvrtko Ursulin 
963109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
964dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
965109ec558STvrtko Ursulin 	if (!i915_attr)
966109ec558STvrtko Ursulin 		goto err_alloc;
967109ec558STvrtko Ursulin 
968dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
969109ec558STvrtko Ursulin 	if (!pmu_attr)
970109ec558STvrtko Ursulin 		goto err_alloc;
971109ec558STvrtko Ursulin 
972109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
973dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
974109ec558STvrtko Ursulin 	if (!attr)
975109ec558STvrtko Ursulin 		goto err_alloc;
976109ec558STvrtko Ursulin 
977109ec558STvrtko Ursulin 	i915_iter = i915_attr;
978109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
979109ec558STvrtko Ursulin 	attr_iter = attr;
980109ec558STvrtko Ursulin 
981109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
982109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
983109ec558STvrtko Ursulin 		char *str;
984109ec558STvrtko Ursulin 
985109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
986109ec558STvrtko Ursulin 			continue;
987109ec558STvrtko Ursulin 
988109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
989109ec558STvrtko Ursulin 		if (!str)
990109ec558STvrtko Ursulin 			goto err;
991109ec558STvrtko Ursulin 
992109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
993109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
994109ec558STvrtko Ursulin 
995109ec558STvrtko Ursulin 		if (events[i].unit) {
996109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
997109ec558STvrtko Ursulin 			if (!str)
998109ec558STvrtko Ursulin 				goto err;
999109ec558STvrtko Ursulin 
1000109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1001109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
1002109ec558STvrtko Ursulin 		}
1003109ec558STvrtko Ursulin 	}
1004109ec558STvrtko Ursulin 
1005109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
1006750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
1007109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
1008109ec558STvrtko Ursulin 			char *str;
1009109ec558STvrtko Ursulin 
1010109ec558STvrtko Ursulin 			if (engine_event_status(engine,
1011109ec558STvrtko Ursulin 						engine_events[i].sample))
1012109ec558STvrtko Ursulin 				continue;
1013109ec558STvrtko Ursulin 
1014109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
1015109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1016109ec558STvrtko Ursulin 			if (!str)
1017109ec558STvrtko Ursulin 				goto err;
1018109ec558STvrtko Ursulin 
1019109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1020109ec558STvrtko Ursulin 			i915_iter =
1021109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
10228810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
1023750e76b4SChris Wilson 								engine->uabi_instance,
1024109ec558STvrtko Ursulin 								engine_events[i].sample));
1025109ec558STvrtko Ursulin 
1026109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
1027109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1028109ec558STvrtko Ursulin 			if (!str)
1029109ec558STvrtko Ursulin 				goto err;
1030109ec558STvrtko Ursulin 
1031109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1032109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
1033109ec558STvrtko Ursulin 		}
1034109ec558STvrtko Ursulin 	}
1035109ec558STvrtko Ursulin 
1036908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
1037908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1038109ec558STvrtko Ursulin 
1039109ec558STvrtko Ursulin 	return attr;
1040109ec558STvrtko Ursulin 
1041109ec558STvrtko Ursulin err:;
1042109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1043109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1044109ec558STvrtko Ursulin 
1045109ec558STvrtko Ursulin err_alloc:
1046109ec558STvrtko Ursulin 	kfree(attr);
1047109ec558STvrtko Ursulin 	kfree(i915_attr);
1048109ec558STvrtko Ursulin 	kfree(pmu_attr);
1049109ec558STvrtko Ursulin 
1050109ec558STvrtko Ursulin 	return NULL;
1051109ec558STvrtko Ursulin }
1052109ec558STvrtko Ursulin 
1053908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1054109ec558STvrtko Ursulin {
105546129dc1SMichał Winiarski 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
1056109ec558STvrtko Ursulin 
1057109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1058109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1059109ec558STvrtko Ursulin 
106046129dc1SMichał Winiarski 	kfree(pmu->events_attr_group.attrs);
1061908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1062908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1063109ec558STvrtko Ursulin 
106446129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = NULL;
1065908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1066908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1067109ec558STvrtko Ursulin }
1068109ec558STvrtko Ursulin 
1069b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1070b46a33e2STvrtko Ursulin {
1071f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1072b46a33e2STvrtko Ursulin 
1073b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1074b46a33e2STvrtko Ursulin 
1075b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10760426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1077b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1078b46a33e2STvrtko Ursulin 
1079b46a33e2STvrtko Ursulin 	return 0;
1080b46a33e2STvrtko Ursulin }
1081b46a33e2STvrtko Ursulin 
1082b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1083b46a33e2STvrtko Ursulin {
1084f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1085537f9c84STvrtko Ursulin 	unsigned int target = i915_pmu_target_cpu;
1086b46a33e2STvrtko Ursulin 
1087b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1088b46a33e2STvrtko Ursulin 
1089537f9c84STvrtko Ursulin 	/*
1090537f9c84STvrtko Ursulin 	 * Unregistering an instance generates a CPU offline event which we must
1091537f9c84STvrtko Ursulin 	 * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask.
1092537f9c84STvrtko Ursulin 	 */
1093537f9c84STvrtko Ursulin 	if (pmu->closed)
1094537f9c84STvrtko Ursulin 		return 0;
1095537f9c84STvrtko Ursulin 
1096b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1097b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1098537f9c84STvrtko Ursulin 
1099b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1100b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1101b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1102537f9c84STvrtko Ursulin 			i915_pmu_target_cpu = target;
1103b46a33e2STvrtko Ursulin 		}
1104b46a33e2STvrtko Ursulin 	}
1105b46a33e2STvrtko Ursulin 
1106537f9c84STvrtko Ursulin 	if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) {
1107537f9c84STvrtko Ursulin 		perf_pmu_migrate_context(&pmu->base, cpu, target);
1108537f9c84STvrtko Ursulin 		pmu->cpuhp.cpu = target;
1109537f9c84STvrtko Ursulin 	}
1110537f9c84STvrtko Ursulin 
1111b46a33e2STvrtko Ursulin 	return 0;
1112b46a33e2STvrtko Ursulin }
1113b46a33e2STvrtko Ursulin 
1114537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1115537f9c84STvrtko Ursulin 
1116537f9c84STvrtko Ursulin void i915_pmu_init(void)
1117b46a33e2STvrtko Ursulin {
1118b46a33e2STvrtko Ursulin 	int ret;
1119b46a33e2STvrtko Ursulin 
1120b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1121b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1122b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1123b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1124b46a33e2STvrtko Ursulin 	if (ret < 0)
1125537f9c84STvrtko Ursulin 		pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n",
1126537f9c84STvrtko Ursulin 			  ret);
1127537f9c84STvrtko Ursulin 	else
1128537f9c84STvrtko Ursulin 		cpuhp_slot = ret;
1129b46a33e2STvrtko Ursulin }
1130b46a33e2STvrtko Ursulin 
1131537f9c84STvrtko Ursulin void i915_pmu_exit(void)
1132537f9c84STvrtko Ursulin {
1133537f9c84STvrtko Ursulin 	if (cpuhp_slot != CPUHP_INVALID)
1134537f9c84STvrtko Ursulin 		cpuhp_remove_multi_state(cpuhp_slot);
1135537f9c84STvrtko Ursulin }
1136537f9c84STvrtko Ursulin 
1137537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1138537f9c84STvrtko Ursulin {
1139537f9c84STvrtko Ursulin 	if (cpuhp_slot == CPUHP_INVALID)
1140537f9c84STvrtko Ursulin 		return -EINVAL;
1141537f9c84STvrtko Ursulin 
1142537f9c84STvrtko Ursulin 	return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node);
1143b46a33e2STvrtko Ursulin }
1144b46a33e2STvrtko Ursulin 
1145908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1146b46a33e2STvrtko Ursulin {
1147537f9c84STvrtko Ursulin 	cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node);
1148b46a33e2STvrtko Ursulin }
1149b46a33e2STvrtko Ursulin 
115005488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
115105488673STvrtko Ursulin {
115205488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
115305488673STvrtko Ursulin 
115405488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
115505488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
115605488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
115705488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
115805488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
115905488673STvrtko Ursulin }
116005488673STvrtko Ursulin 
1161b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1162b46a33e2STvrtko Ursulin {
1163908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
116446129dc1SMichał Winiarski 	const struct attribute_group *attr_groups[] = {
116546129dc1SMichał Winiarski 		&i915_pmu_format_attr_group,
116646129dc1SMichał Winiarski 		&pmu->events_attr_group,
116746129dc1SMichał Winiarski 		&i915_pmu_cpumask_attr_group,
116846129dc1SMichał Winiarski 		NULL
116946129dc1SMichał Winiarski 	};
117046129dc1SMichał Winiarski 
1171fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1172b46a33e2STvrtko Ursulin 
1173b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
11741900aba5SJani Nikula 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1175b46a33e2STvrtko Ursulin 		return;
1176b46a33e2STvrtko Ursulin 	}
1177b46a33e2STvrtko Ursulin 
1178908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1179908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1180908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1181537f9c84STvrtko Ursulin 	pmu->cpuhp.cpu = -1;
1182*dbe13ae1STvrtko Ursulin 	init_rc6(pmu);
1183b46a33e2STvrtko Ursulin 
1184aebf3b52STvrtko Ursulin 	if (!is_igp(i915)) {
118505488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
1186aebf3b52STvrtko Ursulin 				      "i915_%s",
118705488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
1188aebf3b52STvrtko Ursulin 		if (pmu->name) {
1189aebf3b52STvrtko Ursulin 			/* tools/perf reserves colons as special. */
1190aebf3b52STvrtko Ursulin 			strreplace((char *)pmu->name, ':', '_');
1191aebf3b52STvrtko Ursulin 		}
1192aebf3b52STvrtko Ursulin 	} else {
119305488673STvrtko Ursulin 		pmu->name = "i915";
1194aebf3b52STvrtko Ursulin 	}
119505488673STvrtko Ursulin 	if (!pmu->name)
1196b46a33e2STvrtko Ursulin 		goto err;
1197b46a33e2STvrtko Ursulin 
119846129dc1SMichał Winiarski 	pmu->events_attr_group.name = "events";
119946129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
120046129dc1SMichał Winiarski 	if (!pmu->events_attr_group.attrs)
1201c442292aSChris Wilson 		goto err_name;
1202c442292aSChris Wilson 
120346129dc1SMichał Winiarski 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
120446129dc1SMichał Winiarski 					GFP_KERNEL);
120546129dc1SMichał Winiarski 	if (!pmu->base.attr_groups)
120646129dc1SMichał Winiarski 		goto err_attr;
120746129dc1SMichał Winiarski 
1208df3ab3cbSChris Wilson 	pmu->base.module	= THIS_MODULE;
1209c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1210c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1211c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1212c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1213c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1214c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1215c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1216c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1217c442292aSChris Wilson 
121805488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
121905488673STvrtko Ursulin 	if (ret)
122046129dc1SMichał Winiarski 		goto err_groups;
122105488673STvrtko Ursulin 
1222908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1223b46a33e2STvrtko Ursulin 	if (ret)
1224b46a33e2STvrtko Ursulin 		goto err_unreg;
1225b46a33e2STvrtko Ursulin 
1226b46a33e2STvrtko Ursulin 	return;
1227b46a33e2STvrtko Ursulin 
1228b46a33e2STvrtko Ursulin err_unreg:
1229908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
123046129dc1SMichał Winiarski err_groups:
123146129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
1232c442292aSChris Wilson err_attr:
1233c442292aSChris Wilson 	pmu->base.event_init = NULL;
1234c442292aSChris Wilson 	free_event_attributes(pmu);
123505488673STvrtko Ursulin err_name:
123605488673STvrtko Ursulin 	if (!is_igp(i915))
123705488673STvrtko Ursulin 		kfree(pmu->name);
1238b46a33e2STvrtko Ursulin err:
12391900aba5SJani Nikula 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1240b46a33e2STvrtko Ursulin }
1241b46a33e2STvrtko Ursulin 
1242b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1243b46a33e2STvrtko Ursulin {
1244908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1245908091c8STvrtko Ursulin 
1246908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1247b46a33e2STvrtko Ursulin 		return;
1248b46a33e2STvrtko Ursulin 
1249b00bccb3STvrtko Ursulin 	/*
1250b00bccb3STvrtko Ursulin 	 * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu
1251b00bccb3STvrtko Ursulin 	 * ensures all currently executing ones will have exited before we
1252b00bccb3STvrtko Ursulin 	 * proceed with unregistration.
1253b00bccb3STvrtko Ursulin 	 */
1254b00bccb3STvrtko Ursulin 	pmu->closed = true;
1255b00bccb3STvrtko Ursulin 	synchronize_rcu();
1256b46a33e2STvrtko Ursulin 
1257908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1258b46a33e2STvrtko Ursulin 
1259908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1260b46a33e2STvrtko Ursulin 
1261908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1262908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
126346129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
126405488673STvrtko Ursulin 	if (!is_igp(i915))
126505488673STvrtko Ursulin 		kfree(pmu->name);
1266908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1267b46a33e2STvrtko Ursulin }
1268