xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision d4225a535b3b086868ce1f82dc0593d85d04dae8)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
8b46a33e2STvrtko Ursulin #include "i915_pmu.h"
9b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h"
10058a9b43SMichal Wajdeczko #include "i915_drv.h"
11b46a33e2STvrtko Ursulin 
12b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
13b46a33e2STvrtko Ursulin #define FREQUENCY 200
14b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
15b46a33e2STvrtko Ursulin 
16b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
17b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
18b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
19b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
22b46a33e2STvrtko Ursulin 
23141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
26b46a33e2STvrtko Ursulin {
27b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
28b46a33e2STvrtko Ursulin }
29b46a33e2STvrtko Ursulin 
30b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
31b46a33e2STvrtko Ursulin {
32b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
33b46a33e2STvrtko Ursulin }
34b46a33e2STvrtko Ursulin 
35b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
36b46a33e2STvrtko Ursulin {
37b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
38b46a33e2STvrtko Ursulin }
39b46a33e2STvrtko Ursulin 
40b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
41b46a33e2STvrtko Ursulin {
42b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
43b46a33e2STvrtko Ursulin }
44b46a33e2STvrtko Ursulin 
45b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
46b46a33e2STvrtko Ursulin {
47b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
48b46a33e2STvrtko Ursulin }
49b46a33e2STvrtko Ursulin 
50b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
51b46a33e2STvrtko Ursulin {
52b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
53b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
54b46a33e2STvrtko Ursulin 	else
55b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
59b46a33e2STvrtko Ursulin {
60b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
61b46a33e2STvrtko Ursulin }
62b46a33e2STvrtko Ursulin 
63b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
64b46a33e2STvrtko Ursulin {
65b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
66b46a33e2STvrtko Ursulin }
67b46a33e2STvrtko Ursulin 
68b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
69b46a33e2STvrtko Ursulin {
70b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
71b46a33e2STvrtko Ursulin }
72b46a33e2STvrtko Ursulin 
73feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active)
74feff0dc6STvrtko Ursulin {
75feff0dc6STvrtko Ursulin 	u64 enable;
76feff0dc6STvrtko Ursulin 
77feff0dc6STvrtko Ursulin 	/*
78feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
79feff0dc6STvrtko Ursulin 	 *
80feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
81feff0dc6STvrtko Ursulin 	 */
82feff0dc6STvrtko Ursulin 	enable = i915->pmu.enable;
83feff0dc6STvrtko Ursulin 
84feff0dc6STvrtko Ursulin 	/*
85feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
86feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
87feff0dc6STvrtko Ursulin 	 */
88feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
89feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
90feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
91feff0dc6STvrtko Ursulin 
92feff0dc6STvrtko Ursulin 	/*
93feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
94feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
95feff0dc6STvrtko Ursulin 	 */
96feff0dc6STvrtko Ursulin 	if (!gpu_active)
97feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
98b3add01eSTvrtko Ursulin 	/*
99b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
100b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
101cf669b4eSTvrtko Ursulin 	 *
102cf669b4eSTvrtko Ursulin 	 * Use RCS as proxy for all engines.
103b3add01eSTvrtko Ursulin 	 */
104cf669b4eSTvrtko Ursulin 	else if (intel_engine_supports_stats(i915->engine[RCS]))
105b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
106feff0dc6STvrtko Ursulin 
107feff0dc6STvrtko Ursulin 	/*
108feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
109feff0dc6STvrtko Ursulin 	 */
110feff0dc6STvrtko Ursulin 	return enable;
111feff0dc6STvrtko Ursulin }
112feff0dc6STvrtko Ursulin 
113feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915)
114feff0dc6STvrtko Ursulin {
115feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
116feff0dc6STvrtko Ursulin 		return;
117feff0dc6STvrtko Ursulin 
118feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
119feff0dc6STvrtko Ursulin 	/*
120feff0dc6STvrtko Ursulin 	 * Signal sampling timer to stop if only engine events are enabled and
121feff0dc6STvrtko Ursulin 	 * GPU went idle.
122feff0dc6STvrtko Ursulin 	 */
123feff0dc6STvrtko Ursulin 	i915->pmu.timer_enabled = pmu_needs_timer(i915, false);
124feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
125feff0dc6STvrtko Ursulin }
126feff0dc6STvrtko Ursulin 
127feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915)
128feff0dc6STvrtko Ursulin {
129feff0dc6STvrtko Ursulin 	if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) {
130feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled = true;
1319f473ecfSTvrtko Ursulin 		i915->pmu.timer_last = ktime_get();
132feff0dc6STvrtko Ursulin 		hrtimer_start_range_ns(&i915->pmu.timer,
133feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
134feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
135feff0dc6STvrtko Ursulin 	}
136feff0dc6STvrtko Ursulin }
137feff0dc6STvrtko Ursulin 
138feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
139feff0dc6STvrtko Ursulin {
140feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
141feff0dc6STvrtko Ursulin 		return;
142feff0dc6STvrtko Ursulin 
143feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
144feff0dc6STvrtko Ursulin 	/*
145feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
146feff0dc6STvrtko Ursulin 	 */
147feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
148feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
149feff0dc6STvrtko Ursulin }
150feff0dc6STvrtko Ursulin 
151b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw)
152b46a33e2STvrtko Ursulin {
153b46a33e2STvrtko Ursulin 	if (!fw)
154b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
155b46a33e2STvrtko Ursulin 
156b46a33e2STvrtko Ursulin 	return true;
157b46a33e2STvrtko Ursulin }
158b46a33e2STvrtko Ursulin 
159b46a33e2STvrtko Ursulin static void
1609f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
161b46a33e2STvrtko Ursulin {
1629f473ecfSTvrtko Ursulin 	sample->cur += val;
163b46a33e2STvrtko Ursulin }
164b46a33e2STvrtko Ursulin 
1659f473ecfSTvrtko Ursulin static void
1669f473ecfSTvrtko Ursulin engines_sample(struct drm_i915_private *dev_priv, unsigned int period_ns)
167b46a33e2STvrtko Ursulin {
168b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
169b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
17000e27cbeSChris Wilson 	intel_wakeref_t wakeref;
171b46a33e2STvrtko Ursulin 	bool fw = false;
172b46a33e2STvrtko Ursulin 
173b46a33e2STvrtko Ursulin 	if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
174b46a33e2STvrtko Ursulin 		return;
175b46a33e2STvrtko Ursulin 
176b46a33e2STvrtko Ursulin 	if (!dev_priv->gt.awake)
177b46a33e2STvrtko Ursulin 		return;
178b46a33e2STvrtko Ursulin 
17900e27cbeSChris Wilson 	wakeref = intel_runtime_pm_get_if_in_use(dev_priv);
18000e27cbeSChris Wilson 	if (!wakeref)
181b46a33e2STvrtko Ursulin 		return;
182b46a33e2STvrtko Ursulin 
183b46a33e2STvrtko Ursulin 	for_each_engine(engine, dev_priv, id) {
184b46a33e2STvrtko Ursulin 		u32 current_seqno = intel_engine_get_seqno(engine);
185b46a33e2STvrtko Ursulin 		u32 last_seqno = intel_engine_last_submit(engine);
186b46a33e2STvrtko Ursulin 		u32 val;
187b46a33e2STvrtko Ursulin 
188b46a33e2STvrtko Ursulin 		val = !i915_seqno_passed(current_seqno, last_seqno);
189b46a33e2STvrtko Ursulin 
1909f473ecfSTvrtko Ursulin 		if (val)
1919f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_BUSY],
1929f473ecfSTvrtko Ursulin 				   period_ns);
193b46a33e2STvrtko Ursulin 
194b46a33e2STvrtko Ursulin 		if (val && (engine->pmu.enable &
195b46a33e2STvrtko Ursulin 		    (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) {
196b46a33e2STvrtko Ursulin 			fw = grab_forcewake(dev_priv, fw);
197b46a33e2STvrtko Ursulin 
198b46a33e2STvrtko Ursulin 			val = I915_READ_FW(RING_CTL(engine->mmio_base));
199b46a33e2STvrtko Ursulin 		} else {
200b46a33e2STvrtko Ursulin 			val = 0;
201b46a33e2STvrtko Ursulin 		}
202b46a33e2STvrtko Ursulin 
2039f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
2049f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_WAIT],
2059f473ecfSTvrtko Ursulin 				   period_ns);
206b46a33e2STvrtko Ursulin 
2079f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
2089f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_SEMA],
2099f473ecfSTvrtko Ursulin 				   period_ns);
210b46a33e2STvrtko Ursulin 	}
211b46a33e2STvrtko Ursulin 
212b46a33e2STvrtko Ursulin 	if (fw)
213b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
214b46a33e2STvrtko Ursulin 
21500e27cbeSChris Wilson 	intel_runtime_pm_put(dev_priv, wakeref);
216b46a33e2STvrtko Ursulin }
217b46a33e2STvrtko Ursulin 
2189f473ecfSTvrtko Ursulin static void
2199f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
2209f473ecfSTvrtko Ursulin {
2219f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
2229f473ecfSTvrtko Ursulin }
2239f473ecfSTvrtko Ursulin 
2249f473ecfSTvrtko Ursulin static void
2259f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns)
226b46a33e2STvrtko Ursulin {
227b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
228b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
229b46a33e2STvrtko Ursulin 		u32 val;
230b46a33e2STvrtko Ursulin 
231b46a33e2STvrtko Ursulin 		val = dev_priv->gt_pm.rps.cur_freq;
23200e27cbeSChris Wilson 		if (dev_priv->gt.awake) {
233*d4225a53SChris Wilson 			intel_wakeref_t wakeref;
23400e27cbeSChris Wilson 
235*d4225a53SChris Wilson 			with_intel_runtime_pm_if_in_use(dev_priv, wakeref)
236b46a33e2STvrtko Ursulin 				val = intel_get_cagf(dev_priv,
237b46a33e2STvrtko Ursulin 						     I915_READ_NOTRACE(GEN6_RPSTAT1));
238b46a33e2STvrtko Ursulin 		}
239b46a33e2STvrtko Ursulin 
2409f473ecfSTvrtko Ursulin 		add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT],
2419f473ecfSTvrtko Ursulin 				intel_gpu_freq(dev_priv, val),
2429f473ecfSTvrtko Ursulin 				period_ns / 1000);
243b46a33e2STvrtko Ursulin 	}
244b46a33e2STvrtko Ursulin 
245b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
246b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
2479f473ecfSTvrtko Ursulin 		add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ],
248b46a33e2STvrtko Ursulin 				intel_gpu_freq(dev_priv,
2499f473ecfSTvrtko Ursulin 					       dev_priv->gt_pm.rps.cur_freq),
2509f473ecfSTvrtko Ursulin 				period_ns / 1000);
251b46a33e2STvrtko Ursulin 	}
252b46a33e2STvrtko Ursulin }
253b46a33e2STvrtko Ursulin 
254b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
255b46a33e2STvrtko Ursulin {
256b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
257b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
2589f473ecfSTvrtko Ursulin 	unsigned int period_ns;
2599f473ecfSTvrtko Ursulin 	ktime_t now;
260b46a33e2STvrtko Ursulin 
2618ee4f19cSTvrtko Ursulin 	if (!READ_ONCE(i915->pmu.timer_enabled))
262b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
263b46a33e2STvrtko Ursulin 
2649f473ecfSTvrtko Ursulin 	now = ktime_get();
2659f473ecfSTvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, i915->pmu.timer_last));
2669f473ecfSTvrtko Ursulin 	i915->pmu.timer_last = now;
267b46a33e2STvrtko Ursulin 
2689f473ecfSTvrtko Ursulin 	/*
2699f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
2709f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
2719f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
2729f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
2739f473ecfSTvrtko Ursulin 	 */
2749f473ecfSTvrtko Ursulin 	engines_sample(i915, period_ns);
2759f473ecfSTvrtko Ursulin 	frequency_sample(i915, period_ns);
2769f473ecfSTvrtko Ursulin 
2779f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
2789f473ecfSTvrtko Ursulin 
279b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
280b46a33e2STvrtko Ursulin }
281b46a33e2STvrtko Ursulin 
2820cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
2830cd4684dSTvrtko Ursulin {
2840cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
2850cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
2860cd4684dSTvrtko Ursulin 	u64 sum = 0;
2870cd4684dSTvrtko Ursulin 	int cpu;
2880cd4684dSTvrtko Ursulin 
2890cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
2900cd4684dSTvrtko Ursulin 		return 0;
2910cd4684dSTvrtko Ursulin 
2920cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
2930cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
2940cd4684dSTvrtko Ursulin 
2950cd4684dSTvrtko Ursulin 	return sum;
2960cd4684dSTvrtko Ursulin }
2970cd4684dSTvrtko Ursulin 
298b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
299b2f78cdaSTvrtko Ursulin {
300b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
301b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
302b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
303b2f78cdaSTvrtko Ursulin 
304b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
305b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
306b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
307b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
308b2f78cdaSTvrtko Ursulin 		return;
309b2f78cdaSTvrtko Ursulin 
310b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
311b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
312b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
313b2f78cdaSTvrtko Ursulin }
314b2f78cdaSTvrtko Ursulin 
315b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
316b46a33e2STvrtko Ursulin {
317b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
318b2f78cdaSTvrtko Ursulin 
319b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
320b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
321b46a33e2STvrtko Ursulin }
322b46a33e2STvrtko Ursulin 
323109ec558STvrtko Ursulin static int
324109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
325109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
326b46a33e2STvrtko Ursulin {
327109ec558STvrtko Ursulin 	switch (sample) {
328b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
329b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
330b46a33e2STvrtko Ursulin 		break;
331b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
332109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
333b46a33e2STvrtko Ursulin 			return -ENODEV;
334b46a33e2STvrtko Ursulin 		break;
335b46a33e2STvrtko Ursulin 	default:
336b46a33e2STvrtko Ursulin 		return -ENOENT;
337b46a33e2STvrtko Ursulin 	}
338b46a33e2STvrtko Ursulin 
339b46a33e2STvrtko Ursulin 	return 0;
340b46a33e2STvrtko Ursulin }
341b46a33e2STvrtko Ursulin 
342109ec558STvrtko Ursulin static int
343109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
344109ec558STvrtko Ursulin {
345109ec558STvrtko Ursulin 	switch (config) {
346109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
347109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
348109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
349109ec558STvrtko Ursulin 			return -ENODEV;
350109ec558STvrtko Ursulin 		/* Fall-through. */
351109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
352109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
353109ec558STvrtko Ursulin 			return -ENODEV;
354109ec558STvrtko Ursulin 		break;
355109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
356109ec558STvrtko Ursulin 		break;
357109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
358109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
359109ec558STvrtko Ursulin 			return -ENODEV;
360109ec558STvrtko Ursulin 		break;
361109ec558STvrtko Ursulin 	default:
362109ec558STvrtko Ursulin 		return -ENOENT;
363109ec558STvrtko Ursulin 	}
364109ec558STvrtko Ursulin 
365109ec558STvrtko Ursulin 	return 0;
366109ec558STvrtko Ursulin }
367109ec558STvrtko Ursulin 
368109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
369109ec558STvrtko Ursulin {
370109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
371109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
372109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
373b2f78cdaSTvrtko Ursulin 	u8 sample;
374b2f78cdaSTvrtko Ursulin 	int ret;
375109ec558STvrtko Ursulin 
376109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
377109ec558STvrtko Ursulin 					  engine_event_instance(event));
378109ec558STvrtko Ursulin 	if (!engine)
379109ec558STvrtko Ursulin 		return -ENODEV;
380109ec558STvrtko Ursulin 
381b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
382b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
383b2f78cdaSTvrtko Ursulin 	if (ret)
384b2f78cdaSTvrtko Ursulin 		return ret;
385b2f78cdaSTvrtko Ursulin 
386b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
387b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
388b2f78cdaSTvrtko Ursulin 
389b2f78cdaSTvrtko Ursulin 	return ret;
390109ec558STvrtko Ursulin }
391109ec558STvrtko Ursulin 
392b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
393b46a33e2STvrtko Ursulin {
394b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
395b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
3960426c046STvrtko Ursulin 	int ret;
397b46a33e2STvrtko Ursulin 
398b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
399b46a33e2STvrtko Ursulin 		return -ENOENT;
400b46a33e2STvrtko Ursulin 
401b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
402b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
403b46a33e2STvrtko Ursulin 		return -EINVAL;
404b46a33e2STvrtko Ursulin 
405b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
406b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
407b46a33e2STvrtko Ursulin 
408b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
409b46a33e2STvrtko Ursulin 		return -EINVAL;
410b46a33e2STvrtko Ursulin 
4110426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
4120426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
41300a79722STvrtko Ursulin 		return -EINVAL;
414b46a33e2STvrtko Ursulin 
415109ec558STvrtko Ursulin 	if (is_engine_event(event))
416b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
417109ec558STvrtko Ursulin 	else
418109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
419b46a33e2STvrtko Ursulin 	if (ret)
420b46a33e2STvrtko Ursulin 		return ret;
421b46a33e2STvrtko Ursulin 
422b46a33e2STvrtko Ursulin 	if (!event->parent)
423b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
424b46a33e2STvrtko Ursulin 
425b46a33e2STvrtko Ursulin 	return 0;
426b46a33e2STvrtko Ursulin }
427b46a33e2STvrtko Ursulin 
42805273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915)
4291fe699e3STvrtko Ursulin {
4301fe699e3STvrtko Ursulin 	u64 val;
4311fe699e3STvrtko Ursulin 
43205273c95SChris Wilson 	val = intel_rc6_residency_ns(i915,
43305273c95SChris Wilson 				     IS_VALLEYVIEW(i915) ?
4341fe699e3STvrtko Ursulin 				     VLV_GT_RENDER_RC6 :
4351fe699e3STvrtko Ursulin 				     GEN6_GT_GFX_RC6);
4361fe699e3STvrtko Ursulin 
4371fe699e3STvrtko Ursulin 	if (HAS_RC6p(i915))
4381fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p);
4391fe699e3STvrtko Ursulin 
4401fe699e3STvrtko Ursulin 	if (HAS_RC6pp(i915))
4411fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp);
4421fe699e3STvrtko Ursulin 
44305273c95SChris Wilson 	return val;
44405273c95SChris Wilson }
44505273c95SChris Wilson 
446ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915)
44705273c95SChris Wilson {
44805273c95SChris Wilson #if IS_ENABLED(CONFIG_PM)
44900e27cbeSChris Wilson 	intel_wakeref_t wakeref;
45005273c95SChris Wilson 	unsigned long flags;
45105273c95SChris Wilson 	u64 val;
45205273c95SChris Wilson 
45300e27cbeSChris Wilson 	wakeref = intel_runtime_pm_get_if_in_use(i915);
45400e27cbeSChris Wilson 	if (wakeref) {
45505273c95SChris Wilson 		val = __get_rc6(i915);
45600e27cbeSChris Wilson 		intel_runtime_pm_put(i915, wakeref);
4571fe699e3STvrtko Ursulin 
4581fe699e3STvrtko Ursulin 		/*
4591fe699e3STvrtko Ursulin 		 * If we are coming back from being runtime suspended we must
4601fe699e3STvrtko Ursulin 		 * be careful not to report a larger value than returned
4611fe699e3STvrtko Ursulin 		 * previously.
4621fe699e3STvrtko Ursulin 		 */
4631fe699e3STvrtko Ursulin 
4641fe699e3STvrtko Ursulin 		spin_lock_irqsave(&i915->pmu.lock, flags);
4651fe699e3STvrtko Ursulin 
4661fe699e3STvrtko Ursulin 		if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
4671fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
4681fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6].cur = val;
4691fe699e3STvrtko Ursulin 		} else {
4701fe699e3STvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
4711fe699e3STvrtko Ursulin 		}
4721fe699e3STvrtko Ursulin 
4731fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&i915->pmu.lock, flags);
4741fe699e3STvrtko Ursulin 	} else {
4751fe699e3STvrtko Ursulin 		struct pci_dev *pdev = i915->drm.pdev;
4761fe699e3STvrtko Ursulin 		struct device *kdev = &pdev->dev;
4771fe699e3STvrtko Ursulin 
4781fe699e3STvrtko Ursulin 		/*
4791fe699e3STvrtko Ursulin 		 * We are runtime suspended.
4801fe699e3STvrtko Ursulin 		 *
4811fe699e3STvrtko Ursulin 		 * Report the delta from when the device was suspended to now,
4821fe699e3STvrtko Ursulin 		 * on top of the last known real value, as the approximated RC6
4831fe699e3STvrtko Ursulin 		 * counter value.
4841fe699e3STvrtko Ursulin 		 */
4851fe699e3STvrtko Ursulin 		spin_lock_irqsave(&i915->pmu.lock, flags);
486ad055fb8STvrtko Ursulin 		spin_lock(&kdev->power.lock);
4871fe699e3STvrtko Ursulin 
4882924bdeeSTvrtko Ursulin 		/*
4892924bdeeSTvrtko Ursulin 		 * After the above branch intel_runtime_pm_get_if_in_use failed
4902924bdeeSTvrtko Ursulin 		 * to get the runtime PM reference we cannot assume we are in
4912924bdeeSTvrtko Ursulin 		 * runtime suspend since we can either: a) race with coming out
4922924bdeeSTvrtko Ursulin 		 * of it before we took the power.lock, or b) there are other
4932924bdeeSTvrtko Ursulin 		 * states than suspended which can bring us here.
4942924bdeeSTvrtko Ursulin 		 *
4952924bdeeSTvrtko Ursulin 		 * We need to double-check that we are indeed currently runtime
4962924bdeeSTvrtko Ursulin 		 * suspended and if not we cannot do better than report the last
4972924bdeeSTvrtko Ursulin 		 * known RC6 value.
4982924bdeeSTvrtko Ursulin 		 */
4992924bdeeSTvrtko Ursulin 		if (kdev->power.runtime_status == RPM_SUSPENDED) {
5001fe699e3STvrtko Ursulin 			if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur)
5011fe699e3STvrtko Ursulin 				i915->pmu.suspended_jiffies_last =
5021fe699e3STvrtko Ursulin 						  kdev->power.suspended_jiffies;
5031fe699e3STvrtko Ursulin 
5041fe699e3STvrtko Ursulin 			val = kdev->power.suspended_jiffies -
5051fe699e3STvrtko Ursulin 			      i915->pmu.suspended_jiffies_last;
5061fe699e3STvrtko Ursulin 			val += jiffies - kdev->power.accounting_timestamp;
5071fe699e3STvrtko Ursulin 
5081fe699e3STvrtko Ursulin 			val = jiffies_to_nsecs(val);
5091fe699e3STvrtko Ursulin 			val += i915->pmu.sample[__I915_SAMPLE_RC6].cur;
5101fe699e3STvrtko Ursulin 
5112924bdeeSTvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
5122924bdeeSTvrtko Ursulin 		} else if (i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
5132924bdeeSTvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
5142924bdeeSTvrtko Ursulin 		} else {
5152924bdeeSTvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6].cur;
5162924bdeeSTvrtko Ursulin 		}
5172924bdeeSTvrtko Ursulin 
5182924bdeeSTvrtko Ursulin 		spin_unlock(&kdev->power.lock);
5191fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&i915->pmu.lock, flags);
5201fe699e3STvrtko Ursulin 	}
5211fe699e3STvrtko Ursulin 
5221fe699e3STvrtko Ursulin 	return val;
52305273c95SChris Wilson #else
52405273c95SChris Wilson 	return __get_rc6(i915);
52505273c95SChris Wilson #endif
5261fe699e3STvrtko Ursulin }
5271fe699e3STvrtko Ursulin 
528ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
529b46a33e2STvrtko Ursulin {
530b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
531b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
532b46a33e2STvrtko Ursulin 	u64 val = 0;
533b46a33e2STvrtko Ursulin 
534b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
535b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
536b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
537b46a33e2STvrtko Ursulin 
538b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
539b46a33e2STvrtko Ursulin 						  engine_event_class(event),
540b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
541b46a33e2STvrtko Ursulin 
542b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
543b46a33e2STvrtko Ursulin 			/* Do nothing */
544b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
545b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
546b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
547b46a33e2STvrtko Ursulin 		} else {
548b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
549b46a33e2STvrtko Ursulin 		}
550b46a33e2STvrtko Ursulin 	} else {
551b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
552b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
553b46a33e2STvrtko Ursulin 			val =
554b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur,
5559f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
556b46a33e2STvrtko Ursulin 			break;
557b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
558b46a33e2STvrtko Ursulin 			val =
559b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur,
5609f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
561b46a33e2STvrtko Ursulin 			break;
5620cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5630cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5640cd4684dSTvrtko Ursulin 			break;
5656060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
566ad055fb8STvrtko Ursulin 			val = get_rc6(i915);
5676060b6aeSTvrtko Ursulin 			break;
568b46a33e2STvrtko Ursulin 		}
569b46a33e2STvrtko Ursulin 	}
570b46a33e2STvrtko Ursulin 
571b46a33e2STvrtko Ursulin 	return val;
572b46a33e2STvrtko Ursulin }
573b46a33e2STvrtko Ursulin 
574b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
575b46a33e2STvrtko Ursulin {
576b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
577b46a33e2STvrtko Ursulin 	u64 prev, new;
578b46a33e2STvrtko Ursulin 
579b46a33e2STvrtko Ursulin again:
580b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
581ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
582b46a33e2STvrtko Ursulin 
583b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
584b46a33e2STvrtko Ursulin 		goto again;
585b46a33e2STvrtko Ursulin 
586b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
587b46a33e2STvrtko Ursulin }
588b46a33e2STvrtko Ursulin 
589b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
590b46a33e2STvrtko Ursulin {
591b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
592b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
593b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
594b46a33e2STvrtko Ursulin 	unsigned long flags;
595b46a33e2STvrtko Ursulin 
596b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
597b46a33e2STvrtko Ursulin 
598b46a33e2STvrtko Ursulin 	/*
599b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
600b46a33e2STvrtko Ursulin 	 * the event reference counter.
601b46a33e2STvrtko Ursulin 	 */
602b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
603b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0);
604b46a33e2STvrtko Ursulin 	i915->pmu.enable |= BIT_ULL(bit);
605b46a33e2STvrtko Ursulin 	i915->pmu.enable_count[bit]++;
606b46a33e2STvrtko Ursulin 
607b46a33e2STvrtko Ursulin 	/*
608feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
609feff0dc6STvrtko Ursulin 	 */
610feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
611feff0dc6STvrtko Ursulin 
612feff0dc6STvrtko Ursulin 	/*
613b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
614b46a33e2STvrtko Ursulin 	 * is stored per engine.
615b46a33e2STvrtko Ursulin 	 */
616b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
617b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
618b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
619b46a33e2STvrtko Ursulin 
620b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
621b46a33e2STvrtko Ursulin 						  engine_event_class(event),
622b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
623b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
624b46a33e2STvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
625b46a33e2STvrtko Ursulin 
626b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
627b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
628b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
629b46a33e2STvrtko Ursulin 	}
630b46a33e2STvrtko Ursulin 
631ad055fb8STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
632ad055fb8STvrtko Ursulin 
633b46a33e2STvrtko Ursulin 	/*
634b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
635b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
636b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
637b46a33e2STvrtko Ursulin 	 */
638ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
639b46a33e2STvrtko Ursulin }
640b46a33e2STvrtko Ursulin 
641b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
642b46a33e2STvrtko Ursulin {
643b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
644b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
645b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
646b46a33e2STvrtko Ursulin 	unsigned long flags;
647b46a33e2STvrtko Ursulin 
648b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
649b46a33e2STvrtko Ursulin 
650b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
651b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
652b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
653b46a33e2STvrtko Ursulin 
654b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
655b46a33e2STvrtko Ursulin 						  engine_event_class(event),
656b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
657b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
658b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
659b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
660b46a33e2STvrtko Ursulin 		/*
661b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
662b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
663b46a33e2STvrtko Ursulin 		 */
664b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
665b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
666b46a33e2STvrtko Ursulin 	}
667b46a33e2STvrtko Ursulin 
668b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
669b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == 0);
670b46a33e2STvrtko Ursulin 	/*
671b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
672b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
673b46a33e2STvrtko Ursulin 	 */
674feff0dc6STvrtko Ursulin 	if (--i915->pmu.enable_count[bit] == 0) {
675b46a33e2STvrtko Ursulin 		i915->pmu.enable &= ~BIT_ULL(bit);
676feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled &= pmu_needs_timer(i915, true);
677feff0dc6STvrtko Ursulin 	}
678b46a33e2STvrtko Ursulin 
679b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
680b46a33e2STvrtko Ursulin }
681b46a33e2STvrtko Ursulin 
682b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
683b46a33e2STvrtko Ursulin {
684b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
685b46a33e2STvrtko Ursulin 	event->hw.state = 0;
686b46a33e2STvrtko Ursulin }
687b46a33e2STvrtko Ursulin 
688b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
689b46a33e2STvrtko Ursulin {
690b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
691b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
692b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
693b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
694b46a33e2STvrtko Ursulin }
695b46a33e2STvrtko Ursulin 
696b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
697b46a33e2STvrtko Ursulin {
698b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
699b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
700b46a33e2STvrtko Ursulin 
701b46a33e2STvrtko Ursulin 	return 0;
702b46a33e2STvrtko Ursulin }
703b46a33e2STvrtko Ursulin 
704b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
705b46a33e2STvrtko Ursulin {
706b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
707b46a33e2STvrtko Ursulin }
708b46a33e2STvrtko Ursulin 
709b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
710b46a33e2STvrtko Ursulin {
711b46a33e2STvrtko Ursulin 	return 0;
712b46a33e2STvrtko Ursulin }
713b46a33e2STvrtko Ursulin 
714b7d3aabfSChris Wilson struct i915_str_attribute {
715b7d3aabfSChris Wilson 	struct device_attribute attr;
716b7d3aabfSChris Wilson 	const char *str;
717b7d3aabfSChris Wilson };
718b7d3aabfSChris Wilson 
719b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
720b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
721b46a33e2STvrtko Ursulin {
722b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
723b46a33e2STvrtko Ursulin 
724b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
725b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
726b46a33e2STvrtko Ursulin }
727b46a33e2STvrtko Ursulin 
728b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
729b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
730b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
731b7d3aabfSChris Wilson 		  .str = _config, } \
732b46a33e2STvrtko Ursulin 	})[0].attr.attr)
733b46a33e2STvrtko Ursulin 
734b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
735b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
736b46a33e2STvrtko Ursulin 	NULL,
737b46a33e2STvrtko Ursulin };
738b46a33e2STvrtko Ursulin 
739b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
740b46a33e2STvrtko Ursulin 	.name = "format",
741b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
742b46a33e2STvrtko Ursulin };
743b46a33e2STvrtko Ursulin 
744b7d3aabfSChris Wilson struct i915_ext_attribute {
745b7d3aabfSChris Wilson 	struct device_attribute attr;
746b7d3aabfSChris Wilson 	unsigned long val;
747b7d3aabfSChris Wilson };
748b7d3aabfSChris Wilson 
749b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
750b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
751b46a33e2STvrtko Ursulin {
752b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
753b46a33e2STvrtko Ursulin 
754b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
755b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
756b46a33e2STvrtko Ursulin }
757b46a33e2STvrtko Ursulin 
758109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
759b46a33e2STvrtko Ursulin 	.name = "events",
760109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
761b46a33e2STvrtko Ursulin };
762b46a33e2STvrtko Ursulin 
763b46a33e2STvrtko Ursulin static ssize_t
764b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
765b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
766b46a33e2STvrtko Ursulin 			  char *buf)
767b46a33e2STvrtko Ursulin {
768b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
769b46a33e2STvrtko Ursulin }
770b46a33e2STvrtko Ursulin 
771b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
772b46a33e2STvrtko Ursulin 
773b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
774b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
775b46a33e2STvrtko Ursulin 	NULL,
776b46a33e2STvrtko Ursulin };
777b46a33e2STvrtko Ursulin 
778109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
779b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
780b46a33e2STvrtko Ursulin };
781b46a33e2STvrtko Ursulin 
782b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
783b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
784b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
785b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
786b46a33e2STvrtko Ursulin 	NULL
787b46a33e2STvrtko Ursulin };
788b46a33e2STvrtko Ursulin 
789109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
790109ec558STvrtko Ursulin { \
791109ec558STvrtko Ursulin 	.config = (__config), \
792109ec558STvrtko Ursulin 	.name = (__name), \
793109ec558STvrtko Ursulin 	.unit = (__unit), \
794109ec558STvrtko Ursulin }
795109ec558STvrtko Ursulin 
796109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
797109ec558STvrtko Ursulin { \
798109ec558STvrtko Ursulin 	.sample = (__sample), \
799109ec558STvrtko Ursulin 	.name = (__name), \
800109ec558STvrtko Ursulin }
801109ec558STvrtko Ursulin 
802109ec558STvrtko Ursulin static struct i915_ext_attribute *
803109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
804109ec558STvrtko Ursulin {
8052bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
806109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
807109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
808109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
809109ec558STvrtko Ursulin 	attr->val = config;
810109ec558STvrtko Ursulin 
811109ec558STvrtko Ursulin 	return ++attr;
812109ec558STvrtko Ursulin }
813109ec558STvrtko Ursulin 
814109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
815109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
816109ec558STvrtko Ursulin 	     const char *str)
817109ec558STvrtko Ursulin {
8182bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
819109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
820109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
821109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
822109ec558STvrtko Ursulin 	attr->event_str = str;
823109ec558STvrtko Ursulin 
824109ec558STvrtko Ursulin 	return ++attr;
825109ec558STvrtko Ursulin }
826109ec558STvrtko Ursulin 
827109ec558STvrtko Ursulin static struct attribute **
828109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915)
829109ec558STvrtko Ursulin {
830109ec558STvrtko Ursulin 	static const struct {
831109ec558STvrtko Ursulin 		u64 config;
832109ec558STvrtko Ursulin 		const char *name;
833109ec558STvrtko Ursulin 		const char *unit;
834109ec558STvrtko Ursulin 	} events[] = {
835109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
836109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
837109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
838109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
839109ec558STvrtko Ursulin 	};
840109ec558STvrtko Ursulin 	static const struct {
841109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
842109ec558STvrtko Ursulin 		char *name;
843109ec558STvrtko Ursulin 	} engine_events[] = {
844109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
845109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
846109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
847109ec558STvrtko Ursulin 	};
848109ec558STvrtko Ursulin 	unsigned int count = 0;
849109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
850109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
851109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
852109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
853109ec558STvrtko Ursulin 	enum intel_engine_id id;
854109ec558STvrtko Ursulin 	unsigned int i;
855109ec558STvrtko Ursulin 
856109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
857109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
858109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
859109ec558STvrtko Ursulin 			count++;
860109ec558STvrtko Ursulin 	}
861109ec558STvrtko Ursulin 
862109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
863109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
864109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
865109ec558STvrtko Ursulin 						 engine_events[i].sample))
866109ec558STvrtko Ursulin 				count++;
867109ec558STvrtko Ursulin 		}
868109ec558STvrtko Ursulin 	}
869109ec558STvrtko Ursulin 
870109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
871dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
872109ec558STvrtko Ursulin 	if (!i915_attr)
873109ec558STvrtko Ursulin 		goto err_alloc;
874109ec558STvrtko Ursulin 
875dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
876109ec558STvrtko Ursulin 	if (!pmu_attr)
877109ec558STvrtko Ursulin 		goto err_alloc;
878109ec558STvrtko Ursulin 
879109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
880dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
881109ec558STvrtko Ursulin 	if (!attr)
882109ec558STvrtko Ursulin 		goto err_alloc;
883109ec558STvrtko Ursulin 
884109ec558STvrtko Ursulin 	i915_iter = i915_attr;
885109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
886109ec558STvrtko Ursulin 	attr_iter = attr;
887109ec558STvrtko Ursulin 
888109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
889109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
890109ec558STvrtko Ursulin 		char *str;
891109ec558STvrtko Ursulin 
892109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
893109ec558STvrtko Ursulin 			continue;
894109ec558STvrtko Ursulin 
895109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
896109ec558STvrtko Ursulin 		if (!str)
897109ec558STvrtko Ursulin 			goto err;
898109ec558STvrtko Ursulin 
899109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
900109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
901109ec558STvrtko Ursulin 
902109ec558STvrtko Ursulin 		if (events[i].unit) {
903109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
904109ec558STvrtko Ursulin 			if (!str)
905109ec558STvrtko Ursulin 				goto err;
906109ec558STvrtko Ursulin 
907109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
908109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
909109ec558STvrtko Ursulin 		}
910109ec558STvrtko Ursulin 	}
911109ec558STvrtko Ursulin 
912109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
913109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
914109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
915109ec558STvrtko Ursulin 			char *str;
916109ec558STvrtko Ursulin 
917109ec558STvrtko Ursulin 			if (engine_event_status(engine,
918109ec558STvrtko Ursulin 						engine_events[i].sample))
919109ec558STvrtko Ursulin 				continue;
920109ec558STvrtko Ursulin 
921109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
922109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
923109ec558STvrtko Ursulin 			if (!str)
924109ec558STvrtko Ursulin 				goto err;
925109ec558STvrtko Ursulin 
926109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
927109ec558STvrtko Ursulin 			i915_iter =
928109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9298810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
930109ec558STvrtko Ursulin 								engine->instance,
931109ec558STvrtko Ursulin 								engine_events[i].sample));
932109ec558STvrtko Ursulin 
933109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
934109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
935109ec558STvrtko Ursulin 			if (!str)
936109ec558STvrtko Ursulin 				goto err;
937109ec558STvrtko Ursulin 
938109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
939109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
940109ec558STvrtko Ursulin 		}
941109ec558STvrtko Ursulin 	}
942109ec558STvrtko Ursulin 
943109ec558STvrtko Ursulin 	i915->pmu.i915_attr = i915_attr;
944109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = pmu_attr;
945109ec558STvrtko Ursulin 
946109ec558STvrtko Ursulin 	return attr;
947109ec558STvrtko Ursulin 
948109ec558STvrtko Ursulin err:;
949109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
950109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
951109ec558STvrtko Ursulin 
952109ec558STvrtko Ursulin err_alloc:
953109ec558STvrtko Ursulin 	kfree(attr);
954109ec558STvrtko Ursulin 	kfree(i915_attr);
955109ec558STvrtko Ursulin 	kfree(pmu_attr);
956109ec558STvrtko Ursulin 
957109ec558STvrtko Ursulin 	return NULL;
958109ec558STvrtko Ursulin }
959109ec558STvrtko Ursulin 
960109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915)
961109ec558STvrtko Ursulin {
962109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
963109ec558STvrtko Ursulin 
964109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
965109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
966109ec558STvrtko Ursulin 
967109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
968109ec558STvrtko Ursulin 	kfree(i915->pmu.i915_attr);
969109ec558STvrtko Ursulin 	kfree(i915->pmu.pmu_attr);
970109ec558STvrtko Ursulin 
971109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
972109ec558STvrtko Ursulin 	i915->pmu.i915_attr = NULL;
973109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = NULL;
974109ec558STvrtko Ursulin }
975109ec558STvrtko Ursulin 
976b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
977b46a33e2STvrtko Ursulin {
978b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
979b46a33e2STvrtko Ursulin 
980b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
981b46a33e2STvrtko Ursulin 
982b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
9830426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
984b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
985b46a33e2STvrtko Ursulin 
986b46a33e2STvrtko Ursulin 	return 0;
987b46a33e2STvrtko Ursulin }
988b46a33e2STvrtko Ursulin 
989b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
990b46a33e2STvrtko Ursulin {
991b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
992b46a33e2STvrtko Ursulin 	unsigned int target;
993b46a33e2STvrtko Ursulin 
994b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
995b46a33e2STvrtko Ursulin 
996b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
997b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
998b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
999b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1000b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1001b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1002b46a33e2STvrtko Ursulin 		}
1003b46a33e2STvrtko Ursulin 	}
1004b46a33e2STvrtko Ursulin 
1005b46a33e2STvrtko Ursulin 	return 0;
1006b46a33e2STvrtko Ursulin }
1007b46a33e2STvrtko Ursulin 
1008b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1009b46a33e2STvrtko Ursulin 
1010b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915)
1011b46a33e2STvrtko Ursulin {
1012b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1013b46a33e2STvrtko Ursulin 	int ret;
1014b46a33e2STvrtko Ursulin 
1015b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1016b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1017b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1018b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1019b46a33e2STvrtko Ursulin 	if (ret < 0)
1020b46a33e2STvrtko Ursulin 		return ret;
1021b46a33e2STvrtko Ursulin 
1022b46a33e2STvrtko Ursulin 	slot = ret;
1023b46a33e2STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &i915->pmu.node);
1024b46a33e2STvrtko Ursulin 	if (ret) {
1025b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1026b46a33e2STvrtko Ursulin 		return ret;
1027b46a33e2STvrtko Ursulin 	}
1028b46a33e2STvrtko Ursulin 
1029b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1030b46a33e2STvrtko Ursulin 	return 0;
1031b46a33e2STvrtko Ursulin }
1032b46a33e2STvrtko Ursulin 
1033b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915)
1034b46a33e2STvrtko Ursulin {
1035b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1036b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node));
1037b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1038b46a33e2STvrtko Ursulin }
1039b46a33e2STvrtko Ursulin 
1040b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1041b46a33e2STvrtko Ursulin {
1042b46a33e2STvrtko Ursulin 	int ret;
1043b46a33e2STvrtko Ursulin 
1044b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
1045b46a33e2STvrtko Ursulin 		DRM_INFO("PMU not supported for this GPU.");
1046b46a33e2STvrtko Ursulin 		return;
1047b46a33e2STvrtko Ursulin 	}
1048b46a33e2STvrtko Ursulin 
1049109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(i915);
1050109ec558STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs) {
1051109ec558STvrtko Ursulin 		ret = -ENOMEM;
1052109ec558STvrtko Ursulin 		goto err;
1053109ec558STvrtko Ursulin 	}
1054109ec558STvrtko Ursulin 
1055b46a33e2STvrtko Ursulin 	i915->pmu.base.attr_groups	= i915_pmu_attr_groups;
1056b46a33e2STvrtko Ursulin 	i915->pmu.base.task_ctx_nr	= perf_invalid_context;
1057b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init	= i915_pmu_event_init;
1058b46a33e2STvrtko Ursulin 	i915->pmu.base.add		= i915_pmu_event_add;
1059b46a33e2STvrtko Ursulin 	i915->pmu.base.del		= i915_pmu_event_del;
1060b46a33e2STvrtko Ursulin 	i915->pmu.base.start		= i915_pmu_event_start;
1061b46a33e2STvrtko Ursulin 	i915->pmu.base.stop		= i915_pmu_event_stop;
1062b46a33e2STvrtko Ursulin 	i915->pmu.base.read		= i915_pmu_event_read;
1063b46a33e2STvrtko Ursulin 	i915->pmu.base.event_idx	= i915_pmu_event_event_idx;
1064b46a33e2STvrtko Ursulin 
1065b46a33e2STvrtko Ursulin 	spin_lock_init(&i915->pmu.lock);
1066b46a33e2STvrtko Ursulin 	hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1067b46a33e2STvrtko Ursulin 	i915->pmu.timer.function = i915_sample;
1068b46a33e2STvrtko Ursulin 
1069b46a33e2STvrtko Ursulin 	ret = perf_pmu_register(&i915->pmu.base, "i915", -1);
1070b46a33e2STvrtko Ursulin 	if (ret)
1071b46a33e2STvrtko Ursulin 		goto err;
1072b46a33e2STvrtko Ursulin 
1073b46a33e2STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(i915);
1074b46a33e2STvrtko Ursulin 	if (ret)
1075b46a33e2STvrtko Ursulin 		goto err_unreg;
1076b46a33e2STvrtko Ursulin 
1077b46a33e2STvrtko Ursulin 	return;
1078b46a33e2STvrtko Ursulin 
1079b46a33e2STvrtko Ursulin err_unreg:
1080b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1081b46a33e2STvrtko Ursulin err:
1082b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1083109ec558STvrtko Ursulin 	free_event_attributes(i915);
1084b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1085b46a33e2STvrtko Ursulin }
1086b46a33e2STvrtko Ursulin 
1087b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1088b46a33e2STvrtko Ursulin {
1089b46a33e2STvrtko Ursulin 	if (!i915->pmu.base.event_init)
1090b46a33e2STvrtko Ursulin 		return;
1091b46a33e2STvrtko Ursulin 
1092b46a33e2STvrtko Ursulin 	WARN_ON(i915->pmu.enable);
1093b46a33e2STvrtko Ursulin 
1094b46a33e2STvrtko Ursulin 	hrtimer_cancel(&i915->pmu.timer);
1095b46a33e2STvrtko Ursulin 
1096b46a33e2STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(i915);
1097b46a33e2STvrtko Ursulin 
1098b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1099b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1100109ec558STvrtko Ursulin 	free_event_attributes(i915);
1101b46a33e2STvrtko Ursulin }
1102