xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision cf669b4e9fdce4cf1a7bef4e7ab8b3db0da021a2)
1b46a33e2STvrtko Ursulin /*
2b46a33e2STvrtko Ursulin  * Copyright © 2017 Intel Corporation
3b46a33e2STvrtko Ursulin  *
4b46a33e2STvrtko Ursulin  * Permission is hereby granted, free of charge, to any person obtaining a
5b46a33e2STvrtko Ursulin  * copy of this software and associated documentation files (the "Software"),
6b46a33e2STvrtko Ursulin  * to deal in the Software without restriction, including without limitation
7b46a33e2STvrtko Ursulin  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b46a33e2STvrtko Ursulin  * and/or sell copies of the Software, and to permit persons to whom the
9b46a33e2STvrtko Ursulin  * Software is furnished to do so, subject to the following conditions:
10b46a33e2STvrtko Ursulin  *
11b46a33e2STvrtko Ursulin  * The above copyright notice and this permission notice (including the next
12b46a33e2STvrtko Ursulin  * paragraph) shall be included in all copies or substantial portions of the
13b46a33e2STvrtko Ursulin  * Software.
14b46a33e2STvrtko Ursulin  *
15b46a33e2STvrtko Ursulin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16b46a33e2STvrtko Ursulin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17b46a33e2STvrtko Ursulin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18b46a33e2STvrtko Ursulin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19b46a33e2STvrtko Ursulin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20b46a33e2STvrtko Ursulin  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21b46a33e2STvrtko Ursulin  * IN THE SOFTWARE.
22b46a33e2STvrtko Ursulin  *
23b46a33e2STvrtko Ursulin  */
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #include <linux/perf_event.h>
26b46a33e2STvrtko Ursulin #include <linux/pm_runtime.h>
27b46a33e2STvrtko Ursulin 
28b46a33e2STvrtko Ursulin #include "i915_drv.h"
29b46a33e2STvrtko Ursulin #include "i915_pmu.h"
30b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h"
31b46a33e2STvrtko Ursulin 
32b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
33b46a33e2STvrtko Ursulin #define FREQUENCY 200
34b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
35b46a33e2STvrtko Ursulin 
36b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
37b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
38b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
39b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
40b46a33e2STvrtko Ursulin 
41b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
42b46a33e2STvrtko Ursulin 
43141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
44b46a33e2STvrtko Ursulin 
45b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
46b46a33e2STvrtko Ursulin {
47b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
48b46a33e2STvrtko Ursulin }
49b46a33e2STvrtko Ursulin 
50b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
51b46a33e2STvrtko Ursulin {
52b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
53b46a33e2STvrtko Ursulin }
54b46a33e2STvrtko Ursulin 
55b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
56b46a33e2STvrtko Ursulin {
57b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
58b46a33e2STvrtko Ursulin }
59b46a33e2STvrtko Ursulin 
60b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
61b46a33e2STvrtko Ursulin {
62b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
63b46a33e2STvrtko Ursulin }
64b46a33e2STvrtko Ursulin 
65b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
66b46a33e2STvrtko Ursulin {
67b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
68b46a33e2STvrtko Ursulin }
69b46a33e2STvrtko Ursulin 
70b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
71b46a33e2STvrtko Ursulin {
72b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
73b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
74b46a33e2STvrtko Ursulin 	else
75b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
76b46a33e2STvrtko Ursulin }
77b46a33e2STvrtko Ursulin 
78b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
79b46a33e2STvrtko Ursulin {
80b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
81b46a33e2STvrtko Ursulin }
82b46a33e2STvrtko Ursulin 
83b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
84b46a33e2STvrtko Ursulin {
85b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
86b46a33e2STvrtko Ursulin }
87b46a33e2STvrtko Ursulin 
88b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
89b46a33e2STvrtko Ursulin {
90b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
91b46a33e2STvrtko Ursulin }
92b46a33e2STvrtko Ursulin 
93feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active)
94feff0dc6STvrtko Ursulin {
95feff0dc6STvrtko Ursulin 	u64 enable;
96feff0dc6STvrtko Ursulin 
97feff0dc6STvrtko Ursulin 	/*
98feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
99feff0dc6STvrtko Ursulin 	 *
100feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
101feff0dc6STvrtko Ursulin 	 */
102feff0dc6STvrtko Ursulin 	enable = i915->pmu.enable;
103feff0dc6STvrtko Ursulin 
104feff0dc6STvrtko Ursulin 	/*
105feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
106feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
107feff0dc6STvrtko Ursulin 	 */
108feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
109feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
110feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
111feff0dc6STvrtko Ursulin 
112feff0dc6STvrtko Ursulin 	/*
113feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
114feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
115feff0dc6STvrtko Ursulin 	 */
116feff0dc6STvrtko Ursulin 	if (!gpu_active)
117feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
118b3add01eSTvrtko Ursulin 	/*
119b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
120b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
121*cf669b4eSTvrtko Ursulin 	 *
122*cf669b4eSTvrtko Ursulin 	 * Use RCS as proxy for all engines.
123b3add01eSTvrtko Ursulin 	 */
124*cf669b4eSTvrtko Ursulin 	else if (intel_engine_supports_stats(i915->engine[RCS]))
125b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
126feff0dc6STvrtko Ursulin 
127feff0dc6STvrtko Ursulin 	/*
128feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
129feff0dc6STvrtko Ursulin 	 */
130feff0dc6STvrtko Ursulin 	return enable;
131feff0dc6STvrtko Ursulin }
132feff0dc6STvrtko Ursulin 
133feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915)
134feff0dc6STvrtko Ursulin {
135feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
136feff0dc6STvrtko Ursulin 		return;
137feff0dc6STvrtko Ursulin 
138feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
139feff0dc6STvrtko Ursulin 	/*
140feff0dc6STvrtko Ursulin 	 * Signal sampling timer to stop if only engine events are enabled and
141feff0dc6STvrtko Ursulin 	 * GPU went idle.
142feff0dc6STvrtko Ursulin 	 */
143feff0dc6STvrtko Ursulin 	i915->pmu.timer_enabled = pmu_needs_timer(i915, false);
144feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
145feff0dc6STvrtko Ursulin }
146feff0dc6STvrtko Ursulin 
147feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915)
148feff0dc6STvrtko Ursulin {
149feff0dc6STvrtko Ursulin 	if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) {
150feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled = true;
151feff0dc6STvrtko Ursulin 		hrtimer_start_range_ns(&i915->pmu.timer,
152feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
153feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
154feff0dc6STvrtko Ursulin 	}
155feff0dc6STvrtko Ursulin }
156feff0dc6STvrtko Ursulin 
157feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
158feff0dc6STvrtko Ursulin {
159feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
160feff0dc6STvrtko Ursulin 		return;
161feff0dc6STvrtko Ursulin 
162feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
163feff0dc6STvrtko Ursulin 	/*
164feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
165feff0dc6STvrtko Ursulin 	 */
166feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
167feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
168feff0dc6STvrtko Ursulin }
169feff0dc6STvrtko Ursulin 
170b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw)
171b46a33e2STvrtko Ursulin {
172b46a33e2STvrtko Ursulin 	if (!fw)
173b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
174b46a33e2STvrtko Ursulin 
175b46a33e2STvrtko Ursulin 	return true;
176b46a33e2STvrtko Ursulin }
177b46a33e2STvrtko Ursulin 
178b46a33e2STvrtko Ursulin static void
179b46a33e2STvrtko Ursulin update_sample(struct i915_pmu_sample *sample, u32 unit, u32 val)
180b46a33e2STvrtko Ursulin {
1818ee4f19cSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, unit);
182b46a33e2STvrtko Ursulin }
183b46a33e2STvrtko Ursulin 
184b46a33e2STvrtko Ursulin static void engines_sample(struct drm_i915_private *dev_priv)
185b46a33e2STvrtko Ursulin {
186b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
187b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
188b46a33e2STvrtko Ursulin 	bool fw = false;
189b46a33e2STvrtko Ursulin 
190b46a33e2STvrtko Ursulin 	if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
191b46a33e2STvrtko Ursulin 		return;
192b46a33e2STvrtko Ursulin 
193b46a33e2STvrtko Ursulin 	if (!dev_priv->gt.awake)
194b46a33e2STvrtko Ursulin 		return;
195b46a33e2STvrtko Ursulin 
196b46a33e2STvrtko Ursulin 	if (!intel_runtime_pm_get_if_in_use(dev_priv))
197b46a33e2STvrtko Ursulin 		return;
198b46a33e2STvrtko Ursulin 
199b46a33e2STvrtko Ursulin 	for_each_engine(engine, dev_priv, id) {
200b46a33e2STvrtko Ursulin 		u32 current_seqno = intel_engine_get_seqno(engine);
201b46a33e2STvrtko Ursulin 		u32 last_seqno = intel_engine_last_submit(engine);
202b46a33e2STvrtko Ursulin 		u32 val;
203b46a33e2STvrtko Ursulin 
204b46a33e2STvrtko Ursulin 		val = !i915_seqno_passed(current_seqno, last_seqno);
205b46a33e2STvrtko Ursulin 
206b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_BUSY],
207b46a33e2STvrtko Ursulin 			      PERIOD, val);
208b46a33e2STvrtko Ursulin 
209b46a33e2STvrtko Ursulin 		if (val && (engine->pmu.enable &
210b46a33e2STvrtko Ursulin 		    (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) {
211b46a33e2STvrtko Ursulin 			fw = grab_forcewake(dev_priv, fw);
212b46a33e2STvrtko Ursulin 
213b46a33e2STvrtko Ursulin 			val = I915_READ_FW(RING_CTL(engine->mmio_base));
214b46a33e2STvrtko Ursulin 		} else {
215b46a33e2STvrtko Ursulin 			val = 0;
216b46a33e2STvrtko Ursulin 		}
217b46a33e2STvrtko Ursulin 
218b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_WAIT],
219b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT));
220b46a33e2STvrtko Ursulin 
221b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_SEMA],
222b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT_SEMAPHORE));
223b46a33e2STvrtko Ursulin 	}
224b46a33e2STvrtko Ursulin 
225b46a33e2STvrtko Ursulin 	if (fw)
226b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
227b46a33e2STvrtko Ursulin 
228b46a33e2STvrtko Ursulin 	intel_runtime_pm_put(dev_priv);
229b46a33e2STvrtko Ursulin }
230b46a33e2STvrtko Ursulin 
231b46a33e2STvrtko Ursulin static void frequency_sample(struct drm_i915_private *dev_priv)
232b46a33e2STvrtko Ursulin {
233b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
234b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
235b46a33e2STvrtko Ursulin 		u32 val;
236b46a33e2STvrtko Ursulin 
237b46a33e2STvrtko Ursulin 		val = dev_priv->gt_pm.rps.cur_freq;
238b46a33e2STvrtko Ursulin 		if (dev_priv->gt.awake &&
239b46a33e2STvrtko Ursulin 		    intel_runtime_pm_get_if_in_use(dev_priv)) {
240b46a33e2STvrtko Ursulin 			val = intel_get_cagf(dev_priv,
241b46a33e2STvrtko Ursulin 					     I915_READ_NOTRACE(GEN6_RPSTAT1));
242b46a33e2STvrtko Ursulin 			intel_runtime_pm_put(dev_priv);
243b46a33e2STvrtko Ursulin 		}
244b46a33e2STvrtko Ursulin 
245b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT],
246b46a33e2STvrtko Ursulin 			      1, intel_gpu_freq(dev_priv, val));
247b46a33e2STvrtko Ursulin 	}
248b46a33e2STvrtko Ursulin 
249b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
250b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
251b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 1,
252b46a33e2STvrtko Ursulin 			      intel_gpu_freq(dev_priv,
253b46a33e2STvrtko Ursulin 					     dev_priv->gt_pm.rps.cur_freq));
254b46a33e2STvrtko Ursulin 	}
255b46a33e2STvrtko Ursulin }
256b46a33e2STvrtko Ursulin 
257b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
258b46a33e2STvrtko Ursulin {
259b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
260b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
261b46a33e2STvrtko Ursulin 
2628ee4f19cSTvrtko Ursulin 	if (!READ_ONCE(i915->pmu.timer_enabled))
263b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
264b46a33e2STvrtko Ursulin 
265b46a33e2STvrtko Ursulin 	engines_sample(i915);
266b46a33e2STvrtko Ursulin 	frequency_sample(i915);
267b46a33e2STvrtko Ursulin 
268b46a33e2STvrtko Ursulin 	hrtimer_forward_now(hrtimer, ns_to_ktime(PERIOD));
269b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
270b46a33e2STvrtko Ursulin }
271b46a33e2STvrtko Ursulin 
2720cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
2730cd4684dSTvrtko Ursulin {
2740cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
2750cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
2760cd4684dSTvrtko Ursulin 	u64 sum = 0;
2770cd4684dSTvrtko Ursulin 	int cpu;
2780cd4684dSTvrtko Ursulin 
2790cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
2800cd4684dSTvrtko Ursulin 		return 0;
2810cd4684dSTvrtko Ursulin 
2820cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
2830cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
2840cd4684dSTvrtko Ursulin 
2850cd4684dSTvrtko Ursulin 	return sum;
2860cd4684dSTvrtko Ursulin }
2870cd4684dSTvrtko Ursulin 
288b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
289b46a33e2STvrtko Ursulin {
290b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
291b46a33e2STvrtko Ursulin }
292b46a33e2STvrtko Ursulin 
293b46a33e2STvrtko Ursulin static int engine_event_init(struct perf_event *event)
294b46a33e2STvrtko Ursulin {
295b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
296b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
297b46a33e2STvrtko Ursulin 
298b46a33e2STvrtko Ursulin 	if (!intel_engine_lookup_user(i915, engine_event_class(event),
299b46a33e2STvrtko Ursulin 				      engine_event_instance(event)))
300b46a33e2STvrtko Ursulin 		return -ENODEV;
301b46a33e2STvrtko Ursulin 
302b46a33e2STvrtko Ursulin 	switch (engine_event_sample(event)) {
303b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
304b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
305b46a33e2STvrtko Ursulin 		break;
306b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
307b46a33e2STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
308b46a33e2STvrtko Ursulin 			return -ENODEV;
309b46a33e2STvrtko Ursulin 		break;
310b46a33e2STvrtko Ursulin 	default:
311b46a33e2STvrtko Ursulin 		return -ENOENT;
312b46a33e2STvrtko Ursulin 	}
313b46a33e2STvrtko Ursulin 
314b46a33e2STvrtko Ursulin 	return 0;
315b46a33e2STvrtko Ursulin }
316b46a33e2STvrtko Ursulin 
317b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
318b46a33e2STvrtko Ursulin {
319b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
320b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
3210426c046STvrtko Ursulin 	int ret;
322b46a33e2STvrtko Ursulin 
323b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
324b46a33e2STvrtko Ursulin 		return -ENOENT;
325b46a33e2STvrtko Ursulin 
326b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
327b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
328b46a33e2STvrtko Ursulin 		return -EINVAL;
329b46a33e2STvrtko Ursulin 
330b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
331b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
332b46a33e2STvrtko Ursulin 
333b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
334b46a33e2STvrtko Ursulin 		return -EINVAL;
335b46a33e2STvrtko Ursulin 
3360426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
3370426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
33800a79722STvrtko Ursulin 		return -EINVAL;
339b46a33e2STvrtko Ursulin 
340b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
341b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
342b46a33e2STvrtko Ursulin 	} else {
343b46a33e2STvrtko Ursulin 		ret = 0;
344b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
345b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
346b46a33e2STvrtko Ursulin 			if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
347b46a33e2STvrtko Ursulin 				 /* Requires a mutex for sampling! */
348b46a33e2STvrtko Ursulin 				ret = -ENODEV;
349b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
350b46a33e2STvrtko Ursulin 			if (INTEL_GEN(i915) < 6)
351b46a33e2STvrtko Ursulin 				ret = -ENODEV;
352b46a33e2STvrtko Ursulin 			break;
3530cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
3540cd4684dSTvrtko Ursulin 			break;
3556060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
3566060b6aeSTvrtko Ursulin 			if (!HAS_RC6(i915))
3576060b6aeSTvrtko Ursulin 				ret = -ENODEV;
3586060b6aeSTvrtko Ursulin 			break;
359b46a33e2STvrtko Ursulin 		default:
360b46a33e2STvrtko Ursulin 			ret = -ENOENT;
361b46a33e2STvrtko Ursulin 			break;
362b46a33e2STvrtko Ursulin 		}
363b46a33e2STvrtko Ursulin 	}
364b46a33e2STvrtko Ursulin 	if (ret)
365b46a33e2STvrtko Ursulin 		return ret;
366b46a33e2STvrtko Ursulin 
367b46a33e2STvrtko Ursulin 	if (!event->parent)
368b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
369b46a33e2STvrtko Ursulin 
370b46a33e2STvrtko Ursulin 	return 0;
371b46a33e2STvrtko Ursulin }
372b46a33e2STvrtko Ursulin 
373b46a33e2STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
374b46a33e2STvrtko Ursulin {
375b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
376b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
377b46a33e2STvrtko Ursulin 	u64 val = 0;
378b46a33e2STvrtko Ursulin 
379b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
380b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
381b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
382b46a33e2STvrtko Ursulin 
383b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
384b46a33e2STvrtko Ursulin 						  engine_event_class(event),
385b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
386b46a33e2STvrtko Ursulin 
387b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
388b46a33e2STvrtko Ursulin 			/* Do nothing */
389b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
390b3add01eSTvrtko Ursulin 			   engine->pmu.busy_stats) {
391b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
392b46a33e2STvrtko Ursulin 		} else {
393b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
394b46a33e2STvrtko Ursulin 		}
395b46a33e2STvrtko Ursulin 	} else {
396b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
397b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
398b46a33e2STvrtko Ursulin 			val =
399b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur,
400b46a33e2STvrtko Ursulin 				   FREQUENCY);
401b46a33e2STvrtko Ursulin 			break;
402b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
403b46a33e2STvrtko Ursulin 			val =
404b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur,
405b46a33e2STvrtko Ursulin 				   FREQUENCY);
406b46a33e2STvrtko Ursulin 			break;
4070cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
4080cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
4090cd4684dSTvrtko Ursulin 			break;
4106060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
4116060b6aeSTvrtko Ursulin 			intel_runtime_pm_get(i915);
4126060b6aeSTvrtko Ursulin 			val = intel_rc6_residency_ns(i915,
4136060b6aeSTvrtko Ursulin 						     IS_VALLEYVIEW(i915) ?
4146060b6aeSTvrtko Ursulin 						     VLV_GT_RENDER_RC6 :
4156060b6aeSTvrtko Ursulin 						     GEN6_GT_GFX_RC6);
4163452fa30STvrtko Ursulin 			if (HAS_RC6p(i915)) {
4173452fa30STvrtko Ursulin 				val += intel_rc6_residency_ns(i915,
4183452fa30STvrtko Ursulin 							      GEN6_GT_GFX_RC6p);
4193452fa30STvrtko Ursulin 				val += intel_rc6_residency_ns(i915,
4203452fa30STvrtko Ursulin 							      GEN6_GT_GFX_RC6pp);
4213452fa30STvrtko Ursulin 			}
4226060b6aeSTvrtko Ursulin 			intel_runtime_pm_put(i915);
4236060b6aeSTvrtko Ursulin 			break;
424b46a33e2STvrtko Ursulin 		}
425b46a33e2STvrtko Ursulin 	}
426b46a33e2STvrtko Ursulin 
427b46a33e2STvrtko Ursulin 	return val;
428b46a33e2STvrtko Ursulin }
429b46a33e2STvrtko Ursulin 
430b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
431b46a33e2STvrtko Ursulin {
432b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
433b46a33e2STvrtko Ursulin 	u64 prev, new;
434b46a33e2STvrtko Ursulin 
435b46a33e2STvrtko Ursulin again:
436b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
437b46a33e2STvrtko Ursulin 	new = __i915_pmu_event_read(event);
438b46a33e2STvrtko Ursulin 
439b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
440b46a33e2STvrtko Ursulin 		goto again;
441b46a33e2STvrtko Ursulin 
442b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
443b46a33e2STvrtko Ursulin }
444b46a33e2STvrtko Ursulin 
445b3add01eSTvrtko Ursulin static bool engine_needs_busy_stats(struct intel_engine_cs *engine)
446b3add01eSTvrtko Ursulin {
447*cf669b4eSTvrtko Ursulin 	return intel_engine_supports_stats(engine) &&
448b3add01eSTvrtko Ursulin 	       (engine->pmu.enable & BIT(I915_SAMPLE_BUSY));
449b3add01eSTvrtko Ursulin }
450b3add01eSTvrtko Ursulin 
451b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
452b46a33e2STvrtko Ursulin {
453b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
454b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
455b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
456b46a33e2STvrtko Ursulin 	unsigned long flags;
457b46a33e2STvrtko Ursulin 
458b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
459b46a33e2STvrtko Ursulin 
460b46a33e2STvrtko Ursulin 	/*
461b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
462b46a33e2STvrtko Ursulin 	 * the event reference counter.
463b46a33e2STvrtko Ursulin 	 */
464b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
465b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0);
466b46a33e2STvrtko Ursulin 	i915->pmu.enable |= BIT_ULL(bit);
467b46a33e2STvrtko Ursulin 	i915->pmu.enable_count[bit]++;
468b46a33e2STvrtko Ursulin 
469b46a33e2STvrtko Ursulin 	/*
470feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
471feff0dc6STvrtko Ursulin 	 */
472feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
473feff0dc6STvrtko Ursulin 
474feff0dc6STvrtko Ursulin 	/*
475b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
476b46a33e2STvrtko Ursulin 	 * is stored per engine.
477b46a33e2STvrtko Ursulin 	 */
478b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
479b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
480b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
481b46a33e2STvrtko Ursulin 
482b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
483b46a33e2STvrtko Ursulin 						  engine_event_class(event),
484b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
485b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
486b46a33e2STvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
487b46a33e2STvrtko Ursulin 
488b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
489b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
490b3add01eSTvrtko Ursulin 		if (engine->pmu.enable_count[sample]++ == 0) {
491b3add01eSTvrtko Ursulin 			/*
492b3add01eSTvrtko Ursulin 			 * Enable engine busy stats tracking if needed or
493b3add01eSTvrtko Ursulin 			 * alternatively cancel the scheduled disable.
494b3add01eSTvrtko Ursulin 			 *
495b3add01eSTvrtko Ursulin 			 * If the delayed disable was pending, cancel it and
496b3add01eSTvrtko Ursulin 			 * in this case do not enable since it already is.
497b3add01eSTvrtko Ursulin 			 */
498b3add01eSTvrtko Ursulin 			if (engine_needs_busy_stats(engine) &&
499b3add01eSTvrtko Ursulin 			    !engine->pmu.busy_stats) {
500b3add01eSTvrtko Ursulin 				engine->pmu.busy_stats = true;
501b3add01eSTvrtko Ursulin 				if (!cancel_delayed_work(&engine->pmu.disable_busy_stats))
502b3add01eSTvrtko Ursulin 					intel_enable_engine_stats(engine);
503b3add01eSTvrtko Ursulin 			}
504b3add01eSTvrtko Ursulin 		}
505b46a33e2STvrtko Ursulin 	}
506b46a33e2STvrtko Ursulin 
507b46a33e2STvrtko Ursulin 	/*
508b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
509b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
510b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
511b46a33e2STvrtko Ursulin 	 */
512b46a33e2STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
513b46a33e2STvrtko Ursulin 
514b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
515b46a33e2STvrtko Ursulin }
516b46a33e2STvrtko Ursulin 
517b3add01eSTvrtko Ursulin static void __disable_busy_stats(struct work_struct *work)
518b3add01eSTvrtko Ursulin {
519b3add01eSTvrtko Ursulin 	struct intel_engine_cs *engine =
520b3add01eSTvrtko Ursulin 	       container_of(work, typeof(*engine), pmu.disable_busy_stats.work);
521b3add01eSTvrtko Ursulin 
522b3add01eSTvrtko Ursulin 	intel_disable_engine_stats(engine);
523b3add01eSTvrtko Ursulin }
524b3add01eSTvrtko Ursulin 
525b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
526b46a33e2STvrtko Ursulin {
527b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
528b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
529b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
530b46a33e2STvrtko Ursulin 	unsigned long flags;
531b46a33e2STvrtko Ursulin 
532b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
533b46a33e2STvrtko Ursulin 
534b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
535b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
536b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
537b46a33e2STvrtko Ursulin 
538b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
539b46a33e2STvrtko Ursulin 						  engine_event_class(event),
540b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
541b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
542b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
543b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
544b46a33e2STvrtko Ursulin 		/*
545b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
546b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
547b46a33e2STvrtko Ursulin 		 */
548b3add01eSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0) {
549b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
550b3add01eSTvrtko Ursulin 			if (!engine_needs_busy_stats(engine) &&
551b3add01eSTvrtko Ursulin 			    engine->pmu.busy_stats) {
552b3add01eSTvrtko Ursulin 				engine->pmu.busy_stats = false;
553b3add01eSTvrtko Ursulin 				/*
554b3add01eSTvrtko Ursulin 				 * We request a delayed disable to handle the
555b3add01eSTvrtko Ursulin 				 * rapid on/off cycles on events, which can
556b3add01eSTvrtko Ursulin 				 * happen when tools like perf stat start, in a
557b3add01eSTvrtko Ursulin 				 * nicer way.
558b3add01eSTvrtko Ursulin 				 *
559b3add01eSTvrtko Ursulin 				 * In addition, this also helps with busy stats
560b3add01eSTvrtko Ursulin 				 * accuracy with background CPU offline/online
561b3add01eSTvrtko Ursulin 				 * migration events.
562b3add01eSTvrtko Ursulin 				 */
563b3add01eSTvrtko Ursulin 				queue_delayed_work(system_wq,
564b3add01eSTvrtko Ursulin 						   &engine->pmu.disable_busy_stats,
565b3add01eSTvrtko Ursulin 						   round_jiffies_up_relative(HZ));
566b3add01eSTvrtko Ursulin 			}
567b3add01eSTvrtko Ursulin 		}
568b46a33e2STvrtko Ursulin 	}
569b46a33e2STvrtko Ursulin 
570b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
571b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == 0);
572b46a33e2STvrtko Ursulin 	/*
573b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
574b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
575b46a33e2STvrtko Ursulin 	 */
576feff0dc6STvrtko Ursulin 	if (--i915->pmu.enable_count[bit] == 0) {
577b46a33e2STvrtko Ursulin 		i915->pmu.enable &= ~BIT_ULL(bit);
578feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled &= pmu_needs_timer(i915, true);
579feff0dc6STvrtko Ursulin 	}
580b46a33e2STvrtko Ursulin 
581b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
582b46a33e2STvrtko Ursulin }
583b46a33e2STvrtko Ursulin 
584b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
585b46a33e2STvrtko Ursulin {
586b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
587b46a33e2STvrtko Ursulin 	event->hw.state = 0;
588b46a33e2STvrtko Ursulin }
589b46a33e2STvrtko Ursulin 
590b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
591b46a33e2STvrtko Ursulin {
592b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
593b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
594b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
595b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
596b46a33e2STvrtko Ursulin }
597b46a33e2STvrtko Ursulin 
598b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
599b46a33e2STvrtko Ursulin {
600b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
601b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
602b46a33e2STvrtko Ursulin 
603b46a33e2STvrtko Ursulin 	return 0;
604b46a33e2STvrtko Ursulin }
605b46a33e2STvrtko Ursulin 
606b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
607b46a33e2STvrtko Ursulin {
608b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
609b46a33e2STvrtko Ursulin }
610b46a33e2STvrtko Ursulin 
611b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
612b46a33e2STvrtko Ursulin {
613b46a33e2STvrtko Ursulin 	return 0;
614b46a33e2STvrtko Ursulin }
615b46a33e2STvrtko Ursulin 
616b7d3aabfSChris Wilson struct i915_str_attribute {
617b7d3aabfSChris Wilson 	struct device_attribute attr;
618b7d3aabfSChris Wilson 	const char *str;
619b7d3aabfSChris Wilson };
620b7d3aabfSChris Wilson 
621b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
622b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
623b46a33e2STvrtko Ursulin {
624b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
625b46a33e2STvrtko Ursulin 
626b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
627b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
628b46a33e2STvrtko Ursulin }
629b46a33e2STvrtko Ursulin 
630b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
631b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
632b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
633b7d3aabfSChris Wilson 		  .str = _config, } \
634b46a33e2STvrtko Ursulin 	})[0].attr.attr)
635b46a33e2STvrtko Ursulin 
636b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
637b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
638b46a33e2STvrtko Ursulin 	NULL,
639b46a33e2STvrtko Ursulin };
640b46a33e2STvrtko Ursulin 
641b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
642b46a33e2STvrtko Ursulin 	.name = "format",
643b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
644b46a33e2STvrtko Ursulin };
645b46a33e2STvrtko Ursulin 
646b7d3aabfSChris Wilson struct i915_ext_attribute {
647b7d3aabfSChris Wilson 	struct device_attribute attr;
648b7d3aabfSChris Wilson 	unsigned long val;
649b7d3aabfSChris Wilson };
650b7d3aabfSChris Wilson 
651b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
652b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
653b46a33e2STvrtko Ursulin {
654b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
655b46a33e2STvrtko Ursulin 
656b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
657b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
658b46a33e2STvrtko Ursulin }
659b46a33e2STvrtko Ursulin 
660b46a33e2STvrtko Ursulin #define I915_EVENT_ATTR(_name, _config) \
661b7d3aabfSChris Wilson 	(&((struct i915_ext_attribute[]) { \
662b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_event_show, NULL), \
663b7d3aabfSChris Wilson 		  .val = _config, } \
664b46a33e2STvrtko Ursulin 	})[0].attr.attr)
665b46a33e2STvrtko Ursulin 
666b46a33e2STvrtko Ursulin #define I915_EVENT_STR(_name, _str) \
667b46a33e2STvrtko Ursulin 	(&((struct perf_pmu_events_attr[]) { \
668b46a33e2STvrtko Ursulin 		{ .attr	     = __ATTR(_name, 0444, perf_event_sysfs_show, NULL), \
669b46a33e2STvrtko Ursulin 		  .id	     = 0, \
670b46a33e2STvrtko Ursulin 		  .event_str = _str, } \
671b46a33e2STvrtko Ursulin 	})[0].attr.attr)
672b46a33e2STvrtko Ursulin 
673b46a33e2STvrtko Ursulin #define I915_EVENT(_name, _config, _unit) \
674b46a33e2STvrtko Ursulin 	I915_EVENT_ATTR(_name, _config), \
675b46a33e2STvrtko Ursulin 	I915_EVENT_STR(_name.unit, _unit)
676b46a33e2STvrtko Ursulin 
677b46a33e2STvrtko Ursulin #define I915_ENGINE_EVENT(_name, _class, _instance, _sample) \
678b46a33e2STvrtko Ursulin 	I915_EVENT_ATTR(_name, __I915_PMU_ENGINE(_class, _instance, _sample)), \
679b46a33e2STvrtko Ursulin 	I915_EVENT_STR(_name.unit, "ns")
680b46a33e2STvrtko Ursulin 
681b46a33e2STvrtko Ursulin #define I915_ENGINE_EVENTS(_name, _class, _instance) \
682b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENT(_name##_instance-busy, _class, _instance, I915_SAMPLE_BUSY), \
683b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENT(_name##_instance-sema, _class, _instance, I915_SAMPLE_SEMA), \
684b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENT(_name##_instance-wait, _class, _instance, I915_SAMPLE_WAIT)
685b46a33e2STvrtko Ursulin 
686b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_events_attrs[] = {
687b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENTS(rcs, I915_ENGINE_CLASS_RENDER, 0),
688b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENTS(bcs, I915_ENGINE_CLASS_COPY, 0),
689b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENTS(vcs, I915_ENGINE_CLASS_VIDEO, 0),
690b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENTS(vcs, I915_ENGINE_CLASS_VIDEO, 1),
691b46a33e2STvrtko Ursulin 	I915_ENGINE_EVENTS(vecs, I915_ENGINE_CLASS_VIDEO_ENHANCE, 0),
692b46a33e2STvrtko Ursulin 
693b46a33e2STvrtko Ursulin 	I915_EVENT(actual-frequency,    I915_PMU_ACTUAL_FREQUENCY,    "MHz"),
694b46a33e2STvrtko Ursulin 	I915_EVENT(requested-frequency, I915_PMU_REQUESTED_FREQUENCY, "MHz"),
695b46a33e2STvrtko Ursulin 
6960cd4684dSTvrtko Ursulin 	I915_EVENT_ATTR(interrupts, I915_PMU_INTERRUPTS),
6970cd4684dSTvrtko Ursulin 
6986060b6aeSTvrtko Ursulin 	I915_EVENT(rc6-residency,   I915_PMU_RC6_RESIDENCY,   "ns"),
6996060b6aeSTvrtko Ursulin 
700b46a33e2STvrtko Ursulin 	NULL,
701b46a33e2STvrtko Ursulin };
702b46a33e2STvrtko Ursulin 
703b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_events_attr_group = {
704b46a33e2STvrtko Ursulin 	.name = "events",
705b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_events_attrs,
706b46a33e2STvrtko Ursulin };
707b46a33e2STvrtko Ursulin 
708b46a33e2STvrtko Ursulin static ssize_t
709b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
710b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
711b46a33e2STvrtko Ursulin 			  char *buf)
712b46a33e2STvrtko Ursulin {
713b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
714b46a33e2STvrtko Ursulin }
715b46a33e2STvrtko Ursulin 
716b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
717b46a33e2STvrtko Ursulin 
718b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
719b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
720b46a33e2STvrtko Ursulin 	NULL,
721b46a33e2STvrtko Ursulin };
722b46a33e2STvrtko Ursulin 
723b46a33e2STvrtko Ursulin static struct attribute_group i915_pmu_cpumask_attr_group = {
724b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
725b46a33e2STvrtko Ursulin };
726b46a33e2STvrtko Ursulin 
727b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
728b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
729b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
730b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
731b46a33e2STvrtko Ursulin 	NULL
732b46a33e2STvrtko Ursulin };
733b46a33e2STvrtko Ursulin 
734b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
735b46a33e2STvrtko Ursulin {
736b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
737b46a33e2STvrtko Ursulin 
738b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
739b46a33e2STvrtko Ursulin 
740b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
7410426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
742b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
743b46a33e2STvrtko Ursulin 
744b46a33e2STvrtko Ursulin 	return 0;
745b46a33e2STvrtko Ursulin }
746b46a33e2STvrtko Ursulin 
747b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
748b46a33e2STvrtko Ursulin {
749b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
750b46a33e2STvrtko Ursulin 	unsigned int target;
751b46a33e2STvrtko Ursulin 
752b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
753b46a33e2STvrtko Ursulin 
754b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
755b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
756b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
757b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
758b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
759b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
760b46a33e2STvrtko Ursulin 		}
761b46a33e2STvrtko Ursulin 	}
762b46a33e2STvrtko Ursulin 
763b46a33e2STvrtko Ursulin 	return 0;
764b46a33e2STvrtko Ursulin }
765b46a33e2STvrtko Ursulin 
766b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
767b46a33e2STvrtko Ursulin 
768b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915)
769b46a33e2STvrtko Ursulin {
770b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
771b46a33e2STvrtko Ursulin 	int ret;
772b46a33e2STvrtko Ursulin 
773b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
774b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
775b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
776b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
777b46a33e2STvrtko Ursulin 	if (ret < 0)
778b46a33e2STvrtko Ursulin 		return ret;
779b46a33e2STvrtko Ursulin 
780b46a33e2STvrtko Ursulin 	slot = ret;
781b46a33e2STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &i915->pmu.node);
782b46a33e2STvrtko Ursulin 	if (ret) {
783b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
784b46a33e2STvrtko Ursulin 		return ret;
785b46a33e2STvrtko Ursulin 	}
786b46a33e2STvrtko Ursulin 
787b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
788b46a33e2STvrtko Ursulin 	return 0;
789b46a33e2STvrtko Ursulin }
790b46a33e2STvrtko Ursulin 
791b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915)
792b46a33e2STvrtko Ursulin {
793b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
794b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node));
795b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
796b46a33e2STvrtko Ursulin }
797b46a33e2STvrtko Ursulin 
798b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
799b46a33e2STvrtko Ursulin {
800b3add01eSTvrtko Ursulin 	struct intel_engine_cs *engine;
801b3add01eSTvrtko Ursulin 	enum intel_engine_id id;
802b46a33e2STvrtko Ursulin 	int ret;
803b46a33e2STvrtko Ursulin 
804b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
805b46a33e2STvrtko Ursulin 		DRM_INFO("PMU not supported for this GPU.");
806b46a33e2STvrtko Ursulin 		return;
807b46a33e2STvrtko Ursulin 	}
808b46a33e2STvrtko Ursulin 
809b46a33e2STvrtko Ursulin 	i915->pmu.base.attr_groups	= i915_pmu_attr_groups;
810b46a33e2STvrtko Ursulin 	i915->pmu.base.task_ctx_nr	= perf_invalid_context;
811b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init	= i915_pmu_event_init;
812b46a33e2STvrtko Ursulin 	i915->pmu.base.add		= i915_pmu_event_add;
813b46a33e2STvrtko Ursulin 	i915->pmu.base.del		= i915_pmu_event_del;
814b46a33e2STvrtko Ursulin 	i915->pmu.base.start		= i915_pmu_event_start;
815b46a33e2STvrtko Ursulin 	i915->pmu.base.stop		= i915_pmu_event_stop;
816b46a33e2STvrtko Ursulin 	i915->pmu.base.read		= i915_pmu_event_read;
817b46a33e2STvrtko Ursulin 	i915->pmu.base.event_idx	= i915_pmu_event_event_idx;
818b46a33e2STvrtko Ursulin 
819b46a33e2STvrtko Ursulin 	spin_lock_init(&i915->pmu.lock);
820b46a33e2STvrtko Ursulin 	hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
821b46a33e2STvrtko Ursulin 	i915->pmu.timer.function = i915_sample;
822b46a33e2STvrtko Ursulin 
823b3add01eSTvrtko Ursulin 	for_each_engine(engine, i915, id)
824b3add01eSTvrtko Ursulin 		INIT_DELAYED_WORK(&engine->pmu.disable_busy_stats,
825b3add01eSTvrtko Ursulin 				  __disable_busy_stats);
826b3add01eSTvrtko Ursulin 
827b46a33e2STvrtko Ursulin 	ret = perf_pmu_register(&i915->pmu.base, "i915", -1);
828b46a33e2STvrtko Ursulin 	if (ret)
829b46a33e2STvrtko Ursulin 		goto err;
830b46a33e2STvrtko Ursulin 
831b46a33e2STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(i915);
832b46a33e2STvrtko Ursulin 	if (ret)
833b46a33e2STvrtko Ursulin 		goto err_unreg;
834b46a33e2STvrtko Ursulin 
835b46a33e2STvrtko Ursulin 	return;
836b46a33e2STvrtko Ursulin 
837b46a33e2STvrtko Ursulin err_unreg:
838b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
839b46a33e2STvrtko Ursulin err:
840b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
841b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
842b46a33e2STvrtko Ursulin }
843b46a33e2STvrtko Ursulin 
844b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
845b46a33e2STvrtko Ursulin {
846b3add01eSTvrtko Ursulin 	struct intel_engine_cs *engine;
847b3add01eSTvrtko Ursulin 	enum intel_engine_id id;
848b3add01eSTvrtko Ursulin 
849b46a33e2STvrtko Ursulin 	if (!i915->pmu.base.event_init)
850b46a33e2STvrtko Ursulin 		return;
851b46a33e2STvrtko Ursulin 
852b46a33e2STvrtko Ursulin 	WARN_ON(i915->pmu.enable);
853b46a33e2STvrtko Ursulin 
854b46a33e2STvrtko Ursulin 	hrtimer_cancel(&i915->pmu.timer);
855b46a33e2STvrtko Ursulin 
856b3add01eSTvrtko Ursulin 	for_each_engine(engine, i915, id) {
857b3add01eSTvrtko Ursulin 		GEM_BUG_ON(engine->pmu.busy_stats);
858b3add01eSTvrtko Ursulin 		flush_delayed_work(&engine->pmu.disable_busy_stats);
859b3add01eSTvrtko Ursulin 	}
860b3add01eSTvrtko Ursulin 
861b46a33e2STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(i915);
862b46a33e2STvrtko Ursulin 
863b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
864b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
865b46a33e2STvrtko Ursulin }
866