xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision c6e07ada8eaa3ff66868a8bd6b1b9cdfa6d9fe21)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
15112ed2d3SChris Wilson 
16058a9b43SMichal Wajdeczko #include "i915_drv.h"
17ecbb5fb7SJani Nikula #include "i915_pmu.h"
18ecbb5fb7SJani Nikula #include "intel_pm.h"
19b46a33e2STvrtko Ursulin 
20b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
21b46a33e2STvrtko Ursulin #define FREQUENCY 200
22b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
23b46a33e2STvrtko Ursulin 
24b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
25b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
26b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
28b46a33e2STvrtko Ursulin 
29b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
30b46a33e2STvrtko Ursulin 
31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
32b46a33e2STvrtko Ursulin 
33b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
34b46a33e2STvrtko Ursulin {
35b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
36b46a33e2STvrtko Ursulin }
37b46a33e2STvrtko Ursulin 
38b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
39b46a33e2STvrtko Ursulin {
40b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
41b46a33e2STvrtko Ursulin }
42b46a33e2STvrtko Ursulin 
43b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
44b46a33e2STvrtko Ursulin {
45b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
46b46a33e2STvrtko Ursulin }
47b46a33e2STvrtko Ursulin 
48b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
49b46a33e2STvrtko Ursulin {
50b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
51b46a33e2STvrtko Ursulin }
52b46a33e2STvrtko Ursulin 
53b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
54b46a33e2STvrtko Ursulin {
55b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
59b46a33e2STvrtko Ursulin {
60b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
61b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
62b46a33e2STvrtko Ursulin 	else
63b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
64b46a33e2STvrtko Ursulin }
65b46a33e2STvrtko Ursulin 
66b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
67b46a33e2STvrtko Ursulin {
68b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
69b46a33e2STvrtko Ursulin }
70b46a33e2STvrtko Ursulin 
71b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
72b46a33e2STvrtko Ursulin {
73b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
74b46a33e2STvrtko Ursulin }
75b46a33e2STvrtko Ursulin 
76b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
77b46a33e2STvrtko Ursulin {
78b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
79b46a33e2STvrtko Ursulin }
80b46a33e2STvrtko Ursulin 
81908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
82feff0dc6STvrtko Ursulin {
83908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
84feff0dc6STvrtko Ursulin 	u64 enable;
85feff0dc6STvrtko Ursulin 
86feff0dc6STvrtko Ursulin 	/*
87feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
88feff0dc6STvrtko Ursulin 	 *
89feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
90feff0dc6STvrtko Ursulin 	 */
91908091c8STvrtko Ursulin 	enable = pmu->enable;
92feff0dc6STvrtko Ursulin 
93feff0dc6STvrtko Ursulin 	/*
94feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
95feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
96feff0dc6STvrtko Ursulin 	 */
97feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
98feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
99feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
100feff0dc6STvrtko Ursulin 
101feff0dc6STvrtko Ursulin 	/*
102feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
103feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
104feff0dc6STvrtko Ursulin 	 */
105feff0dc6STvrtko Ursulin 	if (!gpu_active)
106feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
107b3add01eSTvrtko Ursulin 	/*
108b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
109b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
110b3add01eSTvrtko Ursulin 	 */
111bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
112b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
113feff0dc6STvrtko Ursulin 
114feff0dc6STvrtko Ursulin 	/*
115feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
116feff0dc6STvrtko Ursulin 	 */
117feff0dc6STvrtko Ursulin 	return enable;
118feff0dc6STvrtko Ursulin }
119feff0dc6STvrtko Ursulin 
120c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
12116ffe73cSChris Wilson {
12216ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
12316ffe73cSChris Wilson 	u64 val;
12416ffe73cSChris Wilson 
125c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
12616ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
12716ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
12816ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
12916ffe73cSChris Wilson 
13016ffe73cSChris Wilson 	if (HAS_RC6p(i915))
131c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
13216ffe73cSChris Wilson 
13316ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
134c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
13516ffe73cSChris Wilson 
13616ffe73cSChris Wilson 	return val;
13716ffe73cSChris Wilson }
13816ffe73cSChris Wilson 
13916ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
14016ffe73cSChris Wilson 
14116ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
14216ffe73cSChris Wilson {
14316ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
14416ffe73cSChris Wilson }
14516ffe73cSChris Wilson 
14616ffe73cSChris Wilson static u64 __pmu_estimate_rc6(struct i915_pmu *pmu)
14716ffe73cSChris Wilson {
14816ffe73cSChris Wilson 	u64 val;
14916ffe73cSChris Wilson 
15016ffe73cSChris Wilson 	/*
15116ffe73cSChris Wilson 	 * We think we are runtime suspended.
15216ffe73cSChris Wilson 	 *
15316ffe73cSChris Wilson 	 * Report the delta from when the device was suspended to now,
15416ffe73cSChris Wilson 	 * on top of the last known real value, as the approximated RC6
15516ffe73cSChris Wilson 	 * counter value.
15616ffe73cSChris Wilson 	 */
15716ffe73cSChris Wilson 	val = ktime_since(pmu->sleep_last);
15816ffe73cSChris Wilson 	val += pmu->sample[__I915_SAMPLE_RC6].cur;
15916ffe73cSChris Wilson 
16016ffe73cSChris Wilson 	pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
16116ffe73cSChris Wilson 
16216ffe73cSChris Wilson 	return val;
16316ffe73cSChris Wilson }
16416ffe73cSChris Wilson 
16516ffe73cSChris Wilson static u64 __pmu_update_rc6(struct i915_pmu *pmu, u64 val)
16616ffe73cSChris Wilson {
16716ffe73cSChris Wilson 	/*
16816ffe73cSChris Wilson 	 * If we are coming back from being runtime suspended we must
16916ffe73cSChris Wilson 	 * be careful not to report a larger value than returned
17016ffe73cSChris Wilson 	 * previously.
17116ffe73cSChris Wilson 	 */
17216ffe73cSChris Wilson 	if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
17316ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
17416ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
17516ffe73cSChris Wilson 	} else {
17616ffe73cSChris Wilson 		val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
17716ffe73cSChris Wilson 	}
17816ffe73cSChris Wilson 
17916ffe73cSChris Wilson 	return val;
18016ffe73cSChris Wilson }
18116ffe73cSChris Wilson 
18216ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
18316ffe73cSChris Wilson {
18416ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
18516ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
18616ffe73cSChris Wilson 	unsigned long flags;
18716ffe73cSChris Wilson 	u64 val;
18816ffe73cSChris Wilson 
18916ffe73cSChris Wilson 	val = 0;
19016ffe73cSChris Wilson 	if (intel_gt_pm_get_if_awake(gt)) {
19116ffe73cSChris Wilson 		val = __get_rc6(gt);
19216ffe73cSChris Wilson 		intel_gt_pm_put(gt);
19316ffe73cSChris Wilson 	}
19416ffe73cSChris Wilson 
19516ffe73cSChris Wilson 	spin_lock_irqsave(&pmu->lock, flags);
19616ffe73cSChris Wilson 
19716ffe73cSChris Wilson 	if (val)
19816ffe73cSChris Wilson 		val = __pmu_update_rc6(pmu, val);
19916ffe73cSChris Wilson 	else
20016ffe73cSChris Wilson 		val = __pmu_estimate_rc6(pmu);
20116ffe73cSChris Wilson 
20216ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
20316ffe73cSChris Wilson 
20416ffe73cSChris Wilson 	return val;
20516ffe73cSChris Wilson }
20616ffe73cSChris Wilson 
20716ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
208feff0dc6STvrtko Ursulin {
209908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
210908091c8STvrtko Ursulin 
21116ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
21216ffe73cSChris Wilson 		__pmu_update_rc6(pmu, __get_rc6(&i915->gt));
213feff0dc6STvrtko Ursulin 
21416ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
215feff0dc6STvrtko Ursulin }
216feff0dc6STvrtko Ursulin 
21716ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915)
21816ffe73cSChris Wilson {
21916ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
22016ffe73cSChris Wilson 
22116ffe73cSChris Wilson 	/* Estimate how long we slept and accumulate that into rc6 counters */
22216ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
22316ffe73cSChris Wilson 		__pmu_estimate_rc6(pmu);
22416ffe73cSChris Wilson }
22516ffe73cSChris Wilson 
22616ffe73cSChris Wilson #else
22716ffe73cSChris Wilson 
22816ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
22916ffe73cSChris Wilson {
23016ffe73cSChris Wilson 	return __get_rc6(gt);
23116ffe73cSChris Wilson }
23216ffe73cSChris Wilson 
23316ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
23416ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) {}
23516ffe73cSChris Wilson 
23616ffe73cSChris Wilson #endif
23716ffe73cSChris Wilson 
238908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
239feff0dc6STvrtko Ursulin {
240908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
241908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
242908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
243908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
244feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
245feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
246feff0dc6STvrtko Ursulin 	}
247feff0dc6STvrtko Ursulin }
248feff0dc6STvrtko Ursulin 
24916ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
25016ffe73cSChris Wilson {
25116ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
25216ffe73cSChris Wilson 
25316ffe73cSChris Wilson 	if (!pmu->base.event_init)
25416ffe73cSChris Wilson 		return;
25516ffe73cSChris Wilson 
25616ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
25716ffe73cSChris Wilson 
25816ffe73cSChris Wilson 	park_rc6(i915);
25916ffe73cSChris Wilson 
26016ffe73cSChris Wilson 	/*
26116ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
26216ffe73cSChris Wilson 	 * GPU went idle.
26316ffe73cSChris Wilson 	 */
26416ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
26516ffe73cSChris Wilson 
26616ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
26716ffe73cSChris Wilson }
26816ffe73cSChris Wilson 
269feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
270feff0dc6STvrtko Ursulin {
271908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
272908091c8STvrtko Ursulin 
273908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
274feff0dc6STvrtko Ursulin 		return;
275feff0dc6STvrtko Ursulin 
276908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
27716ffe73cSChris Wilson 
278feff0dc6STvrtko Ursulin 	/*
279feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
280feff0dc6STvrtko Ursulin 	 */
281908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
28216ffe73cSChris Wilson 
28316ffe73cSChris Wilson 	unpark_rc6(i915);
28416ffe73cSChris Wilson 
285908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
286feff0dc6STvrtko Ursulin }
287feff0dc6STvrtko Ursulin 
288b46a33e2STvrtko Ursulin static void
2899f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
290b46a33e2STvrtko Ursulin {
2919f473ecfSTvrtko Ursulin 	sample->cur += val;
292b46a33e2STvrtko Ursulin }
293b46a33e2STvrtko Ursulin 
2949f473ecfSTvrtko Ursulin static void
29508ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns)
296b46a33e2STvrtko Ursulin {
29708ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
298b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
299b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
300b46a33e2STvrtko Ursulin 
30128fba096STvrtko Ursulin 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
302b46a33e2STvrtko Ursulin 		return;
303b46a33e2STvrtko Ursulin 
304*c6e07adaSChris Wilson 	for_each_engine(engine, gt, id) {
305d0aa694bSChris Wilson 		struct intel_engine_pmu *pmu = &engine->pmu;
30651fbd8deSChris Wilson 		unsigned long flags;
307d0aa694bSChris Wilson 		bool busy;
308b46a33e2STvrtko Ursulin 		u32 val;
309b46a33e2STvrtko Ursulin 
31051fbd8deSChris Wilson 		if (!intel_engine_pm_get_if_awake(engine))
31151fbd8deSChris Wilson 			continue;
31251fbd8deSChris Wilson 
31351fbd8deSChris Wilson 		spin_lock_irqsave(&engine->uncore->lock, flags);
31451fbd8deSChris Wilson 
31528fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_CTL);
316d0aa694bSChris Wilson 		if (val == 0) /* powerwell off => engine idle */
31751fbd8deSChris Wilson 			goto skip;
318b46a33e2STvrtko Ursulin 
3199f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
320d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3219f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
322d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
323b46a33e2STvrtko Ursulin 
32454fc577dSTvrtko Ursulin 		/* No need to sample when busy stats are supported. */
32554fc577dSTvrtko Ursulin 		if (intel_engine_supports_stats(engine))
32654fc577dSTvrtko Ursulin 			goto skip;
32754fc577dSTvrtko Ursulin 
328d0aa694bSChris Wilson 		/*
329d0aa694bSChris Wilson 		 * While waiting on a semaphore or event, MI_MODE reports the
330d0aa694bSChris Wilson 		 * ring as idle. However, previously using the seqno, and with
331d0aa694bSChris Wilson 		 * execlists sampling, we account for the ring waiting as the
332d0aa694bSChris Wilson 		 * engine being busy. Therefore, we record the sample as being
333d0aa694bSChris Wilson 		 * busy if either waiting or !idle.
334d0aa694bSChris Wilson 		 */
335d0aa694bSChris Wilson 		busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
336d0aa694bSChris Wilson 		if (!busy) {
33728fba096STvrtko Ursulin 			val = ENGINE_READ_FW(engine, RING_MI_MODE);
338d0aa694bSChris Wilson 			busy = !(val & MODE_IDLE);
339d0aa694bSChris Wilson 		}
340d0aa694bSChris Wilson 		if (busy)
341d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
342b46a33e2STvrtko Ursulin 
34351fbd8deSChris Wilson skip:
34451fbd8deSChris Wilson 		spin_unlock_irqrestore(&engine->uncore->lock, flags);
34551fbd8deSChris Wilson 		intel_engine_pm_put(engine);
34651fbd8deSChris Wilson 	}
347b46a33e2STvrtko Ursulin }
348b46a33e2STvrtko Ursulin 
3499f473ecfSTvrtko Ursulin static void
3509f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3519f473ecfSTvrtko Ursulin {
3529f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3539f473ecfSTvrtko Ursulin }
3549f473ecfSTvrtko Ursulin 
3559f473ecfSTvrtko Ursulin static void
35608ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
357b46a33e2STvrtko Ursulin {
35808ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
35908ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
36008ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
36108ce5c64STvrtko Ursulin 
36208ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
363b46a33e2STvrtko Ursulin 		u32 val;
364b46a33e2STvrtko Ursulin 
36508ce5c64STvrtko Ursulin 		val = i915->gt_pm.rps.cur_freq;
36651fbd8deSChris Wilson 		if (intel_gt_pm_get_if_awake(gt)) {
36751fbd8deSChris Wilson 			val = intel_uncore_read_notrace(uncore, GEN6_RPSTAT1);
36808ce5c64STvrtko Ursulin 			val = intel_get_cagf(i915, val);
36951fbd8deSChris Wilson 			intel_gt_pm_put(gt);
370b46a33e2STvrtko Ursulin 		}
371b46a33e2STvrtko Ursulin 
37208ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
37308ce5c64STvrtko Ursulin 				intel_gpu_freq(i915, val),
3749f473ecfSTvrtko Ursulin 				period_ns / 1000);
375b46a33e2STvrtko Ursulin 	}
376b46a33e2STvrtko Ursulin 
37708ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
37808ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
37908ce5c64STvrtko Ursulin 				intel_gpu_freq(i915, i915->gt_pm.rps.cur_freq),
3809f473ecfSTvrtko Ursulin 				period_ns / 1000);
381b46a33e2STvrtko Ursulin 	}
382b46a33e2STvrtko Ursulin }
383b46a33e2STvrtko Ursulin 
384b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
385b46a33e2STvrtko Ursulin {
386b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
387b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
388908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
38908ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
3909f473ecfSTvrtko Ursulin 	unsigned int period_ns;
3919f473ecfSTvrtko Ursulin 	ktime_t now;
392b46a33e2STvrtko Ursulin 
393908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
394b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
395b46a33e2STvrtko Ursulin 
3969f473ecfSTvrtko Ursulin 	now = ktime_get();
397908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
398908091c8STvrtko Ursulin 	pmu->timer_last = now;
399b46a33e2STvrtko Ursulin 
4009f473ecfSTvrtko Ursulin 	/*
4019f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4029f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4039f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4049f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4059f473ecfSTvrtko Ursulin 	 */
40608ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
40708ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4089f473ecfSTvrtko Ursulin 
4099f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4109f473ecfSTvrtko Ursulin 
411b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
412b46a33e2STvrtko Ursulin }
413b46a33e2STvrtko Ursulin 
4140cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4150cd4684dSTvrtko Ursulin {
4160cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4170cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4180cd4684dSTvrtko Ursulin 	u64 sum = 0;
4190cd4684dSTvrtko Ursulin 	int cpu;
4200cd4684dSTvrtko Ursulin 
4210cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4220cd4684dSTvrtko Ursulin 		return 0;
4230cd4684dSTvrtko Ursulin 
4240cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4250cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4260cd4684dSTvrtko Ursulin 
4270cd4684dSTvrtko Ursulin 	return sum;
4280cd4684dSTvrtko Ursulin }
4290cd4684dSTvrtko Ursulin 
430b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
431b2f78cdaSTvrtko Ursulin {
432b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
433b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
434b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
435b2f78cdaSTvrtko Ursulin 
436b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
437b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
438b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
439b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
440b2f78cdaSTvrtko Ursulin 		return;
441b2f78cdaSTvrtko Ursulin 
442b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
443b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
444b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
445b2f78cdaSTvrtko Ursulin }
446b2f78cdaSTvrtko Ursulin 
447b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
448b46a33e2STvrtko Ursulin {
449b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
450b2f78cdaSTvrtko Ursulin 
451b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
452b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
453b46a33e2STvrtko Ursulin }
454b46a33e2STvrtko Ursulin 
455109ec558STvrtko Ursulin static int
456109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
457109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
458b46a33e2STvrtko Ursulin {
459109ec558STvrtko Ursulin 	switch (sample) {
460b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
461b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
462b46a33e2STvrtko Ursulin 		break;
463b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
464109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
465b46a33e2STvrtko Ursulin 			return -ENODEV;
466b46a33e2STvrtko Ursulin 		break;
467b46a33e2STvrtko Ursulin 	default:
468b46a33e2STvrtko Ursulin 		return -ENOENT;
469b46a33e2STvrtko Ursulin 	}
470b46a33e2STvrtko Ursulin 
471b46a33e2STvrtko Ursulin 	return 0;
472b46a33e2STvrtko Ursulin }
473b46a33e2STvrtko Ursulin 
474109ec558STvrtko Ursulin static int
475109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
476109ec558STvrtko Ursulin {
477109ec558STvrtko Ursulin 	switch (config) {
478109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
479109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
480109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
481109ec558STvrtko Ursulin 			return -ENODEV;
482109ec558STvrtko Ursulin 		/* Fall-through. */
483109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
484109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
485109ec558STvrtko Ursulin 			return -ENODEV;
486109ec558STvrtko Ursulin 		break;
487109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
488109ec558STvrtko Ursulin 		break;
489109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
490109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
491109ec558STvrtko Ursulin 			return -ENODEV;
492109ec558STvrtko Ursulin 		break;
493109ec558STvrtko Ursulin 	default:
494109ec558STvrtko Ursulin 		return -ENOENT;
495109ec558STvrtko Ursulin 	}
496109ec558STvrtko Ursulin 
497109ec558STvrtko Ursulin 	return 0;
498109ec558STvrtko Ursulin }
499109ec558STvrtko Ursulin 
500109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
501109ec558STvrtko Ursulin {
502109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
503109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
504109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
505b2f78cdaSTvrtko Ursulin 	u8 sample;
506b2f78cdaSTvrtko Ursulin 	int ret;
507109ec558STvrtko Ursulin 
508109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
509109ec558STvrtko Ursulin 					  engine_event_instance(event));
510109ec558STvrtko Ursulin 	if (!engine)
511109ec558STvrtko Ursulin 		return -ENODEV;
512109ec558STvrtko Ursulin 
513b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
514b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
515b2f78cdaSTvrtko Ursulin 	if (ret)
516b2f78cdaSTvrtko Ursulin 		return ret;
517b2f78cdaSTvrtko Ursulin 
518b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
519b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
520b2f78cdaSTvrtko Ursulin 
521b2f78cdaSTvrtko Ursulin 	return ret;
522109ec558STvrtko Ursulin }
523109ec558STvrtko Ursulin 
524b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
525b46a33e2STvrtko Ursulin {
526b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
527b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
5280426c046STvrtko Ursulin 	int ret;
529b46a33e2STvrtko Ursulin 
530b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
531b46a33e2STvrtko Ursulin 		return -ENOENT;
532b46a33e2STvrtko Ursulin 
533b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
534b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
535b46a33e2STvrtko Ursulin 		return -EINVAL;
536b46a33e2STvrtko Ursulin 
537b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
538b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
539b46a33e2STvrtko Ursulin 
540b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
541b46a33e2STvrtko Ursulin 		return -EINVAL;
542b46a33e2STvrtko Ursulin 
5430426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5440426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
54500a79722STvrtko Ursulin 		return -EINVAL;
546b46a33e2STvrtko Ursulin 
547109ec558STvrtko Ursulin 	if (is_engine_event(event))
548b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
549109ec558STvrtko Ursulin 	else
550109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
551b46a33e2STvrtko Ursulin 	if (ret)
552b46a33e2STvrtko Ursulin 		return ret;
553b46a33e2STvrtko Ursulin 
554b46a33e2STvrtko Ursulin 	if (!event->parent)
555b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
556b46a33e2STvrtko Ursulin 
557b46a33e2STvrtko Ursulin 	return 0;
558b46a33e2STvrtko Ursulin }
559b46a33e2STvrtko Ursulin 
560ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
561b46a33e2STvrtko Ursulin {
562b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
563b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
564908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
565b46a33e2STvrtko Ursulin 	u64 val = 0;
566b46a33e2STvrtko Ursulin 
567b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
568b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
569b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
570b46a33e2STvrtko Ursulin 
571b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
572b46a33e2STvrtko Ursulin 						  engine_event_class(event),
573b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
574b46a33e2STvrtko Ursulin 
575b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
576b46a33e2STvrtko Ursulin 			/* Do nothing */
577b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
578b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
579b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
580b46a33e2STvrtko Ursulin 		} else {
581b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
582b46a33e2STvrtko Ursulin 		}
583b46a33e2STvrtko Ursulin 	} else {
584b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
585b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
586b46a33e2STvrtko Ursulin 			val =
587908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
5889f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
589b46a33e2STvrtko Ursulin 			break;
590b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
591b46a33e2STvrtko Ursulin 			val =
592908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
5939f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
594b46a33e2STvrtko Ursulin 			break;
5950cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5960cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5970cd4684dSTvrtko Ursulin 			break;
5986060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
599518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6006060b6aeSTvrtko Ursulin 			break;
601b46a33e2STvrtko Ursulin 		}
602b46a33e2STvrtko Ursulin 	}
603b46a33e2STvrtko Ursulin 
604b46a33e2STvrtko Ursulin 	return val;
605b46a33e2STvrtko Ursulin }
606b46a33e2STvrtko Ursulin 
607b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
608b46a33e2STvrtko Ursulin {
609b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
610b46a33e2STvrtko Ursulin 	u64 prev, new;
611b46a33e2STvrtko Ursulin 
612b46a33e2STvrtko Ursulin again:
613b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
614ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
615b46a33e2STvrtko Ursulin 
616b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
617b46a33e2STvrtko Ursulin 		goto again;
618b46a33e2STvrtko Ursulin 
619b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
620b46a33e2STvrtko Ursulin }
621b46a33e2STvrtko Ursulin 
622b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
623b46a33e2STvrtko Ursulin {
624b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
625b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
626b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
627908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
628b46a33e2STvrtko Ursulin 	unsigned long flags;
629b46a33e2STvrtko Ursulin 
630908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
631b46a33e2STvrtko Ursulin 
632b46a33e2STvrtko Ursulin 	/*
633b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
634b46a33e2STvrtko Ursulin 	 * the event reference counter.
635b46a33e2STvrtko Ursulin 	 */
636908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
637908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
638908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
639908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
640908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
641b46a33e2STvrtko Ursulin 
642b46a33e2STvrtko Ursulin 	/*
643feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
644feff0dc6STvrtko Ursulin 	 */
645908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
646feff0dc6STvrtko Ursulin 
647feff0dc6STvrtko Ursulin 	/*
648b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
649b46a33e2STvrtko Ursulin 	 * is stored per engine.
650b46a33e2STvrtko Ursulin 	 */
651b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
652b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
653b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
654b46a33e2STvrtko Ursulin 
655b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
656b46a33e2STvrtko Ursulin 						  engine_event_class(event),
657b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
658b46a33e2STvrtko Ursulin 
65926a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
66026a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66126a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
66226a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66326a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
66426a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
665b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
66626a11deeSTvrtko Ursulin 
66726a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
668b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
669b46a33e2STvrtko Ursulin 	}
670b46a33e2STvrtko Ursulin 
671908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
672ad055fb8STvrtko Ursulin 
673b46a33e2STvrtko Ursulin 	/*
674b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
675b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
676b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
677b46a33e2STvrtko Ursulin 	 */
678ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
679b46a33e2STvrtko Ursulin }
680b46a33e2STvrtko Ursulin 
681b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
682b46a33e2STvrtko Ursulin {
683b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
684b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
685b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
686908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
687b46a33e2STvrtko Ursulin 	unsigned long flags;
688b46a33e2STvrtko Ursulin 
689908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
690b46a33e2STvrtko Ursulin 
691b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
692b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
693b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
694b46a33e2STvrtko Ursulin 
695b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
696b46a33e2STvrtko Ursulin 						  engine_event_class(event),
697b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
69826a11deeSTvrtko Ursulin 
69926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
70026a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
701b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
70226a11deeSTvrtko Ursulin 
703b46a33e2STvrtko Ursulin 		/*
704b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
705b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
706b46a33e2STvrtko Ursulin 		 */
707b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
708b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
709b46a33e2STvrtko Ursulin 	}
710b46a33e2STvrtko Ursulin 
711908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
712908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
713b46a33e2STvrtko Ursulin 	/*
714b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
715b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
716b46a33e2STvrtko Ursulin 	 */
717908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
718908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
719908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
720feff0dc6STvrtko Ursulin 	}
721b46a33e2STvrtko Ursulin 
722908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
723b46a33e2STvrtko Ursulin }
724b46a33e2STvrtko Ursulin 
725b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
726b46a33e2STvrtko Ursulin {
727b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
728b46a33e2STvrtko Ursulin 	event->hw.state = 0;
729b46a33e2STvrtko Ursulin }
730b46a33e2STvrtko Ursulin 
731b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
732b46a33e2STvrtko Ursulin {
733b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
734b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
735b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
736b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
737b46a33e2STvrtko Ursulin }
738b46a33e2STvrtko Ursulin 
739b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
740b46a33e2STvrtko Ursulin {
741b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
742b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
743b46a33e2STvrtko Ursulin 
744b46a33e2STvrtko Ursulin 	return 0;
745b46a33e2STvrtko Ursulin }
746b46a33e2STvrtko Ursulin 
747b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
748b46a33e2STvrtko Ursulin {
749b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
750b46a33e2STvrtko Ursulin }
751b46a33e2STvrtko Ursulin 
752b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
753b46a33e2STvrtko Ursulin {
754b46a33e2STvrtko Ursulin 	return 0;
755b46a33e2STvrtko Ursulin }
756b46a33e2STvrtko Ursulin 
757b7d3aabfSChris Wilson struct i915_str_attribute {
758b7d3aabfSChris Wilson 	struct device_attribute attr;
759b7d3aabfSChris Wilson 	const char *str;
760b7d3aabfSChris Wilson };
761b7d3aabfSChris Wilson 
762b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
763b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
764b46a33e2STvrtko Ursulin {
765b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
766b46a33e2STvrtko Ursulin 
767b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
768b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
769b46a33e2STvrtko Ursulin }
770b46a33e2STvrtko Ursulin 
771b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
772b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
773b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
774b7d3aabfSChris Wilson 		  .str = _config, } \
775b46a33e2STvrtko Ursulin 	})[0].attr.attr)
776b46a33e2STvrtko Ursulin 
777b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
778b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
779b46a33e2STvrtko Ursulin 	NULL,
780b46a33e2STvrtko Ursulin };
781b46a33e2STvrtko Ursulin 
782b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
783b46a33e2STvrtko Ursulin 	.name = "format",
784b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
785b46a33e2STvrtko Ursulin };
786b46a33e2STvrtko Ursulin 
787b7d3aabfSChris Wilson struct i915_ext_attribute {
788b7d3aabfSChris Wilson 	struct device_attribute attr;
789b7d3aabfSChris Wilson 	unsigned long val;
790b7d3aabfSChris Wilson };
791b7d3aabfSChris Wilson 
792b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
793b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
794b46a33e2STvrtko Ursulin {
795b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
796b46a33e2STvrtko Ursulin 
797b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
798b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
799b46a33e2STvrtko Ursulin }
800b46a33e2STvrtko Ursulin 
801109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
802b46a33e2STvrtko Ursulin 	.name = "events",
803109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
804b46a33e2STvrtko Ursulin };
805b46a33e2STvrtko Ursulin 
806b46a33e2STvrtko Ursulin static ssize_t
807b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
808b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
809b46a33e2STvrtko Ursulin 			  char *buf)
810b46a33e2STvrtko Ursulin {
811b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
812b46a33e2STvrtko Ursulin }
813b46a33e2STvrtko Ursulin 
814b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
815b46a33e2STvrtko Ursulin 
816b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
817b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
818b46a33e2STvrtko Ursulin 	NULL,
819b46a33e2STvrtko Ursulin };
820b46a33e2STvrtko Ursulin 
821109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
822b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
823b46a33e2STvrtko Ursulin };
824b46a33e2STvrtko Ursulin 
825b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
826b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
827b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
828b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
829b46a33e2STvrtko Ursulin 	NULL
830b46a33e2STvrtko Ursulin };
831b46a33e2STvrtko Ursulin 
832109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
833109ec558STvrtko Ursulin { \
834109ec558STvrtko Ursulin 	.config = (__config), \
835109ec558STvrtko Ursulin 	.name = (__name), \
836109ec558STvrtko Ursulin 	.unit = (__unit), \
837109ec558STvrtko Ursulin }
838109ec558STvrtko Ursulin 
839109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
840109ec558STvrtko Ursulin { \
841109ec558STvrtko Ursulin 	.sample = (__sample), \
842109ec558STvrtko Ursulin 	.name = (__name), \
843109ec558STvrtko Ursulin }
844109ec558STvrtko Ursulin 
845109ec558STvrtko Ursulin static struct i915_ext_attribute *
846109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
847109ec558STvrtko Ursulin {
8482bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
849109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
850109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
851109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
852109ec558STvrtko Ursulin 	attr->val = config;
853109ec558STvrtko Ursulin 
854109ec558STvrtko Ursulin 	return ++attr;
855109ec558STvrtko Ursulin }
856109ec558STvrtko Ursulin 
857109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
858109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
859109ec558STvrtko Ursulin 	     const char *str)
860109ec558STvrtko Ursulin {
8612bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
862109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
863109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
864109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
865109ec558STvrtko Ursulin 	attr->event_str = str;
866109ec558STvrtko Ursulin 
867109ec558STvrtko Ursulin 	return ++attr;
868109ec558STvrtko Ursulin }
869109ec558STvrtko Ursulin 
870109ec558STvrtko Ursulin static struct attribute **
871908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
872109ec558STvrtko Ursulin {
873908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
874109ec558STvrtko Ursulin 	static const struct {
875109ec558STvrtko Ursulin 		u64 config;
876109ec558STvrtko Ursulin 		const char *name;
877109ec558STvrtko Ursulin 		const char *unit;
878109ec558STvrtko Ursulin 	} events[] = {
879109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
880109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
881109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
882109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
883109ec558STvrtko Ursulin 	};
884109ec558STvrtko Ursulin 	static const struct {
885109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
886109ec558STvrtko Ursulin 		char *name;
887109ec558STvrtko Ursulin 	} engine_events[] = {
888109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
889109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
890109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
891109ec558STvrtko Ursulin 	};
892109ec558STvrtko Ursulin 	unsigned int count = 0;
893109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
894109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
895109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
896109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
897109ec558STvrtko Ursulin 	unsigned int i;
898109ec558STvrtko Ursulin 
899109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
900109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
901109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
902109ec558STvrtko Ursulin 			count++;
903109ec558STvrtko Ursulin 	}
904109ec558STvrtko Ursulin 
905750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
906109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
907109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
908109ec558STvrtko Ursulin 						 engine_events[i].sample))
909109ec558STvrtko Ursulin 				count++;
910109ec558STvrtko Ursulin 		}
911109ec558STvrtko Ursulin 	}
912109ec558STvrtko Ursulin 
913109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
914dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
915109ec558STvrtko Ursulin 	if (!i915_attr)
916109ec558STvrtko Ursulin 		goto err_alloc;
917109ec558STvrtko Ursulin 
918dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
919109ec558STvrtko Ursulin 	if (!pmu_attr)
920109ec558STvrtko Ursulin 		goto err_alloc;
921109ec558STvrtko Ursulin 
922109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
923dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
924109ec558STvrtko Ursulin 	if (!attr)
925109ec558STvrtko Ursulin 		goto err_alloc;
926109ec558STvrtko Ursulin 
927109ec558STvrtko Ursulin 	i915_iter = i915_attr;
928109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
929109ec558STvrtko Ursulin 	attr_iter = attr;
930109ec558STvrtko Ursulin 
931109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
932109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
933109ec558STvrtko Ursulin 		char *str;
934109ec558STvrtko Ursulin 
935109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
936109ec558STvrtko Ursulin 			continue;
937109ec558STvrtko Ursulin 
938109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
939109ec558STvrtko Ursulin 		if (!str)
940109ec558STvrtko Ursulin 			goto err;
941109ec558STvrtko Ursulin 
942109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
943109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
944109ec558STvrtko Ursulin 
945109ec558STvrtko Ursulin 		if (events[i].unit) {
946109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
947109ec558STvrtko Ursulin 			if (!str)
948109ec558STvrtko Ursulin 				goto err;
949109ec558STvrtko Ursulin 
950109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
951109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
952109ec558STvrtko Ursulin 		}
953109ec558STvrtko Ursulin 	}
954109ec558STvrtko Ursulin 
955109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
956750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
957109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
958109ec558STvrtko Ursulin 			char *str;
959109ec558STvrtko Ursulin 
960109ec558STvrtko Ursulin 			if (engine_event_status(engine,
961109ec558STvrtko Ursulin 						engine_events[i].sample))
962109ec558STvrtko Ursulin 				continue;
963109ec558STvrtko Ursulin 
964109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
965109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
966109ec558STvrtko Ursulin 			if (!str)
967109ec558STvrtko Ursulin 				goto err;
968109ec558STvrtko Ursulin 
969109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
970109ec558STvrtko Ursulin 			i915_iter =
971109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9728810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
973750e76b4SChris Wilson 								engine->uabi_instance,
974109ec558STvrtko Ursulin 								engine_events[i].sample));
975109ec558STvrtko Ursulin 
976109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
977109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
978109ec558STvrtko Ursulin 			if (!str)
979109ec558STvrtko Ursulin 				goto err;
980109ec558STvrtko Ursulin 
981109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
982109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
983109ec558STvrtko Ursulin 		}
984109ec558STvrtko Ursulin 	}
985109ec558STvrtko Ursulin 
986908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
987908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
988109ec558STvrtko Ursulin 
989109ec558STvrtko Ursulin 	return attr;
990109ec558STvrtko Ursulin 
991109ec558STvrtko Ursulin err:;
992109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
993109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
994109ec558STvrtko Ursulin 
995109ec558STvrtko Ursulin err_alloc:
996109ec558STvrtko Ursulin 	kfree(attr);
997109ec558STvrtko Ursulin 	kfree(i915_attr);
998109ec558STvrtko Ursulin 	kfree(pmu_attr);
999109ec558STvrtko Ursulin 
1000109ec558STvrtko Ursulin 	return NULL;
1001109ec558STvrtko Ursulin }
1002109ec558STvrtko Ursulin 
1003908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1004109ec558STvrtko Ursulin {
1005109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
1006109ec558STvrtko Ursulin 
1007109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1008109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1009109ec558STvrtko Ursulin 
1010109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
1011908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1012908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1013109ec558STvrtko Ursulin 
1014109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
1015908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1016908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1017109ec558STvrtko Ursulin }
1018109ec558STvrtko Ursulin 
1019b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1020b46a33e2STvrtko Ursulin {
1021b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1022b46a33e2STvrtko Ursulin 
1023b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1024b46a33e2STvrtko Ursulin 
1025b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10260426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1027b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1028b46a33e2STvrtko Ursulin 
1029b46a33e2STvrtko Ursulin 	return 0;
1030b46a33e2STvrtko Ursulin }
1031b46a33e2STvrtko Ursulin 
1032b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1033b46a33e2STvrtko Ursulin {
1034b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1035b46a33e2STvrtko Ursulin 	unsigned int target;
1036b46a33e2STvrtko Ursulin 
1037b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1038b46a33e2STvrtko Ursulin 
1039b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1040b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1041b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1042b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1043b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1044b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1045b46a33e2STvrtko Ursulin 		}
1046b46a33e2STvrtko Ursulin 	}
1047b46a33e2STvrtko Ursulin 
1048b46a33e2STvrtko Ursulin 	return 0;
1049b46a33e2STvrtko Ursulin }
1050b46a33e2STvrtko Ursulin 
1051b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1052b46a33e2STvrtko Ursulin 
1053908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1054b46a33e2STvrtko Ursulin {
1055b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1056b46a33e2STvrtko Ursulin 	int ret;
1057b46a33e2STvrtko Ursulin 
1058b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1059b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1060b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1061b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1062b46a33e2STvrtko Ursulin 	if (ret < 0)
1063b46a33e2STvrtko Ursulin 		return ret;
1064b46a33e2STvrtko Ursulin 
1065b46a33e2STvrtko Ursulin 	slot = ret;
1066908091c8STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &pmu->node);
1067b46a33e2STvrtko Ursulin 	if (ret) {
1068b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1069b46a33e2STvrtko Ursulin 		return ret;
1070b46a33e2STvrtko Ursulin 	}
1071b46a33e2STvrtko Ursulin 
1072b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1073b46a33e2STvrtko Ursulin 	return 0;
1074b46a33e2STvrtko Ursulin }
1075b46a33e2STvrtko Ursulin 
1076908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1077b46a33e2STvrtko Ursulin {
1078b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1079908091c8STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node));
1080b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1081b46a33e2STvrtko Ursulin }
1082b46a33e2STvrtko Ursulin 
108305488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
108405488673STvrtko Ursulin {
108505488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
108605488673STvrtko Ursulin 
108705488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
108805488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
108905488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
109005488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
109105488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
109205488673STvrtko Ursulin }
109305488673STvrtko Ursulin 
1094b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1095b46a33e2STvrtko Ursulin {
1096908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1097fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1098b46a33e2STvrtko Ursulin 
1099b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
110088f8065cSChris Wilson 		dev_info(i915->drm.dev, "PMU not supported for this GPU.");
1101b46a33e2STvrtko Ursulin 		return;
1102b46a33e2STvrtko Ursulin 	}
1103b46a33e2STvrtko Ursulin 
1104908091c8STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(pmu);
1105fb26eee0STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs)
1106109ec558STvrtko Ursulin 		goto err;
1107109ec558STvrtko Ursulin 
1108908091c8STvrtko Ursulin 	pmu->base.attr_groups	= i915_pmu_attr_groups;
1109908091c8STvrtko Ursulin 	pmu->base.task_ctx_nr	= perf_invalid_context;
1110908091c8STvrtko Ursulin 	pmu->base.event_init	= i915_pmu_event_init;
1111908091c8STvrtko Ursulin 	pmu->base.add		= i915_pmu_event_add;
1112908091c8STvrtko Ursulin 	pmu->base.del		= i915_pmu_event_del;
1113908091c8STvrtko Ursulin 	pmu->base.start		= i915_pmu_event_start;
1114908091c8STvrtko Ursulin 	pmu->base.stop		= i915_pmu_event_stop;
1115908091c8STvrtko Ursulin 	pmu->base.read		= i915_pmu_event_read;
1116908091c8STvrtko Ursulin 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1117b46a33e2STvrtko Ursulin 
1118908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1119908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1120908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1121b46a33e2STvrtko Ursulin 
112205488673STvrtko Ursulin 	if (!is_igp(i915))
112305488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
112405488673STvrtko Ursulin 				      "i915-%s",
112505488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
112605488673STvrtko Ursulin 	else
112705488673STvrtko Ursulin 		pmu->name = "i915";
112805488673STvrtko Ursulin 	if (!pmu->name)
1129b46a33e2STvrtko Ursulin 		goto err;
1130b46a33e2STvrtko Ursulin 
113105488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
113205488673STvrtko Ursulin 	if (ret)
113305488673STvrtko Ursulin 		goto err_name;
113405488673STvrtko Ursulin 
1135908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1136b46a33e2STvrtko Ursulin 	if (ret)
1137b46a33e2STvrtko Ursulin 		goto err_unreg;
1138b46a33e2STvrtko Ursulin 
1139b46a33e2STvrtko Ursulin 	return;
1140b46a33e2STvrtko Ursulin 
1141b46a33e2STvrtko Ursulin err_unreg:
1142908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
114305488673STvrtko Ursulin err_name:
114405488673STvrtko Ursulin 	if (!is_igp(i915))
114505488673STvrtko Ursulin 		kfree(pmu->name);
1146b46a33e2STvrtko Ursulin err:
1147908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
1148908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1149b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1150b46a33e2STvrtko Ursulin }
1151b46a33e2STvrtko Ursulin 
1152b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1153b46a33e2STvrtko Ursulin {
1154908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1155908091c8STvrtko Ursulin 
1156908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1157b46a33e2STvrtko Ursulin 		return;
1158b46a33e2STvrtko Ursulin 
1159908091c8STvrtko Ursulin 	WARN_ON(pmu->enable);
1160b46a33e2STvrtko Ursulin 
1161908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1162b46a33e2STvrtko Ursulin 
1163908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1164b46a33e2STvrtko Ursulin 
1165908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1166908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
116705488673STvrtko Ursulin 	if (!is_igp(i915))
116805488673STvrtko Ursulin 		kfree(pmu->name);
1169908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1170b46a33e2STvrtko Ursulin }
1171