1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 11112ed2d3SChris Wilson 12058a9b43SMichal Wajdeczko #include "i915_drv.h" 13ecbb5fb7SJani Nikula #include "i915_pmu.h" 14ecbb5fb7SJani Nikula #include "intel_pm.h" 15b46a33e2STvrtko Ursulin 16b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 17b46a33e2STvrtko Ursulin #define FREQUENCY 200 18b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 19b46a33e2STvrtko Ursulin 20b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 21b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 22b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 23b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 24b46a33e2STvrtko Ursulin 25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 26b46a33e2STvrtko Ursulin 27141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 28b46a33e2STvrtko Ursulin 29b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 30b46a33e2STvrtko Ursulin { 31b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 32b46a33e2STvrtko Ursulin } 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin if (is_engine_config(config)) 57b46a33e2STvrtko Ursulin return engine_config_sample(config); 58b46a33e2STvrtko Ursulin else 59b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 60b46a33e2STvrtko Ursulin } 61b46a33e2STvrtko Ursulin 62b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 63b46a33e2STvrtko Ursulin { 64b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 65b46a33e2STvrtko Ursulin } 66b46a33e2STvrtko Ursulin 67b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 68b46a33e2STvrtko Ursulin { 69b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 70b46a33e2STvrtko Ursulin } 71b46a33e2STvrtko Ursulin 72b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 73b46a33e2STvrtko Ursulin { 74b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 75b46a33e2STvrtko Ursulin } 76b46a33e2STvrtko Ursulin 77feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active) 78feff0dc6STvrtko Ursulin { 79feff0dc6STvrtko Ursulin u64 enable; 80feff0dc6STvrtko Ursulin 81feff0dc6STvrtko Ursulin /* 82feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 83feff0dc6STvrtko Ursulin * 84feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 85feff0dc6STvrtko Ursulin */ 86feff0dc6STvrtko Ursulin enable = i915->pmu.enable; 87feff0dc6STvrtko Ursulin 88feff0dc6STvrtko Ursulin /* 89feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 90feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 91feff0dc6STvrtko Ursulin */ 92feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 93feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 94feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 95feff0dc6STvrtko Ursulin 96feff0dc6STvrtko Ursulin /* 97feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 98feff0dc6STvrtko Ursulin * running so clear those bits out. 99feff0dc6STvrtko Ursulin */ 100feff0dc6STvrtko Ursulin if (!gpu_active) 101feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 102b3add01eSTvrtko Ursulin /* 103b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 104b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 105b3add01eSTvrtko Ursulin */ 106*bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 107b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 108feff0dc6STvrtko Ursulin 109feff0dc6STvrtko Ursulin /* 110feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 111feff0dc6STvrtko Ursulin */ 112feff0dc6STvrtko Ursulin return enable; 113feff0dc6STvrtko Ursulin } 114feff0dc6STvrtko Ursulin 115feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 116feff0dc6STvrtko Ursulin { 117feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 118feff0dc6STvrtko Ursulin return; 119feff0dc6STvrtko Ursulin 120feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 121feff0dc6STvrtko Ursulin /* 122feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 123feff0dc6STvrtko Ursulin * GPU went idle. 124feff0dc6STvrtko Ursulin */ 125feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = pmu_needs_timer(i915, false); 126feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 127feff0dc6STvrtko Ursulin } 128feff0dc6STvrtko Ursulin 129feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915) 130feff0dc6STvrtko Ursulin { 131feff0dc6STvrtko Ursulin if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) { 132feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = true; 1339f473ecfSTvrtko Ursulin i915->pmu.timer_last = ktime_get(); 134feff0dc6STvrtko Ursulin hrtimer_start_range_ns(&i915->pmu.timer, 135feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 136feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 137feff0dc6STvrtko Ursulin } 138feff0dc6STvrtko Ursulin } 139feff0dc6STvrtko Ursulin 140feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 141feff0dc6STvrtko Ursulin { 142feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 143feff0dc6STvrtko Ursulin return; 144feff0dc6STvrtko Ursulin 145feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 146feff0dc6STvrtko Ursulin /* 147feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 148feff0dc6STvrtko Ursulin */ 149feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 150feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 151feff0dc6STvrtko Ursulin } 152feff0dc6STvrtko Ursulin 153b46a33e2STvrtko Ursulin static void 1549f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 155b46a33e2STvrtko Ursulin { 1569f473ecfSTvrtko Ursulin sample->cur += val; 157b46a33e2STvrtko Ursulin } 158b46a33e2STvrtko Ursulin 1599f473ecfSTvrtko Ursulin static void 1609f473ecfSTvrtko Ursulin engines_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 161b46a33e2STvrtko Ursulin { 162b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 163b46a33e2STvrtko Ursulin enum intel_engine_id id; 16400e27cbeSChris Wilson intel_wakeref_t wakeref; 165d0aa694bSChris Wilson unsigned long flags; 166b46a33e2STvrtko Ursulin 167b46a33e2STvrtko Ursulin if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 168b46a33e2STvrtko Ursulin return; 169b46a33e2STvrtko Ursulin 170d0aa694bSChris Wilson wakeref = 0; 171d0aa694bSChris Wilson if (READ_ONCE(dev_priv->gt.awake)) 172d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(&dev_priv->runtime_pm); 17300e27cbeSChris Wilson if (!wakeref) 174b46a33e2STvrtko Ursulin return; 175b46a33e2STvrtko Ursulin 176d0aa694bSChris Wilson spin_lock_irqsave(&dev_priv->uncore.lock, flags); 177b46a33e2STvrtko Ursulin for_each_engine(engine, dev_priv, id) { 178d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 179d0aa694bSChris Wilson bool busy; 180b46a33e2STvrtko Ursulin u32 val; 181b46a33e2STvrtko Ursulin 182b46a33e2STvrtko Ursulin val = I915_READ_FW(RING_CTL(engine->mmio_base)); 183d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 184d0aa694bSChris Wilson continue; 185b46a33e2STvrtko Ursulin 1869f473ecfSTvrtko Ursulin if (val & RING_WAIT) 187d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1889f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 189d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 190b46a33e2STvrtko Ursulin 191d0aa694bSChris Wilson /* 192d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 193d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 194d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 195d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 196d0aa694bSChris Wilson * busy if either waiting or !idle. 197d0aa694bSChris Wilson */ 198d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 199d0aa694bSChris Wilson if (!busy) { 200d0aa694bSChris Wilson val = I915_READ_FW(RING_MI_MODE(engine->mmio_base)); 201d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 202d0aa694bSChris Wilson } 203d0aa694bSChris Wilson if (busy) 204d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 205d0aa694bSChris Wilson } 206d0aa694bSChris Wilson spin_unlock_irqrestore(&dev_priv->uncore.lock, flags); 207b46a33e2STvrtko Ursulin 208d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 209b46a33e2STvrtko Ursulin } 210b46a33e2STvrtko Ursulin 2119f473ecfSTvrtko Ursulin static void 2129f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2139f473ecfSTvrtko Ursulin { 2149f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2159f473ecfSTvrtko Ursulin } 2169f473ecfSTvrtko Ursulin 2179f473ecfSTvrtko Ursulin static void 2189f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 219b46a33e2STvrtko Ursulin { 220b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 221b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 222b46a33e2STvrtko Ursulin u32 val; 223b46a33e2STvrtko Ursulin 224b46a33e2STvrtko Ursulin val = dev_priv->gt_pm.rps.cur_freq; 22500e27cbeSChris Wilson if (dev_priv->gt.awake) { 226d4225a53SChris Wilson intel_wakeref_t wakeref; 22700e27cbeSChris Wilson 228c447ff7dSDaniele Ceraolo Spurio with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, 229c447ff7dSDaniele Ceraolo Spurio wakeref) { 2305a31d30bSTvrtko Ursulin val = intel_uncore_read_notrace(&dev_priv->uncore, 2315a31d30bSTvrtko Ursulin GEN6_RPSTAT1); 2325a31d30bSTvrtko Ursulin val = intel_get_cagf(dev_priv, val); 2335a31d30bSTvrtko Ursulin } 234b46a33e2STvrtko Ursulin } 235b46a33e2STvrtko Ursulin 2369f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT], 2379f473ecfSTvrtko Ursulin intel_gpu_freq(dev_priv, val), 2389f473ecfSTvrtko Ursulin period_ns / 1000); 239b46a33e2STvrtko Ursulin } 240b46a33e2STvrtko Ursulin 241b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 242b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 2439f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 244b46a33e2STvrtko Ursulin intel_gpu_freq(dev_priv, 2459f473ecfSTvrtko Ursulin dev_priv->gt_pm.rps.cur_freq), 2469f473ecfSTvrtko Ursulin period_ns / 1000); 247b46a33e2STvrtko Ursulin } 248b46a33e2STvrtko Ursulin } 249b46a33e2STvrtko Ursulin 250b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 251b46a33e2STvrtko Ursulin { 252b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 253b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 2549f473ecfSTvrtko Ursulin unsigned int period_ns; 2559f473ecfSTvrtko Ursulin ktime_t now; 256b46a33e2STvrtko Ursulin 2578ee4f19cSTvrtko Ursulin if (!READ_ONCE(i915->pmu.timer_enabled)) 258b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 259b46a33e2STvrtko Ursulin 2609f473ecfSTvrtko Ursulin now = ktime_get(); 2619f473ecfSTvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, i915->pmu.timer_last)); 2629f473ecfSTvrtko Ursulin i915->pmu.timer_last = now; 263b46a33e2STvrtko Ursulin 2649f473ecfSTvrtko Ursulin /* 2659f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2669f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2679f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2689f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2699f473ecfSTvrtko Ursulin */ 2709f473ecfSTvrtko Ursulin engines_sample(i915, period_ns); 2719f473ecfSTvrtko Ursulin frequency_sample(i915, period_ns); 2729f473ecfSTvrtko Ursulin 2739f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2749f473ecfSTvrtko Ursulin 275b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 276b46a33e2STvrtko Ursulin } 277b46a33e2STvrtko Ursulin 2780cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2790cd4684dSTvrtko Ursulin { 2800cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2810cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2820cd4684dSTvrtko Ursulin u64 sum = 0; 2830cd4684dSTvrtko Ursulin int cpu; 2840cd4684dSTvrtko Ursulin 2850cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2860cd4684dSTvrtko Ursulin return 0; 2870cd4684dSTvrtko Ursulin 2880cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2890cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2900cd4684dSTvrtko Ursulin 2910cd4684dSTvrtko Ursulin return sum; 2920cd4684dSTvrtko Ursulin } 2930cd4684dSTvrtko Ursulin 294b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 295b2f78cdaSTvrtko Ursulin { 296b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 297b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 298b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 299b2f78cdaSTvrtko Ursulin 300b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 301b2f78cdaSTvrtko Ursulin engine_event_class(event), 302b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 303b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 304b2f78cdaSTvrtko Ursulin return; 305b2f78cdaSTvrtko Ursulin 306b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 307b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 308b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 309b2f78cdaSTvrtko Ursulin } 310b2f78cdaSTvrtko Ursulin 311b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 312b46a33e2STvrtko Ursulin { 313b46a33e2STvrtko Ursulin WARN_ON(event->parent); 314b2f78cdaSTvrtko Ursulin 315b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 316b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 317b46a33e2STvrtko Ursulin } 318b46a33e2STvrtko Ursulin 319109ec558STvrtko Ursulin static int 320109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 321109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 322b46a33e2STvrtko Ursulin { 323109ec558STvrtko Ursulin switch (sample) { 324b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 325b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 326b46a33e2STvrtko Ursulin break; 327b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 328109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 329b46a33e2STvrtko Ursulin return -ENODEV; 330b46a33e2STvrtko Ursulin break; 331b46a33e2STvrtko Ursulin default: 332b46a33e2STvrtko Ursulin return -ENOENT; 333b46a33e2STvrtko Ursulin } 334b46a33e2STvrtko Ursulin 335b46a33e2STvrtko Ursulin return 0; 336b46a33e2STvrtko Ursulin } 337b46a33e2STvrtko Ursulin 338109ec558STvrtko Ursulin static int 339109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 340109ec558STvrtko Ursulin { 341109ec558STvrtko Ursulin switch (config) { 342109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 343109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 344109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 345109ec558STvrtko Ursulin return -ENODEV; 346109ec558STvrtko Ursulin /* Fall-through. */ 347109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 348109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 349109ec558STvrtko Ursulin return -ENODEV; 350109ec558STvrtko Ursulin break; 351109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 352109ec558STvrtko Ursulin break; 353109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 354109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 355109ec558STvrtko Ursulin return -ENODEV; 356109ec558STvrtko Ursulin break; 357109ec558STvrtko Ursulin default: 358109ec558STvrtko Ursulin return -ENOENT; 359109ec558STvrtko Ursulin } 360109ec558STvrtko Ursulin 361109ec558STvrtko Ursulin return 0; 362109ec558STvrtko Ursulin } 363109ec558STvrtko Ursulin 364109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 365109ec558STvrtko Ursulin { 366109ec558STvrtko Ursulin struct drm_i915_private *i915 = 367109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 368109ec558STvrtko Ursulin struct intel_engine_cs *engine; 369b2f78cdaSTvrtko Ursulin u8 sample; 370b2f78cdaSTvrtko Ursulin int ret; 371109ec558STvrtko Ursulin 372109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 373109ec558STvrtko Ursulin engine_event_instance(event)); 374109ec558STvrtko Ursulin if (!engine) 375109ec558STvrtko Ursulin return -ENODEV; 376109ec558STvrtko Ursulin 377b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 378b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 379b2f78cdaSTvrtko Ursulin if (ret) 380b2f78cdaSTvrtko Ursulin return ret; 381b2f78cdaSTvrtko Ursulin 382b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 383b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 384b2f78cdaSTvrtko Ursulin 385b2f78cdaSTvrtko Ursulin return ret; 386109ec558STvrtko Ursulin } 387109ec558STvrtko Ursulin 388b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 389b46a33e2STvrtko Ursulin { 390b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 391b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 3920426c046STvrtko Ursulin int ret; 393b46a33e2STvrtko Ursulin 394b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 395b46a33e2STvrtko Ursulin return -ENOENT; 396b46a33e2STvrtko Ursulin 397b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 398b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 399b46a33e2STvrtko Ursulin return -EINVAL; 400b46a33e2STvrtko Ursulin 401b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 402b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 403b46a33e2STvrtko Ursulin 404b46a33e2STvrtko Ursulin if (event->cpu < 0) 405b46a33e2STvrtko Ursulin return -EINVAL; 406b46a33e2STvrtko Ursulin 4070426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4080426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 40900a79722STvrtko Ursulin return -EINVAL; 410b46a33e2STvrtko Ursulin 411109ec558STvrtko Ursulin if (is_engine_event(event)) 412b46a33e2STvrtko Ursulin ret = engine_event_init(event); 413109ec558STvrtko Ursulin else 414109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 415b46a33e2STvrtko Ursulin if (ret) 416b46a33e2STvrtko Ursulin return ret; 417b46a33e2STvrtko Ursulin 418b46a33e2STvrtko Ursulin if (!event->parent) 419b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 420b46a33e2STvrtko Ursulin 421b46a33e2STvrtko Ursulin return 0; 422b46a33e2STvrtko Ursulin } 423b46a33e2STvrtko Ursulin 42405273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915) 4251fe699e3STvrtko Ursulin { 4261fe699e3STvrtko Ursulin u64 val; 4271fe699e3STvrtko Ursulin 42805273c95SChris Wilson val = intel_rc6_residency_ns(i915, 42905273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4301fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4311fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4321fe699e3STvrtko Ursulin 4331fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4341fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4351fe699e3STvrtko Ursulin 4361fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4371fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4381fe699e3STvrtko Ursulin 43905273c95SChris Wilson return val; 44005273c95SChris Wilson } 44105273c95SChris Wilson 442ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915) 44305273c95SChris Wilson { 44405273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 445d858d569SDaniele Ceraolo Spurio struct intel_runtime_pm *rpm = &i915->runtime_pm; 44600e27cbeSChris Wilson intel_wakeref_t wakeref; 44705273c95SChris Wilson unsigned long flags; 44805273c95SChris Wilson u64 val; 44905273c95SChris Wilson 450d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(rpm); 45100e27cbeSChris Wilson if (wakeref) { 45205273c95SChris Wilson val = __get_rc6(i915); 453d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(rpm, wakeref); 4541fe699e3STvrtko Ursulin 4551fe699e3STvrtko Ursulin /* 4561fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4571fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4581fe699e3STvrtko Ursulin * previously. 4591fe699e3STvrtko Ursulin */ 4601fe699e3STvrtko Ursulin 4611fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 4621fe699e3STvrtko Ursulin 4631fe699e3STvrtko Ursulin if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 4641fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 4651fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6].cur = val; 4661fe699e3STvrtko Ursulin } else { 4671fe699e3STvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4681fe699e3STvrtko Ursulin } 4691fe699e3STvrtko Ursulin 4701fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 4711fe699e3STvrtko Ursulin } else { 472d858d569SDaniele Ceraolo Spurio struct device *kdev = rpm->kdev; 4731fe699e3STvrtko Ursulin 4741fe699e3STvrtko Ursulin /* 4751fe699e3STvrtko Ursulin * We are runtime suspended. 4761fe699e3STvrtko Ursulin * 4771fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4781fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4791fe699e3STvrtko Ursulin * counter value. 4801fe699e3STvrtko Ursulin */ 4811fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 4821fe699e3STvrtko Ursulin 4832924bdeeSTvrtko Ursulin /* 4842924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4852924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4862924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4872924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 4882924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 4892924bdeeSTvrtko Ursulin * 4902924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 4912924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 4922924bdeeSTvrtko Ursulin * known RC6 value. 4932924bdeeSTvrtko Ursulin */ 4943b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 4953b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 4963b4ed2e2SVincent Guittot 4971fe699e3STvrtko Ursulin if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 4983b4ed2e2SVincent Guittot i915->pmu.suspended_time_last = val; 4991fe699e3STvrtko Ursulin 5003b4ed2e2SVincent Guittot val -= i915->pmu.suspended_time_last; 5011fe699e3STvrtko Ursulin val += i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5021fe699e3STvrtko Ursulin 5032924bdeeSTvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 5042924bdeeSTvrtko Ursulin } else if (i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 5052924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5062924bdeeSTvrtko Ursulin } else { 5072924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5082924bdeeSTvrtko Ursulin } 5092924bdeeSTvrtko Ursulin 5101fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 5111fe699e3STvrtko Ursulin } 5121fe699e3STvrtko Ursulin 5131fe699e3STvrtko Ursulin return val; 51405273c95SChris Wilson #else 51505273c95SChris Wilson return __get_rc6(i915); 51605273c95SChris Wilson #endif 5171fe699e3STvrtko Ursulin } 5181fe699e3STvrtko Ursulin 519ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 520b46a33e2STvrtko Ursulin { 521b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 522b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 523b46a33e2STvrtko Ursulin u64 val = 0; 524b46a33e2STvrtko Ursulin 525b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 526b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 527b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 528b46a33e2STvrtko Ursulin 529b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 530b46a33e2STvrtko Ursulin engine_event_class(event), 531b46a33e2STvrtko Ursulin engine_event_instance(event)); 532b46a33e2STvrtko Ursulin 533b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 534b46a33e2STvrtko Ursulin /* Do nothing */ 535b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 536b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 537b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 538b46a33e2STvrtko Ursulin } else { 539b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 540b46a33e2STvrtko Ursulin } 541b46a33e2STvrtko Ursulin } else { 542b46a33e2STvrtko Ursulin switch (event->attr.config) { 543b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 544b46a33e2STvrtko Ursulin val = 545b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur, 5469f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 547b46a33e2STvrtko Ursulin break; 548b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 549b46a33e2STvrtko Ursulin val = 550b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur, 5519f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 552b46a33e2STvrtko Ursulin break; 5530cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5540cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5550cd4684dSTvrtko Ursulin break; 5566060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 557ad055fb8STvrtko Ursulin val = get_rc6(i915); 5586060b6aeSTvrtko Ursulin break; 559b46a33e2STvrtko Ursulin } 560b46a33e2STvrtko Ursulin } 561b46a33e2STvrtko Ursulin 562b46a33e2STvrtko Ursulin return val; 563b46a33e2STvrtko Ursulin } 564b46a33e2STvrtko Ursulin 565b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 566b46a33e2STvrtko Ursulin { 567b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 568b46a33e2STvrtko Ursulin u64 prev, new; 569b46a33e2STvrtko Ursulin 570b46a33e2STvrtko Ursulin again: 571b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 572ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 573b46a33e2STvrtko Ursulin 574b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 575b46a33e2STvrtko Ursulin goto again; 576b46a33e2STvrtko Ursulin 577b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 578b46a33e2STvrtko Ursulin } 579b46a33e2STvrtko Ursulin 580b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 581b46a33e2STvrtko Ursulin { 582b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 583b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 584b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 585b46a33e2STvrtko Ursulin unsigned long flags; 586b46a33e2STvrtko Ursulin 587b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 588b46a33e2STvrtko Ursulin 589b46a33e2STvrtko Ursulin /* 590b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 591b46a33e2STvrtko Ursulin * the event reference counter. 592b46a33e2STvrtko Ursulin */ 59326a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(i915->pmu.enable_count) != I915_PMU_MASK_BITS); 59426a11deeSTvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(i915->pmu.enable_count)); 595b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0); 596b46a33e2STvrtko Ursulin i915->pmu.enable |= BIT_ULL(bit); 597b46a33e2STvrtko Ursulin i915->pmu.enable_count[bit]++; 598b46a33e2STvrtko Ursulin 599b46a33e2STvrtko Ursulin /* 600feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 601feff0dc6STvrtko Ursulin */ 602feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 603feff0dc6STvrtko Ursulin 604feff0dc6STvrtko Ursulin /* 605b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 606b46a33e2STvrtko Ursulin * is stored per engine. 607b46a33e2STvrtko Ursulin */ 608b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 609b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 610b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 611b46a33e2STvrtko Ursulin 612b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 613b46a33e2STvrtko Ursulin engine_event_class(event), 614b46a33e2STvrtko Ursulin engine_event_instance(event)); 615b46a33e2STvrtko Ursulin 61626a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 61726a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 61826a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 61926a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 62026a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 62126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 622b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 62326a11deeSTvrtko Ursulin 62426a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 625b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 626b46a33e2STvrtko Ursulin } 627b46a33e2STvrtko Ursulin 628ad055fb8STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 629ad055fb8STvrtko Ursulin 630b46a33e2STvrtko Ursulin /* 631b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 632b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 633b46a33e2STvrtko Ursulin * an existing non-zero value. 634b46a33e2STvrtko Ursulin */ 635ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 636b46a33e2STvrtko Ursulin } 637b46a33e2STvrtko Ursulin 638b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 639b46a33e2STvrtko Ursulin { 640b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 641b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 642b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 643b46a33e2STvrtko Ursulin unsigned long flags; 644b46a33e2STvrtko Ursulin 645b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 646b46a33e2STvrtko Ursulin 647b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 648b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 649b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 650b46a33e2STvrtko Ursulin 651b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 652b46a33e2STvrtko Ursulin engine_event_class(event), 653b46a33e2STvrtko Ursulin engine_event_instance(event)); 65426a11deeSTvrtko Ursulin 65526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 65626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 657b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 65826a11deeSTvrtko Ursulin 659b46a33e2STvrtko Ursulin /* 660b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 661b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 662b46a33e2STvrtko Ursulin */ 663b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 664b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 665b46a33e2STvrtko Ursulin } 666b46a33e2STvrtko Ursulin 66726a11deeSTvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(i915->pmu.enable_count)); 668b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == 0); 669b46a33e2STvrtko Ursulin /* 670b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 671b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 672b46a33e2STvrtko Ursulin */ 673feff0dc6STvrtko Ursulin if (--i915->pmu.enable_count[bit] == 0) { 674b46a33e2STvrtko Ursulin i915->pmu.enable &= ~BIT_ULL(bit); 675feff0dc6STvrtko Ursulin i915->pmu.timer_enabled &= pmu_needs_timer(i915, true); 676feff0dc6STvrtko Ursulin } 677b46a33e2STvrtko Ursulin 678b46a33e2STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 679b46a33e2STvrtko Ursulin } 680b46a33e2STvrtko Ursulin 681b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 682b46a33e2STvrtko Ursulin { 683b46a33e2STvrtko Ursulin i915_pmu_enable(event); 684b46a33e2STvrtko Ursulin event->hw.state = 0; 685b46a33e2STvrtko Ursulin } 686b46a33e2STvrtko Ursulin 687b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 688b46a33e2STvrtko Ursulin { 689b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 690b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 691b46a33e2STvrtko Ursulin i915_pmu_disable(event); 692b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 693b46a33e2STvrtko Ursulin } 694b46a33e2STvrtko Ursulin 695b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 696b46a33e2STvrtko Ursulin { 697b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 698b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 699b46a33e2STvrtko Ursulin 700b46a33e2STvrtko Ursulin return 0; 701b46a33e2STvrtko Ursulin } 702b46a33e2STvrtko Ursulin 703b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 704b46a33e2STvrtko Ursulin { 705b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 706b46a33e2STvrtko Ursulin } 707b46a33e2STvrtko Ursulin 708b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 709b46a33e2STvrtko Ursulin { 710b46a33e2STvrtko Ursulin return 0; 711b46a33e2STvrtko Ursulin } 712b46a33e2STvrtko Ursulin 713b7d3aabfSChris Wilson struct i915_str_attribute { 714b7d3aabfSChris Wilson struct device_attribute attr; 715b7d3aabfSChris Wilson const char *str; 716b7d3aabfSChris Wilson }; 717b7d3aabfSChris Wilson 718b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 719b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 720b46a33e2STvrtko Ursulin { 721b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 722b46a33e2STvrtko Ursulin 723b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 724b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 725b46a33e2STvrtko Ursulin } 726b46a33e2STvrtko Ursulin 727b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 728b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 729b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 730b7d3aabfSChris Wilson .str = _config, } \ 731b46a33e2STvrtko Ursulin })[0].attr.attr) 732b46a33e2STvrtko Ursulin 733b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 734b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 735b46a33e2STvrtko Ursulin NULL, 736b46a33e2STvrtko Ursulin }; 737b46a33e2STvrtko Ursulin 738b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 739b46a33e2STvrtko Ursulin .name = "format", 740b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 741b46a33e2STvrtko Ursulin }; 742b46a33e2STvrtko Ursulin 743b7d3aabfSChris Wilson struct i915_ext_attribute { 744b7d3aabfSChris Wilson struct device_attribute attr; 745b7d3aabfSChris Wilson unsigned long val; 746b7d3aabfSChris Wilson }; 747b7d3aabfSChris Wilson 748b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 749b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 750b46a33e2STvrtko Ursulin { 751b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 752b46a33e2STvrtko Ursulin 753b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 754b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 755b46a33e2STvrtko Ursulin } 756b46a33e2STvrtko Ursulin 757109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 758b46a33e2STvrtko Ursulin .name = "events", 759109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 760b46a33e2STvrtko Ursulin }; 761b46a33e2STvrtko Ursulin 762b46a33e2STvrtko Ursulin static ssize_t 763b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 764b46a33e2STvrtko Ursulin struct device_attribute *attr, 765b46a33e2STvrtko Ursulin char *buf) 766b46a33e2STvrtko Ursulin { 767b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 768b46a33e2STvrtko Ursulin } 769b46a33e2STvrtko Ursulin 770b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 771b46a33e2STvrtko Ursulin 772b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 773b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 774b46a33e2STvrtko Ursulin NULL, 775b46a33e2STvrtko Ursulin }; 776b46a33e2STvrtko Ursulin 777109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 778b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 779b46a33e2STvrtko Ursulin }; 780b46a33e2STvrtko Ursulin 781b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 782b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 783b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 784b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 785b46a33e2STvrtko Ursulin NULL 786b46a33e2STvrtko Ursulin }; 787b46a33e2STvrtko Ursulin 788109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 789109ec558STvrtko Ursulin { \ 790109ec558STvrtko Ursulin .config = (__config), \ 791109ec558STvrtko Ursulin .name = (__name), \ 792109ec558STvrtko Ursulin .unit = (__unit), \ 793109ec558STvrtko Ursulin } 794109ec558STvrtko Ursulin 795109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 796109ec558STvrtko Ursulin { \ 797109ec558STvrtko Ursulin .sample = (__sample), \ 798109ec558STvrtko Ursulin .name = (__name), \ 799109ec558STvrtko Ursulin } 800109ec558STvrtko Ursulin 801109ec558STvrtko Ursulin static struct i915_ext_attribute * 802109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 803109ec558STvrtko Ursulin { 8042bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 805109ec558STvrtko Ursulin attr->attr.attr.name = name; 806109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 807109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 808109ec558STvrtko Ursulin attr->val = config; 809109ec558STvrtko Ursulin 810109ec558STvrtko Ursulin return ++attr; 811109ec558STvrtko Ursulin } 812109ec558STvrtko Ursulin 813109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 814109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 815109ec558STvrtko Ursulin const char *str) 816109ec558STvrtko Ursulin { 8172bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 818109ec558STvrtko Ursulin attr->attr.attr.name = name; 819109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 820109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 821109ec558STvrtko Ursulin attr->event_str = str; 822109ec558STvrtko Ursulin 823109ec558STvrtko Ursulin return ++attr; 824109ec558STvrtko Ursulin } 825109ec558STvrtko Ursulin 826109ec558STvrtko Ursulin static struct attribute ** 827109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915) 828109ec558STvrtko Ursulin { 829109ec558STvrtko Ursulin static const struct { 830109ec558STvrtko Ursulin u64 config; 831109ec558STvrtko Ursulin const char *name; 832109ec558STvrtko Ursulin const char *unit; 833109ec558STvrtko Ursulin } events[] = { 834109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 835109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 836109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 837109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 838109ec558STvrtko Ursulin }; 839109ec558STvrtko Ursulin static const struct { 840109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 841109ec558STvrtko Ursulin char *name; 842109ec558STvrtko Ursulin } engine_events[] = { 843109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 844109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 845109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 846109ec558STvrtko Ursulin }; 847109ec558STvrtko Ursulin unsigned int count = 0; 848109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 849109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 850109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 851109ec558STvrtko Ursulin struct intel_engine_cs *engine; 852109ec558STvrtko Ursulin enum intel_engine_id id; 853109ec558STvrtko Ursulin unsigned int i; 854109ec558STvrtko Ursulin 855109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 856109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 857109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 858109ec558STvrtko Ursulin count++; 859109ec558STvrtko Ursulin } 860109ec558STvrtko Ursulin 861109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 862109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 863109ec558STvrtko Ursulin if (!engine_event_status(engine, 864109ec558STvrtko Ursulin engine_events[i].sample)) 865109ec558STvrtko Ursulin count++; 866109ec558STvrtko Ursulin } 867109ec558STvrtko Ursulin } 868109ec558STvrtko Ursulin 869109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 870dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 871109ec558STvrtko Ursulin if (!i915_attr) 872109ec558STvrtko Ursulin goto err_alloc; 873109ec558STvrtko Ursulin 874dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 875109ec558STvrtko Ursulin if (!pmu_attr) 876109ec558STvrtko Ursulin goto err_alloc; 877109ec558STvrtko Ursulin 878109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 879dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 880109ec558STvrtko Ursulin if (!attr) 881109ec558STvrtko Ursulin goto err_alloc; 882109ec558STvrtko Ursulin 883109ec558STvrtko Ursulin i915_iter = i915_attr; 884109ec558STvrtko Ursulin pmu_iter = pmu_attr; 885109ec558STvrtko Ursulin attr_iter = attr; 886109ec558STvrtko Ursulin 887109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 888109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 889109ec558STvrtko Ursulin char *str; 890109ec558STvrtko Ursulin 891109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 892109ec558STvrtko Ursulin continue; 893109ec558STvrtko Ursulin 894109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 895109ec558STvrtko Ursulin if (!str) 896109ec558STvrtko Ursulin goto err; 897109ec558STvrtko Ursulin 898109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 899109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 900109ec558STvrtko Ursulin 901109ec558STvrtko Ursulin if (events[i].unit) { 902109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 903109ec558STvrtko Ursulin if (!str) 904109ec558STvrtko Ursulin goto err; 905109ec558STvrtko Ursulin 906109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 907109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 908109ec558STvrtko Ursulin } 909109ec558STvrtko Ursulin } 910109ec558STvrtko Ursulin 911109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 912109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 913109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 914109ec558STvrtko Ursulin char *str; 915109ec558STvrtko Ursulin 916109ec558STvrtko Ursulin if (engine_event_status(engine, 917109ec558STvrtko Ursulin engine_events[i].sample)) 918109ec558STvrtko Ursulin continue; 919109ec558STvrtko Ursulin 920109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 921109ec558STvrtko Ursulin engine->name, engine_events[i].name); 922109ec558STvrtko Ursulin if (!str) 923109ec558STvrtko Ursulin goto err; 924109ec558STvrtko Ursulin 925109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 926109ec558STvrtko Ursulin i915_iter = 927109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9288810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 929109ec558STvrtko Ursulin engine->instance, 930109ec558STvrtko Ursulin engine_events[i].sample)); 931109ec558STvrtko Ursulin 932109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 933109ec558STvrtko Ursulin engine->name, engine_events[i].name); 934109ec558STvrtko Ursulin if (!str) 935109ec558STvrtko Ursulin goto err; 936109ec558STvrtko Ursulin 937109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 938109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 939109ec558STvrtko Ursulin } 940109ec558STvrtko Ursulin } 941109ec558STvrtko Ursulin 942109ec558STvrtko Ursulin i915->pmu.i915_attr = i915_attr; 943109ec558STvrtko Ursulin i915->pmu.pmu_attr = pmu_attr; 944109ec558STvrtko Ursulin 945109ec558STvrtko Ursulin return attr; 946109ec558STvrtko Ursulin 947109ec558STvrtko Ursulin err:; 948109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 949109ec558STvrtko Ursulin kfree((*attr_iter)->name); 950109ec558STvrtko Ursulin 951109ec558STvrtko Ursulin err_alloc: 952109ec558STvrtko Ursulin kfree(attr); 953109ec558STvrtko Ursulin kfree(i915_attr); 954109ec558STvrtko Ursulin kfree(pmu_attr); 955109ec558STvrtko Ursulin 956109ec558STvrtko Ursulin return NULL; 957109ec558STvrtko Ursulin } 958109ec558STvrtko Ursulin 959109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915) 960109ec558STvrtko Ursulin { 961109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 962109ec558STvrtko Ursulin 963109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 964109ec558STvrtko Ursulin kfree((*attr_iter)->name); 965109ec558STvrtko Ursulin 966109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 967109ec558STvrtko Ursulin kfree(i915->pmu.i915_attr); 968109ec558STvrtko Ursulin kfree(i915->pmu.pmu_attr); 969109ec558STvrtko Ursulin 970109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 971109ec558STvrtko Ursulin i915->pmu.i915_attr = NULL; 972109ec558STvrtko Ursulin i915->pmu.pmu_attr = NULL; 973109ec558STvrtko Ursulin } 974109ec558STvrtko Ursulin 975b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 976b46a33e2STvrtko Ursulin { 977b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 978b46a33e2STvrtko Ursulin 979b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 980b46a33e2STvrtko Ursulin 981b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9820426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 983b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 984b46a33e2STvrtko Ursulin 985b46a33e2STvrtko Ursulin return 0; 986b46a33e2STvrtko Ursulin } 987b46a33e2STvrtko Ursulin 988b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 989b46a33e2STvrtko Ursulin { 990b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 991b46a33e2STvrtko Ursulin unsigned int target; 992b46a33e2STvrtko Ursulin 993b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 994b46a33e2STvrtko Ursulin 995b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 996b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 997b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 998b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 999b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1000b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1001b46a33e2STvrtko Ursulin } 1002b46a33e2STvrtko Ursulin } 1003b46a33e2STvrtko Ursulin 1004b46a33e2STvrtko Ursulin return 0; 1005b46a33e2STvrtko Ursulin } 1006b46a33e2STvrtko Ursulin 1007b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1008b46a33e2STvrtko Ursulin 1009b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915) 1010b46a33e2STvrtko Ursulin { 1011b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1012b46a33e2STvrtko Ursulin int ret; 1013b46a33e2STvrtko Ursulin 1014b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1015b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1016b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1017b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1018b46a33e2STvrtko Ursulin if (ret < 0) 1019b46a33e2STvrtko Ursulin return ret; 1020b46a33e2STvrtko Ursulin 1021b46a33e2STvrtko Ursulin slot = ret; 1022b46a33e2STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &i915->pmu.node); 1023b46a33e2STvrtko Ursulin if (ret) { 1024b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1025b46a33e2STvrtko Ursulin return ret; 1026b46a33e2STvrtko Ursulin } 1027b46a33e2STvrtko Ursulin 1028b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1029b46a33e2STvrtko Ursulin return 0; 1030b46a33e2STvrtko Ursulin } 1031b46a33e2STvrtko Ursulin 1032b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915) 1033b46a33e2STvrtko Ursulin { 1034b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1035b46a33e2STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node)); 1036b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1037b46a33e2STvrtko Ursulin } 1038b46a33e2STvrtko Ursulin 1039b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1040b46a33e2STvrtko Ursulin { 1041b46a33e2STvrtko Ursulin int ret; 1042b46a33e2STvrtko Ursulin 1043b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1044b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1045b46a33e2STvrtko Ursulin return; 1046b46a33e2STvrtko Ursulin } 1047b46a33e2STvrtko Ursulin 1048109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(i915); 1049109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1050109ec558STvrtko Ursulin ret = -ENOMEM; 1051109ec558STvrtko Ursulin goto err; 1052109ec558STvrtko Ursulin } 1053109ec558STvrtko Ursulin 1054b46a33e2STvrtko Ursulin i915->pmu.base.attr_groups = i915_pmu_attr_groups; 1055b46a33e2STvrtko Ursulin i915->pmu.base.task_ctx_nr = perf_invalid_context; 1056b46a33e2STvrtko Ursulin i915->pmu.base.event_init = i915_pmu_event_init; 1057b46a33e2STvrtko Ursulin i915->pmu.base.add = i915_pmu_event_add; 1058b46a33e2STvrtko Ursulin i915->pmu.base.del = i915_pmu_event_del; 1059b46a33e2STvrtko Ursulin i915->pmu.base.start = i915_pmu_event_start; 1060b46a33e2STvrtko Ursulin i915->pmu.base.stop = i915_pmu_event_stop; 1061b46a33e2STvrtko Ursulin i915->pmu.base.read = i915_pmu_event_read; 1062b46a33e2STvrtko Ursulin i915->pmu.base.event_idx = i915_pmu_event_event_idx; 1063b46a33e2STvrtko Ursulin 1064b46a33e2STvrtko Ursulin spin_lock_init(&i915->pmu.lock); 1065b46a33e2STvrtko Ursulin hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1066b46a33e2STvrtko Ursulin i915->pmu.timer.function = i915_sample; 1067b46a33e2STvrtko Ursulin 1068b46a33e2STvrtko Ursulin ret = perf_pmu_register(&i915->pmu.base, "i915", -1); 1069b46a33e2STvrtko Ursulin if (ret) 1070b46a33e2STvrtko Ursulin goto err; 1071b46a33e2STvrtko Ursulin 1072b46a33e2STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(i915); 1073b46a33e2STvrtko Ursulin if (ret) 1074b46a33e2STvrtko Ursulin goto err_unreg; 1075b46a33e2STvrtko Ursulin 1076b46a33e2STvrtko Ursulin return; 1077b46a33e2STvrtko Ursulin 1078b46a33e2STvrtko Ursulin err_unreg: 1079b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1080b46a33e2STvrtko Ursulin err: 1081b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1082109ec558STvrtko Ursulin free_event_attributes(i915); 1083b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1084b46a33e2STvrtko Ursulin } 1085b46a33e2STvrtko Ursulin 1086b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1087b46a33e2STvrtko Ursulin { 1088b46a33e2STvrtko Ursulin if (!i915->pmu.base.event_init) 1089b46a33e2STvrtko Ursulin return; 1090b46a33e2STvrtko Ursulin 1091b46a33e2STvrtko Ursulin WARN_ON(i915->pmu.enable); 1092b46a33e2STvrtko Ursulin 1093b46a33e2STvrtko Ursulin hrtimer_cancel(&i915->pmu.timer); 1094b46a33e2STvrtko Ursulin 1095b46a33e2STvrtko Ursulin i915_pmu_unregister_cpuhp_state(i915); 1096b46a33e2STvrtko Ursulin 1097b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1098b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1099109ec558STvrtko Ursulin free_event_attributes(i915); 1100b46a33e2STvrtko Ursulin } 1101