1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 14c1132367SAndi Shyti #include "gt/intel_rc6.h" 153e7abf81SAndi Shyti #include "gt/intel_rps.h" 16112ed2d3SChris Wilson 17058a9b43SMichal Wajdeczko #include "i915_drv.h" 18ecbb5fb7SJani Nikula #include "i915_pmu.h" 19ecbb5fb7SJani Nikula #include "intel_pm.h" 20b46a33e2STvrtko Ursulin 21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 22b46a33e2STvrtko Ursulin #define FREQUENCY 200 23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 24b46a33e2STvrtko Ursulin 25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 26b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 27b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 28b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 29b46a33e2STvrtko Ursulin 30b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 31b46a33e2STvrtko Ursulin 32141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 57b46a33e2STvrtko Ursulin } 58b46a33e2STvrtko Ursulin 59b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 60b46a33e2STvrtko Ursulin { 61b46a33e2STvrtko Ursulin if (is_engine_config(config)) 62b46a33e2STvrtko Ursulin return engine_config_sample(config); 63b46a33e2STvrtko Ursulin else 64b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 65b46a33e2STvrtko Ursulin } 66b46a33e2STvrtko Ursulin 67b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 68b46a33e2STvrtko Ursulin { 69b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 70b46a33e2STvrtko Ursulin } 71b46a33e2STvrtko Ursulin 72b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 73b46a33e2STvrtko Ursulin { 74b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 75b46a33e2STvrtko Ursulin } 76b46a33e2STvrtko Ursulin 77b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 78b46a33e2STvrtko Ursulin { 79b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 80b46a33e2STvrtko Ursulin } 81b46a33e2STvrtko Ursulin 82908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 83feff0dc6STvrtko Ursulin { 84908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 85feff0dc6STvrtko Ursulin u64 enable; 86feff0dc6STvrtko Ursulin 87feff0dc6STvrtko Ursulin /* 88feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 89feff0dc6STvrtko Ursulin * 90feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 91feff0dc6STvrtko Ursulin */ 92908091c8STvrtko Ursulin enable = pmu->enable; 93feff0dc6STvrtko Ursulin 94feff0dc6STvrtko Ursulin /* 95feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 96feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 97feff0dc6STvrtko Ursulin */ 98feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 99feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 100feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 101feff0dc6STvrtko Ursulin 102feff0dc6STvrtko Ursulin /* 103feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 104feff0dc6STvrtko Ursulin * running so clear those bits out. 105feff0dc6STvrtko Ursulin */ 106feff0dc6STvrtko Ursulin if (!gpu_active) 107feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 108b3add01eSTvrtko Ursulin /* 109b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 110b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 111b3add01eSTvrtko Ursulin */ 112bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 113b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 114feff0dc6STvrtko Ursulin 115feff0dc6STvrtko Ursulin /* 116feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 117feff0dc6STvrtko Ursulin */ 118feff0dc6STvrtko Ursulin return enable; 119feff0dc6STvrtko Ursulin } 120feff0dc6STvrtko Ursulin 121c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt) 12216ffe73cSChris Wilson { 12316ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 12416ffe73cSChris Wilson u64 val; 12516ffe73cSChris Wilson 126c1132367SAndi Shyti val = intel_rc6_residency_ns(>->rc6, 12716ffe73cSChris Wilson IS_VALLEYVIEW(i915) ? 12816ffe73cSChris Wilson VLV_GT_RENDER_RC6 : 12916ffe73cSChris Wilson GEN6_GT_GFX_RC6); 13016ffe73cSChris Wilson 13116ffe73cSChris Wilson if (HAS_RC6p(i915)) 132c1132367SAndi Shyti val += intel_rc6_residency_ns(>->rc6, GEN6_GT_GFX_RC6p); 13316ffe73cSChris Wilson 13416ffe73cSChris Wilson if (HAS_RC6pp(i915)) 135c1132367SAndi Shyti val += intel_rc6_residency_ns(>->rc6, GEN6_GT_GFX_RC6pp); 13616ffe73cSChris Wilson 13716ffe73cSChris Wilson return val; 13816ffe73cSChris Wilson } 13916ffe73cSChris Wilson 14016ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM) 14116ffe73cSChris Wilson 14216ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt) 14316ffe73cSChris Wilson { 14416ffe73cSChris Wilson return ktime_to_ns(ktime_sub(ktime_get(), kt)); 14516ffe73cSChris Wilson } 14616ffe73cSChris Wilson 14716ffe73cSChris Wilson static u64 __pmu_estimate_rc6(struct i915_pmu *pmu) 14816ffe73cSChris Wilson { 14916ffe73cSChris Wilson u64 val; 15016ffe73cSChris Wilson 15116ffe73cSChris Wilson /* 15216ffe73cSChris Wilson * We think we are runtime suspended. 15316ffe73cSChris Wilson * 15416ffe73cSChris Wilson * Report the delta from when the device was suspended to now, 15516ffe73cSChris Wilson * on top of the last known real value, as the approximated RC6 15616ffe73cSChris Wilson * counter value. 15716ffe73cSChris Wilson */ 15816ffe73cSChris Wilson val = ktime_since(pmu->sleep_last); 15916ffe73cSChris Wilson val += pmu->sample[__I915_SAMPLE_RC6].cur; 16016ffe73cSChris Wilson 16116ffe73cSChris Wilson pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 16216ffe73cSChris Wilson 16316ffe73cSChris Wilson return val; 16416ffe73cSChris Wilson } 16516ffe73cSChris Wilson 16616ffe73cSChris Wilson static u64 __pmu_update_rc6(struct i915_pmu *pmu, u64 val) 16716ffe73cSChris Wilson { 16816ffe73cSChris Wilson /* 16916ffe73cSChris Wilson * If we are coming back from being runtime suspended we must 17016ffe73cSChris Wilson * be careful not to report a larger value than returned 17116ffe73cSChris Wilson * previously. 17216ffe73cSChris Wilson */ 17316ffe73cSChris Wilson if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 17416ffe73cSChris Wilson pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 17516ffe73cSChris Wilson pmu->sample[__I915_SAMPLE_RC6].cur = val; 17616ffe73cSChris Wilson } else { 17716ffe73cSChris Wilson val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 17816ffe73cSChris Wilson } 17916ffe73cSChris Wilson 18016ffe73cSChris Wilson return val; 18116ffe73cSChris Wilson } 18216ffe73cSChris Wilson 18316ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt) 18416ffe73cSChris Wilson { 18516ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 18616ffe73cSChris Wilson struct i915_pmu *pmu = &i915->pmu; 18716ffe73cSChris Wilson unsigned long flags; 18816ffe73cSChris Wilson u64 val; 18916ffe73cSChris Wilson 19016ffe73cSChris Wilson val = 0; 19116ffe73cSChris Wilson if (intel_gt_pm_get_if_awake(gt)) { 19216ffe73cSChris Wilson val = __get_rc6(gt); 19307779a76SChris Wilson intel_gt_pm_put_async(gt); 19416ffe73cSChris Wilson } 19516ffe73cSChris Wilson 19616ffe73cSChris Wilson spin_lock_irqsave(&pmu->lock, flags); 19716ffe73cSChris Wilson 19816ffe73cSChris Wilson if (val) 19916ffe73cSChris Wilson val = __pmu_update_rc6(pmu, val); 20016ffe73cSChris Wilson else 20116ffe73cSChris Wilson val = __pmu_estimate_rc6(pmu); 20216ffe73cSChris Wilson 20316ffe73cSChris Wilson spin_unlock_irqrestore(&pmu->lock, flags); 20416ffe73cSChris Wilson 20516ffe73cSChris Wilson return val; 20616ffe73cSChris Wilson } 20716ffe73cSChris Wilson 20816ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) 209feff0dc6STvrtko Ursulin { 210908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 211908091c8STvrtko Ursulin 21216ffe73cSChris Wilson if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY)) 21316ffe73cSChris Wilson __pmu_update_rc6(pmu, __get_rc6(&i915->gt)); 214feff0dc6STvrtko Ursulin 21516ffe73cSChris Wilson pmu->sleep_last = ktime_get(); 216feff0dc6STvrtko Ursulin } 217feff0dc6STvrtko Ursulin 21816ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) 21916ffe73cSChris Wilson { 22016ffe73cSChris Wilson struct i915_pmu *pmu = &i915->pmu; 22116ffe73cSChris Wilson 22216ffe73cSChris Wilson /* Estimate how long we slept and accumulate that into rc6 counters */ 22316ffe73cSChris Wilson if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY)) 22416ffe73cSChris Wilson __pmu_estimate_rc6(pmu); 22516ffe73cSChris Wilson } 22616ffe73cSChris Wilson 22716ffe73cSChris Wilson #else 22816ffe73cSChris Wilson 22916ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt) 23016ffe73cSChris Wilson { 23116ffe73cSChris Wilson return __get_rc6(gt); 23216ffe73cSChris Wilson } 23316ffe73cSChris Wilson 23416ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {} 23516ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) {} 23616ffe73cSChris Wilson 23716ffe73cSChris Wilson #endif 23816ffe73cSChris Wilson 239908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 240feff0dc6STvrtko Ursulin { 241908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 242908091c8STvrtko Ursulin pmu->timer_enabled = true; 243908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 244908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 245feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 246feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 247feff0dc6STvrtko Ursulin } 248feff0dc6STvrtko Ursulin } 249feff0dc6STvrtko Ursulin 25016ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915) 25116ffe73cSChris Wilson { 25216ffe73cSChris Wilson struct i915_pmu *pmu = &i915->pmu; 25316ffe73cSChris Wilson 25416ffe73cSChris Wilson if (!pmu->base.event_init) 25516ffe73cSChris Wilson return; 25616ffe73cSChris Wilson 25716ffe73cSChris Wilson spin_lock_irq(&pmu->lock); 25816ffe73cSChris Wilson 25916ffe73cSChris Wilson park_rc6(i915); 26016ffe73cSChris Wilson 26116ffe73cSChris Wilson /* 26216ffe73cSChris Wilson * Signal sampling timer to stop if only engine events are enabled and 26316ffe73cSChris Wilson * GPU went idle. 26416ffe73cSChris Wilson */ 26516ffe73cSChris Wilson pmu->timer_enabled = pmu_needs_timer(pmu, false); 26616ffe73cSChris Wilson 26716ffe73cSChris Wilson spin_unlock_irq(&pmu->lock); 26816ffe73cSChris Wilson } 26916ffe73cSChris Wilson 270feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 271feff0dc6STvrtko Ursulin { 272908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 273908091c8STvrtko Ursulin 274908091c8STvrtko Ursulin if (!pmu->base.event_init) 275feff0dc6STvrtko Ursulin return; 276feff0dc6STvrtko Ursulin 277908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 27816ffe73cSChris Wilson 279feff0dc6STvrtko Ursulin /* 280feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 281feff0dc6STvrtko Ursulin */ 282908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 28316ffe73cSChris Wilson 28416ffe73cSChris Wilson unpark_rc6(i915); 28516ffe73cSChris Wilson 286908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 287feff0dc6STvrtko Ursulin } 288feff0dc6STvrtko Ursulin 289b46a33e2STvrtko Ursulin static void 2909f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 291b46a33e2STvrtko Ursulin { 2929f473ecfSTvrtko Ursulin sample->cur += val; 293b46a33e2STvrtko Ursulin } 294b46a33e2STvrtko Ursulin 295d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915) 296d79e1bd6SChris Wilson { 297d79e1bd6SChris Wilson /* 298d79e1bd6SChris Wilson * We have to avoid concurrent mmio cache line access on gen7 or 299d79e1bd6SChris Wilson * risk a machine hang. For a fun history lesson dig out the old 300d79e1bd6SChris Wilson * userspace intel_gpu_top and run it on Ivybridge or Haswell! 301d79e1bd6SChris Wilson */ 302d79e1bd6SChris Wilson return IS_GEN(i915, 7); 303d79e1bd6SChris Wilson } 304d79e1bd6SChris Wilson 3059f473ecfSTvrtko Ursulin static void 30608ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns) 307b46a33e2STvrtko Ursulin { 30808ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 309b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 310b46a33e2STvrtko Ursulin enum intel_engine_id id; 311b46a33e2STvrtko Ursulin 31228fba096STvrtko Ursulin if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 313b46a33e2STvrtko Ursulin return; 314b46a33e2STvrtko Ursulin 315c6e07adaSChris Wilson for_each_engine(engine, gt, id) { 316d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 317d79e1bd6SChris Wilson spinlock_t *mmio_lock; 31851fbd8deSChris Wilson unsigned long flags; 319d0aa694bSChris Wilson bool busy; 320b46a33e2STvrtko Ursulin u32 val; 321b46a33e2STvrtko Ursulin 32251fbd8deSChris Wilson if (!intel_engine_pm_get_if_awake(engine)) 32351fbd8deSChris Wilson continue; 32451fbd8deSChris Wilson 325d79e1bd6SChris Wilson mmio_lock = NULL; 326d79e1bd6SChris Wilson if (exclusive_mmio_access(i915)) 327d79e1bd6SChris Wilson mmio_lock = &engine->uncore->lock; 328d79e1bd6SChris Wilson 329d79e1bd6SChris Wilson if (unlikely(mmio_lock)) 330d79e1bd6SChris Wilson spin_lock_irqsave(mmio_lock, flags); 33151fbd8deSChris Wilson 33228fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 333d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 33451fbd8deSChris Wilson goto skip; 335b46a33e2STvrtko Ursulin 3369f473ecfSTvrtko Ursulin if (val & RING_WAIT) 337d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 3389f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 339d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 340b46a33e2STvrtko Ursulin 34154fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 34254fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 34354fc577dSTvrtko Ursulin goto skip; 34454fc577dSTvrtko Ursulin 345d0aa694bSChris Wilson /* 346d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 347d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 348d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 349d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 350d0aa694bSChris Wilson * busy if either waiting or !idle. 351d0aa694bSChris Wilson */ 352d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 353d0aa694bSChris Wilson if (!busy) { 35428fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 355d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 356d0aa694bSChris Wilson } 357d0aa694bSChris Wilson if (busy) 358d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 359b46a33e2STvrtko Ursulin 36051fbd8deSChris Wilson skip: 361d79e1bd6SChris Wilson if (unlikely(mmio_lock)) 362d79e1bd6SChris Wilson spin_unlock_irqrestore(mmio_lock, flags); 36307779a76SChris Wilson intel_engine_pm_put_async(engine); 36451fbd8deSChris Wilson } 365b46a33e2STvrtko Ursulin } 366b46a33e2STvrtko Ursulin 3679f473ecfSTvrtko Ursulin static void 3689f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 3699f473ecfSTvrtko Ursulin { 3709f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 3719f473ecfSTvrtko Ursulin } 3729f473ecfSTvrtko Ursulin 373*b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu) 374*b66ecd04STvrtko Ursulin { 375*b66ecd04STvrtko Ursulin return pmu->enable & 376*b66ecd04STvrtko Ursulin (config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 377*b66ecd04STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)); 378*b66ecd04STvrtko Ursulin } 379*b66ecd04STvrtko Ursulin 3809f473ecfSTvrtko Ursulin static void 38108ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 382b46a33e2STvrtko Ursulin { 38308ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 38408ce5c64STvrtko Ursulin struct intel_uncore *uncore = gt->uncore; 38508ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 3863e7abf81SAndi Shyti struct intel_rps *rps = >->rps; 38708ce5c64STvrtko Ursulin 388*b66ecd04STvrtko Ursulin if (!frequency_sampling_enabled(pmu)) 389*b66ecd04STvrtko Ursulin return; 390*b66ecd04STvrtko Ursulin 391*b66ecd04STvrtko Ursulin /* Report 0/0 (actual/requested) frequency while parked. */ 392*b66ecd04STvrtko Ursulin if (!intel_gt_pm_get_if_awake(gt)) 393*b66ecd04STvrtko Ursulin return; 394*b66ecd04STvrtko Ursulin 39508ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 396b46a33e2STvrtko Ursulin u32 val; 397b46a33e2STvrtko Ursulin 398c1c82d26SChris Wilson /* 399c1c82d26SChris Wilson * We take a quick peek here without using forcewake 400c1c82d26SChris Wilson * so that we don't perturb the system under observation 401c1c82d26SChris Wilson * (forcewake => !rc6 => increased power use). We expect 402c1c82d26SChris Wilson * that if the read fails because it is outside of the 403c1c82d26SChris Wilson * mmio power well, then it will return 0 -- in which 404c1c82d26SChris Wilson * case we assume the system is running at the intended 405c1c82d26SChris Wilson * frequency. Fortunately, the read should rarely fail! 406c1c82d26SChris Wilson */ 407*b66ecd04STvrtko Ursulin val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1); 408*b66ecd04STvrtko Ursulin if (val) 409*b66ecd04STvrtko Ursulin val = intel_get_cagf(rps, val); 410*b66ecd04STvrtko Ursulin else 411*b66ecd04STvrtko Ursulin val = rps->cur_freq; 412b46a33e2STvrtko Ursulin 41308ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 414*b66ecd04STvrtko Ursulin intel_gpu_freq(rps, val), period_ns / 1000); 415b46a33e2STvrtko Ursulin } 416b46a33e2STvrtko Ursulin 41708ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 41808ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 4193e7abf81SAndi Shyti intel_gpu_freq(rps, rps->cur_freq), 4209f473ecfSTvrtko Ursulin period_ns / 1000); 421b46a33e2STvrtko Ursulin } 422*b66ecd04STvrtko Ursulin 423*b66ecd04STvrtko Ursulin intel_gt_pm_put_async(gt); 424b46a33e2STvrtko Ursulin } 425b46a33e2STvrtko Ursulin 426b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 427b46a33e2STvrtko Ursulin { 428b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 429b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 430908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 43108ce5c64STvrtko Ursulin struct intel_gt *gt = &i915->gt; 4329f473ecfSTvrtko Ursulin unsigned int period_ns; 4339f473ecfSTvrtko Ursulin ktime_t now; 434b46a33e2STvrtko Ursulin 435908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 436b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 437b46a33e2STvrtko Ursulin 4389f473ecfSTvrtko Ursulin now = ktime_get(); 439908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 440908091c8STvrtko Ursulin pmu->timer_last = now; 441b46a33e2STvrtko Ursulin 4429f473ecfSTvrtko Ursulin /* 4439f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 4449f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 4459f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 4469f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 4479f473ecfSTvrtko Ursulin */ 44808ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 44908ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 4509f473ecfSTvrtko Ursulin 4519f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 4529f473ecfSTvrtko Ursulin 453b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 454b46a33e2STvrtko Ursulin } 455b46a33e2STvrtko Ursulin 4560cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 4570cd4684dSTvrtko Ursulin { 4580cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 4590cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 4600cd4684dSTvrtko Ursulin u64 sum = 0; 4610cd4684dSTvrtko Ursulin int cpu; 4620cd4684dSTvrtko Ursulin 4630cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 4640cd4684dSTvrtko Ursulin return 0; 4650cd4684dSTvrtko Ursulin 4660cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 4670cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 4680cd4684dSTvrtko Ursulin 4690cd4684dSTvrtko Ursulin return sum; 4700cd4684dSTvrtko Ursulin } 4710cd4684dSTvrtko Ursulin 472b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 473b2f78cdaSTvrtko Ursulin { 474b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 475b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 476b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 477b2f78cdaSTvrtko Ursulin 478b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 479b2f78cdaSTvrtko Ursulin engine_event_class(event), 480b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 481b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 482b2f78cdaSTvrtko Ursulin return; 483b2f78cdaSTvrtko Ursulin 484b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 485b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 486b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 487b2f78cdaSTvrtko Ursulin } 488b2f78cdaSTvrtko Ursulin 489b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 490b46a33e2STvrtko Ursulin { 491b46a33e2STvrtko Ursulin WARN_ON(event->parent); 492b2f78cdaSTvrtko Ursulin 493b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 494b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 495b46a33e2STvrtko Ursulin } 496b46a33e2STvrtko Ursulin 497109ec558STvrtko Ursulin static int 498109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 499109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 500b46a33e2STvrtko Ursulin { 501109ec558STvrtko Ursulin switch (sample) { 502b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 503b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 504b46a33e2STvrtko Ursulin break; 505b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 506109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 507b46a33e2STvrtko Ursulin return -ENODEV; 508b46a33e2STvrtko Ursulin break; 509b46a33e2STvrtko Ursulin default: 510b46a33e2STvrtko Ursulin return -ENOENT; 511b46a33e2STvrtko Ursulin } 512b46a33e2STvrtko Ursulin 513b46a33e2STvrtko Ursulin return 0; 514b46a33e2STvrtko Ursulin } 515b46a33e2STvrtko Ursulin 516109ec558STvrtko Ursulin static int 517109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 518109ec558STvrtko Ursulin { 519109ec558STvrtko Ursulin switch (config) { 520109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 521109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 522109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 523109ec558STvrtko Ursulin return -ENODEV; 524109ec558STvrtko Ursulin /* Fall-through. */ 525109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 526109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 527109ec558STvrtko Ursulin return -ENODEV; 528109ec558STvrtko Ursulin break; 529109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 530109ec558STvrtko Ursulin break; 531109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 532109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 533109ec558STvrtko Ursulin return -ENODEV; 534109ec558STvrtko Ursulin break; 535109ec558STvrtko Ursulin default: 536109ec558STvrtko Ursulin return -ENOENT; 537109ec558STvrtko Ursulin } 538109ec558STvrtko Ursulin 539109ec558STvrtko Ursulin return 0; 540109ec558STvrtko Ursulin } 541109ec558STvrtko Ursulin 542109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 543109ec558STvrtko Ursulin { 544109ec558STvrtko Ursulin struct drm_i915_private *i915 = 545109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 546109ec558STvrtko Ursulin struct intel_engine_cs *engine; 547b2f78cdaSTvrtko Ursulin u8 sample; 548b2f78cdaSTvrtko Ursulin int ret; 549109ec558STvrtko Ursulin 550109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 551109ec558STvrtko Ursulin engine_event_instance(event)); 552109ec558STvrtko Ursulin if (!engine) 553109ec558STvrtko Ursulin return -ENODEV; 554109ec558STvrtko Ursulin 555b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 556b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 557b2f78cdaSTvrtko Ursulin if (ret) 558b2f78cdaSTvrtko Ursulin return ret; 559b2f78cdaSTvrtko Ursulin 560b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 561b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 562b2f78cdaSTvrtko Ursulin 563b2f78cdaSTvrtko Ursulin return ret; 564109ec558STvrtko Ursulin } 565109ec558STvrtko Ursulin 566b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 567b46a33e2STvrtko Ursulin { 568b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 569b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 5700426c046STvrtko Ursulin int ret; 571b46a33e2STvrtko Ursulin 572b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 573b46a33e2STvrtko Ursulin return -ENOENT; 574b46a33e2STvrtko Ursulin 575b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 576b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 577b46a33e2STvrtko Ursulin return -EINVAL; 578b46a33e2STvrtko Ursulin 579b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 580b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 581b46a33e2STvrtko Ursulin 582b46a33e2STvrtko Ursulin if (event->cpu < 0) 583b46a33e2STvrtko Ursulin return -EINVAL; 584b46a33e2STvrtko Ursulin 5850426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 5860426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 58700a79722STvrtko Ursulin return -EINVAL; 588b46a33e2STvrtko Ursulin 589109ec558STvrtko Ursulin if (is_engine_event(event)) 590b46a33e2STvrtko Ursulin ret = engine_event_init(event); 591109ec558STvrtko Ursulin else 592109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 593b46a33e2STvrtko Ursulin if (ret) 594b46a33e2STvrtko Ursulin return ret; 595b46a33e2STvrtko Ursulin 596b46a33e2STvrtko Ursulin if (!event->parent) 597b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 598b46a33e2STvrtko Ursulin 599b46a33e2STvrtko Ursulin return 0; 600b46a33e2STvrtko Ursulin } 601b46a33e2STvrtko Ursulin 602ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 603b46a33e2STvrtko Ursulin { 604b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 605b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 606908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 607b46a33e2STvrtko Ursulin u64 val = 0; 608b46a33e2STvrtko Ursulin 609b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 610b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 611b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 612b46a33e2STvrtko Ursulin 613b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 614b46a33e2STvrtko Ursulin engine_event_class(event), 615b46a33e2STvrtko Ursulin engine_event_instance(event)); 616b46a33e2STvrtko Ursulin 617b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 618b46a33e2STvrtko Ursulin /* Do nothing */ 619b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 620b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 621b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 622b46a33e2STvrtko Ursulin } else { 623b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 624b46a33e2STvrtko Ursulin } 625b46a33e2STvrtko Ursulin } else { 626b46a33e2STvrtko Ursulin switch (event->attr.config) { 627b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 628b46a33e2STvrtko Ursulin val = 629908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 6309f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 631b46a33e2STvrtko Ursulin break; 632b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 633b46a33e2STvrtko Ursulin val = 634908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 6359f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 636b46a33e2STvrtko Ursulin break; 6370cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 6380cd4684dSTvrtko Ursulin val = count_interrupts(i915); 6390cd4684dSTvrtko Ursulin break; 6406060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 641518ea582STvrtko Ursulin val = get_rc6(&i915->gt); 6426060b6aeSTvrtko Ursulin break; 643b46a33e2STvrtko Ursulin } 644b46a33e2STvrtko Ursulin } 645b46a33e2STvrtko Ursulin 646b46a33e2STvrtko Ursulin return val; 647b46a33e2STvrtko Ursulin } 648b46a33e2STvrtko Ursulin 649b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 650b46a33e2STvrtko Ursulin { 651b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 652b46a33e2STvrtko Ursulin u64 prev, new; 653b46a33e2STvrtko Ursulin 654b46a33e2STvrtko Ursulin again: 655b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 656ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 657b46a33e2STvrtko Ursulin 658b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 659b46a33e2STvrtko Ursulin goto again; 660b46a33e2STvrtko Ursulin 661b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 662b46a33e2STvrtko Ursulin } 663b46a33e2STvrtko Ursulin 664b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 665b46a33e2STvrtko Ursulin { 666b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 667b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 668b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 669908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 670b46a33e2STvrtko Ursulin unsigned long flags; 671b46a33e2STvrtko Ursulin 672908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 673b46a33e2STvrtko Ursulin 674b46a33e2STvrtko Ursulin /* 675b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 676b46a33e2STvrtko Ursulin * the event reference counter. 677b46a33e2STvrtko Ursulin */ 678908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 679908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 680908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 681908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 682908091c8STvrtko Ursulin pmu->enable_count[bit]++; 683b46a33e2STvrtko Ursulin 684b46a33e2STvrtko Ursulin /* 685feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 686feff0dc6STvrtko Ursulin */ 687908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 688feff0dc6STvrtko Ursulin 689feff0dc6STvrtko Ursulin /* 690b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 691b46a33e2STvrtko Ursulin * is stored per engine. 692b46a33e2STvrtko Ursulin */ 693b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 694b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 695b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 696b46a33e2STvrtko Ursulin 697b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 698b46a33e2STvrtko Ursulin engine_event_class(event), 699b46a33e2STvrtko Ursulin engine_event_instance(event)); 700b46a33e2STvrtko Ursulin 70126a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 70226a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 70326a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 70426a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 70526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 70626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 707b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 70826a11deeSTvrtko Ursulin 70926a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 710b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 711b46a33e2STvrtko Ursulin } 712b46a33e2STvrtko Ursulin 713908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 714ad055fb8STvrtko Ursulin 715b46a33e2STvrtko Ursulin /* 716b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 717b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 718b46a33e2STvrtko Ursulin * an existing non-zero value. 719b46a33e2STvrtko Ursulin */ 720ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 721b46a33e2STvrtko Ursulin } 722b46a33e2STvrtko Ursulin 723b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 724b46a33e2STvrtko Ursulin { 725b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 726b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 727b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 728908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 729b46a33e2STvrtko Ursulin unsigned long flags; 730b46a33e2STvrtko Ursulin 731908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 732b46a33e2STvrtko Ursulin 733b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 734b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 735b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 736b46a33e2STvrtko Ursulin 737b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 738b46a33e2STvrtko Ursulin engine_event_class(event), 739b46a33e2STvrtko Ursulin engine_event_instance(event)); 74026a11deeSTvrtko Ursulin 74126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 74226a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 743b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 74426a11deeSTvrtko Ursulin 745b46a33e2STvrtko Ursulin /* 746b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 747b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 748b46a33e2STvrtko Ursulin */ 749b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 750b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 751b46a33e2STvrtko Ursulin } 752b46a33e2STvrtko Ursulin 753908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 754908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 755b46a33e2STvrtko Ursulin /* 756b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 757b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 758b46a33e2STvrtko Ursulin */ 759908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 760908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 761908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 762feff0dc6STvrtko Ursulin } 763b46a33e2STvrtko Ursulin 764908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 765b46a33e2STvrtko Ursulin } 766b46a33e2STvrtko Ursulin 767b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 768b46a33e2STvrtko Ursulin { 769b46a33e2STvrtko Ursulin i915_pmu_enable(event); 770b46a33e2STvrtko Ursulin event->hw.state = 0; 771b46a33e2STvrtko Ursulin } 772b46a33e2STvrtko Ursulin 773b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 774b46a33e2STvrtko Ursulin { 775b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 776b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 777b46a33e2STvrtko Ursulin i915_pmu_disable(event); 778b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 779b46a33e2STvrtko Ursulin } 780b46a33e2STvrtko Ursulin 781b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 782b46a33e2STvrtko Ursulin { 783b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 784b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 785b46a33e2STvrtko Ursulin 786b46a33e2STvrtko Ursulin return 0; 787b46a33e2STvrtko Ursulin } 788b46a33e2STvrtko Ursulin 789b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 790b46a33e2STvrtko Ursulin { 791b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 792b46a33e2STvrtko Ursulin } 793b46a33e2STvrtko Ursulin 794b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 795b46a33e2STvrtko Ursulin { 796b46a33e2STvrtko Ursulin return 0; 797b46a33e2STvrtko Ursulin } 798b46a33e2STvrtko Ursulin 799b7d3aabfSChris Wilson struct i915_str_attribute { 800b7d3aabfSChris Wilson struct device_attribute attr; 801b7d3aabfSChris Wilson const char *str; 802b7d3aabfSChris Wilson }; 803b7d3aabfSChris Wilson 804b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 805b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 806b46a33e2STvrtko Ursulin { 807b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 808b46a33e2STvrtko Ursulin 809b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 810b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 811b46a33e2STvrtko Ursulin } 812b46a33e2STvrtko Ursulin 813b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 814b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 815b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 816b7d3aabfSChris Wilson .str = _config, } \ 817b46a33e2STvrtko Ursulin })[0].attr.attr) 818b46a33e2STvrtko Ursulin 819b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 820b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 821b46a33e2STvrtko Ursulin NULL, 822b46a33e2STvrtko Ursulin }; 823b46a33e2STvrtko Ursulin 824b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 825b46a33e2STvrtko Ursulin .name = "format", 826b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 827b46a33e2STvrtko Ursulin }; 828b46a33e2STvrtko Ursulin 829b7d3aabfSChris Wilson struct i915_ext_attribute { 830b7d3aabfSChris Wilson struct device_attribute attr; 831b7d3aabfSChris Wilson unsigned long val; 832b7d3aabfSChris Wilson }; 833b7d3aabfSChris Wilson 834b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 835b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 836b46a33e2STvrtko Ursulin { 837b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 838b46a33e2STvrtko Ursulin 839b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 840b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 841b46a33e2STvrtko Ursulin } 842b46a33e2STvrtko Ursulin 843109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 844b46a33e2STvrtko Ursulin .name = "events", 845109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 846b46a33e2STvrtko Ursulin }; 847b46a33e2STvrtko Ursulin 848b46a33e2STvrtko Ursulin static ssize_t 849b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 850b46a33e2STvrtko Ursulin struct device_attribute *attr, 851b46a33e2STvrtko Ursulin char *buf) 852b46a33e2STvrtko Ursulin { 853b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 854b46a33e2STvrtko Ursulin } 855b46a33e2STvrtko Ursulin 856b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 857b46a33e2STvrtko Ursulin 858b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 859b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 860b46a33e2STvrtko Ursulin NULL, 861b46a33e2STvrtko Ursulin }; 862b46a33e2STvrtko Ursulin 863109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 864b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 865b46a33e2STvrtko Ursulin }; 866b46a33e2STvrtko Ursulin 867b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 868b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 869b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 870b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 871b46a33e2STvrtko Ursulin NULL 872b46a33e2STvrtko Ursulin }; 873b46a33e2STvrtko Ursulin 874109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 875109ec558STvrtko Ursulin { \ 876109ec558STvrtko Ursulin .config = (__config), \ 877109ec558STvrtko Ursulin .name = (__name), \ 878109ec558STvrtko Ursulin .unit = (__unit), \ 879109ec558STvrtko Ursulin } 880109ec558STvrtko Ursulin 881109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 882109ec558STvrtko Ursulin { \ 883109ec558STvrtko Ursulin .sample = (__sample), \ 884109ec558STvrtko Ursulin .name = (__name), \ 885109ec558STvrtko Ursulin } 886109ec558STvrtko Ursulin 887109ec558STvrtko Ursulin static struct i915_ext_attribute * 888109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 889109ec558STvrtko Ursulin { 8902bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 891109ec558STvrtko Ursulin attr->attr.attr.name = name; 892109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 893109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 894109ec558STvrtko Ursulin attr->val = config; 895109ec558STvrtko Ursulin 896109ec558STvrtko Ursulin return ++attr; 897109ec558STvrtko Ursulin } 898109ec558STvrtko Ursulin 899109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 900109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 901109ec558STvrtko Ursulin const char *str) 902109ec558STvrtko Ursulin { 9032bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 904109ec558STvrtko Ursulin attr->attr.attr.name = name; 905109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 906109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 907109ec558STvrtko Ursulin attr->event_str = str; 908109ec558STvrtko Ursulin 909109ec558STvrtko Ursulin return ++attr; 910109ec558STvrtko Ursulin } 911109ec558STvrtko Ursulin 912109ec558STvrtko Ursulin static struct attribute ** 913908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 914109ec558STvrtko Ursulin { 915908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 916109ec558STvrtko Ursulin static const struct { 917109ec558STvrtko Ursulin u64 config; 918109ec558STvrtko Ursulin const char *name; 919109ec558STvrtko Ursulin const char *unit; 920109ec558STvrtko Ursulin } events[] = { 921e88866efSChris Wilson __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"), 922e88866efSChris Wilson __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"), 923109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 924109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 925109ec558STvrtko Ursulin }; 926109ec558STvrtko Ursulin static const struct { 927109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 928109ec558STvrtko Ursulin char *name; 929109ec558STvrtko Ursulin } engine_events[] = { 930109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 931109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 932109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 933109ec558STvrtko Ursulin }; 934109ec558STvrtko Ursulin unsigned int count = 0; 935109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 936109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 937109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 938109ec558STvrtko Ursulin struct intel_engine_cs *engine; 939109ec558STvrtko Ursulin unsigned int i; 940109ec558STvrtko Ursulin 941109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 942109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 943109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 944109ec558STvrtko Ursulin count++; 945109ec558STvrtko Ursulin } 946109ec558STvrtko Ursulin 947750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 948109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 949109ec558STvrtko Ursulin if (!engine_event_status(engine, 950109ec558STvrtko Ursulin engine_events[i].sample)) 951109ec558STvrtko Ursulin count++; 952109ec558STvrtko Ursulin } 953109ec558STvrtko Ursulin } 954109ec558STvrtko Ursulin 955109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 956dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 957109ec558STvrtko Ursulin if (!i915_attr) 958109ec558STvrtko Ursulin goto err_alloc; 959109ec558STvrtko Ursulin 960dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 961109ec558STvrtko Ursulin if (!pmu_attr) 962109ec558STvrtko Ursulin goto err_alloc; 963109ec558STvrtko Ursulin 964109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 965dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 966109ec558STvrtko Ursulin if (!attr) 967109ec558STvrtko Ursulin goto err_alloc; 968109ec558STvrtko Ursulin 969109ec558STvrtko Ursulin i915_iter = i915_attr; 970109ec558STvrtko Ursulin pmu_iter = pmu_attr; 971109ec558STvrtko Ursulin attr_iter = attr; 972109ec558STvrtko Ursulin 973109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 974109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 975109ec558STvrtko Ursulin char *str; 976109ec558STvrtko Ursulin 977109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 978109ec558STvrtko Ursulin continue; 979109ec558STvrtko Ursulin 980109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 981109ec558STvrtko Ursulin if (!str) 982109ec558STvrtko Ursulin goto err; 983109ec558STvrtko Ursulin 984109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 985109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 986109ec558STvrtko Ursulin 987109ec558STvrtko Ursulin if (events[i].unit) { 988109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 989109ec558STvrtko Ursulin if (!str) 990109ec558STvrtko Ursulin goto err; 991109ec558STvrtko Ursulin 992109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 993109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 994109ec558STvrtko Ursulin } 995109ec558STvrtko Ursulin } 996109ec558STvrtko Ursulin 997109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 998750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 999109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 1000109ec558STvrtko Ursulin char *str; 1001109ec558STvrtko Ursulin 1002109ec558STvrtko Ursulin if (engine_event_status(engine, 1003109ec558STvrtko Ursulin engine_events[i].sample)) 1004109ec558STvrtko Ursulin continue; 1005109ec558STvrtko Ursulin 1006109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 1007109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1008109ec558STvrtko Ursulin if (!str) 1009109ec558STvrtko Ursulin goto err; 1010109ec558STvrtko Ursulin 1011109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 1012109ec558STvrtko Ursulin i915_iter = 1013109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 10148810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 1015750e76b4SChris Wilson engine->uabi_instance, 1016109ec558STvrtko Ursulin engine_events[i].sample)); 1017109ec558STvrtko Ursulin 1018109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 1019109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1020109ec558STvrtko Ursulin if (!str) 1021109ec558STvrtko Ursulin goto err; 1022109ec558STvrtko Ursulin 1023109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1024109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 1025109ec558STvrtko Ursulin } 1026109ec558STvrtko Ursulin } 1027109ec558STvrtko Ursulin 1028908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 1029908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 1030109ec558STvrtko Ursulin 1031109ec558STvrtko Ursulin return attr; 1032109ec558STvrtko Ursulin 1033109ec558STvrtko Ursulin err:; 1034109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 1035109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1036109ec558STvrtko Ursulin 1037109ec558STvrtko Ursulin err_alloc: 1038109ec558STvrtko Ursulin kfree(attr); 1039109ec558STvrtko Ursulin kfree(i915_attr); 1040109ec558STvrtko Ursulin kfree(pmu_attr); 1041109ec558STvrtko Ursulin 1042109ec558STvrtko Ursulin return NULL; 1043109ec558STvrtko Ursulin } 1044109ec558STvrtko Ursulin 1045908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 1046109ec558STvrtko Ursulin { 1047109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 1048109ec558STvrtko Ursulin 1049109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 1050109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1051109ec558STvrtko Ursulin 1052109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 1053908091c8STvrtko Ursulin kfree(pmu->i915_attr); 1054908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 1055109ec558STvrtko Ursulin 1056109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 1057908091c8STvrtko Ursulin pmu->i915_attr = NULL; 1058908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 1059109ec558STvrtko Ursulin } 1060109ec558STvrtko Ursulin 1061b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 1062b46a33e2STvrtko Ursulin { 1063b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1064b46a33e2STvrtko Ursulin 1065b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1066b46a33e2STvrtko Ursulin 1067b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 10680426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 1069b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1070b46a33e2STvrtko Ursulin 1071b46a33e2STvrtko Ursulin return 0; 1072b46a33e2STvrtko Ursulin } 1073b46a33e2STvrtko Ursulin 1074b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1075b46a33e2STvrtko Ursulin { 1076b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1077b46a33e2STvrtko Ursulin unsigned int target; 1078b46a33e2STvrtko Ursulin 1079b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1080b46a33e2STvrtko Ursulin 1081b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1082b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1083b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1084b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1085b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1086b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1087b46a33e2STvrtko Ursulin } 1088b46a33e2STvrtko Ursulin } 1089b46a33e2STvrtko Ursulin 1090b46a33e2STvrtko Ursulin return 0; 1091b46a33e2STvrtko Ursulin } 1092b46a33e2STvrtko Ursulin 1093b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1094b46a33e2STvrtko Ursulin 1095908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1096b46a33e2STvrtko Ursulin { 1097b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1098b46a33e2STvrtko Ursulin int ret; 1099b46a33e2STvrtko Ursulin 1100b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1101b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1102b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1103b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1104b46a33e2STvrtko Ursulin if (ret < 0) 1105b46a33e2STvrtko Ursulin return ret; 1106b46a33e2STvrtko Ursulin 1107b46a33e2STvrtko Ursulin slot = ret; 1108908091c8STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &pmu->node); 1109b46a33e2STvrtko Ursulin if (ret) { 1110b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1111b46a33e2STvrtko Ursulin return ret; 1112b46a33e2STvrtko Ursulin } 1113b46a33e2STvrtko Ursulin 1114b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1115b46a33e2STvrtko Ursulin return 0; 1116b46a33e2STvrtko Ursulin } 1117b46a33e2STvrtko Ursulin 1118908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1119b46a33e2STvrtko Ursulin { 1120b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1121908091c8STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node)); 1122b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1123b46a33e2STvrtko Ursulin } 1124b46a33e2STvrtko Ursulin 112505488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915) 112605488673STvrtko Ursulin { 112705488673STvrtko Ursulin struct pci_dev *pdev = i915->drm.pdev; 112805488673STvrtko Ursulin 112905488673STvrtko Ursulin /* IGP is 0000:00:02.0 */ 113005488673STvrtko Ursulin return pci_domain_nr(pdev->bus) == 0 && 113105488673STvrtko Ursulin pdev->bus->number == 0 && 113205488673STvrtko Ursulin PCI_SLOT(pdev->devfn) == 2 && 113305488673STvrtko Ursulin PCI_FUNC(pdev->devfn) == 0; 113405488673STvrtko Ursulin } 113505488673STvrtko Ursulin 1136b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1137b46a33e2STvrtko Ursulin { 1138908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1139fb26eee0STvrtko Ursulin int ret = -ENOMEM; 1140b46a33e2STvrtko Ursulin 1141b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 114288f8065cSChris Wilson dev_info(i915->drm.dev, "PMU not supported for this GPU."); 1143b46a33e2STvrtko Ursulin return; 1144b46a33e2STvrtko Ursulin } 1145b46a33e2STvrtko Ursulin 1146908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1147908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1148908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1149b46a33e2STvrtko Ursulin 115005488673STvrtko Ursulin if (!is_igp(i915)) 115105488673STvrtko Ursulin pmu->name = kasprintf(GFP_KERNEL, 115205488673STvrtko Ursulin "i915-%s", 115305488673STvrtko Ursulin dev_name(i915->drm.dev)); 115405488673STvrtko Ursulin else 115505488673STvrtko Ursulin pmu->name = "i915"; 115605488673STvrtko Ursulin if (!pmu->name) 1157b46a33e2STvrtko Ursulin goto err; 1158b46a33e2STvrtko Ursulin 1159c442292aSChris Wilson i915_pmu_events_attr_group.attrs = create_event_attributes(pmu); 1160c442292aSChris Wilson if (!i915_pmu_events_attr_group.attrs) 1161c442292aSChris Wilson goto err_name; 1162c442292aSChris Wilson 1163c442292aSChris Wilson pmu->base.attr_groups = i915_pmu_attr_groups; 1164c442292aSChris Wilson pmu->base.task_ctx_nr = perf_invalid_context; 1165c442292aSChris Wilson pmu->base.event_init = i915_pmu_event_init; 1166c442292aSChris Wilson pmu->base.add = i915_pmu_event_add; 1167c442292aSChris Wilson pmu->base.del = i915_pmu_event_del; 1168c442292aSChris Wilson pmu->base.start = i915_pmu_event_start; 1169c442292aSChris Wilson pmu->base.stop = i915_pmu_event_stop; 1170c442292aSChris Wilson pmu->base.read = i915_pmu_event_read; 1171c442292aSChris Wilson pmu->base.event_idx = i915_pmu_event_event_idx; 1172c442292aSChris Wilson 117305488673STvrtko Ursulin ret = perf_pmu_register(&pmu->base, pmu->name, -1); 117405488673STvrtko Ursulin if (ret) 1175c442292aSChris Wilson goto err_attr; 117605488673STvrtko Ursulin 1177908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1178b46a33e2STvrtko Ursulin if (ret) 1179b46a33e2STvrtko Ursulin goto err_unreg; 1180b46a33e2STvrtko Ursulin 1181b46a33e2STvrtko Ursulin return; 1182b46a33e2STvrtko Ursulin 1183b46a33e2STvrtko Ursulin err_unreg: 1184908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1185c442292aSChris Wilson err_attr: 1186c442292aSChris Wilson pmu->base.event_init = NULL; 1187c442292aSChris Wilson free_event_attributes(pmu); 118805488673STvrtko Ursulin err_name: 118905488673STvrtko Ursulin if (!is_igp(i915)) 119005488673STvrtko Ursulin kfree(pmu->name); 1191b46a33e2STvrtko Ursulin err: 1192c442292aSChris Wilson dev_notice(i915->drm.dev, "Failed to register PMU!\n"); 1193b46a33e2STvrtko Ursulin } 1194b46a33e2STvrtko Ursulin 1195b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1196b46a33e2STvrtko Ursulin { 1197908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1198908091c8STvrtko Ursulin 1199908091c8STvrtko Ursulin if (!pmu->base.event_init) 1200b46a33e2STvrtko Ursulin return; 1201b46a33e2STvrtko Ursulin 1202908091c8STvrtko Ursulin WARN_ON(pmu->enable); 1203b46a33e2STvrtko Ursulin 1204908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1205b46a33e2STvrtko Ursulin 1206908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1207b46a33e2STvrtko Ursulin 1208908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1209908091c8STvrtko Ursulin pmu->base.event_init = NULL; 121005488673STvrtko Ursulin if (!is_igp(i915)) 121105488673STvrtko Ursulin kfree(pmu->name); 1212908091c8STvrtko Ursulin free_event_attributes(pmu); 1213b46a33e2STvrtko Ursulin } 1214