1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 8112ed2d3SChris Wilson 9112ed2d3SChris Wilson #include "gt/intel_engine.h" 1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 13e367d3c4STvrtko Ursulin #include "gt/intel_gt.h" 1451fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 150d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 16c1132367SAndi Shyti #include "gt/intel_rc6.h" 173e7abf81SAndi Shyti #include "gt/intel_rps.h" 18112ed2d3SChris Wilson 19058a9b43SMichal Wajdeczko #include "i915_drv.h" 20ecbb5fb7SJani Nikula #include "i915_pmu.h" 21b46a33e2STvrtko Ursulin 22b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 23b46a33e2STvrtko Ursulin #define FREQUENCY 200 24b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 25b46a33e2STvrtko Ursulin 26b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 27b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 28b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 29b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 30b46a33e2STvrtko Ursulin 31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 32537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1; 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54a644fde7STvrtko Ursulin static bool is_engine_config(const u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 57b46a33e2STvrtko Ursulin } 58b46a33e2STvrtko Ursulin 59348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config) 60348fb0cbSTvrtko Ursulin { 61348fb0cbSTvrtko Ursulin unsigned int val; 62348fb0cbSTvrtko Ursulin 63348fb0cbSTvrtko Ursulin switch (config) { 64348fb0cbSTvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 65348fb0cbSTvrtko Ursulin val = __I915_PMU_ACTUAL_FREQUENCY_ENABLED; 66348fb0cbSTvrtko Ursulin break; 67348fb0cbSTvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 68348fb0cbSTvrtko Ursulin val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED; 69348fb0cbSTvrtko Ursulin break; 70348fb0cbSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 71348fb0cbSTvrtko Ursulin val = __I915_PMU_RC6_RESIDENCY_ENABLED; 72348fb0cbSTvrtko Ursulin break; 73348fb0cbSTvrtko Ursulin default: 74348fb0cbSTvrtko Ursulin /* 75348fb0cbSTvrtko Ursulin * Events that do not require sampling, or tracking state 76348fb0cbSTvrtko Ursulin * transitions between enabled and disabled can be ignored. 77348fb0cbSTvrtko Ursulin */ 78348fb0cbSTvrtko Ursulin return -1; 79348fb0cbSTvrtko Ursulin } 80348fb0cbSTvrtko Ursulin 81348fb0cbSTvrtko Ursulin return I915_ENGINE_SAMPLE_COUNT + val; 82348fb0cbSTvrtko Ursulin } 83348fb0cbSTvrtko Ursulin 84348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config) 85b46a33e2STvrtko Ursulin { 86b46a33e2STvrtko Ursulin if (is_engine_config(config)) 87b46a33e2STvrtko Ursulin return engine_config_sample(config); 88b46a33e2STvrtko Ursulin else 89348fb0cbSTvrtko Ursulin return other_bit(config); 90b46a33e2STvrtko Ursulin } 91b46a33e2STvrtko Ursulin 92a644fde7STvrtko Ursulin static u32 config_mask(const u64 config) 93b46a33e2STvrtko Ursulin { 94a644fde7STvrtko Ursulin unsigned int bit = config_bit(config); 95a644fde7STvrtko Ursulin 96a644fde7STvrtko Ursulin if (__builtin_constant_p(config)) 97a644fde7STvrtko Ursulin BUILD_BUG_ON(bit > 98a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 99a644fde7STvrtko Ursulin enable)) - 1); 100a644fde7STvrtko Ursulin else 101a644fde7STvrtko Ursulin WARN_ON_ONCE(bit > 102a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 103a644fde7STvrtko Ursulin enable)) - 1); 104a644fde7STvrtko Ursulin 105a644fde7STvrtko Ursulin return BIT(config_bit(config)); 106b46a33e2STvrtko Ursulin } 107b46a33e2STvrtko Ursulin 108b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 109b46a33e2STvrtko Ursulin { 110b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 111b46a33e2STvrtko Ursulin } 112b46a33e2STvrtko Ursulin 113348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event) 114b46a33e2STvrtko Ursulin { 115348fb0cbSTvrtko Ursulin return config_bit(event->attr.config); 116b46a33e2STvrtko Ursulin } 117b46a33e2STvrtko Ursulin 118908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 119feff0dc6STvrtko Ursulin { 120908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 121348fb0cbSTvrtko Ursulin u32 enable; 122feff0dc6STvrtko Ursulin 123feff0dc6STvrtko Ursulin /* 124feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 125feff0dc6STvrtko Ursulin * 126feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 127feff0dc6STvrtko Ursulin */ 128908091c8STvrtko Ursulin enable = pmu->enable; 129feff0dc6STvrtko Ursulin 130feff0dc6STvrtko Ursulin /* 131feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 132feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 133feff0dc6STvrtko Ursulin */ 134348fb0cbSTvrtko Ursulin enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) | 135348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY) | 136feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 137feff0dc6STvrtko Ursulin 138feff0dc6STvrtko Ursulin /* 139feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 140feff0dc6STvrtko Ursulin * running so clear those bits out. 141feff0dc6STvrtko Ursulin */ 142feff0dc6STvrtko Ursulin if (!gpu_active) 143feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 144b3add01eSTvrtko Ursulin /* 145b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 146b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 147b3add01eSTvrtko Ursulin */ 148bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 149b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 150feff0dc6STvrtko Ursulin 151feff0dc6STvrtko Ursulin /* 152feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 153feff0dc6STvrtko Ursulin */ 154feff0dc6STvrtko Ursulin return enable; 155feff0dc6STvrtko Ursulin } 156feff0dc6STvrtko Ursulin 157c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt) 15816ffe73cSChris Wilson { 15916ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 16016ffe73cSChris Wilson u64 val; 16116ffe73cSChris Wilson 16278d0b455SAshutosh Dixit val = intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6); 16316ffe73cSChris Wilson 16416ffe73cSChris Wilson if (HAS_RC6p(i915)) 16578d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6p); 16616ffe73cSChris Wilson 16716ffe73cSChris Wilson if (HAS_RC6pp(i915)) 16878d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6pp); 16916ffe73cSChris Wilson 17016ffe73cSChris Wilson return val; 17116ffe73cSChris Wilson } 17216ffe73cSChris Wilson 173c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt) 17416ffe73cSChris Wilson { 175c51c29fbSTvrtko Ursulin return ktime_to_ns(ktime_sub(ktime_get_raw(), kt)); 17616ffe73cSChris Wilson } 17716ffe73cSChris Wilson 178df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 17916ffe73cSChris Wilson { 180df6a4205STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 181df6a4205STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 182df6a4205STvrtko Ursulin unsigned long flags; 183df6a4205STvrtko Ursulin bool awake = false; 18416ffe73cSChris Wilson u64 val; 18516ffe73cSChris Wilson 186df6a4205STvrtko Ursulin if (intel_gt_pm_get_if_awake(gt)) { 187df6a4205STvrtko Ursulin val = __get_rc6(gt); 188df6a4205STvrtko Ursulin intel_gt_pm_put_async(gt); 189df6a4205STvrtko Ursulin awake = true; 190df6a4205STvrtko Ursulin } 191df6a4205STvrtko Ursulin 192df6a4205STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 193df6a4205STvrtko Ursulin 194df6a4205STvrtko Ursulin if (awake) { 195df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 196df6a4205STvrtko Ursulin } else { 19716ffe73cSChris Wilson /* 19816ffe73cSChris Wilson * We think we are runtime suspended. 19916ffe73cSChris Wilson * 20016ffe73cSChris Wilson * Report the delta from when the device was suspended to now, 20116ffe73cSChris Wilson * on top of the last known real value, as the approximated RC6 20216ffe73cSChris Wilson * counter value. 20316ffe73cSChris Wilson */ 204c51c29fbSTvrtko Ursulin val = ktime_since_raw(pmu->sleep_last); 20516ffe73cSChris Wilson val += pmu->sample[__I915_SAMPLE_RC6].cur; 20616ffe73cSChris Wilson } 20716ffe73cSChris Wilson 208df6a4205STvrtko Ursulin if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur) 209df6a4205STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur; 21016ffe73cSChris Wilson else 211df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val; 21216ffe73cSChris Wilson 21316ffe73cSChris Wilson spin_unlock_irqrestore(&pmu->lock, flags); 21416ffe73cSChris Wilson 21516ffe73cSChris Wilson return val; 21616ffe73cSChris Wilson } 21716ffe73cSChris Wilson 218dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu) 219dbe13ae1STvrtko Ursulin { 220dbe13ae1STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 221dbe13ae1STvrtko Ursulin intel_wakeref_t wakeref; 222dbe13ae1STvrtko Ursulin 2232cbc876dSMichał Winiarski with_intel_runtime_pm(to_gt(i915)->uncore->rpm, wakeref) { 2242cbc876dSMichał Winiarski pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915)); 225dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = 226dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur; 227c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 228dbe13ae1STvrtko Ursulin } 229dbe13ae1STvrtko Ursulin } 230dbe13ae1STvrtko Ursulin 231da5d5167STvrtko Ursulin static void park_rc6(struct intel_gt *gt) 232feff0dc6STvrtko Ursulin { 233da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 234908091c8STvrtko Ursulin 235da5d5167STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(gt); 236c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 237feff0dc6STvrtko Ursulin } 238feff0dc6STvrtko Ursulin 239908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 240feff0dc6STvrtko Ursulin { 241908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 242908091c8STvrtko Ursulin pmu->timer_enabled = true; 243908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 244908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 245feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 246feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 247feff0dc6STvrtko Ursulin } 248feff0dc6STvrtko Ursulin } 249feff0dc6STvrtko Ursulin 250da5d5167STvrtko Ursulin void i915_pmu_gt_parked(struct intel_gt *gt) 25116ffe73cSChris Wilson { 252da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 25316ffe73cSChris Wilson 25416ffe73cSChris Wilson if (!pmu->base.event_init) 25516ffe73cSChris Wilson return; 25616ffe73cSChris Wilson 25716ffe73cSChris Wilson spin_lock_irq(&pmu->lock); 25816ffe73cSChris Wilson 259da5d5167STvrtko Ursulin park_rc6(gt); 26016ffe73cSChris Wilson 26116ffe73cSChris Wilson /* 26216ffe73cSChris Wilson * Signal sampling timer to stop if only engine events are enabled and 26316ffe73cSChris Wilson * GPU went idle. 26416ffe73cSChris Wilson */ 265*b319cc59STvrtko Ursulin pmu->unparked &= ~BIT(gt->info.id); 266*b319cc59STvrtko Ursulin if (pmu->unparked == 0) 26716ffe73cSChris Wilson pmu->timer_enabled = pmu_needs_timer(pmu, false); 26816ffe73cSChris Wilson 26916ffe73cSChris Wilson spin_unlock_irq(&pmu->lock); 27016ffe73cSChris Wilson } 27116ffe73cSChris Wilson 272da5d5167STvrtko Ursulin void i915_pmu_gt_unparked(struct intel_gt *gt) 273feff0dc6STvrtko Ursulin { 274da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 275908091c8STvrtko Ursulin 276908091c8STvrtko Ursulin if (!pmu->base.event_init) 277feff0dc6STvrtko Ursulin return; 278feff0dc6STvrtko Ursulin 279908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 28016ffe73cSChris Wilson 281feff0dc6STvrtko Ursulin /* 282feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 283feff0dc6STvrtko Ursulin */ 284*b319cc59STvrtko Ursulin if (pmu->unparked == 0) 285908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 28616ffe73cSChris Wilson 287*b319cc59STvrtko Ursulin pmu->unparked |= BIT(gt->info.id); 288*b319cc59STvrtko Ursulin 289908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 290feff0dc6STvrtko Ursulin } 291feff0dc6STvrtko Ursulin 292b46a33e2STvrtko Ursulin static void 2939f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 294b46a33e2STvrtko Ursulin { 2959f473ecfSTvrtko Ursulin sample->cur += val; 296b46a33e2STvrtko Ursulin } 297b46a33e2STvrtko Ursulin 298d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915) 299d79e1bd6SChris Wilson { 300d79e1bd6SChris Wilson /* 301d79e1bd6SChris Wilson * We have to avoid concurrent mmio cache line access on gen7 or 302d79e1bd6SChris Wilson * risk a machine hang. For a fun history lesson dig out the old 303d79e1bd6SChris Wilson * userspace intel_gpu_top and run it on Ivybridge or Haswell! 304d79e1bd6SChris Wilson */ 305651e7d48SLucas De Marchi return GRAPHICS_VER(i915) == 7; 306d79e1bd6SChris Wilson } 307d79e1bd6SChris Wilson 3086ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns) 309b46a33e2STvrtko Ursulin { 310d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 311d0aa694bSChris Wilson bool busy; 312b46a33e2STvrtko Ursulin u32 val; 313b46a33e2STvrtko Ursulin 31428fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 315d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 3166ec81b82SArnd Bergmann return; 317b46a33e2STvrtko Ursulin 3189f473ecfSTvrtko Ursulin if (val & RING_WAIT) 319d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 3209f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 321d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 322b46a33e2STvrtko Ursulin 32354fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 32454fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 3256ec81b82SArnd Bergmann return; 32654fc577dSTvrtko Ursulin 327d0aa694bSChris Wilson /* 328d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 329d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 330d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 331d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 332d0aa694bSChris Wilson * busy if either waiting or !idle. 333d0aa694bSChris Wilson */ 334d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 335d0aa694bSChris Wilson if (!busy) { 33628fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 337d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 338d0aa694bSChris Wilson } 339d0aa694bSChris Wilson if (busy) 340d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 3416ec81b82SArnd Bergmann } 342b46a33e2STvrtko Ursulin 3436ec81b82SArnd Bergmann static void 3446ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns) 3456ec81b82SArnd Bergmann { 3466ec81b82SArnd Bergmann struct drm_i915_private *i915 = gt->i915; 3476ec81b82SArnd Bergmann struct intel_engine_cs *engine; 3486ec81b82SArnd Bergmann enum intel_engine_id id; 3496ec81b82SArnd Bergmann unsigned long flags; 3506ec81b82SArnd Bergmann 3516ec81b82SArnd Bergmann if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 3526ec81b82SArnd Bergmann return; 3536ec81b82SArnd Bergmann 3546ec81b82SArnd Bergmann if (!intel_gt_pm_is_awake(gt)) 3556ec81b82SArnd Bergmann return; 3566ec81b82SArnd Bergmann 3576ec81b82SArnd Bergmann for_each_engine(engine, gt, id) { 35808322dabSTvrtko Ursulin if (!engine->pmu.enable) 35908322dabSTvrtko Ursulin continue; 36008322dabSTvrtko Ursulin 3616ec81b82SArnd Bergmann if (!intel_engine_pm_get_if_awake(engine)) 3626ec81b82SArnd Bergmann continue; 3636ec81b82SArnd Bergmann 3646ec81b82SArnd Bergmann if (exclusive_mmio_access(i915)) { 3656ec81b82SArnd Bergmann spin_lock_irqsave(&engine->uncore->lock, flags); 3666ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3676ec81b82SArnd Bergmann spin_unlock_irqrestore(&engine->uncore->lock, flags); 3686ec81b82SArnd Bergmann } else { 3696ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3706ec81b82SArnd Bergmann } 3716ec81b82SArnd Bergmann 37207779a76SChris Wilson intel_engine_pm_put_async(engine); 37351fbd8deSChris Wilson } 374b46a33e2STvrtko Ursulin } 375b46a33e2STvrtko Ursulin 3769f473ecfSTvrtko Ursulin static void 3779f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 3789f473ecfSTvrtko Ursulin { 3799f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 3809f473ecfSTvrtko Ursulin } 3819f473ecfSTvrtko Ursulin 382b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu) 383b66ecd04STvrtko Ursulin { 384b66ecd04STvrtko Ursulin return pmu->enable & 385348fb0cbSTvrtko Ursulin (config_mask(I915_PMU_ACTUAL_FREQUENCY) | 386348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY)); 387b66ecd04STvrtko Ursulin } 388b66ecd04STvrtko Ursulin 3899f473ecfSTvrtko Ursulin static void 39008ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 391b46a33e2STvrtko Ursulin { 39208ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 39308ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 3943e7abf81SAndi Shyti struct intel_rps *rps = >->rps; 39508ce5c64STvrtko Ursulin 396b66ecd04STvrtko Ursulin if (!frequency_sampling_enabled(pmu)) 397b66ecd04STvrtko Ursulin return; 398b66ecd04STvrtko Ursulin 399b66ecd04STvrtko Ursulin /* Report 0/0 (actual/requested) frequency while parked. */ 400b66ecd04STvrtko Ursulin if (!intel_gt_pm_get_if_awake(gt)) 401b66ecd04STvrtko Ursulin return; 402b66ecd04STvrtko Ursulin 403348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) { 404b46a33e2STvrtko Ursulin u32 val; 405b46a33e2STvrtko Ursulin 406c1c82d26SChris Wilson /* 407c1c82d26SChris Wilson * We take a quick peek here without using forcewake 408c1c82d26SChris Wilson * so that we don't perturb the system under observation 409c1c82d26SChris Wilson * (forcewake => !rc6 => increased power use). We expect 410c1c82d26SChris Wilson * that if the read fails because it is outside of the 411c1c82d26SChris Wilson * mmio power well, then it will return 0 -- in which 412c1c82d26SChris Wilson * case we assume the system is running at the intended 413c1c82d26SChris Wilson * frequency. Fortunately, the read should rarely fail! 414c1c82d26SChris Wilson */ 41544df42e6SAshutosh Dixit val = intel_rps_read_actual_frequency_fw(rps); 41644df42e6SAshutosh Dixit if (!val) 41744df42e6SAshutosh Dixit val = intel_gpu_freq(rps, rps->cur_freq); 418b46a33e2STvrtko Ursulin 41908ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 42044df42e6SAshutosh Dixit val, period_ns / 1000); 421b46a33e2STvrtko Ursulin } 422b46a33e2STvrtko Ursulin 423348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) { 42408ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 42541e5c17eSVinay Belgaumkar intel_rps_get_requested_frequency(rps), 4269f473ecfSTvrtko Ursulin period_ns / 1000); 427b46a33e2STvrtko Ursulin } 428b66ecd04STvrtko Ursulin 429b66ecd04STvrtko Ursulin intel_gt_pm_put_async(gt); 430b46a33e2STvrtko Ursulin } 431b46a33e2STvrtko Ursulin 432b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 433b46a33e2STvrtko Ursulin { 434b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 435b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 436908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 4379f473ecfSTvrtko Ursulin unsigned int period_ns; 438e367d3c4STvrtko Ursulin struct intel_gt *gt; 439e367d3c4STvrtko Ursulin unsigned int i; 4409f473ecfSTvrtko Ursulin ktime_t now; 441b46a33e2STvrtko Ursulin 442908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 443b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 444b46a33e2STvrtko Ursulin 4459f473ecfSTvrtko Ursulin now = ktime_get(); 446908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 447908091c8STvrtko Ursulin pmu->timer_last = now; 448b46a33e2STvrtko Ursulin 4499f473ecfSTvrtko Ursulin /* 4509f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 4519f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 4529f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 4539f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 4549f473ecfSTvrtko Ursulin */ 455e367d3c4STvrtko Ursulin 456e367d3c4STvrtko Ursulin for_each_gt(gt, i915, i) { 457*b319cc59STvrtko Ursulin if (!(pmu->unparked & BIT(i))) 458*b319cc59STvrtko Ursulin continue; 459*b319cc59STvrtko Ursulin 46008ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 461e367d3c4STvrtko Ursulin 462e367d3c4STvrtko Ursulin if (i == 0) /* FIXME */ 46308ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 464e367d3c4STvrtko Ursulin } 4659f473ecfSTvrtko Ursulin 4669f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 4679f473ecfSTvrtko Ursulin 468b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 469b46a33e2STvrtko Ursulin } 470b46a33e2STvrtko Ursulin 471b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 472b46a33e2STvrtko Ursulin { 473bf07f6ebSPankaj Bharadiya struct drm_i915_private *i915 = 474bf07f6ebSPankaj Bharadiya container_of(event->pmu, typeof(*i915), pmu.base); 475bf07f6ebSPankaj Bharadiya 476bf07f6ebSPankaj Bharadiya drm_WARN_ON(&i915->drm, event->parent); 477b00bccb3STvrtko Ursulin 478b00bccb3STvrtko Ursulin drm_dev_put(&i915->drm); 479b46a33e2STvrtko Ursulin } 480b46a33e2STvrtko Ursulin 481109ec558STvrtko Ursulin static int 482109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 483109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 484b46a33e2STvrtko Ursulin { 485109ec558STvrtko Ursulin switch (sample) { 486b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 487b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 488b46a33e2STvrtko Ursulin break; 489b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 490651e7d48SLucas De Marchi if (GRAPHICS_VER(engine->i915) < 6) 491b46a33e2STvrtko Ursulin return -ENODEV; 492b46a33e2STvrtko Ursulin break; 493b46a33e2STvrtko Ursulin default: 494b46a33e2STvrtko Ursulin return -ENOENT; 495b46a33e2STvrtko Ursulin } 496b46a33e2STvrtko Ursulin 497b46a33e2STvrtko Ursulin return 0; 498b46a33e2STvrtko Ursulin } 499b46a33e2STvrtko Ursulin 500109ec558STvrtko Ursulin static int 501109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 502109ec558STvrtko Ursulin { 5032cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 504399cd979STvrtko Ursulin 505109ec558STvrtko Ursulin switch (config) { 506109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 507109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 508109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 509109ec558STvrtko Ursulin return -ENODEV; 510df561f66SGustavo A. R. Silva fallthrough; 511109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 512651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) < 6) 513109ec558STvrtko Ursulin return -ENODEV; 514109ec558STvrtko Ursulin break; 515109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 516109ec558STvrtko Ursulin break; 517109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 518399cd979STvrtko Ursulin if (!gt->rc6.supported) 519109ec558STvrtko Ursulin return -ENODEV; 520109ec558STvrtko Ursulin break; 5218c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 5228c3b1ba0SChris Wilson break; 523109ec558STvrtko Ursulin default: 524109ec558STvrtko Ursulin return -ENOENT; 525109ec558STvrtko Ursulin } 526109ec558STvrtko Ursulin 527109ec558STvrtko Ursulin return 0; 528109ec558STvrtko Ursulin } 529109ec558STvrtko Ursulin 530109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 531109ec558STvrtko Ursulin { 532109ec558STvrtko Ursulin struct drm_i915_private *i915 = 533109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 534109ec558STvrtko Ursulin struct intel_engine_cs *engine; 535109ec558STvrtko Ursulin 536109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 537109ec558STvrtko Ursulin engine_event_instance(event)); 538109ec558STvrtko Ursulin if (!engine) 539109ec558STvrtko Ursulin return -ENODEV; 540109ec558STvrtko Ursulin 541426d0073SChris Wilson return engine_event_status(engine, engine_event_sample(event)); 542109ec558STvrtko Ursulin } 543109ec558STvrtko Ursulin 544b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 545b46a33e2STvrtko Ursulin { 546b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 547b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 548b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 5490426c046STvrtko Ursulin int ret; 550b46a33e2STvrtko Ursulin 551b00bccb3STvrtko Ursulin if (pmu->closed) 552b00bccb3STvrtko Ursulin return -ENODEV; 553b00bccb3STvrtko Ursulin 554b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 555b46a33e2STvrtko Ursulin return -ENOENT; 556b46a33e2STvrtko Ursulin 557b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 558b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 559b46a33e2STvrtko Ursulin return -EINVAL; 560b46a33e2STvrtko Ursulin 561b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 562b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 563b46a33e2STvrtko Ursulin 564b46a33e2STvrtko Ursulin if (event->cpu < 0) 565b46a33e2STvrtko Ursulin return -EINVAL; 566b46a33e2STvrtko Ursulin 5670426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 5680426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 56900a79722STvrtko Ursulin return -EINVAL; 570b46a33e2STvrtko Ursulin 571109ec558STvrtko Ursulin if (is_engine_event(event)) 572b46a33e2STvrtko Ursulin ret = engine_event_init(event); 573109ec558STvrtko Ursulin else 574109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 575b46a33e2STvrtko Ursulin if (ret) 576b46a33e2STvrtko Ursulin return ret; 577b46a33e2STvrtko Ursulin 578b00bccb3STvrtko Ursulin if (!event->parent) { 579b00bccb3STvrtko Ursulin drm_dev_get(&i915->drm); 580b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 581b00bccb3STvrtko Ursulin } 582b46a33e2STvrtko Ursulin 583b46a33e2STvrtko Ursulin return 0; 584b46a33e2STvrtko Ursulin } 585b46a33e2STvrtko Ursulin 586ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 587b46a33e2STvrtko Ursulin { 588b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 589b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 590908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 591b46a33e2STvrtko Ursulin u64 val = 0; 592b46a33e2STvrtko Ursulin 593b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 594b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 595b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 596b46a33e2STvrtko Ursulin 597b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 598b46a33e2STvrtko Ursulin engine_event_class(event), 599b46a33e2STvrtko Ursulin engine_event_instance(event)); 600b46a33e2STvrtko Ursulin 60148a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&i915->drm, !engine)) { 602b46a33e2STvrtko Ursulin /* Do nothing */ 603b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 604b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 605810b7ee3SChris Wilson ktime_t unused; 606810b7ee3SChris Wilson 607810b7ee3SChris Wilson val = ktime_to_ns(intel_engine_get_busy_time(engine, 608810b7ee3SChris Wilson &unused)); 609b46a33e2STvrtko Ursulin } else { 610b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 611b46a33e2STvrtko Ursulin } 612b46a33e2STvrtko Ursulin } else { 613b46a33e2STvrtko Ursulin switch (event->attr.config) { 614b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 615b46a33e2STvrtko Ursulin val = 616908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 6179f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 618b46a33e2STvrtko Ursulin break; 619b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 620b46a33e2STvrtko Ursulin val = 621908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 6229f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 623b46a33e2STvrtko Ursulin break; 6240cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 6259c6508b9SThomas Gleixner val = READ_ONCE(pmu->irq_count); 6260cd4684dSTvrtko Ursulin break; 6276060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 6282cbc876dSMichał Winiarski val = get_rc6(to_gt(i915)); 6296060b6aeSTvrtko Ursulin break; 6308c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 6312cbc876dSMichał Winiarski val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915))); 6328c3b1ba0SChris Wilson break; 633b46a33e2STvrtko Ursulin } 634b46a33e2STvrtko Ursulin } 635b46a33e2STvrtko Ursulin 636b46a33e2STvrtko Ursulin return val; 637b46a33e2STvrtko Ursulin } 638b46a33e2STvrtko Ursulin 639b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 640b46a33e2STvrtko Ursulin { 641b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 642b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 643b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 644b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 645b46a33e2STvrtko Ursulin u64 prev, new; 646b46a33e2STvrtko Ursulin 647b00bccb3STvrtko Ursulin if (pmu->closed) { 648b00bccb3STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 649b00bccb3STvrtko Ursulin return; 650b00bccb3STvrtko Ursulin } 651b46a33e2STvrtko Ursulin again: 652b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 653ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 654b46a33e2STvrtko Ursulin 655b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 656b46a33e2STvrtko Ursulin goto again; 657b46a33e2STvrtko Ursulin 658b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 659b46a33e2STvrtko Ursulin } 660b46a33e2STvrtko Ursulin 661b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 662b46a33e2STvrtko Ursulin { 663b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 664b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 665a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 666908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 667b46a33e2STvrtko Ursulin unsigned long flags; 668b46a33e2STvrtko Ursulin 669348fb0cbSTvrtko Ursulin if (bit == -1) 670348fb0cbSTvrtko Ursulin goto update; 671348fb0cbSTvrtko Ursulin 672908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 673b46a33e2STvrtko Ursulin 674b46a33e2STvrtko Ursulin /* 675b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 676b46a33e2STvrtko Ursulin * the event reference counter. 677b46a33e2STvrtko Ursulin */ 678908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 679908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 680908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 681f4e9894bSChris Wilson 682a644fde7STvrtko Ursulin pmu->enable |= BIT(bit); 683908091c8STvrtko Ursulin pmu->enable_count[bit]++; 684b46a33e2STvrtko Ursulin 685b46a33e2STvrtko Ursulin /* 686feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 687feff0dc6STvrtko Ursulin */ 688908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 689feff0dc6STvrtko Ursulin 690feff0dc6STvrtko Ursulin /* 691b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 692b46a33e2STvrtko Ursulin * is stored per engine. 693b46a33e2STvrtko Ursulin */ 694b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 695b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 696b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 697b46a33e2STvrtko Ursulin 698b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 699b46a33e2STvrtko Ursulin engine_event_class(event), 700b46a33e2STvrtko Ursulin engine_event_instance(event)); 701b46a33e2STvrtko Ursulin 70226a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 70326a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 70426a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 70526a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 70626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 70726a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 708b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 70926a11deeSTvrtko Ursulin 71026a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 711b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 712b46a33e2STvrtko Ursulin } 713b46a33e2STvrtko Ursulin 714908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 715ad055fb8STvrtko Ursulin 716348fb0cbSTvrtko Ursulin update: 717b46a33e2STvrtko Ursulin /* 718b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 719b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 720b46a33e2STvrtko Ursulin * an existing non-zero value. 721b46a33e2STvrtko Ursulin */ 722ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 723b46a33e2STvrtko Ursulin } 724b46a33e2STvrtko Ursulin 725b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 726b46a33e2STvrtko Ursulin { 727b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 728b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 729a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 730908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 731b46a33e2STvrtko Ursulin unsigned long flags; 732b46a33e2STvrtko Ursulin 733348fb0cbSTvrtko Ursulin if (bit == -1) 734348fb0cbSTvrtko Ursulin return; 735348fb0cbSTvrtko Ursulin 736908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 737b46a33e2STvrtko Ursulin 738b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 739b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 740b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 741b46a33e2STvrtko Ursulin 742b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 743b46a33e2STvrtko Ursulin engine_event_class(event), 744b46a33e2STvrtko Ursulin engine_event_instance(event)); 74526a11deeSTvrtko Ursulin 74626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 74726a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 748b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 74926a11deeSTvrtko Ursulin 750b46a33e2STvrtko Ursulin /* 751b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 752b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 753b46a33e2STvrtko Ursulin */ 754b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 755b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 756b46a33e2STvrtko Ursulin } 757b46a33e2STvrtko Ursulin 758908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 759908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 760b46a33e2STvrtko Ursulin /* 761b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 762b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 763b46a33e2STvrtko Ursulin */ 764908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 765a644fde7STvrtko Ursulin pmu->enable &= ~BIT(bit); 766908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 767feff0dc6STvrtko Ursulin } 768b46a33e2STvrtko Ursulin 769908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 770b46a33e2STvrtko Ursulin } 771b46a33e2STvrtko Ursulin 772b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 773b46a33e2STvrtko Ursulin { 774b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 775b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 776b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 777b00bccb3STvrtko Ursulin 778b00bccb3STvrtko Ursulin if (pmu->closed) 779b00bccb3STvrtko Ursulin return; 780b00bccb3STvrtko Ursulin 781b46a33e2STvrtko Ursulin i915_pmu_enable(event); 782b46a33e2STvrtko Ursulin event->hw.state = 0; 783b46a33e2STvrtko Ursulin } 784b46a33e2STvrtko Ursulin 785b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 786b46a33e2STvrtko Ursulin { 787b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 788b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 789b46a33e2STvrtko Ursulin i915_pmu_disable(event); 790b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 791b46a33e2STvrtko Ursulin } 792b46a33e2STvrtko Ursulin 793b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 794b46a33e2STvrtko Ursulin { 795b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 796b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 797b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 798b00bccb3STvrtko Ursulin 799b00bccb3STvrtko Ursulin if (pmu->closed) 800b00bccb3STvrtko Ursulin return -ENODEV; 801b00bccb3STvrtko Ursulin 802b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 803b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 804b46a33e2STvrtko Ursulin 805b46a33e2STvrtko Ursulin return 0; 806b46a33e2STvrtko Ursulin } 807b46a33e2STvrtko Ursulin 808b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 809b46a33e2STvrtko Ursulin { 810b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 811b46a33e2STvrtko Ursulin } 812b46a33e2STvrtko Ursulin 813b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 814b46a33e2STvrtko Ursulin { 815b46a33e2STvrtko Ursulin return 0; 816b46a33e2STvrtko Ursulin } 817b46a33e2STvrtko Ursulin 818b7d3aabfSChris Wilson struct i915_str_attribute { 819b7d3aabfSChris Wilson struct device_attribute attr; 820b7d3aabfSChris Wilson const char *str; 821b7d3aabfSChris Wilson }; 822b7d3aabfSChris Wilson 823b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 824b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 825b46a33e2STvrtko Ursulin { 826b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 827b46a33e2STvrtko Ursulin 828b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 829b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 830b46a33e2STvrtko Ursulin } 831b46a33e2STvrtko Ursulin 832b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 833b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 834b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 835b7d3aabfSChris Wilson .str = _config, } \ 836b46a33e2STvrtko Ursulin })[0].attr.attr) 837b46a33e2STvrtko Ursulin 838b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 839b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 840b46a33e2STvrtko Ursulin NULL, 841b46a33e2STvrtko Ursulin }; 842b46a33e2STvrtko Ursulin 843b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 844b46a33e2STvrtko Ursulin .name = "format", 845b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 846b46a33e2STvrtko Ursulin }; 847b46a33e2STvrtko Ursulin 848b7d3aabfSChris Wilson struct i915_ext_attribute { 849b7d3aabfSChris Wilson struct device_attribute attr; 850b7d3aabfSChris Wilson unsigned long val; 851b7d3aabfSChris Wilson }; 852b7d3aabfSChris Wilson 853b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 854b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 855b46a33e2STvrtko Ursulin { 856b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 857b46a33e2STvrtko Ursulin 858b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 859b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 860b46a33e2STvrtko Ursulin } 861b46a33e2STvrtko Ursulin 862177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev, 863177f30c6SYueHaibing struct device_attribute *attr, char *buf) 864b46a33e2STvrtko Ursulin { 865b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 866b46a33e2STvrtko Ursulin } 867b46a33e2STvrtko Ursulin 868177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask); 869b46a33e2STvrtko Ursulin 870b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 871b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 872b46a33e2STvrtko Ursulin NULL, 873b46a33e2STvrtko Ursulin }; 874b46a33e2STvrtko Ursulin 875109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 876b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 877b46a33e2STvrtko Ursulin }; 878b46a33e2STvrtko Ursulin 879109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 880109ec558STvrtko Ursulin { \ 881109ec558STvrtko Ursulin .config = (__config), \ 882109ec558STvrtko Ursulin .name = (__name), \ 883109ec558STvrtko Ursulin .unit = (__unit), \ 884109ec558STvrtko Ursulin } 885109ec558STvrtko Ursulin 886109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 887109ec558STvrtko Ursulin { \ 888109ec558STvrtko Ursulin .sample = (__sample), \ 889109ec558STvrtko Ursulin .name = (__name), \ 890109ec558STvrtko Ursulin } 891109ec558STvrtko Ursulin 892109ec558STvrtko Ursulin static struct i915_ext_attribute * 893109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 894109ec558STvrtko Ursulin { 8952bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 896109ec558STvrtko Ursulin attr->attr.attr.name = name; 897109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 898109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 899109ec558STvrtko Ursulin attr->val = config; 900109ec558STvrtko Ursulin 901109ec558STvrtko Ursulin return ++attr; 902109ec558STvrtko Ursulin } 903109ec558STvrtko Ursulin 904109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 905109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 906109ec558STvrtko Ursulin const char *str) 907109ec558STvrtko Ursulin { 9082bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 909109ec558STvrtko Ursulin attr->attr.attr.name = name; 910109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 911109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 912109ec558STvrtko Ursulin attr->event_str = str; 913109ec558STvrtko Ursulin 914109ec558STvrtko Ursulin return ++attr; 915109ec558STvrtko Ursulin } 916109ec558STvrtko Ursulin 917109ec558STvrtko Ursulin static struct attribute ** 918908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 919109ec558STvrtko Ursulin { 920908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 921109ec558STvrtko Ursulin static const struct { 922109ec558STvrtko Ursulin u64 config; 923109ec558STvrtko Ursulin const char *name; 924109ec558STvrtko Ursulin const char *unit; 925109ec558STvrtko Ursulin } events[] = { 926e88866efSChris Wilson __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"), 927e88866efSChris Wilson __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"), 928109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 929109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 9308c3b1ba0SChris Wilson __event(I915_PMU_SOFTWARE_GT_AWAKE_TIME, "software-gt-awake-time", "ns"), 931109ec558STvrtko Ursulin }; 932109ec558STvrtko Ursulin static const struct { 933109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 934109ec558STvrtko Ursulin char *name; 935109ec558STvrtko Ursulin } engine_events[] = { 936109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 937109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 938109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 939109ec558STvrtko Ursulin }; 940109ec558STvrtko Ursulin unsigned int count = 0; 941109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 942109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 943109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 944109ec558STvrtko Ursulin struct intel_engine_cs *engine; 945109ec558STvrtko Ursulin unsigned int i; 946109ec558STvrtko Ursulin 947109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 948109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 949109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 950109ec558STvrtko Ursulin count++; 951109ec558STvrtko Ursulin } 952109ec558STvrtko Ursulin 953750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 954109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 955109ec558STvrtko Ursulin if (!engine_event_status(engine, 956109ec558STvrtko Ursulin engine_events[i].sample)) 957109ec558STvrtko Ursulin count++; 958109ec558STvrtko Ursulin } 959109ec558STvrtko Ursulin } 960109ec558STvrtko Ursulin 961109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 962dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 963109ec558STvrtko Ursulin if (!i915_attr) 964109ec558STvrtko Ursulin goto err_alloc; 965109ec558STvrtko Ursulin 966dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 967109ec558STvrtko Ursulin if (!pmu_attr) 968109ec558STvrtko Ursulin goto err_alloc; 969109ec558STvrtko Ursulin 970109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 971dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 972109ec558STvrtko Ursulin if (!attr) 973109ec558STvrtko Ursulin goto err_alloc; 974109ec558STvrtko Ursulin 975109ec558STvrtko Ursulin i915_iter = i915_attr; 976109ec558STvrtko Ursulin pmu_iter = pmu_attr; 977109ec558STvrtko Ursulin attr_iter = attr; 978109ec558STvrtko Ursulin 979109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 980109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 981109ec558STvrtko Ursulin char *str; 982109ec558STvrtko Ursulin 983109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 984109ec558STvrtko Ursulin continue; 985109ec558STvrtko Ursulin 986109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 987109ec558STvrtko Ursulin if (!str) 988109ec558STvrtko Ursulin goto err; 989109ec558STvrtko Ursulin 990109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 991109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 992109ec558STvrtko Ursulin 993109ec558STvrtko Ursulin if (events[i].unit) { 994109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 995109ec558STvrtko Ursulin if (!str) 996109ec558STvrtko Ursulin goto err; 997109ec558STvrtko Ursulin 998109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 999109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 1000109ec558STvrtko Ursulin } 1001109ec558STvrtko Ursulin } 1002109ec558STvrtko Ursulin 1003109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 1004750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 1005109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 1006109ec558STvrtko Ursulin char *str; 1007109ec558STvrtko Ursulin 1008109ec558STvrtko Ursulin if (engine_event_status(engine, 1009109ec558STvrtko Ursulin engine_events[i].sample)) 1010109ec558STvrtko Ursulin continue; 1011109ec558STvrtko Ursulin 1012109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 1013109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1014109ec558STvrtko Ursulin if (!str) 1015109ec558STvrtko Ursulin goto err; 1016109ec558STvrtko Ursulin 1017109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 1018109ec558STvrtko Ursulin i915_iter = 1019109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 10208810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 1021750e76b4SChris Wilson engine->uabi_instance, 1022109ec558STvrtko Ursulin engine_events[i].sample)); 1023109ec558STvrtko Ursulin 1024109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 1025109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1026109ec558STvrtko Ursulin if (!str) 1027109ec558STvrtko Ursulin goto err; 1028109ec558STvrtko Ursulin 1029109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1030109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 1031109ec558STvrtko Ursulin } 1032109ec558STvrtko Ursulin } 1033109ec558STvrtko Ursulin 1034908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 1035908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 1036109ec558STvrtko Ursulin 1037109ec558STvrtko Ursulin return attr; 1038109ec558STvrtko Ursulin 1039109ec558STvrtko Ursulin err:; 1040109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 1041109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1042109ec558STvrtko Ursulin 1043109ec558STvrtko Ursulin err_alloc: 1044109ec558STvrtko Ursulin kfree(attr); 1045109ec558STvrtko Ursulin kfree(i915_attr); 1046109ec558STvrtko Ursulin kfree(pmu_attr); 1047109ec558STvrtko Ursulin 1048109ec558STvrtko Ursulin return NULL; 1049109ec558STvrtko Ursulin } 1050109ec558STvrtko Ursulin 1051908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 1052109ec558STvrtko Ursulin { 105346129dc1SMichał Winiarski struct attribute **attr_iter = pmu->events_attr_group.attrs; 1054109ec558STvrtko Ursulin 1055109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 1056109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1057109ec558STvrtko Ursulin 105846129dc1SMichał Winiarski kfree(pmu->events_attr_group.attrs); 1059908091c8STvrtko Ursulin kfree(pmu->i915_attr); 1060908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 1061109ec558STvrtko Ursulin 106246129dc1SMichał Winiarski pmu->events_attr_group.attrs = NULL; 1063908091c8STvrtko Ursulin pmu->i915_attr = NULL; 1064908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 1065109ec558STvrtko Ursulin } 1066109ec558STvrtko Ursulin 1067b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 1068b46a33e2STvrtko Ursulin { 1069f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1070b46a33e2STvrtko Ursulin 1071b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1072b46a33e2STvrtko Ursulin 1073b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 1074a37e94feSYury Norov if (cpumask_empty(&i915_pmu_cpumask)) 1075b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1076b46a33e2STvrtko Ursulin 1077b46a33e2STvrtko Ursulin return 0; 1078b46a33e2STvrtko Ursulin } 1079b46a33e2STvrtko Ursulin 1080b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1081b46a33e2STvrtko Ursulin { 1082f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1083537f9c84STvrtko Ursulin unsigned int target = i915_pmu_target_cpu; 1084b46a33e2STvrtko Ursulin 1085b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1086b46a33e2STvrtko Ursulin 1087537f9c84STvrtko Ursulin /* 1088537f9c84STvrtko Ursulin * Unregistering an instance generates a CPU offline event which we must 1089537f9c84STvrtko Ursulin * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask. 1090537f9c84STvrtko Ursulin */ 1091537f9c84STvrtko Ursulin if (pmu->closed) 1092537f9c84STvrtko Ursulin return 0; 1093537f9c84STvrtko Ursulin 1094b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1095b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1096537f9c84STvrtko Ursulin 1097b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1098b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1099b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1100537f9c84STvrtko Ursulin i915_pmu_target_cpu = target; 1101b46a33e2STvrtko Ursulin } 1102b46a33e2STvrtko Ursulin } 1103b46a33e2STvrtko Ursulin 1104537f9c84STvrtko Ursulin if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) { 1105537f9c84STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1106537f9c84STvrtko Ursulin pmu->cpuhp.cpu = target; 1107537f9c84STvrtko Ursulin } 1108537f9c84STvrtko Ursulin 1109b46a33e2STvrtko Ursulin return 0; 1110b46a33e2STvrtko Ursulin } 1111b46a33e2STvrtko Ursulin 1112537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1113537f9c84STvrtko Ursulin 1114a04ea6aeSJason Ekstrand int i915_pmu_init(void) 1115b46a33e2STvrtko Ursulin { 1116b46a33e2STvrtko Ursulin int ret; 1117b46a33e2STvrtko Ursulin 1118b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1119b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1120b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1121b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1122b46a33e2STvrtko Ursulin if (ret < 0) 1123537f9c84STvrtko Ursulin pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n", 1124537f9c84STvrtko Ursulin ret); 1125537f9c84STvrtko Ursulin else 1126537f9c84STvrtko Ursulin cpuhp_slot = ret; 1127a04ea6aeSJason Ekstrand 1128a04ea6aeSJason Ekstrand return 0; 1129b46a33e2STvrtko Ursulin } 1130b46a33e2STvrtko Ursulin 1131537f9c84STvrtko Ursulin void i915_pmu_exit(void) 1132537f9c84STvrtko Ursulin { 1133537f9c84STvrtko Ursulin if (cpuhp_slot != CPUHP_INVALID) 1134537f9c84STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1135537f9c84STvrtko Ursulin } 1136537f9c84STvrtko Ursulin 1137537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1138537f9c84STvrtko Ursulin { 1139537f9c84STvrtko Ursulin if (cpuhp_slot == CPUHP_INVALID) 1140537f9c84STvrtko Ursulin return -EINVAL; 1141537f9c84STvrtko Ursulin 1142537f9c84STvrtko Ursulin return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node); 1143b46a33e2STvrtko Ursulin } 1144b46a33e2STvrtko Ursulin 1145908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1146b46a33e2STvrtko Ursulin { 1147537f9c84STvrtko Ursulin cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node); 1148b46a33e2STvrtko Ursulin } 1149b46a33e2STvrtko Ursulin 115005488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915) 115105488673STvrtko Ursulin { 11528ff5446aSThomas Zimmermann struct pci_dev *pdev = to_pci_dev(i915->drm.dev); 115305488673STvrtko Ursulin 115405488673STvrtko Ursulin /* IGP is 0000:00:02.0 */ 115505488673STvrtko Ursulin return pci_domain_nr(pdev->bus) == 0 && 115605488673STvrtko Ursulin pdev->bus->number == 0 && 115705488673STvrtko Ursulin PCI_SLOT(pdev->devfn) == 2 && 115805488673STvrtko Ursulin PCI_FUNC(pdev->devfn) == 0; 115905488673STvrtko Ursulin } 116005488673STvrtko Ursulin 1161b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1162b46a33e2STvrtko Ursulin { 1163908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 116446129dc1SMichał Winiarski const struct attribute_group *attr_groups[] = { 116546129dc1SMichał Winiarski &i915_pmu_format_attr_group, 116646129dc1SMichał Winiarski &pmu->events_attr_group, 116746129dc1SMichał Winiarski &i915_pmu_cpumask_attr_group, 116846129dc1SMichał Winiarski NULL 116946129dc1SMichał Winiarski }; 117046129dc1SMichał Winiarski 1171fb26eee0STvrtko Ursulin int ret = -ENOMEM; 1172b46a33e2STvrtko Ursulin 1173651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) <= 2) { 11741900aba5SJani Nikula drm_info(&i915->drm, "PMU not supported for this GPU."); 1175b46a33e2STvrtko Ursulin return; 1176b46a33e2STvrtko Ursulin } 1177b46a33e2STvrtko Ursulin 1178908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1179908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1180908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1181537f9c84STvrtko Ursulin pmu->cpuhp.cpu = -1; 1182dbe13ae1STvrtko Ursulin init_rc6(pmu); 1183b46a33e2STvrtko Ursulin 1184aebf3b52STvrtko Ursulin if (!is_igp(i915)) { 118505488673STvrtko Ursulin pmu->name = kasprintf(GFP_KERNEL, 1186aebf3b52STvrtko Ursulin "i915_%s", 118705488673STvrtko Ursulin dev_name(i915->drm.dev)); 1188aebf3b52STvrtko Ursulin if (pmu->name) { 1189aebf3b52STvrtko Ursulin /* tools/perf reserves colons as special. */ 1190aebf3b52STvrtko Ursulin strreplace((char *)pmu->name, ':', '_'); 1191aebf3b52STvrtko Ursulin } 1192aebf3b52STvrtko Ursulin } else { 119305488673STvrtko Ursulin pmu->name = "i915"; 1194aebf3b52STvrtko Ursulin } 119505488673STvrtko Ursulin if (!pmu->name) 1196b46a33e2STvrtko Ursulin goto err; 1197b46a33e2STvrtko Ursulin 119846129dc1SMichał Winiarski pmu->events_attr_group.name = "events"; 119946129dc1SMichał Winiarski pmu->events_attr_group.attrs = create_event_attributes(pmu); 120046129dc1SMichał Winiarski if (!pmu->events_attr_group.attrs) 1201c442292aSChris Wilson goto err_name; 1202c442292aSChris Wilson 120346129dc1SMichał Winiarski pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups), 120446129dc1SMichał Winiarski GFP_KERNEL); 120546129dc1SMichał Winiarski if (!pmu->base.attr_groups) 120646129dc1SMichał Winiarski goto err_attr; 120746129dc1SMichał Winiarski 1208df3ab3cbSChris Wilson pmu->base.module = THIS_MODULE; 1209c442292aSChris Wilson pmu->base.task_ctx_nr = perf_invalid_context; 1210c442292aSChris Wilson pmu->base.event_init = i915_pmu_event_init; 1211c442292aSChris Wilson pmu->base.add = i915_pmu_event_add; 1212c442292aSChris Wilson pmu->base.del = i915_pmu_event_del; 1213c442292aSChris Wilson pmu->base.start = i915_pmu_event_start; 1214c442292aSChris Wilson pmu->base.stop = i915_pmu_event_stop; 1215c442292aSChris Wilson pmu->base.read = i915_pmu_event_read; 1216c442292aSChris Wilson pmu->base.event_idx = i915_pmu_event_event_idx; 1217c442292aSChris Wilson 121805488673STvrtko Ursulin ret = perf_pmu_register(&pmu->base, pmu->name, -1); 121905488673STvrtko Ursulin if (ret) 122046129dc1SMichał Winiarski goto err_groups; 122105488673STvrtko Ursulin 1222908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1223b46a33e2STvrtko Ursulin if (ret) 1224b46a33e2STvrtko Ursulin goto err_unreg; 1225b46a33e2STvrtko Ursulin 1226b46a33e2STvrtko Ursulin return; 1227b46a33e2STvrtko Ursulin 1228b46a33e2STvrtko Ursulin err_unreg: 1229908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 123046129dc1SMichał Winiarski err_groups: 123146129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 1232c442292aSChris Wilson err_attr: 1233c442292aSChris Wilson pmu->base.event_init = NULL; 1234c442292aSChris Wilson free_event_attributes(pmu); 123505488673STvrtko Ursulin err_name: 123605488673STvrtko Ursulin if (!is_igp(i915)) 123705488673STvrtko Ursulin kfree(pmu->name); 1238b46a33e2STvrtko Ursulin err: 12391900aba5SJani Nikula drm_notice(&i915->drm, "Failed to register PMU!\n"); 1240b46a33e2STvrtko Ursulin } 1241b46a33e2STvrtko Ursulin 1242b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1243b46a33e2STvrtko Ursulin { 1244908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1245908091c8STvrtko Ursulin 1246908091c8STvrtko Ursulin if (!pmu->base.event_init) 1247b46a33e2STvrtko Ursulin return; 1248b46a33e2STvrtko Ursulin 1249b00bccb3STvrtko Ursulin /* 1250b00bccb3STvrtko Ursulin * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu 1251b00bccb3STvrtko Ursulin * ensures all currently executing ones will have exited before we 1252b00bccb3STvrtko Ursulin * proceed with unregistration. 1253b00bccb3STvrtko Ursulin */ 1254b00bccb3STvrtko Ursulin pmu->closed = true; 1255b00bccb3STvrtko Ursulin synchronize_rcu(); 1256b46a33e2STvrtko Ursulin 1257908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1258b46a33e2STvrtko Ursulin 1259908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1260b46a33e2STvrtko Ursulin 1261908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1262908091c8STvrtko Ursulin pmu->base.event_init = NULL; 126346129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 126405488673STvrtko Ursulin if (!is_igp(i915)) 126505488673STvrtko Ursulin kfree(pmu->name); 1266908091c8STvrtko Ursulin free_event_attributes(pmu); 1267b46a33e2STvrtko Ursulin } 1268