1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 8112ed2d3SChris Wilson 9112ed2d3SChris Wilson #include "gt/intel_engine.h" 1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 13e367d3c4STvrtko Ursulin #include "gt/intel_gt.h" 1451fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 150d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 16c1132367SAndi Shyti #include "gt/intel_rc6.h" 173e7abf81SAndi Shyti #include "gt/intel_rps.h" 18112ed2d3SChris Wilson 19058a9b43SMichal Wajdeczko #include "i915_drv.h" 20ecbb5fb7SJani Nikula #include "i915_pmu.h" 21b46a33e2STvrtko Ursulin 22b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 23b46a33e2STvrtko Ursulin #define FREQUENCY 200 24b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 25b46a33e2STvrtko Ursulin 26b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 27b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 28b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 29b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 30b46a33e2STvrtko Ursulin 31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 32537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1; 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54a644fde7STvrtko Ursulin static bool is_engine_config(const u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 57b46a33e2STvrtko Ursulin } 58b46a33e2STvrtko Ursulin 59bc4be0a3STvrtko Ursulin static unsigned int config_gt_id(const u64 config) 60bc4be0a3STvrtko Ursulin { 61bc4be0a3STvrtko Ursulin return config >> __I915_PMU_GT_SHIFT; 62bc4be0a3STvrtko Ursulin } 63bc4be0a3STvrtko Ursulin 64bc4be0a3STvrtko Ursulin static u64 config_counter(const u64 config) 65bc4be0a3STvrtko Ursulin { 66bc4be0a3STvrtko Ursulin return config & ~(~0ULL << __I915_PMU_GT_SHIFT); 67bc4be0a3STvrtko Ursulin } 68bc4be0a3STvrtko Ursulin 69348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config) 70348fb0cbSTvrtko Ursulin { 71348fb0cbSTvrtko Ursulin unsigned int val; 72348fb0cbSTvrtko Ursulin 73bc4be0a3STvrtko Ursulin switch (config_counter(config)) { 74348fb0cbSTvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 75348fb0cbSTvrtko Ursulin val = __I915_PMU_ACTUAL_FREQUENCY_ENABLED; 76348fb0cbSTvrtko Ursulin break; 77348fb0cbSTvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 78348fb0cbSTvrtko Ursulin val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED; 79348fb0cbSTvrtko Ursulin break; 80348fb0cbSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 81348fb0cbSTvrtko Ursulin val = __I915_PMU_RC6_RESIDENCY_ENABLED; 82348fb0cbSTvrtko Ursulin break; 83348fb0cbSTvrtko Ursulin default: 84348fb0cbSTvrtko Ursulin /* 85348fb0cbSTvrtko Ursulin * Events that do not require sampling, or tracking state 86348fb0cbSTvrtko Ursulin * transitions between enabled and disabled can be ignored. 87348fb0cbSTvrtko Ursulin */ 88348fb0cbSTvrtko Ursulin return -1; 89348fb0cbSTvrtko Ursulin } 90348fb0cbSTvrtko Ursulin 91bc4be0a3STvrtko Ursulin return I915_ENGINE_SAMPLE_COUNT + 92bc4be0a3STvrtko Ursulin config_gt_id(config) * __I915_PMU_TRACKED_EVENT_COUNT + 93bc4be0a3STvrtko Ursulin val; 94348fb0cbSTvrtko Ursulin } 95348fb0cbSTvrtko Ursulin 96348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config) 97b46a33e2STvrtko Ursulin { 98b46a33e2STvrtko Ursulin if (is_engine_config(config)) 99b46a33e2STvrtko Ursulin return engine_config_sample(config); 100b46a33e2STvrtko Ursulin else 101348fb0cbSTvrtko Ursulin return other_bit(config); 102b46a33e2STvrtko Ursulin } 103b46a33e2STvrtko Ursulin 104a644fde7STvrtko Ursulin static u32 config_mask(const u64 config) 105b46a33e2STvrtko Ursulin { 106a644fde7STvrtko Ursulin unsigned int bit = config_bit(config); 107a644fde7STvrtko Ursulin 108a644fde7STvrtko Ursulin if (__builtin_constant_p(config)) 109a644fde7STvrtko Ursulin BUILD_BUG_ON(bit > 110a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 111a644fde7STvrtko Ursulin enable)) - 1); 112a644fde7STvrtko Ursulin else 113a644fde7STvrtko Ursulin WARN_ON_ONCE(bit > 114a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 115a644fde7STvrtko Ursulin enable)) - 1); 116a644fde7STvrtko Ursulin 117a644fde7STvrtko Ursulin return BIT(config_bit(config)); 118b46a33e2STvrtko Ursulin } 119b46a33e2STvrtko Ursulin 120b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 121b46a33e2STvrtko Ursulin { 122b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 123b46a33e2STvrtko Ursulin } 124b46a33e2STvrtko Ursulin 125348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event) 126b46a33e2STvrtko Ursulin { 127348fb0cbSTvrtko Ursulin return config_bit(event->attr.config); 128b46a33e2STvrtko Ursulin } 129b46a33e2STvrtko Ursulin 130bc4be0a3STvrtko Ursulin static u32 frequency_enabled_mask(void) 131bc4be0a3STvrtko Ursulin { 132bc4be0a3STvrtko Ursulin unsigned int i; 133bc4be0a3STvrtko Ursulin u32 mask = 0; 134bc4be0a3STvrtko Ursulin 135bc4be0a3STvrtko Ursulin for (i = 0; i < I915_PMU_MAX_GTS; i++) 136bc4be0a3STvrtko Ursulin mask |= config_mask(__I915_PMU_ACTUAL_FREQUENCY(i)) | 137bc4be0a3STvrtko Ursulin config_mask(__I915_PMU_REQUESTED_FREQUENCY(i)); 138bc4be0a3STvrtko Ursulin 139bc4be0a3STvrtko Ursulin return mask; 140bc4be0a3STvrtko Ursulin } 141bc4be0a3STvrtko Ursulin 142*ab129025SAshutosh Dixit static bool pmu_needs_timer(struct i915_pmu *pmu) 143feff0dc6STvrtko Ursulin { 144908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 145348fb0cbSTvrtko Ursulin u32 enable; 146feff0dc6STvrtko Ursulin 147feff0dc6STvrtko Ursulin /* 148feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 149feff0dc6STvrtko Ursulin * 150feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 151feff0dc6STvrtko Ursulin */ 152908091c8STvrtko Ursulin enable = pmu->enable; 153feff0dc6STvrtko Ursulin 154feff0dc6STvrtko Ursulin /* 155feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 156feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 157feff0dc6STvrtko Ursulin */ 158bc4be0a3STvrtko Ursulin enable &= frequency_enabled_mask() | ENGINE_SAMPLE_MASK; 159feff0dc6STvrtko Ursulin 160feff0dc6STvrtko Ursulin /* 161b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 162b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 163b3add01eSTvrtko Ursulin */ 164*ab129025SAshutosh Dixit if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 165b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 166feff0dc6STvrtko Ursulin 167feff0dc6STvrtko Ursulin /* 168feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 169feff0dc6STvrtko Ursulin */ 170feff0dc6STvrtko Ursulin return enable; 171feff0dc6STvrtko Ursulin } 172feff0dc6STvrtko Ursulin 173c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt) 17416ffe73cSChris Wilson { 17516ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 17616ffe73cSChris Wilson u64 val; 17716ffe73cSChris Wilson 17878d0b455SAshutosh Dixit val = intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6); 17916ffe73cSChris Wilson 18016ffe73cSChris Wilson if (HAS_RC6p(i915)) 18178d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6p); 18216ffe73cSChris Wilson 18316ffe73cSChris Wilson if (HAS_RC6pp(i915)) 18478d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6pp); 18516ffe73cSChris Wilson 18616ffe73cSChris Wilson return val; 18716ffe73cSChris Wilson } 18816ffe73cSChris Wilson 189c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt) 19016ffe73cSChris Wilson { 191c51c29fbSTvrtko Ursulin return ktime_to_ns(ktime_sub(ktime_get_raw(), kt)); 19216ffe73cSChris Wilson } 19316ffe73cSChris Wilson 194bc4be0a3STvrtko Ursulin static unsigned int 195bc4be0a3STvrtko Ursulin __sample_idx(struct i915_pmu *pmu, unsigned int gt_id, int sample) 196bc4be0a3STvrtko Ursulin { 197bc4be0a3STvrtko Ursulin unsigned int idx = gt_id * __I915_NUM_PMU_SAMPLERS + sample; 198bc4be0a3STvrtko Ursulin 199bc4be0a3STvrtko Ursulin GEM_BUG_ON(idx >= ARRAY_SIZE(pmu->sample)); 200bc4be0a3STvrtko Ursulin 201bc4be0a3STvrtko Ursulin return idx; 202bc4be0a3STvrtko Ursulin } 203bc4be0a3STvrtko Ursulin 204bc4be0a3STvrtko Ursulin static u64 read_sample(struct i915_pmu *pmu, unsigned int gt_id, int sample) 205bc4be0a3STvrtko Ursulin { 206bc4be0a3STvrtko Ursulin return pmu->sample[__sample_idx(pmu, gt_id, sample)].cur; 207bc4be0a3STvrtko Ursulin } 208bc4be0a3STvrtko Ursulin 209bc4be0a3STvrtko Ursulin static void 210bc4be0a3STvrtko Ursulin store_sample(struct i915_pmu *pmu, unsigned int gt_id, int sample, u64 val) 211bc4be0a3STvrtko Ursulin { 212bc4be0a3STvrtko Ursulin pmu->sample[__sample_idx(pmu, gt_id, sample)].cur = val; 213bc4be0a3STvrtko Ursulin } 214bc4be0a3STvrtko Ursulin 215bc4be0a3STvrtko Ursulin static void 216bc4be0a3STvrtko Ursulin add_sample_mult(struct i915_pmu *pmu, unsigned int gt_id, int sample, u32 val, u32 mul) 217bc4be0a3STvrtko Ursulin { 218bc4be0a3STvrtko Ursulin pmu->sample[__sample_idx(pmu, gt_id, sample)].cur += mul_u32_u32(val, mul); 219bc4be0a3STvrtko Ursulin } 220bc4be0a3STvrtko Ursulin 221df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 22216ffe73cSChris Wilson { 223df6a4205STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 224bc4be0a3STvrtko Ursulin const unsigned int gt_id = gt->info.id; 225df6a4205STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 226df6a4205STvrtko Ursulin unsigned long flags; 227df6a4205STvrtko Ursulin bool awake = false; 22816ffe73cSChris Wilson u64 val; 22916ffe73cSChris Wilson 230df6a4205STvrtko Ursulin if (intel_gt_pm_get_if_awake(gt)) { 231df6a4205STvrtko Ursulin val = __get_rc6(gt); 232df6a4205STvrtko Ursulin intel_gt_pm_put_async(gt); 233df6a4205STvrtko Ursulin awake = true; 234df6a4205STvrtko Ursulin } 235df6a4205STvrtko Ursulin 236df6a4205STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 237df6a4205STvrtko Ursulin 238df6a4205STvrtko Ursulin if (awake) { 239bc4be0a3STvrtko Ursulin store_sample(pmu, gt_id, __I915_SAMPLE_RC6, val); 240df6a4205STvrtko Ursulin } else { 24116ffe73cSChris Wilson /* 24216ffe73cSChris Wilson * We think we are runtime suspended. 24316ffe73cSChris Wilson * 24416ffe73cSChris Wilson * Report the delta from when the device was suspended to now, 24516ffe73cSChris Wilson * on top of the last known real value, as the approximated RC6 24616ffe73cSChris Wilson * counter value. 24716ffe73cSChris Wilson */ 248bc4be0a3STvrtko Ursulin val = ktime_since_raw(pmu->sleep_last[gt_id]); 249bc4be0a3STvrtko Ursulin val += read_sample(pmu, gt_id, __I915_SAMPLE_RC6); 25016ffe73cSChris Wilson } 25116ffe73cSChris Wilson 252bc4be0a3STvrtko Ursulin if (val < read_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED)) 253bc4be0a3STvrtko Ursulin val = read_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED); 25416ffe73cSChris Wilson else 255bc4be0a3STvrtko Ursulin store_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED, val); 25616ffe73cSChris Wilson 25716ffe73cSChris Wilson spin_unlock_irqrestore(&pmu->lock, flags); 25816ffe73cSChris Wilson 25916ffe73cSChris Wilson return val; 26016ffe73cSChris Wilson } 26116ffe73cSChris Wilson 262dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu) 263dbe13ae1STvrtko Ursulin { 264dbe13ae1STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 265bc4be0a3STvrtko Ursulin struct intel_gt *gt; 266bc4be0a3STvrtko Ursulin unsigned int i; 267bc4be0a3STvrtko Ursulin 268bc4be0a3STvrtko Ursulin for_each_gt(gt, i915, i) { 269dbe13ae1STvrtko Ursulin intel_wakeref_t wakeref; 270dbe13ae1STvrtko Ursulin 271bc4be0a3STvrtko Ursulin with_intel_runtime_pm(gt->uncore->rpm, wakeref) { 272bc4be0a3STvrtko Ursulin u64 val = __get_rc6(gt); 273bc4be0a3STvrtko Ursulin 274bc4be0a3STvrtko Ursulin store_sample(pmu, i, __I915_SAMPLE_RC6, val); 275bc4be0a3STvrtko Ursulin store_sample(pmu, i, __I915_SAMPLE_RC6_LAST_REPORTED, 276bc4be0a3STvrtko Ursulin val); 277bc4be0a3STvrtko Ursulin pmu->sleep_last[i] = ktime_get_raw(); 278bc4be0a3STvrtko Ursulin } 279dbe13ae1STvrtko Ursulin } 280dbe13ae1STvrtko Ursulin } 281dbe13ae1STvrtko Ursulin 282da5d5167STvrtko Ursulin static void park_rc6(struct intel_gt *gt) 283feff0dc6STvrtko Ursulin { 284da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 285908091c8STvrtko Ursulin 286bc4be0a3STvrtko Ursulin store_sample(pmu, gt->info.id, __I915_SAMPLE_RC6, __get_rc6(gt)); 287bc4be0a3STvrtko Ursulin pmu->sleep_last[gt->info.id] = ktime_get_raw(); 288feff0dc6STvrtko Ursulin } 289feff0dc6STvrtko Ursulin 290908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 291feff0dc6STvrtko Ursulin { 292*ab129025SAshutosh Dixit if (!pmu->timer_enabled && pmu_needs_timer(pmu)) { 293908091c8STvrtko Ursulin pmu->timer_enabled = true; 294908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 295908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 296feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 297feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 298feff0dc6STvrtko Ursulin } 299feff0dc6STvrtko Ursulin } 300feff0dc6STvrtko Ursulin 301da5d5167STvrtko Ursulin void i915_pmu_gt_parked(struct intel_gt *gt) 30216ffe73cSChris Wilson { 303da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 30416ffe73cSChris Wilson 30516ffe73cSChris Wilson if (!pmu->base.event_init) 30616ffe73cSChris Wilson return; 30716ffe73cSChris Wilson 30816ffe73cSChris Wilson spin_lock_irq(&pmu->lock); 30916ffe73cSChris Wilson 310da5d5167STvrtko Ursulin park_rc6(gt); 31116ffe73cSChris Wilson 31216ffe73cSChris Wilson /* 31316ffe73cSChris Wilson * Signal sampling timer to stop if only engine events are enabled and 31416ffe73cSChris Wilson * GPU went idle. 31516ffe73cSChris Wilson */ 316b319cc59STvrtko Ursulin pmu->unparked &= ~BIT(gt->info.id); 317b319cc59STvrtko Ursulin if (pmu->unparked == 0) 318*ab129025SAshutosh Dixit pmu->timer_enabled = false; 31916ffe73cSChris Wilson 32016ffe73cSChris Wilson spin_unlock_irq(&pmu->lock); 32116ffe73cSChris Wilson } 32216ffe73cSChris Wilson 323da5d5167STvrtko Ursulin void i915_pmu_gt_unparked(struct intel_gt *gt) 324feff0dc6STvrtko Ursulin { 325da5d5167STvrtko Ursulin struct i915_pmu *pmu = >->i915->pmu; 326908091c8STvrtko Ursulin 327908091c8STvrtko Ursulin if (!pmu->base.event_init) 328feff0dc6STvrtko Ursulin return; 329feff0dc6STvrtko Ursulin 330908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 33116ffe73cSChris Wilson 332feff0dc6STvrtko Ursulin /* 333feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 334feff0dc6STvrtko Ursulin */ 335b319cc59STvrtko Ursulin if (pmu->unparked == 0) 336908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 33716ffe73cSChris Wilson 338b319cc59STvrtko Ursulin pmu->unparked |= BIT(gt->info.id); 339b319cc59STvrtko Ursulin 340908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 341feff0dc6STvrtko Ursulin } 342feff0dc6STvrtko Ursulin 343b46a33e2STvrtko Ursulin static void 3449f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 345b46a33e2STvrtko Ursulin { 3469f473ecfSTvrtko Ursulin sample->cur += val; 347b46a33e2STvrtko Ursulin } 348b46a33e2STvrtko Ursulin 349d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915) 350d79e1bd6SChris Wilson { 351d79e1bd6SChris Wilson /* 352d79e1bd6SChris Wilson * We have to avoid concurrent mmio cache line access on gen7 or 353d79e1bd6SChris Wilson * risk a machine hang. For a fun history lesson dig out the old 354d79e1bd6SChris Wilson * userspace intel_gpu_top and run it on Ivybridge or Haswell! 355d79e1bd6SChris Wilson */ 356651e7d48SLucas De Marchi return GRAPHICS_VER(i915) == 7; 357d79e1bd6SChris Wilson } 358d79e1bd6SChris Wilson 3596ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns) 360b46a33e2STvrtko Ursulin { 361d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 362d0aa694bSChris Wilson bool busy; 363b46a33e2STvrtko Ursulin u32 val; 364b46a33e2STvrtko Ursulin 36528fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 366d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 3676ec81b82SArnd Bergmann return; 368b46a33e2STvrtko Ursulin 3699f473ecfSTvrtko Ursulin if (val & RING_WAIT) 370d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 3719f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 372d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 373b46a33e2STvrtko Ursulin 37454fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 37554fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 3766ec81b82SArnd Bergmann return; 37754fc577dSTvrtko Ursulin 378d0aa694bSChris Wilson /* 379d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 380d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 381d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 382d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 383d0aa694bSChris Wilson * busy if either waiting or !idle. 384d0aa694bSChris Wilson */ 385d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 386d0aa694bSChris Wilson if (!busy) { 38728fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 388d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 389d0aa694bSChris Wilson } 390d0aa694bSChris Wilson if (busy) 391d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 3926ec81b82SArnd Bergmann } 393b46a33e2STvrtko Ursulin 3946ec81b82SArnd Bergmann static void 3956ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns) 3966ec81b82SArnd Bergmann { 3976ec81b82SArnd Bergmann struct drm_i915_private *i915 = gt->i915; 3986ec81b82SArnd Bergmann struct intel_engine_cs *engine; 3996ec81b82SArnd Bergmann enum intel_engine_id id; 4006ec81b82SArnd Bergmann unsigned long flags; 4016ec81b82SArnd Bergmann 4026ec81b82SArnd Bergmann if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 4036ec81b82SArnd Bergmann return; 4046ec81b82SArnd Bergmann 4056ec81b82SArnd Bergmann if (!intel_gt_pm_is_awake(gt)) 4066ec81b82SArnd Bergmann return; 4076ec81b82SArnd Bergmann 4086ec81b82SArnd Bergmann for_each_engine(engine, gt, id) { 40908322dabSTvrtko Ursulin if (!engine->pmu.enable) 41008322dabSTvrtko Ursulin continue; 41108322dabSTvrtko Ursulin 4126ec81b82SArnd Bergmann if (!intel_engine_pm_get_if_awake(engine)) 4136ec81b82SArnd Bergmann continue; 4146ec81b82SArnd Bergmann 4156ec81b82SArnd Bergmann if (exclusive_mmio_access(i915)) { 4166ec81b82SArnd Bergmann spin_lock_irqsave(&engine->uncore->lock, flags); 4176ec81b82SArnd Bergmann engine_sample(engine, period_ns); 4186ec81b82SArnd Bergmann spin_unlock_irqrestore(&engine->uncore->lock, flags); 4196ec81b82SArnd Bergmann } else { 4206ec81b82SArnd Bergmann engine_sample(engine, period_ns); 4216ec81b82SArnd Bergmann } 4226ec81b82SArnd Bergmann 42307779a76SChris Wilson intel_engine_pm_put_async(engine); 42451fbd8deSChris Wilson } 425b46a33e2STvrtko Ursulin } 426b46a33e2STvrtko Ursulin 427bc4be0a3STvrtko Ursulin static bool 428bc4be0a3STvrtko Ursulin frequency_sampling_enabled(struct i915_pmu *pmu, unsigned int gt) 429b66ecd04STvrtko Ursulin { 430b66ecd04STvrtko Ursulin return pmu->enable & 431bc4be0a3STvrtko Ursulin (config_mask(__I915_PMU_ACTUAL_FREQUENCY(gt)) | 432bc4be0a3STvrtko Ursulin config_mask(__I915_PMU_REQUESTED_FREQUENCY(gt))); 433b66ecd04STvrtko Ursulin } 434b66ecd04STvrtko Ursulin 4359f473ecfSTvrtko Ursulin static void 43608ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 437b46a33e2STvrtko Ursulin { 43808ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 439bc4be0a3STvrtko Ursulin const unsigned int gt_id = gt->info.id; 44008ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 4413e7abf81SAndi Shyti struct intel_rps *rps = >->rps; 44208ce5c64STvrtko Ursulin 443bc4be0a3STvrtko Ursulin if (!frequency_sampling_enabled(pmu, gt_id)) 444b66ecd04STvrtko Ursulin return; 445b66ecd04STvrtko Ursulin 446b66ecd04STvrtko Ursulin /* Report 0/0 (actual/requested) frequency while parked. */ 447b66ecd04STvrtko Ursulin if (!intel_gt_pm_get_if_awake(gt)) 448b66ecd04STvrtko Ursulin return; 449b66ecd04STvrtko Ursulin 450bc4be0a3STvrtko Ursulin if (pmu->enable & config_mask(__I915_PMU_ACTUAL_FREQUENCY(gt_id))) { 451b46a33e2STvrtko Ursulin u32 val; 452b46a33e2STvrtko Ursulin 453c1c82d26SChris Wilson /* 454c1c82d26SChris Wilson * We take a quick peek here without using forcewake 455c1c82d26SChris Wilson * so that we don't perturb the system under observation 456c1c82d26SChris Wilson * (forcewake => !rc6 => increased power use). We expect 457c1c82d26SChris Wilson * that if the read fails because it is outside of the 458c1c82d26SChris Wilson * mmio power well, then it will return 0 -- in which 459c1c82d26SChris Wilson * case we assume the system is running at the intended 460c1c82d26SChris Wilson * frequency. Fortunately, the read should rarely fail! 461c1c82d26SChris Wilson */ 46244df42e6SAshutosh Dixit val = intel_rps_read_actual_frequency_fw(rps); 46344df42e6SAshutosh Dixit if (!val) 46444df42e6SAshutosh Dixit val = intel_gpu_freq(rps, rps->cur_freq); 465b46a33e2STvrtko Ursulin 466bc4be0a3STvrtko Ursulin add_sample_mult(pmu, gt_id, __I915_SAMPLE_FREQ_ACT, 46744df42e6SAshutosh Dixit val, period_ns / 1000); 468b46a33e2STvrtko Ursulin } 469b46a33e2STvrtko Ursulin 470bc4be0a3STvrtko Ursulin if (pmu->enable & config_mask(__I915_PMU_REQUESTED_FREQUENCY(gt_id))) { 471bc4be0a3STvrtko Ursulin add_sample_mult(pmu, gt_id, __I915_SAMPLE_FREQ_REQ, 47241e5c17eSVinay Belgaumkar intel_rps_get_requested_frequency(rps), 4739f473ecfSTvrtko Ursulin period_ns / 1000); 474b46a33e2STvrtko Ursulin } 475b66ecd04STvrtko Ursulin 476b66ecd04STvrtko Ursulin intel_gt_pm_put_async(gt); 477b46a33e2STvrtko Ursulin } 478b46a33e2STvrtko Ursulin 479b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 480b46a33e2STvrtko Ursulin { 481b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 482b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 483908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 4849f473ecfSTvrtko Ursulin unsigned int period_ns; 485e367d3c4STvrtko Ursulin struct intel_gt *gt; 486e367d3c4STvrtko Ursulin unsigned int i; 4879f473ecfSTvrtko Ursulin ktime_t now; 488b46a33e2STvrtko Ursulin 489908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 490b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 491b46a33e2STvrtko Ursulin 4929f473ecfSTvrtko Ursulin now = ktime_get(); 493908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 494908091c8STvrtko Ursulin pmu->timer_last = now; 495b46a33e2STvrtko Ursulin 4969f473ecfSTvrtko Ursulin /* 4979f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 4989f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 4999f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 5009f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 5019f473ecfSTvrtko Ursulin */ 502e367d3c4STvrtko Ursulin 503e367d3c4STvrtko Ursulin for_each_gt(gt, i915, i) { 504b319cc59STvrtko Ursulin if (!(pmu->unparked & BIT(i))) 505b319cc59STvrtko Ursulin continue; 506b319cc59STvrtko Ursulin 50708ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 50808ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 509e367d3c4STvrtko Ursulin } 5109f473ecfSTvrtko Ursulin 5119f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 5129f473ecfSTvrtko Ursulin 513b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 514b46a33e2STvrtko Ursulin } 515b46a33e2STvrtko Ursulin 516b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 517b46a33e2STvrtko Ursulin { 518bf07f6ebSPankaj Bharadiya struct drm_i915_private *i915 = 519bf07f6ebSPankaj Bharadiya container_of(event->pmu, typeof(*i915), pmu.base); 520bf07f6ebSPankaj Bharadiya 521bf07f6ebSPankaj Bharadiya drm_WARN_ON(&i915->drm, event->parent); 522b00bccb3STvrtko Ursulin 523b00bccb3STvrtko Ursulin drm_dev_put(&i915->drm); 524b46a33e2STvrtko Ursulin } 525b46a33e2STvrtko Ursulin 526109ec558STvrtko Ursulin static int 527109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 528109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 529b46a33e2STvrtko Ursulin { 530109ec558STvrtko Ursulin switch (sample) { 531b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 532b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 533b46a33e2STvrtko Ursulin break; 534b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 535651e7d48SLucas De Marchi if (GRAPHICS_VER(engine->i915) < 6) 536b46a33e2STvrtko Ursulin return -ENODEV; 537b46a33e2STvrtko Ursulin break; 538b46a33e2STvrtko Ursulin default: 539b46a33e2STvrtko Ursulin return -ENOENT; 540b46a33e2STvrtko Ursulin } 541b46a33e2STvrtko Ursulin 542b46a33e2STvrtko Ursulin return 0; 543b46a33e2STvrtko Ursulin } 544b46a33e2STvrtko Ursulin 545109ec558STvrtko Ursulin static int 546109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 547109ec558STvrtko Ursulin { 5482cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 549399cd979STvrtko Ursulin 550bc4be0a3STvrtko Ursulin unsigned int gt_id = config_gt_id(config); 551bc4be0a3STvrtko Ursulin unsigned int max_gt_id = HAS_EXTRA_GT_LIST(i915) ? 1 : 0; 552bc4be0a3STvrtko Ursulin 553bc4be0a3STvrtko Ursulin if (gt_id > max_gt_id) 554bc4be0a3STvrtko Ursulin return -ENOENT; 555bc4be0a3STvrtko Ursulin 556bc4be0a3STvrtko Ursulin switch (config_counter(config)) { 557109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 558109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 559109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 560109ec558STvrtko Ursulin return -ENODEV; 561df561f66SGustavo A. R. Silva fallthrough; 562109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 563651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) < 6) 564109ec558STvrtko Ursulin return -ENODEV; 565109ec558STvrtko Ursulin break; 566109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 567bc4be0a3STvrtko Ursulin if (gt_id) 568bc4be0a3STvrtko Ursulin return -ENOENT; 569109ec558STvrtko Ursulin break; 570109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 571399cd979STvrtko Ursulin if (!gt->rc6.supported) 572109ec558STvrtko Ursulin return -ENODEV; 573109ec558STvrtko Ursulin break; 5748c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 5758c3b1ba0SChris Wilson break; 576109ec558STvrtko Ursulin default: 577109ec558STvrtko Ursulin return -ENOENT; 578109ec558STvrtko Ursulin } 579109ec558STvrtko Ursulin 580109ec558STvrtko Ursulin return 0; 581109ec558STvrtko Ursulin } 582109ec558STvrtko Ursulin 583109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 584109ec558STvrtko Ursulin { 585109ec558STvrtko Ursulin struct drm_i915_private *i915 = 586109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 587109ec558STvrtko Ursulin struct intel_engine_cs *engine; 588109ec558STvrtko Ursulin 589109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 590109ec558STvrtko Ursulin engine_event_instance(event)); 591109ec558STvrtko Ursulin if (!engine) 592109ec558STvrtko Ursulin return -ENODEV; 593109ec558STvrtko Ursulin 594426d0073SChris Wilson return engine_event_status(engine, engine_event_sample(event)); 595109ec558STvrtko Ursulin } 596109ec558STvrtko Ursulin 597b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 598b46a33e2STvrtko Ursulin { 599b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 600b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 601b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 6020426c046STvrtko Ursulin int ret; 603b46a33e2STvrtko Ursulin 604b00bccb3STvrtko Ursulin if (pmu->closed) 605b00bccb3STvrtko Ursulin return -ENODEV; 606b00bccb3STvrtko Ursulin 607b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 608b46a33e2STvrtko Ursulin return -ENOENT; 609b46a33e2STvrtko Ursulin 610b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 611b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 612b46a33e2STvrtko Ursulin return -EINVAL; 613b46a33e2STvrtko Ursulin 614b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 615b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 616b46a33e2STvrtko Ursulin 617b46a33e2STvrtko Ursulin if (event->cpu < 0) 618b46a33e2STvrtko Ursulin return -EINVAL; 619b46a33e2STvrtko Ursulin 6200426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 6210426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 62200a79722STvrtko Ursulin return -EINVAL; 623b46a33e2STvrtko Ursulin 624109ec558STvrtko Ursulin if (is_engine_event(event)) 625b46a33e2STvrtko Ursulin ret = engine_event_init(event); 626109ec558STvrtko Ursulin else 627109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 628b46a33e2STvrtko Ursulin if (ret) 629b46a33e2STvrtko Ursulin return ret; 630b46a33e2STvrtko Ursulin 631b00bccb3STvrtko Ursulin if (!event->parent) { 632b00bccb3STvrtko Ursulin drm_dev_get(&i915->drm); 633b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 634b00bccb3STvrtko Ursulin } 635b46a33e2STvrtko Ursulin 636b46a33e2STvrtko Ursulin return 0; 637b46a33e2STvrtko Ursulin } 638b46a33e2STvrtko Ursulin 639ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 640b46a33e2STvrtko Ursulin { 641b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 642b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 643908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 644b46a33e2STvrtko Ursulin u64 val = 0; 645b46a33e2STvrtko Ursulin 646b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 647b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 648b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 649b46a33e2STvrtko Ursulin 650b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 651b46a33e2STvrtko Ursulin engine_event_class(event), 652b46a33e2STvrtko Ursulin engine_event_instance(event)); 653b46a33e2STvrtko Ursulin 65448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&i915->drm, !engine)) { 655b46a33e2STvrtko Ursulin /* Do nothing */ 656b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 657b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 658810b7ee3SChris Wilson ktime_t unused; 659810b7ee3SChris Wilson 660810b7ee3SChris Wilson val = ktime_to_ns(intel_engine_get_busy_time(engine, 661810b7ee3SChris Wilson &unused)); 662b46a33e2STvrtko Ursulin } else { 663b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 664b46a33e2STvrtko Ursulin } 665b46a33e2STvrtko Ursulin } else { 666bc4be0a3STvrtko Ursulin const unsigned int gt_id = config_gt_id(event->attr.config); 667bc4be0a3STvrtko Ursulin const u64 config = config_counter(event->attr.config); 668bc4be0a3STvrtko Ursulin 669bc4be0a3STvrtko Ursulin switch (config) { 670b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 671b46a33e2STvrtko Ursulin val = 672bc4be0a3STvrtko Ursulin div_u64(read_sample(pmu, gt_id, 673bc4be0a3STvrtko Ursulin __I915_SAMPLE_FREQ_ACT), 6749f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 675b46a33e2STvrtko Ursulin break; 676b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 677b46a33e2STvrtko Ursulin val = 678bc4be0a3STvrtko Ursulin div_u64(read_sample(pmu, gt_id, 679bc4be0a3STvrtko Ursulin __I915_SAMPLE_FREQ_REQ), 6809f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 681b46a33e2STvrtko Ursulin break; 6820cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 6839c6508b9SThomas Gleixner val = READ_ONCE(pmu->irq_count); 6840cd4684dSTvrtko Ursulin break; 6856060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 686bc4be0a3STvrtko Ursulin val = get_rc6(i915->gt[gt_id]); 6876060b6aeSTvrtko Ursulin break; 6888c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 6892cbc876dSMichał Winiarski val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915))); 6908c3b1ba0SChris Wilson break; 691b46a33e2STvrtko Ursulin } 692b46a33e2STvrtko Ursulin } 693b46a33e2STvrtko Ursulin 694b46a33e2STvrtko Ursulin return val; 695b46a33e2STvrtko Ursulin } 696b46a33e2STvrtko Ursulin 697b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 698b46a33e2STvrtko Ursulin { 699b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 700b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 701b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 702b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 703b46a33e2STvrtko Ursulin u64 prev, new; 704b46a33e2STvrtko Ursulin 705b00bccb3STvrtko Ursulin if (pmu->closed) { 706b00bccb3STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 707b00bccb3STvrtko Ursulin return; 708b00bccb3STvrtko Ursulin } 709b46a33e2STvrtko Ursulin again: 710b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 711ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 712b46a33e2STvrtko Ursulin 713b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 714b46a33e2STvrtko Ursulin goto again; 715b46a33e2STvrtko Ursulin 716b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 717b46a33e2STvrtko Ursulin } 718b46a33e2STvrtko Ursulin 719b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 720b46a33e2STvrtko Ursulin { 721b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 722b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 723a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 724908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 725b46a33e2STvrtko Ursulin unsigned long flags; 726b46a33e2STvrtko Ursulin 727348fb0cbSTvrtko Ursulin if (bit == -1) 728348fb0cbSTvrtko Ursulin goto update; 729348fb0cbSTvrtko Ursulin 730908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 731b46a33e2STvrtko Ursulin 732b46a33e2STvrtko Ursulin /* 733b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 734b46a33e2STvrtko Ursulin * the event reference counter. 735b46a33e2STvrtko Ursulin */ 736908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 737908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 738908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 739f4e9894bSChris Wilson 740a644fde7STvrtko Ursulin pmu->enable |= BIT(bit); 741908091c8STvrtko Ursulin pmu->enable_count[bit]++; 742b46a33e2STvrtko Ursulin 743b46a33e2STvrtko Ursulin /* 744feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 745feff0dc6STvrtko Ursulin */ 746908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 747feff0dc6STvrtko Ursulin 748feff0dc6STvrtko Ursulin /* 749b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 750b46a33e2STvrtko Ursulin * is stored per engine. 751b46a33e2STvrtko Ursulin */ 752b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 753b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 754b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 755b46a33e2STvrtko Ursulin 756b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 757b46a33e2STvrtko Ursulin engine_event_class(event), 758b46a33e2STvrtko Ursulin engine_event_instance(event)); 759b46a33e2STvrtko Ursulin 76026a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 76126a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 76226a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 76326a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 76426a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 76526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 766b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 76726a11deeSTvrtko Ursulin 76826a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 769b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 770b46a33e2STvrtko Ursulin } 771b46a33e2STvrtko Ursulin 772908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 773ad055fb8STvrtko Ursulin 774348fb0cbSTvrtko Ursulin update: 775b46a33e2STvrtko Ursulin /* 776b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 777b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 778b46a33e2STvrtko Ursulin * an existing non-zero value. 779b46a33e2STvrtko Ursulin */ 780ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 781b46a33e2STvrtko Ursulin } 782b46a33e2STvrtko Ursulin 783b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 784b46a33e2STvrtko Ursulin { 785b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 786b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 787a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 788908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 789b46a33e2STvrtko Ursulin unsigned long flags; 790b46a33e2STvrtko Ursulin 791348fb0cbSTvrtko Ursulin if (bit == -1) 792348fb0cbSTvrtko Ursulin return; 793348fb0cbSTvrtko Ursulin 794908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 795b46a33e2STvrtko Ursulin 796b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 797b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 798b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 799b46a33e2STvrtko Ursulin 800b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 801b46a33e2STvrtko Ursulin engine_event_class(event), 802b46a33e2STvrtko Ursulin engine_event_instance(event)); 80326a11deeSTvrtko Ursulin 80426a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 80526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 806b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 80726a11deeSTvrtko Ursulin 808b46a33e2STvrtko Ursulin /* 809b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 810b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 811b46a33e2STvrtko Ursulin */ 812b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 813b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 814b46a33e2STvrtko Ursulin } 815b46a33e2STvrtko Ursulin 816908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 817908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 818b46a33e2STvrtko Ursulin /* 819b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 820b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 821b46a33e2STvrtko Ursulin */ 822908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 823a644fde7STvrtko Ursulin pmu->enable &= ~BIT(bit); 824*ab129025SAshutosh Dixit pmu->timer_enabled &= pmu_needs_timer(pmu); 825feff0dc6STvrtko Ursulin } 826b46a33e2STvrtko Ursulin 827908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 828b46a33e2STvrtko Ursulin } 829b46a33e2STvrtko Ursulin 830b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 831b46a33e2STvrtko Ursulin { 832b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 833b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 834b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 835b00bccb3STvrtko Ursulin 836b00bccb3STvrtko Ursulin if (pmu->closed) 837b00bccb3STvrtko Ursulin return; 838b00bccb3STvrtko Ursulin 839b46a33e2STvrtko Ursulin i915_pmu_enable(event); 840b46a33e2STvrtko Ursulin event->hw.state = 0; 841b46a33e2STvrtko Ursulin } 842b46a33e2STvrtko Ursulin 843b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 844b46a33e2STvrtko Ursulin { 845b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 846b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 847b46a33e2STvrtko Ursulin i915_pmu_disable(event); 848b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 849b46a33e2STvrtko Ursulin } 850b46a33e2STvrtko Ursulin 851b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 852b46a33e2STvrtko Ursulin { 853b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 854b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 855b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 856b00bccb3STvrtko Ursulin 857b00bccb3STvrtko Ursulin if (pmu->closed) 858b00bccb3STvrtko Ursulin return -ENODEV; 859b00bccb3STvrtko Ursulin 860b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 861b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 862b46a33e2STvrtko Ursulin 863b46a33e2STvrtko Ursulin return 0; 864b46a33e2STvrtko Ursulin } 865b46a33e2STvrtko Ursulin 866b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 867b46a33e2STvrtko Ursulin { 868b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 869b46a33e2STvrtko Ursulin } 870b46a33e2STvrtko Ursulin 871b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 872b46a33e2STvrtko Ursulin { 873b46a33e2STvrtko Ursulin return 0; 874b46a33e2STvrtko Ursulin } 875b46a33e2STvrtko Ursulin 876b7d3aabfSChris Wilson struct i915_str_attribute { 877b7d3aabfSChris Wilson struct device_attribute attr; 878b7d3aabfSChris Wilson const char *str; 879b7d3aabfSChris Wilson }; 880b7d3aabfSChris Wilson 881b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 882b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 883b46a33e2STvrtko Ursulin { 884b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 885b46a33e2STvrtko Ursulin 886b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 887b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 888b46a33e2STvrtko Ursulin } 889b46a33e2STvrtko Ursulin 890b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 891b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 892b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 893b7d3aabfSChris Wilson .str = _config, } \ 894b46a33e2STvrtko Ursulin })[0].attr.attr) 895b46a33e2STvrtko Ursulin 896b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 897b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 898b46a33e2STvrtko Ursulin NULL, 899b46a33e2STvrtko Ursulin }; 900b46a33e2STvrtko Ursulin 901b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 902b46a33e2STvrtko Ursulin .name = "format", 903b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 904b46a33e2STvrtko Ursulin }; 905b46a33e2STvrtko Ursulin 906b7d3aabfSChris Wilson struct i915_ext_attribute { 907b7d3aabfSChris Wilson struct device_attribute attr; 908b7d3aabfSChris Wilson unsigned long val; 909b7d3aabfSChris Wilson }; 910b7d3aabfSChris Wilson 911b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 912b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 913b46a33e2STvrtko Ursulin { 914b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 915b46a33e2STvrtko Ursulin 916b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 917b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 918b46a33e2STvrtko Ursulin } 919b46a33e2STvrtko Ursulin 920177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev, 921177f30c6SYueHaibing struct device_attribute *attr, char *buf) 922b46a33e2STvrtko Ursulin { 923b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 924b46a33e2STvrtko Ursulin } 925b46a33e2STvrtko Ursulin 926177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask); 927b46a33e2STvrtko Ursulin 928b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 929b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 930b46a33e2STvrtko Ursulin NULL, 931b46a33e2STvrtko Ursulin }; 932b46a33e2STvrtko Ursulin 933109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 934b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 935b46a33e2STvrtko Ursulin }; 936b46a33e2STvrtko Ursulin 937906bd0fbSTvrtko Ursulin #define __event(__counter, __name, __unit) \ 938109ec558STvrtko Ursulin { \ 939906bd0fbSTvrtko Ursulin .counter = (__counter), \ 940109ec558STvrtko Ursulin .name = (__name), \ 941109ec558STvrtko Ursulin .unit = (__unit), \ 942906bd0fbSTvrtko Ursulin .global = false, \ 943906bd0fbSTvrtko Ursulin } 944906bd0fbSTvrtko Ursulin 945906bd0fbSTvrtko Ursulin #define __global_event(__counter, __name, __unit) \ 946906bd0fbSTvrtko Ursulin { \ 947906bd0fbSTvrtko Ursulin .counter = (__counter), \ 948906bd0fbSTvrtko Ursulin .name = (__name), \ 949906bd0fbSTvrtko Ursulin .unit = (__unit), \ 950906bd0fbSTvrtko Ursulin .global = true, \ 951109ec558STvrtko Ursulin } 952109ec558STvrtko Ursulin 953109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 954109ec558STvrtko Ursulin { \ 955109ec558STvrtko Ursulin .sample = (__sample), \ 956109ec558STvrtko Ursulin .name = (__name), \ 957109ec558STvrtko Ursulin } 958109ec558STvrtko Ursulin 959109ec558STvrtko Ursulin static struct i915_ext_attribute * 960109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 961109ec558STvrtko Ursulin { 9622bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 963109ec558STvrtko Ursulin attr->attr.attr.name = name; 964109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 965109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 966109ec558STvrtko Ursulin attr->val = config; 967109ec558STvrtko Ursulin 968109ec558STvrtko Ursulin return ++attr; 969109ec558STvrtko Ursulin } 970109ec558STvrtko Ursulin 971109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 972109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 973109ec558STvrtko Ursulin const char *str) 974109ec558STvrtko Ursulin { 9752bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 976109ec558STvrtko Ursulin attr->attr.attr.name = name; 977109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 978109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 979109ec558STvrtko Ursulin attr->event_str = str; 980109ec558STvrtko Ursulin 981109ec558STvrtko Ursulin return ++attr; 982109ec558STvrtko Ursulin } 983109ec558STvrtko Ursulin 984109ec558STvrtko Ursulin static struct attribute ** 985908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 986109ec558STvrtko Ursulin { 987908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 988109ec558STvrtko Ursulin static const struct { 989906bd0fbSTvrtko Ursulin unsigned int counter; 990109ec558STvrtko Ursulin const char *name; 991109ec558STvrtko Ursulin const char *unit; 992906bd0fbSTvrtko Ursulin bool global; 993109ec558STvrtko Ursulin } events[] = { 994906bd0fbSTvrtko Ursulin __event(0, "actual-frequency", "M"), 995906bd0fbSTvrtko Ursulin __event(1, "requested-frequency", "M"), 996906bd0fbSTvrtko Ursulin __global_event(2, "interrupts", NULL), 997906bd0fbSTvrtko Ursulin __event(3, "rc6-residency", "ns"), 998906bd0fbSTvrtko Ursulin __event(4, "software-gt-awake-time", "ns"), 999109ec558STvrtko Ursulin }; 1000109ec558STvrtko Ursulin static const struct { 1001109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 1002109ec558STvrtko Ursulin char *name; 1003109ec558STvrtko Ursulin } engine_events[] = { 1004109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 1005109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 1006109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 1007109ec558STvrtko Ursulin }; 1008109ec558STvrtko Ursulin unsigned int count = 0; 1009109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 1010109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 1011109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 1012109ec558STvrtko Ursulin struct intel_engine_cs *engine; 1013906bd0fbSTvrtko Ursulin struct intel_gt *gt; 1014906bd0fbSTvrtko Ursulin unsigned int i, j; 1015109ec558STvrtko Ursulin 1016109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 1017906bd0fbSTvrtko Ursulin for_each_gt(gt, i915, j) { 1018109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 1019906bd0fbSTvrtko Ursulin u64 config = ___I915_PMU_OTHER(j, events[i].counter); 1020906bd0fbSTvrtko Ursulin 1021906bd0fbSTvrtko Ursulin if (!config_status(i915, config)) 1022109ec558STvrtko Ursulin count++; 1023109ec558STvrtko Ursulin } 1024906bd0fbSTvrtko Ursulin } 1025109ec558STvrtko Ursulin 1026750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 1027109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 1028109ec558STvrtko Ursulin if (!engine_event_status(engine, 1029109ec558STvrtko Ursulin engine_events[i].sample)) 1030109ec558STvrtko Ursulin count++; 1031109ec558STvrtko Ursulin } 1032109ec558STvrtko Ursulin } 1033109ec558STvrtko Ursulin 1034109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 1035dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 1036109ec558STvrtko Ursulin if (!i915_attr) 1037109ec558STvrtko Ursulin goto err_alloc; 1038109ec558STvrtko Ursulin 1039dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 1040109ec558STvrtko Ursulin if (!pmu_attr) 1041109ec558STvrtko Ursulin goto err_alloc; 1042109ec558STvrtko Ursulin 1043109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 1044dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 1045109ec558STvrtko Ursulin if (!attr) 1046109ec558STvrtko Ursulin goto err_alloc; 1047109ec558STvrtko Ursulin 1048109ec558STvrtko Ursulin i915_iter = i915_attr; 1049109ec558STvrtko Ursulin pmu_iter = pmu_attr; 1050109ec558STvrtko Ursulin attr_iter = attr; 1051109ec558STvrtko Ursulin 1052109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 1053906bd0fbSTvrtko Ursulin for_each_gt(gt, i915, j) { 1054109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 1055906bd0fbSTvrtko Ursulin u64 config = ___I915_PMU_OTHER(j, events[i].counter); 1056109ec558STvrtko Ursulin char *str; 1057109ec558STvrtko Ursulin 1058906bd0fbSTvrtko Ursulin if (config_status(i915, config)) 1059109ec558STvrtko Ursulin continue; 1060109ec558STvrtko Ursulin 1061906bd0fbSTvrtko Ursulin if (events[i].global || !HAS_EXTRA_GT_LIST(i915)) 1062109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 1063906bd0fbSTvrtko Ursulin else 1064906bd0fbSTvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-gt%u", 1065906bd0fbSTvrtko Ursulin events[i].name, j); 1066109ec558STvrtko Ursulin if (!str) 1067109ec558STvrtko Ursulin goto err; 1068109ec558STvrtko Ursulin 1069109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 1070906bd0fbSTvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, config); 1071109ec558STvrtko Ursulin 1072109ec558STvrtko Ursulin if (events[i].unit) { 1073906bd0fbSTvrtko Ursulin if (events[i].global || !HAS_EXTRA_GT_LIST(i915)) 1074906bd0fbSTvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", 1075906bd0fbSTvrtko Ursulin events[i].name); 1076906bd0fbSTvrtko Ursulin else 1077906bd0fbSTvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-gt%u.unit", 1078906bd0fbSTvrtko Ursulin events[i].name, j); 1079109ec558STvrtko Ursulin if (!str) 1080109ec558STvrtko Ursulin goto err; 1081109ec558STvrtko Ursulin 1082109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1083906bd0fbSTvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, 1084906bd0fbSTvrtko Ursulin events[i].unit); 1085906bd0fbSTvrtko Ursulin } 1086109ec558STvrtko Ursulin } 1087109ec558STvrtko Ursulin } 1088109ec558STvrtko Ursulin 1089109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 1090750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 1091109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 1092109ec558STvrtko Ursulin char *str; 1093109ec558STvrtko Ursulin 1094109ec558STvrtko Ursulin if (engine_event_status(engine, 1095109ec558STvrtko Ursulin engine_events[i].sample)) 1096109ec558STvrtko Ursulin continue; 1097109ec558STvrtko Ursulin 1098109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 1099109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1100109ec558STvrtko Ursulin if (!str) 1101109ec558STvrtko Ursulin goto err; 1102109ec558STvrtko Ursulin 1103109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 1104109ec558STvrtko Ursulin i915_iter = 1105109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 11068810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 1107750e76b4SChris Wilson engine->uabi_instance, 1108109ec558STvrtko Ursulin engine_events[i].sample)); 1109109ec558STvrtko Ursulin 1110109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 1111109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1112109ec558STvrtko Ursulin if (!str) 1113109ec558STvrtko Ursulin goto err; 1114109ec558STvrtko Ursulin 1115109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1116109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 1117109ec558STvrtko Ursulin } 1118109ec558STvrtko Ursulin } 1119109ec558STvrtko Ursulin 1120908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 1121908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 1122109ec558STvrtko Ursulin 1123109ec558STvrtko Ursulin return attr; 1124109ec558STvrtko Ursulin 1125109ec558STvrtko Ursulin err:; 1126109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 1127109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1128109ec558STvrtko Ursulin 1129109ec558STvrtko Ursulin err_alloc: 1130109ec558STvrtko Ursulin kfree(attr); 1131109ec558STvrtko Ursulin kfree(i915_attr); 1132109ec558STvrtko Ursulin kfree(pmu_attr); 1133109ec558STvrtko Ursulin 1134109ec558STvrtko Ursulin return NULL; 1135109ec558STvrtko Ursulin } 1136109ec558STvrtko Ursulin 1137908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 1138109ec558STvrtko Ursulin { 113946129dc1SMichał Winiarski struct attribute **attr_iter = pmu->events_attr_group.attrs; 1140109ec558STvrtko Ursulin 1141109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 1142109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1143109ec558STvrtko Ursulin 114446129dc1SMichał Winiarski kfree(pmu->events_attr_group.attrs); 1145908091c8STvrtko Ursulin kfree(pmu->i915_attr); 1146908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 1147109ec558STvrtko Ursulin 114846129dc1SMichał Winiarski pmu->events_attr_group.attrs = NULL; 1149908091c8STvrtko Ursulin pmu->i915_attr = NULL; 1150908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 1151109ec558STvrtko Ursulin } 1152109ec558STvrtko Ursulin 1153b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 1154b46a33e2STvrtko Ursulin { 1155f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1156b46a33e2STvrtko Ursulin 1157b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1158b46a33e2STvrtko Ursulin 1159b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 1160a37e94feSYury Norov if (cpumask_empty(&i915_pmu_cpumask)) 1161b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1162b46a33e2STvrtko Ursulin 1163b46a33e2STvrtko Ursulin return 0; 1164b46a33e2STvrtko Ursulin } 1165b46a33e2STvrtko Ursulin 1166b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1167b46a33e2STvrtko Ursulin { 1168f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1169537f9c84STvrtko Ursulin unsigned int target = i915_pmu_target_cpu; 1170b46a33e2STvrtko Ursulin 1171b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1172b46a33e2STvrtko Ursulin 1173537f9c84STvrtko Ursulin /* 1174537f9c84STvrtko Ursulin * Unregistering an instance generates a CPU offline event which we must 1175537f9c84STvrtko Ursulin * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask. 1176537f9c84STvrtko Ursulin */ 1177537f9c84STvrtko Ursulin if (pmu->closed) 1178537f9c84STvrtko Ursulin return 0; 1179537f9c84STvrtko Ursulin 1180b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1181b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1182537f9c84STvrtko Ursulin 1183b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1184b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1185b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1186537f9c84STvrtko Ursulin i915_pmu_target_cpu = target; 1187b46a33e2STvrtko Ursulin } 1188b46a33e2STvrtko Ursulin } 1189b46a33e2STvrtko Ursulin 1190537f9c84STvrtko Ursulin if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) { 1191537f9c84STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1192537f9c84STvrtko Ursulin pmu->cpuhp.cpu = target; 1193537f9c84STvrtko Ursulin } 1194537f9c84STvrtko Ursulin 1195b46a33e2STvrtko Ursulin return 0; 1196b46a33e2STvrtko Ursulin } 1197b46a33e2STvrtko Ursulin 1198537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1199537f9c84STvrtko Ursulin 1200a04ea6aeSJason Ekstrand int i915_pmu_init(void) 1201b46a33e2STvrtko Ursulin { 1202b46a33e2STvrtko Ursulin int ret; 1203b46a33e2STvrtko Ursulin 1204b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1205b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1206b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1207b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1208b46a33e2STvrtko Ursulin if (ret < 0) 1209537f9c84STvrtko Ursulin pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n", 1210537f9c84STvrtko Ursulin ret); 1211537f9c84STvrtko Ursulin else 1212537f9c84STvrtko Ursulin cpuhp_slot = ret; 1213a04ea6aeSJason Ekstrand 1214a04ea6aeSJason Ekstrand return 0; 1215b46a33e2STvrtko Ursulin } 1216b46a33e2STvrtko Ursulin 1217537f9c84STvrtko Ursulin void i915_pmu_exit(void) 1218537f9c84STvrtko Ursulin { 1219537f9c84STvrtko Ursulin if (cpuhp_slot != CPUHP_INVALID) 1220537f9c84STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1221537f9c84STvrtko Ursulin } 1222537f9c84STvrtko Ursulin 1223537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1224537f9c84STvrtko Ursulin { 1225537f9c84STvrtko Ursulin if (cpuhp_slot == CPUHP_INVALID) 1226537f9c84STvrtko Ursulin return -EINVAL; 1227537f9c84STvrtko Ursulin 1228537f9c84STvrtko Ursulin return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node); 1229b46a33e2STvrtko Ursulin } 1230b46a33e2STvrtko Ursulin 1231908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1232b46a33e2STvrtko Ursulin { 1233537f9c84STvrtko Ursulin cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node); 1234b46a33e2STvrtko Ursulin } 1235b46a33e2STvrtko Ursulin 123605488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915) 123705488673STvrtko Ursulin { 12388ff5446aSThomas Zimmermann struct pci_dev *pdev = to_pci_dev(i915->drm.dev); 123905488673STvrtko Ursulin 124005488673STvrtko Ursulin /* IGP is 0000:00:02.0 */ 124105488673STvrtko Ursulin return pci_domain_nr(pdev->bus) == 0 && 124205488673STvrtko Ursulin pdev->bus->number == 0 && 124305488673STvrtko Ursulin PCI_SLOT(pdev->devfn) == 2 && 124405488673STvrtko Ursulin PCI_FUNC(pdev->devfn) == 0; 124505488673STvrtko Ursulin } 124605488673STvrtko Ursulin 1247b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1248b46a33e2STvrtko Ursulin { 1249908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 125046129dc1SMichał Winiarski const struct attribute_group *attr_groups[] = { 125146129dc1SMichał Winiarski &i915_pmu_format_attr_group, 125246129dc1SMichał Winiarski &pmu->events_attr_group, 125346129dc1SMichał Winiarski &i915_pmu_cpumask_attr_group, 125446129dc1SMichał Winiarski NULL 125546129dc1SMichał Winiarski }; 125646129dc1SMichał Winiarski 1257fb26eee0STvrtko Ursulin int ret = -ENOMEM; 1258b46a33e2STvrtko Ursulin 1259651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) <= 2) { 12601900aba5SJani Nikula drm_info(&i915->drm, "PMU not supported for this GPU."); 1261b46a33e2STvrtko Ursulin return; 1262b46a33e2STvrtko Ursulin } 1263b46a33e2STvrtko Ursulin 1264908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1265908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1266908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1267537f9c84STvrtko Ursulin pmu->cpuhp.cpu = -1; 1268dbe13ae1STvrtko Ursulin init_rc6(pmu); 1269b46a33e2STvrtko Ursulin 1270aebf3b52STvrtko Ursulin if (!is_igp(i915)) { 127105488673STvrtko Ursulin pmu->name = kasprintf(GFP_KERNEL, 1272aebf3b52STvrtko Ursulin "i915_%s", 127305488673STvrtko Ursulin dev_name(i915->drm.dev)); 1274aebf3b52STvrtko Ursulin if (pmu->name) { 1275aebf3b52STvrtko Ursulin /* tools/perf reserves colons as special. */ 1276aebf3b52STvrtko Ursulin strreplace((char *)pmu->name, ':', '_'); 1277aebf3b52STvrtko Ursulin } 1278aebf3b52STvrtko Ursulin } else { 127905488673STvrtko Ursulin pmu->name = "i915"; 1280aebf3b52STvrtko Ursulin } 128105488673STvrtko Ursulin if (!pmu->name) 1282b46a33e2STvrtko Ursulin goto err; 1283b46a33e2STvrtko Ursulin 128446129dc1SMichał Winiarski pmu->events_attr_group.name = "events"; 128546129dc1SMichał Winiarski pmu->events_attr_group.attrs = create_event_attributes(pmu); 128646129dc1SMichał Winiarski if (!pmu->events_attr_group.attrs) 1287c442292aSChris Wilson goto err_name; 1288c442292aSChris Wilson 128946129dc1SMichał Winiarski pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups), 129046129dc1SMichał Winiarski GFP_KERNEL); 129146129dc1SMichał Winiarski if (!pmu->base.attr_groups) 129246129dc1SMichał Winiarski goto err_attr; 129346129dc1SMichał Winiarski 1294df3ab3cbSChris Wilson pmu->base.module = THIS_MODULE; 1295c442292aSChris Wilson pmu->base.task_ctx_nr = perf_invalid_context; 1296c442292aSChris Wilson pmu->base.event_init = i915_pmu_event_init; 1297c442292aSChris Wilson pmu->base.add = i915_pmu_event_add; 1298c442292aSChris Wilson pmu->base.del = i915_pmu_event_del; 1299c442292aSChris Wilson pmu->base.start = i915_pmu_event_start; 1300c442292aSChris Wilson pmu->base.stop = i915_pmu_event_stop; 1301c442292aSChris Wilson pmu->base.read = i915_pmu_event_read; 1302c442292aSChris Wilson pmu->base.event_idx = i915_pmu_event_event_idx; 1303c442292aSChris Wilson 130405488673STvrtko Ursulin ret = perf_pmu_register(&pmu->base, pmu->name, -1); 130505488673STvrtko Ursulin if (ret) 130646129dc1SMichał Winiarski goto err_groups; 130705488673STvrtko Ursulin 1308908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1309b46a33e2STvrtko Ursulin if (ret) 1310b46a33e2STvrtko Ursulin goto err_unreg; 1311b46a33e2STvrtko Ursulin 1312b46a33e2STvrtko Ursulin return; 1313b46a33e2STvrtko Ursulin 1314b46a33e2STvrtko Ursulin err_unreg: 1315908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 131646129dc1SMichał Winiarski err_groups: 131746129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 1318c442292aSChris Wilson err_attr: 1319c442292aSChris Wilson pmu->base.event_init = NULL; 1320c442292aSChris Wilson free_event_attributes(pmu); 132105488673STvrtko Ursulin err_name: 132205488673STvrtko Ursulin if (!is_igp(i915)) 132305488673STvrtko Ursulin kfree(pmu->name); 1324b46a33e2STvrtko Ursulin err: 13251900aba5SJani Nikula drm_notice(&i915->drm, "Failed to register PMU!\n"); 1326b46a33e2STvrtko Ursulin } 1327b46a33e2STvrtko Ursulin 1328b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1329b46a33e2STvrtko Ursulin { 1330908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1331908091c8STvrtko Ursulin 1332908091c8STvrtko Ursulin if (!pmu->base.event_init) 1333b46a33e2STvrtko Ursulin return; 1334b46a33e2STvrtko Ursulin 1335b00bccb3STvrtko Ursulin /* 1336b00bccb3STvrtko Ursulin * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu 1337b00bccb3STvrtko Ursulin * ensures all currently executing ones will have exited before we 1338b00bccb3STvrtko Ursulin * proceed with unregistration. 1339b00bccb3STvrtko Ursulin */ 1340b00bccb3STvrtko Ursulin pmu->closed = true; 1341b00bccb3STvrtko Ursulin synchronize_rcu(); 1342b46a33e2STvrtko Ursulin 1343908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1344b46a33e2STvrtko Ursulin 1345908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1346b46a33e2STvrtko Ursulin 1347908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1348908091c8STvrtko Ursulin pmu->base.event_init = NULL; 134946129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 135005488673STvrtko Ursulin if (!is_igp(i915)) 135105488673STvrtko Ursulin kfree(pmu->name); 1352908091c8STvrtko Ursulin free_event_attributes(pmu); 1353b46a33e2STvrtko Ursulin } 1354