xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision a644fde77ff73ee54970c0fc5a64cf7624c8b5b1)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
8112ed2d3SChris Wilson 
9112ed2d3SChris Wilson #include "gt/intel_engine.h"
1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
140d6419e9SMatt Roper #include "gt/intel_gt_regs.h"
15c1132367SAndi Shyti #include "gt/intel_rc6.h"
163e7abf81SAndi Shyti #include "gt/intel_rps.h"
17112ed2d3SChris Wilson 
18058a9b43SMichal Wajdeczko #include "i915_drv.h"
19ecbb5fb7SJani Nikula #include "i915_pmu.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
31537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1;
32b46a33e2STvrtko Ursulin 
33b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
34b46a33e2STvrtko Ursulin {
35b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
36b46a33e2STvrtko Ursulin }
37b46a33e2STvrtko Ursulin 
38b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
39b46a33e2STvrtko Ursulin {
40b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
41b46a33e2STvrtko Ursulin }
42b46a33e2STvrtko Ursulin 
43b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
44b46a33e2STvrtko Ursulin {
45b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
46b46a33e2STvrtko Ursulin }
47b46a33e2STvrtko Ursulin 
48b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
49b46a33e2STvrtko Ursulin {
50b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
51b46a33e2STvrtko Ursulin }
52b46a33e2STvrtko Ursulin 
53*a644fde7STvrtko Ursulin static bool is_engine_config(const u64 config)
54b46a33e2STvrtko Ursulin {
55b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config)
59348fb0cbSTvrtko Ursulin {
60348fb0cbSTvrtko Ursulin 	unsigned int val;
61348fb0cbSTvrtko Ursulin 
62348fb0cbSTvrtko Ursulin 	switch (config) {
63348fb0cbSTvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
64348fb0cbSTvrtko Ursulin 		val =  __I915_PMU_ACTUAL_FREQUENCY_ENABLED;
65348fb0cbSTvrtko Ursulin 		break;
66348fb0cbSTvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
67348fb0cbSTvrtko Ursulin 		val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED;
68348fb0cbSTvrtko Ursulin 		break;
69348fb0cbSTvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
70348fb0cbSTvrtko Ursulin 		val = __I915_PMU_RC6_RESIDENCY_ENABLED;
71348fb0cbSTvrtko Ursulin 		break;
72348fb0cbSTvrtko Ursulin 	default:
73348fb0cbSTvrtko Ursulin 		/*
74348fb0cbSTvrtko Ursulin 		 * Events that do not require sampling, or tracking state
75348fb0cbSTvrtko Ursulin 		 * transitions between enabled and disabled can be ignored.
76348fb0cbSTvrtko Ursulin 		 */
77348fb0cbSTvrtko Ursulin 		return -1;
78348fb0cbSTvrtko Ursulin 	}
79348fb0cbSTvrtko Ursulin 
80348fb0cbSTvrtko Ursulin 	return I915_ENGINE_SAMPLE_COUNT + val;
81348fb0cbSTvrtko Ursulin }
82348fb0cbSTvrtko Ursulin 
83348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config)
84b46a33e2STvrtko Ursulin {
85b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
86b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
87b46a33e2STvrtko Ursulin 	else
88348fb0cbSTvrtko Ursulin 		return other_bit(config);
89b46a33e2STvrtko Ursulin }
90b46a33e2STvrtko Ursulin 
91*a644fde7STvrtko Ursulin static u32 config_mask(const u64 config)
92b46a33e2STvrtko Ursulin {
93*a644fde7STvrtko Ursulin 	unsigned int bit = config_bit(config);
94*a644fde7STvrtko Ursulin 
95*a644fde7STvrtko Ursulin 	if (__builtin_constant_p(config))
96*a644fde7STvrtko Ursulin 		BUILD_BUG_ON(bit >
97*a644fde7STvrtko Ursulin 			     BITS_PER_TYPE(typeof_member(struct i915_pmu,
98*a644fde7STvrtko Ursulin 							 enable)) - 1);
99*a644fde7STvrtko Ursulin 	else
100*a644fde7STvrtko Ursulin 		WARN_ON_ONCE(bit >
101*a644fde7STvrtko Ursulin 			     BITS_PER_TYPE(typeof_member(struct i915_pmu,
102*a644fde7STvrtko Ursulin 							 enable)) - 1);
103*a644fde7STvrtko Ursulin 
104*a644fde7STvrtko Ursulin 	return BIT(config_bit(config));
105b46a33e2STvrtko Ursulin }
106b46a33e2STvrtko Ursulin 
107b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
108b46a33e2STvrtko Ursulin {
109b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
110b46a33e2STvrtko Ursulin }
111b46a33e2STvrtko Ursulin 
112348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event)
113b46a33e2STvrtko Ursulin {
114348fb0cbSTvrtko Ursulin 	return config_bit(event->attr.config);
115b46a33e2STvrtko Ursulin }
116b46a33e2STvrtko Ursulin 
117908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
118feff0dc6STvrtko Ursulin {
119908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
120348fb0cbSTvrtko Ursulin 	u32 enable;
121feff0dc6STvrtko Ursulin 
122feff0dc6STvrtko Ursulin 	/*
123feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
124feff0dc6STvrtko Ursulin 	 *
125feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
126feff0dc6STvrtko Ursulin 	 */
127908091c8STvrtko Ursulin 	enable = pmu->enable;
128feff0dc6STvrtko Ursulin 
129feff0dc6STvrtko Ursulin 	/*
130feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
131feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
132feff0dc6STvrtko Ursulin 	 */
133348fb0cbSTvrtko Ursulin 	enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) |
134348fb0cbSTvrtko Ursulin 		  config_mask(I915_PMU_REQUESTED_FREQUENCY) |
135feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
136feff0dc6STvrtko Ursulin 
137feff0dc6STvrtko Ursulin 	/*
138feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
139feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
140feff0dc6STvrtko Ursulin 	 */
141feff0dc6STvrtko Ursulin 	if (!gpu_active)
142feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
143b3add01eSTvrtko Ursulin 	/*
144b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
145b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
146b3add01eSTvrtko Ursulin 	 */
147bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
148b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
149feff0dc6STvrtko Ursulin 
150feff0dc6STvrtko Ursulin 	/*
151feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
152feff0dc6STvrtko Ursulin 	 */
153feff0dc6STvrtko Ursulin 	return enable;
154feff0dc6STvrtko Ursulin }
155feff0dc6STvrtko Ursulin 
156c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
15716ffe73cSChris Wilson {
15816ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
15916ffe73cSChris Wilson 	u64 val;
16016ffe73cSChris Wilson 
16178d0b455SAshutosh Dixit 	val = intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6);
16216ffe73cSChris Wilson 
16316ffe73cSChris Wilson 	if (HAS_RC6p(i915))
16478d0b455SAshutosh Dixit 		val += intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6p);
16516ffe73cSChris Wilson 
16616ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
16778d0b455SAshutosh Dixit 		val += intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6pp);
16816ffe73cSChris Wilson 
16916ffe73cSChris Wilson 	return val;
17016ffe73cSChris Wilson }
17116ffe73cSChris Wilson 
172c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt)
17316ffe73cSChris Wilson {
174c51c29fbSTvrtko Ursulin 	return ktime_to_ns(ktime_sub(ktime_get_raw(), kt));
17516ffe73cSChris Wilson }
17616ffe73cSChris Wilson 
177df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
17816ffe73cSChris Wilson {
179df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
180df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
181df6a4205STvrtko Ursulin 	unsigned long flags;
182df6a4205STvrtko Ursulin 	bool awake = false;
18316ffe73cSChris Wilson 	u64 val;
18416ffe73cSChris Wilson 
185df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
186df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
187df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
188df6a4205STvrtko Ursulin 		awake = true;
189df6a4205STvrtko Ursulin 	}
190df6a4205STvrtko Ursulin 
191df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
192df6a4205STvrtko Ursulin 
193df6a4205STvrtko Ursulin 	if (awake) {
194df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
195df6a4205STvrtko Ursulin 	} else {
19616ffe73cSChris Wilson 		/*
19716ffe73cSChris Wilson 		 * We think we are runtime suspended.
19816ffe73cSChris Wilson 		 *
19916ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
20016ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
20116ffe73cSChris Wilson 		 * counter value.
20216ffe73cSChris Wilson 		 */
203c51c29fbSTvrtko Ursulin 		val = ktime_since_raw(pmu->sleep_last);
20416ffe73cSChris Wilson 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
20516ffe73cSChris Wilson 	}
20616ffe73cSChris Wilson 
207df6a4205STvrtko Ursulin 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
208df6a4205STvrtko Ursulin 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
20916ffe73cSChris Wilson 	else
210df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
21116ffe73cSChris Wilson 
21216ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
21316ffe73cSChris Wilson 
21416ffe73cSChris Wilson 	return val;
21516ffe73cSChris Wilson }
21616ffe73cSChris Wilson 
217dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu)
218dbe13ae1STvrtko Ursulin {
219dbe13ae1STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
220dbe13ae1STvrtko Ursulin 	intel_wakeref_t wakeref;
221dbe13ae1STvrtko Ursulin 
2222cbc876dSMichał Winiarski 	with_intel_runtime_pm(to_gt(i915)->uncore->rpm, wakeref) {
2232cbc876dSMichał Winiarski 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915));
224dbe13ae1STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur =
225dbe13ae1STvrtko Ursulin 					pmu->sample[__I915_SAMPLE_RC6].cur;
226c51c29fbSTvrtko Ursulin 		pmu->sleep_last = ktime_get_raw();
227dbe13ae1STvrtko Ursulin 	}
228dbe13ae1STvrtko Ursulin }
229dbe13ae1STvrtko Ursulin 
23016ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
231feff0dc6STvrtko Ursulin {
232908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
233908091c8STvrtko Ursulin 
2342cbc876dSMichał Winiarski 	pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915));
235c51c29fbSTvrtko Ursulin 	pmu->sleep_last = ktime_get_raw();
236feff0dc6STvrtko Ursulin }
237feff0dc6STvrtko Ursulin 
238908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
239feff0dc6STvrtko Ursulin {
240908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
241908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
242908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
243908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
244feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
245feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
246feff0dc6STvrtko Ursulin 	}
247feff0dc6STvrtko Ursulin }
248feff0dc6STvrtko Ursulin 
24916ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
25016ffe73cSChris Wilson {
25116ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
25216ffe73cSChris Wilson 
25316ffe73cSChris Wilson 	if (!pmu->base.event_init)
25416ffe73cSChris Wilson 		return;
25516ffe73cSChris Wilson 
25616ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
25716ffe73cSChris Wilson 
25816ffe73cSChris Wilson 	park_rc6(i915);
25916ffe73cSChris Wilson 
26016ffe73cSChris Wilson 	/*
26116ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
26216ffe73cSChris Wilson 	 * GPU went idle.
26316ffe73cSChris Wilson 	 */
26416ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
26516ffe73cSChris Wilson 
26616ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
26716ffe73cSChris Wilson }
26816ffe73cSChris Wilson 
269feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
270feff0dc6STvrtko Ursulin {
271908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
272908091c8STvrtko Ursulin 
273908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
274feff0dc6STvrtko Ursulin 		return;
275feff0dc6STvrtko Ursulin 
276908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
27716ffe73cSChris Wilson 
278feff0dc6STvrtko Ursulin 	/*
279feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
280feff0dc6STvrtko Ursulin 	 */
281908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
28216ffe73cSChris Wilson 
283908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
284feff0dc6STvrtko Ursulin }
285feff0dc6STvrtko Ursulin 
286b46a33e2STvrtko Ursulin static void
2879f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
288b46a33e2STvrtko Ursulin {
2899f473ecfSTvrtko Ursulin 	sample->cur += val;
290b46a33e2STvrtko Ursulin }
291b46a33e2STvrtko Ursulin 
292d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
293d79e1bd6SChris Wilson {
294d79e1bd6SChris Wilson 	/*
295d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
296d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
297d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
298d79e1bd6SChris Wilson 	 */
299651e7d48SLucas De Marchi 	return GRAPHICS_VER(i915) == 7;
300d79e1bd6SChris Wilson }
301d79e1bd6SChris Wilson 
3026ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
303b46a33e2STvrtko Ursulin {
304d0aa694bSChris Wilson 	struct intel_engine_pmu *pmu = &engine->pmu;
305d0aa694bSChris Wilson 	bool busy;
306b46a33e2STvrtko Ursulin 	u32 val;
307b46a33e2STvrtko Ursulin 
30828fba096STvrtko Ursulin 	val = ENGINE_READ_FW(engine, RING_CTL);
309d0aa694bSChris Wilson 	if (val == 0) /* powerwell off => engine idle */
3106ec81b82SArnd Bergmann 		return;
311b46a33e2STvrtko Ursulin 
3129f473ecfSTvrtko Ursulin 	if (val & RING_WAIT)
313d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3149f473ecfSTvrtko Ursulin 	if (val & RING_WAIT_SEMAPHORE)
315d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
316b46a33e2STvrtko Ursulin 
31754fc577dSTvrtko Ursulin 	/* No need to sample when busy stats are supported. */
31854fc577dSTvrtko Ursulin 	if (intel_engine_supports_stats(engine))
3196ec81b82SArnd Bergmann 		return;
32054fc577dSTvrtko Ursulin 
321d0aa694bSChris Wilson 	/*
322d0aa694bSChris Wilson 	 * While waiting on a semaphore or event, MI_MODE reports the
323d0aa694bSChris Wilson 	 * ring as idle. However, previously using the seqno, and with
324d0aa694bSChris Wilson 	 * execlists sampling, we account for the ring waiting as the
325d0aa694bSChris Wilson 	 * engine being busy. Therefore, we record the sample as being
326d0aa694bSChris Wilson 	 * busy if either waiting or !idle.
327d0aa694bSChris Wilson 	 */
328d0aa694bSChris Wilson 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
329d0aa694bSChris Wilson 	if (!busy) {
33028fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
331d0aa694bSChris Wilson 		busy = !(val & MODE_IDLE);
332d0aa694bSChris Wilson 	}
333d0aa694bSChris Wilson 	if (busy)
334d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
3356ec81b82SArnd Bergmann }
336b46a33e2STvrtko Ursulin 
3376ec81b82SArnd Bergmann static void
3386ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns)
3396ec81b82SArnd Bergmann {
3406ec81b82SArnd Bergmann 	struct drm_i915_private *i915 = gt->i915;
3416ec81b82SArnd Bergmann 	struct intel_engine_cs *engine;
3426ec81b82SArnd Bergmann 	enum intel_engine_id id;
3436ec81b82SArnd Bergmann 	unsigned long flags;
3446ec81b82SArnd Bergmann 
3456ec81b82SArnd Bergmann 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
3466ec81b82SArnd Bergmann 		return;
3476ec81b82SArnd Bergmann 
3486ec81b82SArnd Bergmann 	if (!intel_gt_pm_is_awake(gt))
3496ec81b82SArnd Bergmann 		return;
3506ec81b82SArnd Bergmann 
3516ec81b82SArnd Bergmann 	for_each_engine(engine, gt, id) {
3526ec81b82SArnd Bergmann 		if (!intel_engine_pm_get_if_awake(engine))
3536ec81b82SArnd Bergmann 			continue;
3546ec81b82SArnd Bergmann 
3556ec81b82SArnd Bergmann 		if (exclusive_mmio_access(i915)) {
3566ec81b82SArnd Bergmann 			spin_lock_irqsave(&engine->uncore->lock, flags);
3576ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3586ec81b82SArnd Bergmann 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
3596ec81b82SArnd Bergmann 		} else {
3606ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3616ec81b82SArnd Bergmann 		}
3626ec81b82SArnd Bergmann 
36307779a76SChris Wilson 		intel_engine_pm_put_async(engine);
36451fbd8deSChris Wilson 	}
365b46a33e2STvrtko Ursulin }
366b46a33e2STvrtko Ursulin 
3679f473ecfSTvrtko Ursulin static void
3689f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3699f473ecfSTvrtko Ursulin {
3709f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3719f473ecfSTvrtko Ursulin }
3729f473ecfSTvrtko Ursulin 
373b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
374b66ecd04STvrtko Ursulin {
375b66ecd04STvrtko Ursulin 	return pmu->enable &
376348fb0cbSTvrtko Ursulin 	       (config_mask(I915_PMU_ACTUAL_FREQUENCY) |
377348fb0cbSTvrtko Ursulin 		config_mask(I915_PMU_REQUESTED_FREQUENCY));
378b66ecd04STvrtko Ursulin }
379b66ecd04STvrtko Ursulin 
3809f473ecfSTvrtko Ursulin static void
38108ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
382b46a33e2STvrtko Ursulin {
38308ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
38408ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3853e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
38608ce5c64STvrtko Ursulin 
387b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
388b66ecd04STvrtko Ursulin 		return;
389b66ecd04STvrtko Ursulin 
390b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
391b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
392b66ecd04STvrtko Ursulin 		return;
393b66ecd04STvrtko Ursulin 
394348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) {
395b46a33e2STvrtko Ursulin 		u32 val;
396b46a33e2STvrtko Ursulin 
397c1c82d26SChris Wilson 		/*
398c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
399c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
400c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
401c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
402c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
403c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
404c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
405c1c82d26SChris Wilson 		 */
40644df42e6SAshutosh Dixit 		val = intel_rps_read_actual_frequency_fw(rps);
40744df42e6SAshutosh Dixit 		if (!val)
40844df42e6SAshutosh Dixit 			val = intel_gpu_freq(rps, rps->cur_freq);
409b46a33e2STvrtko Ursulin 
41008ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
41144df42e6SAshutosh Dixit 				val, period_ns / 1000);
412b46a33e2STvrtko Ursulin 	}
413b46a33e2STvrtko Ursulin 
414348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) {
41508ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
41641e5c17eSVinay Belgaumkar 				intel_rps_get_requested_frequency(rps),
4179f473ecfSTvrtko Ursulin 				period_ns / 1000);
418b46a33e2STvrtko Ursulin 	}
419b66ecd04STvrtko Ursulin 
420b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
421b46a33e2STvrtko Ursulin }
422b46a33e2STvrtko Ursulin 
423b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
424b46a33e2STvrtko Ursulin {
425b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
426b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
427908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
4282cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
4299f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4309f473ecfSTvrtko Ursulin 	ktime_t now;
431b46a33e2STvrtko Ursulin 
432908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
433b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
434b46a33e2STvrtko Ursulin 
4359f473ecfSTvrtko Ursulin 	now = ktime_get();
436908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
437908091c8STvrtko Ursulin 	pmu->timer_last = now;
438b46a33e2STvrtko Ursulin 
4399f473ecfSTvrtko Ursulin 	/*
4409f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4419f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4429f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4439f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4449f473ecfSTvrtko Ursulin 	 */
44508ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
44608ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4479f473ecfSTvrtko Ursulin 
4489f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4499f473ecfSTvrtko Ursulin 
450b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
451b46a33e2STvrtko Ursulin }
452b46a33e2STvrtko Ursulin 
453b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
454b46a33e2STvrtko Ursulin {
455bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 =
456bf07f6ebSPankaj Bharadiya 		container_of(event->pmu, typeof(*i915), pmu.base);
457bf07f6ebSPankaj Bharadiya 
458bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, event->parent);
459b00bccb3STvrtko Ursulin 
460b00bccb3STvrtko Ursulin 	drm_dev_put(&i915->drm);
461b46a33e2STvrtko Ursulin }
462b46a33e2STvrtko Ursulin 
463109ec558STvrtko Ursulin static int
464109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
465109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
466b46a33e2STvrtko Ursulin {
467109ec558STvrtko Ursulin 	switch (sample) {
468b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
469b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
470b46a33e2STvrtko Ursulin 		break;
471b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
472651e7d48SLucas De Marchi 		if (GRAPHICS_VER(engine->i915) < 6)
473b46a33e2STvrtko Ursulin 			return -ENODEV;
474b46a33e2STvrtko Ursulin 		break;
475b46a33e2STvrtko Ursulin 	default:
476b46a33e2STvrtko Ursulin 		return -ENOENT;
477b46a33e2STvrtko Ursulin 	}
478b46a33e2STvrtko Ursulin 
479b46a33e2STvrtko Ursulin 	return 0;
480b46a33e2STvrtko Ursulin }
481b46a33e2STvrtko Ursulin 
482109ec558STvrtko Ursulin static int
483109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
484109ec558STvrtko Ursulin {
4852cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
486399cd979STvrtko Ursulin 
487109ec558STvrtko Ursulin 	switch (config) {
488109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
489109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
490109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
491109ec558STvrtko Ursulin 			return -ENODEV;
492df561f66SGustavo A. R. Silva 		fallthrough;
493109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
494651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) < 6)
495109ec558STvrtko Ursulin 			return -ENODEV;
496109ec558STvrtko Ursulin 		break;
497109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
498109ec558STvrtko Ursulin 		break;
499109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
500399cd979STvrtko Ursulin 		if (!gt->rc6.supported)
501109ec558STvrtko Ursulin 			return -ENODEV;
502109ec558STvrtko Ursulin 		break;
5038c3b1ba0SChris Wilson 	case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
5048c3b1ba0SChris Wilson 		break;
505109ec558STvrtko Ursulin 	default:
506109ec558STvrtko Ursulin 		return -ENOENT;
507109ec558STvrtko Ursulin 	}
508109ec558STvrtko Ursulin 
509109ec558STvrtko Ursulin 	return 0;
510109ec558STvrtko Ursulin }
511109ec558STvrtko Ursulin 
512109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
513109ec558STvrtko Ursulin {
514109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
515109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
516109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
517109ec558STvrtko Ursulin 
518109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
519109ec558STvrtko Ursulin 					  engine_event_instance(event));
520109ec558STvrtko Ursulin 	if (!engine)
521109ec558STvrtko Ursulin 		return -ENODEV;
522109ec558STvrtko Ursulin 
523426d0073SChris Wilson 	return engine_event_status(engine, engine_event_sample(event));
524109ec558STvrtko Ursulin }
525109ec558STvrtko Ursulin 
526b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
527b46a33e2STvrtko Ursulin {
528b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
529b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
530b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
5310426c046STvrtko Ursulin 	int ret;
532b46a33e2STvrtko Ursulin 
533b00bccb3STvrtko Ursulin 	if (pmu->closed)
534b00bccb3STvrtko Ursulin 		return -ENODEV;
535b00bccb3STvrtko Ursulin 
536b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
537b46a33e2STvrtko Ursulin 		return -ENOENT;
538b46a33e2STvrtko Ursulin 
539b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
540b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
541b46a33e2STvrtko Ursulin 		return -EINVAL;
542b46a33e2STvrtko Ursulin 
543b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
544b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
545b46a33e2STvrtko Ursulin 
546b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
547b46a33e2STvrtko Ursulin 		return -EINVAL;
548b46a33e2STvrtko Ursulin 
5490426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5500426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
55100a79722STvrtko Ursulin 		return -EINVAL;
552b46a33e2STvrtko Ursulin 
553109ec558STvrtko Ursulin 	if (is_engine_event(event))
554b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
555109ec558STvrtko Ursulin 	else
556109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
557b46a33e2STvrtko Ursulin 	if (ret)
558b46a33e2STvrtko Ursulin 		return ret;
559b46a33e2STvrtko Ursulin 
560b00bccb3STvrtko Ursulin 	if (!event->parent) {
561b00bccb3STvrtko Ursulin 		drm_dev_get(&i915->drm);
562b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
563b00bccb3STvrtko Ursulin 	}
564b46a33e2STvrtko Ursulin 
565b46a33e2STvrtko Ursulin 	return 0;
566b46a33e2STvrtko Ursulin }
567b46a33e2STvrtko Ursulin 
568ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
569b46a33e2STvrtko Ursulin {
570b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
571b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
572908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
573b46a33e2STvrtko Ursulin 	u64 val = 0;
574b46a33e2STvrtko Ursulin 
575b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
576b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
577b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
578b46a33e2STvrtko Ursulin 
579b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
580b46a33e2STvrtko Ursulin 						  engine_event_class(event),
581b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
582b46a33e2STvrtko Ursulin 
58348a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
584b46a33e2STvrtko Ursulin 			/* Do nothing */
585b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
586b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
587810b7ee3SChris Wilson 			ktime_t unused;
588810b7ee3SChris Wilson 
589810b7ee3SChris Wilson 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
590810b7ee3SChris Wilson 								     &unused));
591b46a33e2STvrtko Ursulin 		} else {
592b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
593b46a33e2STvrtko Ursulin 		}
594b46a33e2STvrtko Ursulin 	} else {
595b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
596b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
597b46a33e2STvrtko Ursulin 			val =
598908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
5999f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
600b46a33e2STvrtko Ursulin 			break;
601b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
602b46a33e2STvrtko Ursulin 			val =
603908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
6049f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
605b46a33e2STvrtko Ursulin 			break;
6060cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6079c6508b9SThomas Gleixner 			val = READ_ONCE(pmu->irq_count);
6080cd4684dSTvrtko Ursulin 			break;
6096060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
6102cbc876dSMichał Winiarski 			val = get_rc6(to_gt(i915));
6116060b6aeSTvrtko Ursulin 			break;
6128c3b1ba0SChris Wilson 		case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
6132cbc876dSMichał Winiarski 			val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915)));
6148c3b1ba0SChris Wilson 			break;
615b46a33e2STvrtko Ursulin 		}
616b46a33e2STvrtko Ursulin 	}
617b46a33e2STvrtko Ursulin 
618b46a33e2STvrtko Ursulin 	return val;
619b46a33e2STvrtko Ursulin }
620b46a33e2STvrtko Ursulin 
621b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
622b46a33e2STvrtko Ursulin {
623b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
624b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
625b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
626b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
627b46a33e2STvrtko Ursulin 	u64 prev, new;
628b46a33e2STvrtko Ursulin 
629b00bccb3STvrtko Ursulin 	if (pmu->closed) {
630b00bccb3STvrtko Ursulin 		event->hw.state = PERF_HES_STOPPED;
631b00bccb3STvrtko Ursulin 		return;
632b00bccb3STvrtko Ursulin 	}
633b46a33e2STvrtko Ursulin again:
634b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
635ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
636b46a33e2STvrtko Ursulin 
637b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
638b46a33e2STvrtko Ursulin 		goto again;
639b46a33e2STvrtko Ursulin 
640b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
641b46a33e2STvrtko Ursulin }
642b46a33e2STvrtko Ursulin 
643b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
644b46a33e2STvrtko Ursulin {
645b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
646b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
647*a644fde7STvrtko Ursulin 	const unsigned int bit = event_bit(event);
648908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
649b46a33e2STvrtko Ursulin 	unsigned long flags;
650b46a33e2STvrtko Ursulin 
651348fb0cbSTvrtko Ursulin 	if (bit == -1)
652348fb0cbSTvrtko Ursulin 		goto update;
653348fb0cbSTvrtko Ursulin 
654908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
655b46a33e2STvrtko Ursulin 
656b46a33e2STvrtko Ursulin 	/*
657b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
658b46a33e2STvrtko Ursulin 	 * the event reference counter.
659b46a33e2STvrtko Ursulin 	 */
660908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
661908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
662908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
663f4e9894bSChris Wilson 
664*a644fde7STvrtko Ursulin 	pmu->enable |= BIT(bit);
665908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
666b46a33e2STvrtko Ursulin 
667b46a33e2STvrtko Ursulin 	/*
668feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
669feff0dc6STvrtko Ursulin 	 */
670908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
671feff0dc6STvrtko Ursulin 
672feff0dc6STvrtko Ursulin 	/*
673b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
674b46a33e2STvrtko Ursulin 	 * is stored per engine.
675b46a33e2STvrtko Ursulin 	 */
676b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
677b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
678b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
679b46a33e2STvrtko Ursulin 
680b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
681b46a33e2STvrtko Ursulin 						  engine_event_class(event),
682b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
683b46a33e2STvrtko Ursulin 
68426a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
68526a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
68626a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
68726a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
68826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
68926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
690b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
69126a11deeSTvrtko Ursulin 
69226a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
693b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
694b46a33e2STvrtko Ursulin 	}
695b46a33e2STvrtko Ursulin 
696908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
697ad055fb8STvrtko Ursulin 
698348fb0cbSTvrtko Ursulin update:
699b46a33e2STvrtko Ursulin 	/*
700b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
701b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
702b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
703b46a33e2STvrtko Ursulin 	 */
704ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
705b46a33e2STvrtko Ursulin }
706b46a33e2STvrtko Ursulin 
707b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
708b46a33e2STvrtko Ursulin {
709b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
710b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
711*a644fde7STvrtko Ursulin 	const unsigned int bit = event_bit(event);
712908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
713b46a33e2STvrtko Ursulin 	unsigned long flags;
714b46a33e2STvrtko Ursulin 
715348fb0cbSTvrtko Ursulin 	if (bit == -1)
716348fb0cbSTvrtko Ursulin 		return;
717348fb0cbSTvrtko Ursulin 
718908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
719b46a33e2STvrtko Ursulin 
720b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
721b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
722b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
723b46a33e2STvrtko Ursulin 
724b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
725b46a33e2STvrtko Ursulin 						  engine_event_class(event),
726b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
72726a11deeSTvrtko Ursulin 
72826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
72926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
730b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
73126a11deeSTvrtko Ursulin 
732b46a33e2STvrtko Ursulin 		/*
733b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
734b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
735b46a33e2STvrtko Ursulin 		 */
736b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
737b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
738b46a33e2STvrtko Ursulin 	}
739b46a33e2STvrtko Ursulin 
740908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
741908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
742b46a33e2STvrtko Ursulin 	/*
743b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
744b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
745b46a33e2STvrtko Ursulin 	 */
746908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
747*a644fde7STvrtko Ursulin 		pmu->enable &= ~BIT(bit);
748908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
749feff0dc6STvrtko Ursulin 	}
750b46a33e2STvrtko Ursulin 
751908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
752b46a33e2STvrtko Ursulin }
753b46a33e2STvrtko Ursulin 
754b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
755b46a33e2STvrtko Ursulin {
756b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
757b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
758b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
759b00bccb3STvrtko Ursulin 
760b00bccb3STvrtko Ursulin 	if (pmu->closed)
761b00bccb3STvrtko Ursulin 		return;
762b00bccb3STvrtko Ursulin 
763b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
764b46a33e2STvrtko Ursulin 	event->hw.state = 0;
765b46a33e2STvrtko Ursulin }
766b46a33e2STvrtko Ursulin 
767b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
768b46a33e2STvrtko Ursulin {
769b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
770b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
771b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
772b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
773b46a33e2STvrtko Ursulin }
774b46a33e2STvrtko Ursulin 
775b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
776b46a33e2STvrtko Ursulin {
777b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
778b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
779b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
780b00bccb3STvrtko Ursulin 
781b00bccb3STvrtko Ursulin 	if (pmu->closed)
782b00bccb3STvrtko Ursulin 		return -ENODEV;
783b00bccb3STvrtko Ursulin 
784b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
785b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
786b46a33e2STvrtko Ursulin 
787b46a33e2STvrtko Ursulin 	return 0;
788b46a33e2STvrtko Ursulin }
789b46a33e2STvrtko Ursulin 
790b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
791b46a33e2STvrtko Ursulin {
792b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
793b46a33e2STvrtko Ursulin }
794b46a33e2STvrtko Ursulin 
795b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
796b46a33e2STvrtko Ursulin {
797b46a33e2STvrtko Ursulin 	return 0;
798b46a33e2STvrtko Ursulin }
799b46a33e2STvrtko Ursulin 
800b7d3aabfSChris Wilson struct i915_str_attribute {
801b7d3aabfSChris Wilson 	struct device_attribute attr;
802b7d3aabfSChris Wilson 	const char *str;
803b7d3aabfSChris Wilson };
804b7d3aabfSChris Wilson 
805b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
806b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
807b46a33e2STvrtko Ursulin {
808b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
809b46a33e2STvrtko Ursulin 
810b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
811b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
812b46a33e2STvrtko Ursulin }
813b46a33e2STvrtko Ursulin 
814b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
815b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
816b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
817b7d3aabfSChris Wilson 		  .str = _config, } \
818b46a33e2STvrtko Ursulin 	})[0].attr.attr)
819b46a33e2STvrtko Ursulin 
820b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
821b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
822b46a33e2STvrtko Ursulin 	NULL,
823b46a33e2STvrtko Ursulin };
824b46a33e2STvrtko Ursulin 
825b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
826b46a33e2STvrtko Ursulin 	.name = "format",
827b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
828b46a33e2STvrtko Ursulin };
829b46a33e2STvrtko Ursulin 
830b7d3aabfSChris Wilson struct i915_ext_attribute {
831b7d3aabfSChris Wilson 	struct device_attribute attr;
832b7d3aabfSChris Wilson 	unsigned long val;
833b7d3aabfSChris Wilson };
834b7d3aabfSChris Wilson 
835b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
836b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
837b46a33e2STvrtko Ursulin {
838b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
839b46a33e2STvrtko Ursulin 
840b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
841b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
842b46a33e2STvrtko Ursulin }
843b46a33e2STvrtko Ursulin 
844177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev,
845177f30c6SYueHaibing 			    struct device_attribute *attr, char *buf)
846b46a33e2STvrtko Ursulin {
847b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
848b46a33e2STvrtko Ursulin }
849b46a33e2STvrtko Ursulin 
850177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask);
851b46a33e2STvrtko Ursulin 
852b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
853b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
854b46a33e2STvrtko Ursulin 	NULL,
855b46a33e2STvrtko Ursulin };
856b46a33e2STvrtko Ursulin 
857109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
858b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
859b46a33e2STvrtko Ursulin };
860b46a33e2STvrtko Ursulin 
861109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
862109ec558STvrtko Ursulin { \
863109ec558STvrtko Ursulin 	.config = (__config), \
864109ec558STvrtko Ursulin 	.name = (__name), \
865109ec558STvrtko Ursulin 	.unit = (__unit), \
866109ec558STvrtko Ursulin }
867109ec558STvrtko Ursulin 
868109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
869109ec558STvrtko Ursulin { \
870109ec558STvrtko Ursulin 	.sample = (__sample), \
871109ec558STvrtko Ursulin 	.name = (__name), \
872109ec558STvrtko Ursulin }
873109ec558STvrtko Ursulin 
874109ec558STvrtko Ursulin static struct i915_ext_attribute *
875109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
876109ec558STvrtko Ursulin {
8772bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
878109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
879109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
880109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
881109ec558STvrtko Ursulin 	attr->val = config;
882109ec558STvrtko Ursulin 
883109ec558STvrtko Ursulin 	return ++attr;
884109ec558STvrtko Ursulin }
885109ec558STvrtko Ursulin 
886109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
887109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
888109ec558STvrtko Ursulin 	     const char *str)
889109ec558STvrtko Ursulin {
8902bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
891109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
892109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
893109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
894109ec558STvrtko Ursulin 	attr->event_str = str;
895109ec558STvrtko Ursulin 
896109ec558STvrtko Ursulin 	return ++attr;
897109ec558STvrtko Ursulin }
898109ec558STvrtko Ursulin 
899109ec558STvrtko Ursulin static struct attribute **
900908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
901109ec558STvrtko Ursulin {
902908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
903109ec558STvrtko Ursulin 	static const struct {
904109ec558STvrtko Ursulin 		u64 config;
905109ec558STvrtko Ursulin 		const char *name;
906109ec558STvrtko Ursulin 		const char *unit;
907109ec558STvrtko Ursulin 	} events[] = {
908e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
909e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
910109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
911109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
9128c3b1ba0SChris Wilson 		__event(I915_PMU_SOFTWARE_GT_AWAKE_TIME, "software-gt-awake-time", "ns"),
913109ec558STvrtko Ursulin 	};
914109ec558STvrtko Ursulin 	static const struct {
915109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
916109ec558STvrtko Ursulin 		char *name;
917109ec558STvrtko Ursulin 	} engine_events[] = {
918109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
919109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
920109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
921109ec558STvrtko Ursulin 	};
922109ec558STvrtko Ursulin 	unsigned int count = 0;
923109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
924109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
925109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
926109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
927109ec558STvrtko Ursulin 	unsigned int i;
928109ec558STvrtko Ursulin 
929109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
930109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
931109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
932109ec558STvrtko Ursulin 			count++;
933109ec558STvrtko Ursulin 	}
934109ec558STvrtko Ursulin 
935750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
936109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
937109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
938109ec558STvrtko Ursulin 						 engine_events[i].sample))
939109ec558STvrtko Ursulin 				count++;
940109ec558STvrtko Ursulin 		}
941109ec558STvrtko Ursulin 	}
942109ec558STvrtko Ursulin 
943109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
944dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
945109ec558STvrtko Ursulin 	if (!i915_attr)
946109ec558STvrtko Ursulin 		goto err_alloc;
947109ec558STvrtko Ursulin 
948dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
949109ec558STvrtko Ursulin 	if (!pmu_attr)
950109ec558STvrtko Ursulin 		goto err_alloc;
951109ec558STvrtko Ursulin 
952109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
953dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
954109ec558STvrtko Ursulin 	if (!attr)
955109ec558STvrtko Ursulin 		goto err_alloc;
956109ec558STvrtko Ursulin 
957109ec558STvrtko Ursulin 	i915_iter = i915_attr;
958109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
959109ec558STvrtko Ursulin 	attr_iter = attr;
960109ec558STvrtko Ursulin 
961109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
962109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
963109ec558STvrtko Ursulin 		char *str;
964109ec558STvrtko Ursulin 
965109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
966109ec558STvrtko Ursulin 			continue;
967109ec558STvrtko Ursulin 
968109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
969109ec558STvrtko Ursulin 		if (!str)
970109ec558STvrtko Ursulin 			goto err;
971109ec558STvrtko Ursulin 
972109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
973109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
974109ec558STvrtko Ursulin 
975109ec558STvrtko Ursulin 		if (events[i].unit) {
976109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
977109ec558STvrtko Ursulin 			if (!str)
978109ec558STvrtko Ursulin 				goto err;
979109ec558STvrtko Ursulin 
980109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
981109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
982109ec558STvrtko Ursulin 		}
983109ec558STvrtko Ursulin 	}
984109ec558STvrtko Ursulin 
985109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
986750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
987109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
988109ec558STvrtko Ursulin 			char *str;
989109ec558STvrtko Ursulin 
990109ec558STvrtko Ursulin 			if (engine_event_status(engine,
991109ec558STvrtko Ursulin 						engine_events[i].sample))
992109ec558STvrtko Ursulin 				continue;
993109ec558STvrtko Ursulin 
994109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
995109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
996109ec558STvrtko Ursulin 			if (!str)
997109ec558STvrtko Ursulin 				goto err;
998109ec558STvrtko Ursulin 
999109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1000109ec558STvrtko Ursulin 			i915_iter =
1001109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
10028810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
1003750e76b4SChris Wilson 								engine->uabi_instance,
1004109ec558STvrtko Ursulin 								engine_events[i].sample));
1005109ec558STvrtko Ursulin 
1006109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
1007109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1008109ec558STvrtko Ursulin 			if (!str)
1009109ec558STvrtko Ursulin 				goto err;
1010109ec558STvrtko Ursulin 
1011109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1012109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
1013109ec558STvrtko Ursulin 		}
1014109ec558STvrtko Ursulin 	}
1015109ec558STvrtko Ursulin 
1016908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
1017908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1018109ec558STvrtko Ursulin 
1019109ec558STvrtko Ursulin 	return attr;
1020109ec558STvrtko Ursulin 
1021109ec558STvrtko Ursulin err:;
1022109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1023109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1024109ec558STvrtko Ursulin 
1025109ec558STvrtko Ursulin err_alloc:
1026109ec558STvrtko Ursulin 	kfree(attr);
1027109ec558STvrtko Ursulin 	kfree(i915_attr);
1028109ec558STvrtko Ursulin 	kfree(pmu_attr);
1029109ec558STvrtko Ursulin 
1030109ec558STvrtko Ursulin 	return NULL;
1031109ec558STvrtko Ursulin }
1032109ec558STvrtko Ursulin 
1033908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1034109ec558STvrtko Ursulin {
103546129dc1SMichał Winiarski 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
1036109ec558STvrtko Ursulin 
1037109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1038109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1039109ec558STvrtko Ursulin 
104046129dc1SMichał Winiarski 	kfree(pmu->events_attr_group.attrs);
1041908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1042908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1043109ec558STvrtko Ursulin 
104446129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = NULL;
1045908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1046908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1047109ec558STvrtko Ursulin }
1048109ec558STvrtko Ursulin 
1049b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1050b46a33e2STvrtko Ursulin {
1051f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1052b46a33e2STvrtko Ursulin 
1053b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1054b46a33e2STvrtko Ursulin 
1055b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
1056a37e94feSYury Norov 	if (cpumask_empty(&i915_pmu_cpumask))
1057b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1058b46a33e2STvrtko Ursulin 
1059b46a33e2STvrtko Ursulin 	return 0;
1060b46a33e2STvrtko Ursulin }
1061b46a33e2STvrtko Ursulin 
1062b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1063b46a33e2STvrtko Ursulin {
1064f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1065537f9c84STvrtko Ursulin 	unsigned int target = i915_pmu_target_cpu;
1066b46a33e2STvrtko Ursulin 
1067b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1068b46a33e2STvrtko Ursulin 
1069537f9c84STvrtko Ursulin 	/*
1070537f9c84STvrtko Ursulin 	 * Unregistering an instance generates a CPU offline event which we must
1071537f9c84STvrtko Ursulin 	 * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask.
1072537f9c84STvrtko Ursulin 	 */
1073537f9c84STvrtko Ursulin 	if (pmu->closed)
1074537f9c84STvrtko Ursulin 		return 0;
1075537f9c84STvrtko Ursulin 
1076b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1077b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1078537f9c84STvrtko Ursulin 
1079b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1080b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1081b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1082537f9c84STvrtko Ursulin 			i915_pmu_target_cpu = target;
1083b46a33e2STvrtko Ursulin 		}
1084b46a33e2STvrtko Ursulin 	}
1085b46a33e2STvrtko Ursulin 
1086537f9c84STvrtko Ursulin 	if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) {
1087537f9c84STvrtko Ursulin 		perf_pmu_migrate_context(&pmu->base, cpu, target);
1088537f9c84STvrtko Ursulin 		pmu->cpuhp.cpu = target;
1089537f9c84STvrtko Ursulin 	}
1090537f9c84STvrtko Ursulin 
1091b46a33e2STvrtko Ursulin 	return 0;
1092b46a33e2STvrtko Ursulin }
1093b46a33e2STvrtko Ursulin 
1094537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1095537f9c84STvrtko Ursulin 
1096a04ea6aeSJason Ekstrand int i915_pmu_init(void)
1097b46a33e2STvrtko Ursulin {
1098b46a33e2STvrtko Ursulin 	int ret;
1099b46a33e2STvrtko Ursulin 
1100b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1101b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1102b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1103b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1104b46a33e2STvrtko Ursulin 	if (ret < 0)
1105537f9c84STvrtko Ursulin 		pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n",
1106537f9c84STvrtko Ursulin 			  ret);
1107537f9c84STvrtko Ursulin 	else
1108537f9c84STvrtko Ursulin 		cpuhp_slot = ret;
1109a04ea6aeSJason Ekstrand 
1110a04ea6aeSJason Ekstrand 	return 0;
1111b46a33e2STvrtko Ursulin }
1112b46a33e2STvrtko Ursulin 
1113537f9c84STvrtko Ursulin void i915_pmu_exit(void)
1114537f9c84STvrtko Ursulin {
1115537f9c84STvrtko Ursulin 	if (cpuhp_slot != CPUHP_INVALID)
1116537f9c84STvrtko Ursulin 		cpuhp_remove_multi_state(cpuhp_slot);
1117537f9c84STvrtko Ursulin }
1118537f9c84STvrtko Ursulin 
1119537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1120537f9c84STvrtko Ursulin {
1121537f9c84STvrtko Ursulin 	if (cpuhp_slot == CPUHP_INVALID)
1122537f9c84STvrtko Ursulin 		return -EINVAL;
1123537f9c84STvrtko Ursulin 
1124537f9c84STvrtko Ursulin 	return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node);
1125b46a33e2STvrtko Ursulin }
1126b46a33e2STvrtko Ursulin 
1127908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1128b46a33e2STvrtko Ursulin {
1129537f9c84STvrtko Ursulin 	cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node);
1130b46a33e2STvrtko Ursulin }
1131b46a33e2STvrtko Ursulin 
113205488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
113305488673STvrtko Ursulin {
11348ff5446aSThomas Zimmermann 	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
113505488673STvrtko Ursulin 
113605488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
113705488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
113805488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
113905488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
114005488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
114105488673STvrtko Ursulin }
114205488673STvrtko Ursulin 
1143b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1144b46a33e2STvrtko Ursulin {
1145908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
114646129dc1SMichał Winiarski 	const struct attribute_group *attr_groups[] = {
114746129dc1SMichał Winiarski 		&i915_pmu_format_attr_group,
114846129dc1SMichał Winiarski 		&pmu->events_attr_group,
114946129dc1SMichał Winiarski 		&i915_pmu_cpumask_attr_group,
115046129dc1SMichał Winiarski 		NULL
115146129dc1SMichał Winiarski 	};
115246129dc1SMichał Winiarski 
1153fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1154b46a33e2STvrtko Ursulin 
1155651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) <= 2) {
11561900aba5SJani Nikula 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1157b46a33e2STvrtko Ursulin 		return;
1158b46a33e2STvrtko Ursulin 	}
1159b46a33e2STvrtko Ursulin 
1160908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1161908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1162908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1163537f9c84STvrtko Ursulin 	pmu->cpuhp.cpu = -1;
1164dbe13ae1STvrtko Ursulin 	init_rc6(pmu);
1165b46a33e2STvrtko Ursulin 
1166aebf3b52STvrtko Ursulin 	if (!is_igp(i915)) {
116705488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
1168aebf3b52STvrtko Ursulin 				      "i915_%s",
116905488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
1170aebf3b52STvrtko Ursulin 		if (pmu->name) {
1171aebf3b52STvrtko Ursulin 			/* tools/perf reserves colons as special. */
1172aebf3b52STvrtko Ursulin 			strreplace((char *)pmu->name, ':', '_');
1173aebf3b52STvrtko Ursulin 		}
1174aebf3b52STvrtko Ursulin 	} else {
117505488673STvrtko Ursulin 		pmu->name = "i915";
1176aebf3b52STvrtko Ursulin 	}
117705488673STvrtko Ursulin 	if (!pmu->name)
1178b46a33e2STvrtko Ursulin 		goto err;
1179b46a33e2STvrtko Ursulin 
118046129dc1SMichał Winiarski 	pmu->events_attr_group.name = "events";
118146129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
118246129dc1SMichał Winiarski 	if (!pmu->events_attr_group.attrs)
1183c442292aSChris Wilson 		goto err_name;
1184c442292aSChris Wilson 
118546129dc1SMichał Winiarski 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
118646129dc1SMichał Winiarski 					GFP_KERNEL);
118746129dc1SMichał Winiarski 	if (!pmu->base.attr_groups)
118846129dc1SMichał Winiarski 		goto err_attr;
118946129dc1SMichał Winiarski 
1190df3ab3cbSChris Wilson 	pmu->base.module	= THIS_MODULE;
1191c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1192c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1193c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1194c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1195c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1196c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1197c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1198c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1199c442292aSChris Wilson 
120005488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
120105488673STvrtko Ursulin 	if (ret)
120246129dc1SMichał Winiarski 		goto err_groups;
120305488673STvrtko Ursulin 
1204908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1205b46a33e2STvrtko Ursulin 	if (ret)
1206b46a33e2STvrtko Ursulin 		goto err_unreg;
1207b46a33e2STvrtko Ursulin 
1208b46a33e2STvrtko Ursulin 	return;
1209b46a33e2STvrtko Ursulin 
1210b46a33e2STvrtko Ursulin err_unreg:
1211908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
121246129dc1SMichał Winiarski err_groups:
121346129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
1214c442292aSChris Wilson err_attr:
1215c442292aSChris Wilson 	pmu->base.event_init = NULL;
1216c442292aSChris Wilson 	free_event_attributes(pmu);
121705488673STvrtko Ursulin err_name:
121805488673STvrtko Ursulin 	if (!is_igp(i915))
121905488673STvrtko Ursulin 		kfree(pmu->name);
1220b46a33e2STvrtko Ursulin err:
12211900aba5SJani Nikula 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1222b46a33e2STvrtko Ursulin }
1223b46a33e2STvrtko Ursulin 
1224b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1225b46a33e2STvrtko Ursulin {
1226908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1227908091c8STvrtko Ursulin 
1228908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1229b46a33e2STvrtko Ursulin 		return;
1230b46a33e2STvrtko Ursulin 
1231b00bccb3STvrtko Ursulin 	/*
1232b00bccb3STvrtko Ursulin 	 * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu
1233b00bccb3STvrtko Ursulin 	 * ensures all currently executing ones will have exited before we
1234b00bccb3STvrtko Ursulin 	 * proceed with unregistration.
1235b00bccb3STvrtko Ursulin 	 */
1236b00bccb3STvrtko Ursulin 	pmu->closed = true;
1237b00bccb3STvrtko Ursulin 	synchronize_rcu();
1238b46a33e2STvrtko Ursulin 
1239908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1240b46a33e2STvrtko Ursulin 
1241908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1242b46a33e2STvrtko Ursulin 
1243908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1244908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
124546129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
124605488673STvrtko Ursulin 	if (!is_igp(i915))
124705488673STvrtko Ursulin 		kfree(pmu->name);
1248908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1249b46a33e2STvrtko Ursulin }
1250