1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7b46a33e2STvrtko Ursulin #include "i915_pmu.h" 8b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h" 9058a9b43SMichal Wajdeczko #include "i915_drv.h" 10b46a33e2STvrtko Ursulin 11b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 12b46a33e2STvrtko Ursulin #define FREQUENCY 200 13b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 14b46a33e2STvrtko Ursulin 15b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 16b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 17b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 18b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 19b46a33e2STvrtko Ursulin 20b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 21b46a33e2STvrtko Ursulin 22141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 23b46a33e2STvrtko Ursulin 24b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 25b46a33e2STvrtko Ursulin { 26b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 27b46a33e2STvrtko Ursulin } 28b46a33e2STvrtko Ursulin 29b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 30b46a33e2STvrtko Ursulin { 31b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 32b46a33e2STvrtko Ursulin } 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin if (is_engine_config(config)) 52b46a33e2STvrtko Ursulin return engine_config_sample(config); 53b46a33e2STvrtko Ursulin else 54b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 55b46a33e2STvrtko Ursulin } 56b46a33e2STvrtko Ursulin 57b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 58b46a33e2STvrtko Ursulin { 59b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 60b46a33e2STvrtko Ursulin } 61b46a33e2STvrtko Ursulin 62b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 63b46a33e2STvrtko Ursulin { 64b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 65b46a33e2STvrtko Ursulin } 66b46a33e2STvrtko Ursulin 67b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 68b46a33e2STvrtko Ursulin { 69b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 70b46a33e2STvrtko Ursulin } 71b46a33e2STvrtko Ursulin 72feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active) 73feff0dc6STvrtko Ursulin { 74feff0dc6STvrtko Ursulin u64 enable; 75feff0dc6STvrtko Ursulin 76feff0dc6STvrtko Ursulin /* 77feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 78feff0dc6STvrtko Ursulin * 79feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 80feff0dc6STvrtko Ursulin */ 81feff0dc6STvrtko Ursulin enable = i915->pmu.enable; 82feff0dc6STvrtko Ursulin 83feff0dc6STvrtko Ursulin /* 84feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 85feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 86feff0dc6STvrtko Ursulin */ 87feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 88feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 89feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 90feff0dc6STvrtko Ursulin 91feff0dc6STvrtko Ursulin /* 92feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 93feff0dc6STvrtko Ursulin * running so clear those bits out. 94feff0dc6STvrtko Ursulin */ 95feff0dc6STvrtko Ursulin if (!gpu_active) 96feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 97b3add01eSTvrtko Ursulin /* 98b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 99b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 100cf669b4eSTvrtko Ursulin * 101cf669b4eSTvrtko Ursulin * Use RCS as proxy for all engines. 102b3add01eSTvrtko Ursulin */ 103cf669b4eSTvrtko Ursulin else if (intel_engine_supports_stats(i915->engine[RCS])) 104b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 105feff0dc6STvrtko Ursulin 106feff0dc6STvrtko Ursulin /* 107feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 108feff0dc6STvrtko Ursulin */ 109feff0dc6STvrtko Ursulin return enable; 110feff0dc6STvrtko Ursulin } 111feff0dc6STvrtko Ursulin 112feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 113feff0dc6STvrtko Ursulin { 114feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 115feff0dc6STvrtko Ursulin return; 116feff0dc6STvrtko Ursulin 117feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 118feff0dc6STvrtko Ursulin /* 119feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 120feff0dc6STvrtko Ursulin * GPU went idle. 121feff0dc6STvrtko Ursulin */ 122feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = pmu_needs_timer(i915, false); 123feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 124feff0dc6STvrtko Ursulin } 125feff0dc6STvrtko Ursulin 126feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915) 127feff0dc6STvrtko Ursulin { 128feff0dc6STvrtko Ursulin if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) { 129feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = true; 130*9f473ecfSTvrtko Ursulin i915->pmu.timer_last = ktime_get(); 131feff0dc6STvrtko Ursulin hrtimer_start_range_ns(&i915->pmu.timer, 132feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 133feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 134feff0dc6STvrtko Ursulin } 135feff0dc6STvrtko Ursulin } 136feff0dc6STvrtko Ursulin 137feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 138feff0dc6STvrtko Ursulin { 139feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 140feff0dc6STvrtko Ursulin return; 141feff0dc6STvrtko Ursulin 142feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 143feff0dc6STvrtko Ursulin /* 144feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 145feff0dc6STvrtko Ursulin */ 146feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 147feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 148feff0dc6STvrtko Ursulin } 149feff0dc6STvrtko Ursulin 150b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw) 151b46a33e2STvrtko Ursulin { 152b46a33e2STvrtko Ursulin if (!fw) 153b46a33e2STvrtko Ursulin intel_uncore_forcewake_get(i915, FORCEWAKE_ALL); 154b46a33e2STvrtko Ursulin 155b46a33e2STvrtko Ursulin return true; 156b46a33e2STvrtko Ursulin } 157b46a33e2STvrtko Ursulin 158b46a33e2STvrtko Ursulin static void 159*9f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 160b46a33e2STvrtko Ursulin { 161*9f473ecfSTvrtko Ursulin sample->cur += val; 162b46a33e2STvrtko Ursulin } 163b46a33e2STvrtko Ursulin 164*9f473ecfSTvrtko Ursulin static void 165*9f473ecfSTvrtko Ursulin engines_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 166b46a33e2STvrtko Ursulin { 167b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 168b46a33e2STvrtko Ursulin enum intel_engine_id id; 169b46a33e2STvrtko Ursulin bool fw = false; 170b46a33e2STvrtko Ursulin 171b46a33e2STvrtko Ursulin if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 172b46a33e2STvrtko Ursulin return; 173b46a33e2STvrtko Ursulin 174b46a33e2STvrtko Ursulin if (!dev_priv->gt.awake) 175b46a33e2STvrtko Ursulin return; 176b46a33e2STvrtko Ursulin 177b46a33e2STvrtko Ursulin if (!intel_runtime_pm_get_if_in_use(dev_priv)) 178b46a33e2STvrtko Ursulin return; 179b46a33e2STvrtko Ursulin 180b46a33e2STvrtko Ursulin for_each_engine(engine, dev_priv, id) { 181b46a33e2STvrtko Ursulin u32 current_seqno = intel_engine_get_seqno(engine); 182b46a33e2STvrtko Ursulin u32 last_seqno = intel_engine_last_submit(engine); 183b46a33e2STvrtko Ursulin u32 val; 184b46a33e2STvrtko Ursulin 185b46a33e2STvrtko Ursulin val = !i915_seqno_passed(current_seqno, last_seqno); 186b46a33e2STvrtko Ursulin 187*9f473ecfSTvrtko Ursulin if (val) 188*9f473ecfSTvrtko Ursulin add_sample(&engine->pmu.sample[I915_SAMPLE_BUSY], 189*9f473ecfSTvrtko Ursulin period_ns); 190b46a33e2STvrtko Ursulin 191b46a33e2STvrtko Ursulin if (val && (engine->pmu.enable & 192b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) { 193b46a33e2STvrtko Ursulin fw = grab_forcewake(dev_priv, fw); 194b46a33e2STvrtko Ursulin 195b46a33e2STvrtko Ursulin val = I915_READ_FW(RING_CTL(engine->mmio_base)); 196b46a33e2STvrtko Ursulin } else { 197b46a33e2STvrtko Ursulin val = 0; 198b46a33e2STvrtko Ursulin } 199b46a33e2STvrtko Ursulin 200*9f473ecfSTvrtko Ursulin if (val & RING_WAIT) 201*9f473ecfSTvrtko Ursulin add_sample(&engine->pmu.sample[I915_SAMPLE_WAIT], 202*9f473ecfSTvrtko Ursulin period_ns); 203b46a33e2STvrtko Ursulin 204*9f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 205*9f473ecfSTvrtko Ursulin add_sample(&engine->pmu.sample[I915_SAMPLE_SEMA], 206*9f473ecfSTvrtko Ursulin period_ns); 207b46a33e2STvrtko Ursulin } 208b46a33e2STvrtko Ursulin 209b46a33e2STvrtko Ursulin if (fw) 210b46a33e2STvrtko Ursulin intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); 211b46a33e2STvrtko Ursulin 212b46a33e2STvrtko Ursulin intel_runtime_pm_put(dev_priv); 213b46a33e2STvrtko Ursulin } 214b46a33e2STvrtko Ursulin 215*9f473ecfSTvrtko Ursulin static void 216*9f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 217*9f473ecfSTvrtko Ursulin { 218*9f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 219*9f473ecfSTvrtko Ursulin } 220*9f473ecfSTvrtko Ursulin 221*9f473ecfSTvrtko Ursulin static void 222*9f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 223b46a33e2STvrtko Ursulin { 224b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 225b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 226b46a33e2STvrtko Ursulin u32 val; 227b46a33e2STvrtko Ursulin 228b46a33e2STvrtko Ursulin val = dev_priv->gt_pm.rps.cur_freq; 229b46a33e2STvrtko Ursulin if (dev_priv->gt.awake && 230b46a33e2STvrtko Ursulin intel_runtime_pm_get_if_in_use(dev_priv)) { 231b46a33e2STvrtko Ursulin val = intel_get_cagf(dev_priv, 232b46a33e2STvrtko Ursulin I915_READ_NOTRACE(GEN6_RPSTAT1)); 233b46a33e2STvrtko Ursulin intel_runtime_pm_put(dev_priv); 234b46a33e2STvrtko Ursulin } 235b46a33e2STvrtko Ursulin 236*9f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT], 237*9f473ecfSTvrtko Ursulin intel_gpu_freq(dev_priv, val), 238*9f473ecfSTvrtko Ursulin period_ns / 1000); 239b46a33e2STvrtko Ursulin } 240b46a33e2STvrtko Ursulin 241b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 242b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 243*9f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 244b46a33e2STvrtko Ursulin intel_gpu_freq(dev_priv, 245*9f473ecfSTvrtko Ursulin dev_priv->gt_pm.rps.cur_freq), 246*9f473ecfSTvrtko Ursulin period_ns / 1000); 247b46a33e2STvrtko Ursulin } 248b46a33e2STvrtko Ursulin } 249b46a33e2STvrtko Ursulin 250b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 251b46a33e2STvrtko Ursulin { 252b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 253b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 254*9f473ecfSTvrtko Ursulin unsigned int period_ns; 255*9f473ecfSTvrtko Ursulin ktime_t now; 256b46a33e2STvrtko Ursulin 2578ee4f19cSTvrtko Ursulin if (!READ_ONCE(i915->pmu.timer_enabled)) 258b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 259b46a33e2STvrtko Ursulin 260*9f473ecfSTvrtko Ursulin now = ktime_get(); 261*9f473ecfSTvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, i915->pmu.timer_last)); 262*9f473ecfSTvrtko Ursulin i915->pmu.timer_last = now; 263b46a33e2STvrtko Ursulin 264*9f473ecfSTvrtko Ursulin /* 265*9f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 266*9f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 267*9f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 268*9f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 269*9f473ecfSTvrtko Ursulin */ 270*9f473ecfSTvrtko Ursulin engines_sample(i915, period_ns); 271*9f473ecfSTvrtko Ursulin frequency_sample(i915, period_ns); 272*9f473ecfSTvrtko Ursulin 273*9f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 274*9f473ecfSTvrtko Ursulin 275b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 276b46a33e2STvrtko Ursulin } 277b46a33e2STvrtko Ursulin 2780cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2790cd4684dSTvrtko Ursulin { 2800cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2810cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2820cd4684dSTvrtko Ursulin u64 sum = 0; 2830cd4684dSTvrtko Ursulin int cpu; 2840cd4684dSTvrtko Ursulin 2850cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2860cd4684dSTvrtko Ursulin return 0; 2870cd4684dSTvrtko Ursulin 2880cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2890cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2900cd4684dSTvrtko Ursulin 2910cd4684dSTvrtko Ursulin return sum; 2920cd4684dSTvrtko Ursulin } 2930cd4684dSTvrtko Ursulin 294b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 295b2f78cdaSTvrtko Ursulin { 296b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 297b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 298b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 299b2f78cdaSTvrtko Ursulin 300b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 301b2f78cdaSTvrtko Ursulin engine_event_class(event), 302b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 303b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 304b2f78cdaSTvrtko Ursulin return; 305b2f78cdaSTvrtko Ursulin 306b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 307b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 308b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 309b2f78cdaSTvrtko Ursulin } 310b2f78cdaSTvrtko Ursulin 311b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 312b46a33e2STvrtko Ursulin { 313b46a33e2STvrtko Ursulin WARN_ON(event->parent); 314b2f78cdaSTvrtko Ursulin 315b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 316b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 317b46a33e2STvrtko Ursulin } 318b46a33e2STvrtko Ursulin 319109ec558STvrtko Ursulin static int 320109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 321109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 322b46a33e2STvrtko Ursulin { 323109ec558STvrtko Ursulin switch (sample) { 324b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 325b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 326b46a33e2STvrtko Ursulin break; 327b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 328109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 329b46a33e2STvrtko Ursulin return -ENODEV; 330b46a33e2STvrtko Ursulin break; 331b46a33e2STvrtko Ursulin default: 332b46a33e2STvrtko Ursulin return -ENOENT; 333b46a33e2STvrtko Ursulin } 334b46a33e2STvrtko Ursulin 335b46a33e2STvrtko Ursulin return 0; 336b46a33e2STvrtko Ursulin } 337b46a33e2STvrtko Ursulin 338109ec558STvrtko Ursulin static int 339109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 340109ec558STvrtko Ursulin { 341109ec558STvrtko Ursulin switch (config) { 342109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 343109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 344109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 345109ec558STvrtko Ursulin return -ENODEV; 346109ec558STvrtko Ursulin /* Fall-through. */ 347109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 348109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 349109ec558STvrtko Ursulin return -ENODEV; 350109ec558STvrtko Ursulin break; 351109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 352109ec558STvrtko Ursulin break; 353109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 354109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 355109ec558STvrtko Ursulin return -ENODEV; 356109ec558STvrtko Ursulin break; 357109ec558STvrtko Ursulin default: 358109ec558STvrtko Ursulin return -ENOENT; 359109ec558STvrtko Ursulin } 360109ec558STvrtko Ursulin 361109ec558STvrtko Ursulin return 0; 362109ec558STvrtko Ursulin } 363109ec558STvrtko Ursulin 364109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 365109ec558STvrtko Ursulin { 366109ec558STvrtko Ursulin struct drm_i915_private *i915 = 367109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 368109ec558STvrtko Ursulin struct intel_engine_cs *engine; 369b2f78cdaSTvrtko Ursulin u8 sample; 370b2f78cdaSTvrtko Ursulin int ret; 371109ec558STvrtko Ursulin 372109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 373109ec558STvrtko Ursulin engine_event_instance(event)); 374109ec558STvrtko Ursulin if (!engine) 375109ec558STvrtko Ursulin return -ENODEV; 376109ec558STvrtko Ursulin 377b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 378b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 379b2f78cdaSTvrtko Ursulin if (ret) 380b2f78cdaSTvrtko Ursulin return ret; 381b2f78cdaSTvrtko Ursulin 382b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 383b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 384b2f78cdaSTvrtko Ursulin 385b2f78cdaSTvrtko Ursulin return ret; 386109ec558STvrtko Ursulin } 387109ec558STvrtko Ursulin 388b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 389b46a33e2STvrtko Ursulin { 390b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 391b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 3920426c046STvrtko Ursulin int ret; 393b46a33e2STvrtko Ursulin 394b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 395b46a33e2STvrtko Ursulin return -ENOENT; 396b46a33e2STvrtko Ursulin 397b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 398b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 399b46a33e2STvrtko Ursulin return -EINVAL; 400b46a33e2STvrtko Ursulin 401b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 402b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 403b46a33e2STvrtko Ursulin 404b46a33e2STvrtko Ursulin if (event->cpu < 0) 405b46a33e2STvrtko Ursulin return -EINVAL; 406b46a33e2STvrtko Ursulin 4070426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4080426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 40900a79722STvrtko Ursulin return -EINVAL; 410b46a33e2STvrtko Ursulin 411109ec558STvrtko Ursulin if (is_engine_event(event)) 412b46a33e2STvrtko Ursulin ret = engine_event_init(event); 413109ec558STvrtko Ursulin else 414109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 415b46a33e2STvrtko Ursulin if (ret) 416b46a33e2STvrtko Ursulin return ret; 417b46a33e2STvrtko Ursulin 418b46a33e2STvrtko Ursulin if (!event->parent) 419b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 420b46a33e2STvrtko Ursulin 421b46a33e2STvrtko Ursulin return 0; 422b46a33e2STvrtko Ursulin } 423b46a33e2STvrtko Ursulin 42405273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915) 4251fe699e3STvrtko Ursulin { 4261fe699e3STvrtko Ursulin u64 val; 4271fe699e3STvrtko Ursulin 42805273c95SChris Wilson val = intel_rc6_residency_ns(i915, 42905273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4301fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4311fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4321fe699e3STvrtko Ursulin 4331fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4341fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4351fe699e3STvrtko Ursulin 4361fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4371fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4381fe699e3STvrtko Ursulin 43905273c95SChris Wilson return val; 44005273c95SChris Wilson } 44105273c95SChris Wilson 442ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915) 44305273c95SChris Wilson { 44405273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 44505273c95SChris Wilson unsigned long flags; 44605273c95SChris Wilson u64 val; 44705273c95SChris Wilson 44805273c95SChris Wilson if (intel_runtime_pm_get_if_in_use(i915)) { 44905273c95SChris Wilson val = __get_rc6(i915); 4501fe699e3STvrtko Ursulin intel_runtime_pm_put(i915); 4511fe699e3STvrtko Ursulin 4521fe699e3STvrtko Ursulin /* 4531fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4541fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4551fe699e3STvrtko Ursulin * previously. 4561fe699e3STvrtko Ursulin */ 4571fe699e3STvrtko Ursulin 4581fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 4591fe699e3STvrtko Ursulin 4601fe699e3STvrtko Ursulin if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 4611fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 4621fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6].cur = val; 4631fe699e3STvrtko Ursulin } else { 4641fe699e3STvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4651fe699e3STvrtko Ursulin } 4661fe699e3STvrtko Ursulin 4671fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 4681fe699e3STvrtko Ursulin } else { 4691fe699e3STvrtko Ursulin struct pci_dev *pdev = i915->drm.pdev; 4701fe699e3STvrtko Ursulin struct device *kdev = &pdev->dev; 4711fe699e3STvrtko Ursulin 4721fe699e3STvrtko Ursulin /* 4731fe699e3STvrtko Ursulin * We are runtime suspended. 4741fe699e3STvrtko Ursulin * 4751fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4761fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4771fe699e3STvrtko Ursulin * counter value. 4781fe699e3STvrtko Ursulin */ 4791fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 480ad055fb8STvrtko Ursulin spin_lock(&kdev->power.lock); 4811fe699e3STvrtko Ursulin 4822924bdeeSTvrtko Ursulin /* 4832924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4842924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4852924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4862924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 4872924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 4882924bdeeSTvrtko Ursulin * 4892924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 4902924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 4912924bdeeSTvrtko Ursulin * known RC6 value. 4922924bdeeSTvrtko Ursulin */ 4932924bdeeSTvrtko Ursulin if (kdev->power.runtime_status == RPM_SUSPENDED) { 4941fe699e3STvrtko Ursulin if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 4951fe699e3STvrtko Ursulin i915->pmu.suspended_jiffies_last = 4961fe699e3STvrtko Ursulin kdev->power.suspended_jiffies; 4971fe699e3STvrtko Ursulin 4981fe699e3STvrtko Ursulin val = kdev->power.suspended_jiffies - 4991fe699e3STvrtko Ursulin i915->pmu.suspended_jiffies_last; 5001fe699e3STvrtko Ursulin val += jiffies - kdev->power.accounting_timestamp; 5011fe699e3STvrtko Ursulin 5021fe699e3STvrtko Ursulin val = jiffies_to_nsecs(val); 5031fe699e3STvrtko Ursulin val += i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5041fe699e3STvrtko Ursulin 5052924bdeeSTvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 5062924bdeeSTvrtko Ursulin } else if (i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 5072924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5082924bdeeSTvrtko Ursulin } else { 5092924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5102924bdeeSTvrtko Ursulin } 5112924bdeeSTvrtko Ursulin 5122924bdeeSTvrtko Ursulin spin_unlock(&kdev->power.lock); 5131fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 5141fe699e3STvrtko Ursulin } 5151fe699e3STvrtko Ursulin 5161fe699e3STvrtko Ursulin return val; 51705273c95SChris Wilson #else 51805273c95SChris Wilson return __get_rc6(i915); 51905273c95SChris Wilson #endif 5201fe699e3STvrtko Ursulin } 5211fe699e3STvrtko Ursulin 522ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 523b46a33e2STvrtko Ursulin { 524b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 525b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 526b46a33e2STvrtko Ursulin u64 val = 0; 527b46a33e2STvrtko Ursulin 528b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 529b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 530b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 531b46a33e2STvrtko Ursulin 532b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 533b46a33e2STvrtko Ursulin engine_event_class(event), 534b46a33e2STvrtko Ursulin engine_event_instance(event)); 535b46a33e2STvrtko Ursulin 536b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 537b46a33e2STvrtko Ursulin /* Do nothing */ 538b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 539b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 540b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 541b46a33e2STvrtko Ursulin } else { 542b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 543b46a33e2STvrtko Ursulin } 544b46a33e2STvrtko Ursulin } else { 545b46a33e2STvrtko Ursulin switch (event->attr.config) { 546b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 547b46a33e2STvrtko Ursulin val = 548b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur, 549*9f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 550b46a33e2STvrtko Ursulin break; 551b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 552b46a33e2STvrtko Ursulin val = 553b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur, 554*9f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 555b46a33e2STvrtko Ursulin break; 5560cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5570cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5580cd4684dSTvrtko Ursulin break; 5596060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 560ad055fb8STvrtko Ursulin val = get_rc6(i915); 5616060b6aeSTvrtko Ursulin break; 562b46a33e2STvrtko Ursulin } 563b46a33e2STvrtko Ursulin } 564b46a33e2STvrtko Ursulin 565b46a33e2STvrtko Ursulin return val; 566b46a33e2STvrtko Ursulin } 567b46a33e2STvrtko Ursulin 568b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 569b46a33e2STvrtko Ursulin { 570b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 571b46a33e2STvrtko Ursulin u64 prev, new; 572b46a33e2STvrtko Ursulin 573b46a33e2STvrtko Ursulin again: 574b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 575ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 576b46a33e2STvrtko Ursulin 577b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 578b46a33e2STvrtko Ursulin goto again; 579b46a33e2STvrtko Ursulin 580b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 581b46a33e2STvrtko Ursulin } 582b46a33e2STvrtko Ursulin 583b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 584b46a33e2STvrtko Ursulin { 585b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 586b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 587b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 588b46a33e2STvrtko Ursulin unsigned long flags; 589b46a33e2STvrtko Ursulin 590b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 591b46a33e2STvrtko Ursulin 592b46a33e2STvrtko Ursulin /* 593b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 594b46a33e2STvrtko Ursulin * the event reference counter. 595b46a33e2STvrtko Ursulin */ 596b46a33e2STvrtko Ursulin GEM_BUG_ON(bit >= I915_PMU_MASK_BITS); 597b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0); 598b46a33e2STvrtko Ursulin i915->pmu.enable |= BIT_ULL(bit); 599b46a33e2STvrtko Ursulin i915->pmu.enable_count[bit]++; 600b46a33e2STvrtko Ursulin 601b46a33e2STvrtko Ursulin /* 602feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 603feff0dc6STvrtko Ursulin */ 604feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 605feff0dc6STvrtko Ursulin 606feff0dc6STvrtko Ursulin /* 607b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 608b46a33e2STvrtko Ursulin * is stored per engine. 609b46a33e2STvrtko Ursulin */ 610b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 611b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 612b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 613b46a33e2STvrtko Ursulin 614b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 615b46a33e2STvrtko Ursulin engine_event_class(event), 616b46a33e2STvrtko Ursulin engine_event_instance(event)); 617b46a33e2STvrtko Ursulin GEM_BUG_ON(!engine); 618b46a33e2STvrtko Ursulin engine->pmu.enable |= BIT(sample); 619b46a33e2STvrtko Ursulin 620b46a33e2STvrtko Ursulin GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS); 621b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 622b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 623b46a33e2STvrtko Ursulin } 624b46a33e2STvrtko Ursulin 625ad055fb8STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 626ad055fb8STvrtko Ursulin 627b46a33e2STvrtko Ursulin /* 628b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 629b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 630b46a33e2STvrtko Ursulin * an existing non-zero value. 631b46a33e2STvrtko Ursulin */ 632ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 633b46a33e2STvrtko Ursulin } 634b46a33e2STvrtko Ursulin 635b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 636b46a33e2STvrtko Ursulin { 637b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 638b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 639b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 640b46a33e2STvrtko Ursulin unsigned long flags; 641b46a33e2STvrtko Ursulin 642b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 643b46a33e2STvrtko Ursulin 644b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 645b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 646b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 647b46a33e2STvrtko Ursulin 648b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 649b46a33e2STvrtko Ursulin engine_event_class(event), 650b46a33e2STvrtko Ursulin engine_event_instance(event)); 651b46a33e2STvrtko Ursulin GEM_BUG_ON(!engine); 652b46a33e2STvrtko Ursulin GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS); 653b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 654b46a33e2STvrtko Ursulin /* 655b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 656b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 657b46a33e2STvrtko Ursulin */ 658b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 659b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 660b46a33e2STvrtko Ursulin } 661b46a33e2STvrtko Ursulin 662b46a33e2STvrtko Ursulin GEM_BUG_ON(bit >= I915_PMU_MASK_BITS); 663b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == 0); 664b46a33e2STvrtko Ursulin /* 665b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 666b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 667b46a33e2STvrtko Ursulin */ 668feff0dc6STvrtko Ursulin if (--i915->pmu.enable_count[bit] == 0) { 669b46a33e2STvrtko Ursulin i915->pmu.enable &= ~BIT_ULL(bit); 670feff0dc6STvrtko Ursulin i915->pmu.timer_enabled &= pmu_needs_timer(i915, true); 671feff0dc6STvrtko Ursulin } 672b46a33e2STvrtko Ursulin 673b46a33e2STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 674b46a33e2STvrtko Ursulin } 675b46a33e2STvrtko Ursulin 676b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 677b46a33e2STvrtko Ursulin { 678b46a33e2STvrtko Ursulin i915_pmu_enable(event); 679b46a33e2STvrtko Ursulin event->hw.state = 0; 680b46a33e2STvrtko Ursulin } 681b46a33e2STvrtko Ursulin 682b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 683b46a33e2STvrtko Ursulin { 684b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 685b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 686b46a33e2STvrtko Ursulin i915_pmu_disable(event); 687b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 688b46a33e2STvrtko Ursulin } 689b46a33e2STvrtko Ursulin 690b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 691b46a33e2STvrtko Ursulin { 692b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 693b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 694b46a33e2STvrtko Ursulin 695b46a33e2STvrtko Ursulin return 0; 696b46a33e2STvrtko Ursulin } 697b46a33e2STvrtko Ursulin 698b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 699b46a33e2STvrtko Ursulin { 700b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 701b46a33e2STvrtko Ursulin } 702b46a33e2STvrtko Ursulin 703b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 704b46a33e2STvrtko Ursulin { 705b46a33e2STvrtko Ursulin return 0; 706b46a33e2STvrtko Ursulin } 707b46a33e2STvrtko Ursulin 708b7d3aabfSChris Wilson struct i915_str_attribute { 709b7d3aabfSChris Wilson struct device_attribute attr; 710b7d3aabfSChris Wilson const char *str; 711b7d3aabfSChris Wilson }; 712b7d3aabfSChris Wilson 713b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 714b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 715b46a33e2STvrtko Ursulin { 716b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 717b46a33e2STvrtko Ursulin 718b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 719b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 720b46a33e2STvrtko Ursulin } 721b46a33e2STvrtko Ursulin 722b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 723b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 724b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 725b7d3aabfSChris Wilson .str = _config, } \ 726b46a33e2STvrtko Ursulin })[0].attr.attr) 727b46a33e2STvrtko Ursulin 728b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 729b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 730b46a33e2STvrtko Ursulin NULL, 731b46a33e2STvrtko Ursulin }; 732b46a33e2STvrtko Ursulin 733b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 734b46a33e2STvrtko Ursulin .name = "format", 735b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 736b46a33e2STvrtko Ursulin }; 737b46a33e2STvrtko Ursulin 738b7d3aabfSChris Wilson struct i915_ext_attribute { 739b7d3aabfSChris Wilson struct device_attribute attr; 740b7d3aabfSChris Wilson unsigned long val; 741b7d3aabfSChris Wilson }; 742b7d3aabfSChris Wilson 743b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 744b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 745b46a33e2STvrtko Ursulin { 746b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 747b46a33e2STvrtko Ursulin 748b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 749b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 750b46a33e2STvrtko Ursulin } 751b46a33e2STvrtko Ursulin 752109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 753b46a33e2STvrtko Ursulin .name = "events", 754109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 755b46a33e2STvrtko Ursulin }; 756b46a33e2STvrtko Ursulin 757b46a33e2STvrtko Ursulin static ssize_t 758b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 759b46a33e2STvrtko Ursulin struct device_attribute *attr, 760b46a33e2STvrtko Ursulin char *buf) 761b46a33e2STvrtko Ursulin { 762b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 763b46a33e2STvrtko Ursulin } 764b46a33e2STvrtko Ursulin 765b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 766b46a33e2STvrtko Ursulin 767b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 768b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 769b46a33e2STvrtko Ursulin NULL, 770b46a33e2STvrtko Ursulin }; 771b46a33e2STvrtko Ursulin 772109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 773b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 774b46a33e2STvrtko Ursulin }; 775b46a33e2STvrtko Ursulin 776b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 777b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 778b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 779b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 780b46a33e2STvrtko Ursulin NULL 781b46a33e2STvrtko Ursulin }; 782b46a33e2STvrtko Ursulin 783109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 784109ec558STvrtko Ursulin { \ 785109ec558STvrtko Ursulin .config = (__config), \ 786109ec558STvrtko Ursulin .name = (__name), \ 787109ec558STvrtko Ursulin .unit = (__unit), \ 788109ec558STvrtko Ursulin } 789109ec558STvrtko Ursulin 790109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 791109ec558STvrtko Ursulin { \ 792109ec558STvrtko Ursulin .sample = (__sample), \ 793109ec558STvrtko Ursulin .name = (__name), \ 794109ec558STvrtko Ursulin } 795109ec558STvrtko Ursulin 796109ec558STvrtko Ursulin static struct i915_ext_attribute * 797109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 798109ec558STvrtko Ursulin { 7992bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 800109ec558STvrtko Ursulin attr->attr.attr.name = name; 801109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 802109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 803109ec558STvrtko Ursulin attr->val = config; 804109ec558STvrtko Ursulin 805109ec558STvrtko Ursulin return ++attr; 806109ec558STvrtko Ursulin } 807109ec558STvrtko Ursulin 808109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 809109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 810109ec558STvrtko Ursulin const char *str) 811109ec558STvrtko Ursulin { 8122bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 813109ec558STvrtko Ursulin attr->attr.attr.name = name; 814109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 815109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 816109ec558STvrtko Ursulin attr->event_str = str; 817109ec558STvrtko Ursulin 818109ec558STvrtko Ursulin return ++attr; 819109ec558STvrtko Ursulin } 820109ec558STvrtko Ursulin 821109ec558STvrtko Ursulin static struct attribute ** 822109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915) 823109ec558STvrtko Ursulin { 824109ec558STvrtko Ursulin static const struct { 825109ec558STvrtko Ursulin u64 config; 826109ec558STvrtko Ursulin const char *name; 827109ec558STvrtko Ursulin const char *unit; 828109ec558STvrtko Ursulin } events[] = { 829109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 830109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 831109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 832109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 833109ec558STvrtko Ursulin }; 834109ec558STvrtko Ursulin static const struct { 835109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 836109ec558STvrtko Ursulin char *name; 837109ec558STvrtko Ursulin } engine_events[] = { 838109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 839109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 840109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 841109ec558STvrtko Ursulin }; 842109ec558STvrtko Ursulin unsigned int count = 0; 843109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 844109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 845109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 846109ec558STvrtko Ursulin struct intel_engine_cs *engine; 847109ec558STvrtko Ursulin enum intel_engine_id id; 848109ec558STvrtko Ursulin unsigned int i; 849109ec558STvrtko Ursulin 850109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 851109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 852109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 853109ec558STvrtko Ursulin count++; 854109ec558STvrtko Ursulin } 855109ec558STvrtko Ursulin 856109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 857109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 858109ec558STvrtko Ursulin if (!engine_event_status(engine, 859109ec558STvrtko Ursulin engine_events[i].sample)) 860109ec558STvrtko Ursulin count++; 861109ec558STvrtko Ursulin } 862109ec558STvrtko Ursulin } 863109ec558STvrtko Ursulin 864109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 865dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 866109ec558STvrtko Ursulin if (!i915_attr) 867109ec558STvrtko Ursulin goto err_alloc; 868109ec558STvrtko Ursulin 869dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 870109ec558STvrtko Ursulin if (!pmu_attr) 871109ec558STvrtko Ursulin goto err_alloc; 872109ec558STvrtko Ursulin 873109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 874dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 875109ec558STvrtko Ursulin if (!attr) 876109ec558STvrtko Ursulin goto err_alloc; 877109ec558STvrtko Ursulin 878109ec558STvrtko Ursulin i915_iter = i915_attr; 879109ec558STvrtko Ursulin pmu_iter = pmu_attr; 880109ec558STvrtko Ursulin attr_iter = attr; 881109ec558STvrtko Ursulin 882109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 883109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 884109ec558STvrtko Ursulin char *str; 885109ec558STvrtko Ursulin 886109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 887109ec558STvrtko Ursulin continue; 888109ec558STvrtko Ursulin 889109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 890109ec558STvrtko Ursulin if (!str) 891109ec558STvrtko Ursulin goto err; 892109ec558STvrtko Ursulin 893109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 894109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 895109ec558STvrtko Ursulin 896109ec558STvrtko Ursulin if (events[i].unit) { 897109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 898109ec558STvrtko Ursulin if (!str) 899109ec558STvrtko Ursulin goto err; 900109ec558STvrtko Ursulin 901109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 902109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 903109ec558STvrtko Ursulin } 904109ec558STvrtko Ursulin } 905109ec558STvrtko Ursulin 906109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 907109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 908109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 909109ec558STvrtko Ursulin char *str; 910109ec558STvrtko Ursulin 911109ec558STvrtko Ursulin if (engine_event_status(engine, 912109ec558STvrtko Ursulin engine_events[i].sample)) 913109ec558STvrtko Ursulin continue; 914109ec558STvrtko Ursulin 915109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 916109ec558STvrtko Ursulin engine->name, engine_events[i].name); 917109ec558STvrtko Ursulin if (!str) 918109ec558STvrtko Ursulin goto err; 919109ec558STvrtko Ursulin 920109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 921109ec558STvrtko Ursulin i915_iter = 922109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9238810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 924109ec558STvrtko Ursulin engine->instance, 925109ec558STvrtko Ursulin engine_events[i].sample)); 926109ec558STvrtko Ursulin 927109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 928109ec558STvrtko Ursulin engine->name, engine_events[i].name); 929109ec558STvrtko Ursulin if (!str) 930109ec558STvrtko Ursulin goto err; 931109ec558STvrtko Ursulin 932109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 933109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 934109ec558STvrtko Ursulin } 935109ec558STvrtko Ursulin } 936109ec558STvrtko Ursulin 937109ec558STvrtko Ursulin i915->pmu.i915_attr = i915_attr; 938109ec558STvrtko Ursulin i915->pmu.pmu_attr = pmu_attr; 939109ec558STvrtko Ursulin 940109ec558STvrtko Ursulin return attr; 941109ec558STvrtko Ursulin 942109ec558STvrtko Ursulin err:; 943109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 944109ec558STvrtko Ursulin kfree((*attr_iter)->name); 945109ec558STvrtko Ursulin 946109ec558STvrtko Ursulin err_alloc: 947109ec558STvrtko Ursulin kfree(attr); 948109ec558STvrtko Ursulin kfree(i915_attr); 949109ec558STvrtko Ursulin kfree(pmu_attr); 950109ec558STvrtko Ursulin 951109ec558STvrtko Ursulin return NULL; 952109ec558STvrtko Ursulin } 953109ec558STvrtko Ursulin 954109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915) 955109ec558STvrtko Ursulin { 956109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 957109ec558STvrtko Ursulin 958109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 959109ec558STvrtko Ursulin kfree((*attr_iter)->name); 960109ec558STvrtko Ursulin 961109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 962109ec558STvrtko Ursulin kfree(i915->pmu.i915_attr); 963109ec558STvrtko Ursulin kfree(i915->pmu.pmu_attr); 964109ec558STvrtko Ursulin 965109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 966109ec558STvrtko Ursulin i915->pmu.i915_attr = NULL; 967109ec558STvrtko Ursulin i915->pmu.pmu_attr = NULL; 968109ec558STvrtko Ursulin } 969109ec558STvrtko Ursulin 970b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 971b46a33e2STvrtko Ursulin { 972b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 973b46a33e2STvrtko Ursulin 974b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 975b46a33e2STvrtko Ursulin 976b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9770426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 978b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 979b46a33e2STvrtko Ursulin 980b46a33e2STvrtko Ursulin return 0; 981b46a33e2STvrtko Ursulin } 982b46a33e2STvrtko Ursulin 983b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 984b46a33e2STvrtko Ursulin { 985b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 986b46a33e2STvrtko Ursulin unsigned int target; 987b46a33e2STvrtko Ursulin 988b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 989b46a33e2STvrtko Ursulin 990b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 991b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 992b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 993b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 994b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 995b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 996b46a33e2STvrtko Ursulin } 997b46a33e2STvrtko Ursulin } 998b46a33e2STvrtko Ursulin 999b46a33e2STvrtko Ursulin return 0; 1000b46a33e2STvrtko Ursulin } 1001b46a33e2STvrtko Ursulin 1002b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1003b46a33e2STvrtko Ursulin 1004b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915) 1005b46a33e2STvrtko Ursulin { 1006b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1007b46a33e2STvrtko Ursulin int ret; 1008b46a33e2STvrtko Ursulin 1009b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1010b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1011b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1012b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1013b46a33e2STvrtko Ursulin if (ret < 0) 1014b46a33e2STvrtko Ursulin return ret; 1015b46a33e2STvrtko Ursulin 1016b46a33e2STvrtko Ursulin slot = ret; 1017b46a33e2STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &i915->pmu.node); 1018b46a33e2STvrtko Ursulin if (ret) { 1019b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1020b46a33e2STvrtko Ursulin return ret; 1021b46a33e2STvrtko Ursulin } 1022b46a33e2STvrtko Ursulin 1023b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1024b46a33e2STvrtko Ursulin return 0; 1025b46a33e2STvrtko Ursulin } 1026b46a33e2STvrtko Ursulin 1027b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915) 1028b46a33e2STvrtko Ursulin { 1029b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1030b46a33e2STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node)); 1031b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1032b46a33e2STvrtko Ursulin } 1033b46a33e2STvrtko Ursulin 1034b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1035b46a33e2STvrtko Ursulin { 1036b46a33e2STvrtko Ursulin int ret; 1037b46a33e2STvrtko Ursulin 1038b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1039b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1040b46a33e2STvrtko Ursulin return; 1041b46a33e2STvrtko Ursulin } 1042b46a33e2STvrtko Ursulin 1043109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(i915); 1044109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1045109ec558STvrtko Ursulin ret = -ENOMEM; 1046109ec558STvrtko Ursulin goto err; 1047109ec558STvrtko Ursulin } 1048109ec558STvrtko Ursulin 1049b46a33e2STvrtko Ursulin i915->pmu.base.attr_groups = i915_pmu_attr_groups; 1050b46a33e2STvrtko Ursulin i915->pmu.base.task_ctx_nr = perf_invalid_context; 1051b46a33e2STvrtko Ursulin i915->pmu.base.event_init = i915_pmu_event_init; 1052b46a33e2STvrtko Ursulin i915->pmu.base.add = i915_pmu_event_add; 1053b46a33e2STvrtko Ursulin i915->pmu.base.del = i915_pmu_event_del; 1054b46a33e2STvrtko Ursulin i915->pmu.base.start = i915_pmu_event_start; 1055b46a33e2STvrtko Ursulin i915->pmu.base.stop = i915_pmu_event_stop; 1056b46a33e2STvrtko Ursulin i915->pmu.base.read = i915_pmu_event_read; 1057b46a33e2STvrtko Ursulin i915->pmu.base.event_idx = i915_pmu_event_event_idx; 1058b46a33e2STvrtko Ursulin 1059b46a33e2STvrtko Ursulin spin_lock_init(&i915->pmu.lock); 1060b46a33e2STvrtko Ursulin hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1061b46a33e2STvrtko Ursulin i915->pmu.timer.function = i915_sample; 1062b46a33e2STvrtko Ursulin 1063b46a33e2STvrtko Ursulin ret = perf_pmu_register(&i915->pmu.base, "i915", -1); 1064b46a33e2STvrtko Ursulin if (ret) 1065b46a33e2STvrtko Ursulin goto err; 1066b46a33e2STvrtko Ursulin 1067b46a33e2STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(i915); 1068b46a33e2STvrtko Ursulin if (ret) 1069b46a33e2STvrtko Ursulin goto err_unreg; 1070b46a33e2STvrtko Ursulin 1071b46a33e2STvrtko Ursulin return; 1072b46a33e2STvrtko Ursulin 1073b46a33e2STvrtko Ursulin err_unreg: 1074b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1075b46a33e2STvrtko Ursulin err: 1076b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1077109ec558STvrtko Ursulin free_event_attributes(i915); 1078b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1079b46a33e2STvrtko Ursulin } 1080b46a33e2STvrtko Ursulin 1081b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1082b46a33e2STvrtko Ursulin { 1083b46a33e2STvrtko Ursulin if (!i915->pmu.base.event_init) 1084b46a33e2STvrtko Ursulin return; 1085b46a33e2STvrtko Ursulin 1086b46a33e2STvrtko Ursulin WARN_ON(i915->pmu.enable); 1087b46a33e2STvrtko Ursulin 1088b46a33e2STvrtko Ursulin hrtimer_cancel(&i915->pmu.timer); 1089b46a33e2STvrtko Ursulin 1090b46a33e2STvrtko Ursulin i915_pmu_unregister_cpuhp_state(i915); 1091b46a33e2STvrtko Ursulin 1092b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1093b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1094109ec558STvrtko Ursulin free_event_attributes(i915); 1095b46a33e2STvrtko Ursulin } 1096