xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 9c6508b9d2091d14a8fde5d478e19e053bf46552)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
8112ed2d3SChris Wilson 
9112ed2d3SChris Wilson #include "gt/intel_engine.h"
1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
11750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1251fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
13c1132367SAndi Shyti #include "gt/intel_rc6.h"
143e7abf81SAndi Shyti #include "gt/intel_rps.h"
15112ed2d3SChris Wilson 
16058a9b43SMichal Wajdeczko #include "i915_drv.h"
17ecbb5fb7SJani Nikula #include "i915_pmu.h"
18ecbb5fb7SJani Nikula #include "intel_pm.h"
19b46a33e2STvrtko Ursulin 
20b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
21b46a33e2STvrtko Ursulin #define FREQUENCY 200
22b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
23b46a33e2STvrtko Ursulin 
24b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
25b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
26b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
28b46a33e2STvrtko Ursulin 
29b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
30b46a33e2STvrtko Ursulin 
31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
32b46a33e2STvrtko Ursulin 
33b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
34b46a33e2STvrtko Ursulin {
35b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
36b46a33e2STvrtko Ursulin }
37b46a33e2STvrtko Ursulin 
38b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
39b46a33e2STvrtko Ursulin {
40b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
41b46a33e2STvrtko Ursulin }
42b46a33e2STvrtko Ursulin 
43b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
44b46a33e2STvrtko Ursulin {
45b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
46b46a33e2STvrtko Ursulin }
47b46a33e2STvrtko Ursulin 
48b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
49b46a33e2STvrtko Ursulin {
50b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
51b46a33e2STvrtko Ursulin }
52b46a33e2STvrtko Ursulin 
53b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
54b46a33e2STvrtko Ursulin {
55b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
59b46a33e2STvrtko Ursulin {
60b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
61b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
62b46a33e2STvrtko Ursulin 	else
63b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
64b46a33e2STvrtko Ursulin }
65b46a33e2STvrtko Ursulin 
66b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
67b46a33e2STvrtko Ursulin {
68b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
69b46a33e2STvrtko Ursulin }
70b46a33e2STvrtko Ursulin 
71b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
72b46a33e2STvrtko Ursulin {
73b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
74b46a33e2STvrtko Ursulin }
75b46a33e2STvrtko Ursulin 
76b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
77b46a33e2STvrtko Ursulin {
78b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
79b46a33e2STvrtko Ursulin }
80b46a33e2STvrtko Ursulin 
81908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
82feff0dc6STvrtko Ursulin {
83908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
84feff0dc6STvrtko Ursulin 	u64 enable;
85feff0dc6STvrtko Ursulin 
86feff0dc6STvrtko Ursulin 	/*
87feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
88feff0dc6STvrtko Ursulin 	 *
89feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
90feff0dc6STvrtko Ursulin 	 */
91908091c8STvrtko Ursulin 	enable = pmu->enable;
92feff0dc6STvrtko Ursulin 
93feff0dc6STvrtko Ursulin 	/*
94feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
95feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
96feff0dc6STvrtko Ursulin 	 */
97feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
98feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
99feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
100feff0dc6STvrtko Ursulin 
101feff0dc6STvrtko Ursulin 	/*
102feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
103feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
104feff0dc6STvrtko Ursulin 	 */
105feff0dc6STvrtko Ursulin 	if (!gpu_active)
106feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
107b3add01eSTvrtko Ursulin 	/*
108b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
109b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
110b3add01eSTvrtko Ursulin 	 */
111bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
112b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
113feff0dc6STvrtko Ursulin 
114feff0dc6STvrtko Ursulin 	/*
115feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
116feff0dc6STvrtko Ursulin 	 */
117feff0dc6STvrtko Ursulin 	return enable;
118feff0dc6STvrtko Ursulin }
119feff0dc6STvrtko Ursulin 
120c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
12116ffe73cSChris Wilson {
12216ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
12316ffe73cSChris Wilson 	u64 val;
12416ffe73cSChris Wilson 
125c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
12616ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
12716ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
12816ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
12916ffe73cSChris Wilson 
13016ffe73cSChris Wilson 	if (HAS_RC6p(i915))
131c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
13216ffe73cSChris Wilson 
13316ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
134c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
13516ffe73cSChris Wilson 
13616ffe73cSChris Wilson 	return val;
13716ffe73cSChris Wilson }
13816ffe73cSChris Wilson 
13916ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
14016ffe73cSChris Wilson 
14116ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
14216ffe73cSChris Wilson {
14316ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
14416ffe73cSChris Wilson }
14516ffe73cSChris Wilson 
146df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
14716ffe73cSChris Wilson {
148df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
149df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
150df6a4205STvrtko Ursulin 	unsigned long flags;
151df6a4205STvrtko Ursulin 	bool awake = false;
15216ffe73cSChris Wilson 	u64 val;
15316ffe73cSChris Wilson 
154df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
155df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
156df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
157df6a4205STvrtko Ursulin 		awake = true;
158df6a4205STvrtko Ursulin 	}
159df6a4205STvrtko Ursulin 
160df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
161df6a4205STvrtko Ursulin 
162df6a4205STvrtko Ursulin 	if (awake) {
163df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
164df6a4205STvrtko Ursulin 	} else {
16516ffe73cSChris Wilson 		/*
16616ffe73cSChris Wilson 		 * We think we are runtime suspended.
16716ffe73cSChris Wilson 		 *
16816ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
16916ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
17016ffe73cSChris Wilson 		 * counter value.
17116ffe73cSChris Wilson 		 */
17216ffe73cSChris Wilson 		val = ktime_since(pmu->sleep_last);
17316ffe73cSChris Wilson 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
17416ffe73cSChris Wilson 	}
17516ffe73cSChris Wilson 
176df6a4205STvrtko Ursulin 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
177df6a4205STvrtko Ursulin 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
17816ffe73cSChris Wilson 	else
179df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
18016ffe73cSChris Wilson 
18116ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
18216ffe73cSChris Wilson 
18316ffe73cSChris Wilson 	return val;
18416ffe73cSChris Wilson }
18516ffe73cSChris Wilson 
18616ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
187feff0dc6STvrtko Ursulin {
188908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
189908091c8STvrtko Ursulin 
19016ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
191df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
192feff0dc6STvrtko Ursulin 
19316ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
194feff0dc6STvrtko Ursulin }
195feff0dc6STvrtko Ursulin 
19616ffe73cSChris Wilson #else
19716ffe73cSChris Wilson 
19816ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
19916ffe73cSChris Wilson {
20016ffe73cSChris Wilson 	return __get_rc6(gt);
20116ffe73cSChris Wilson }
20216ffe73cSChris Wilson 
20316ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
20416ffe73cSChris Wilson 
20516ffe73cSChris Wilson #endif
20616ffe73cSChris Wilson 
207908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
208feff0dc6STvrtko Ursulin {
209908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
210908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
211908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
212908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
213feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
214feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
215feff0dc6STvrtko Ursulin 	}
216feff0dc6STvrtko Ursulin }
217feff0dc6STvrtko Ursulin 
21816ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
21916ffe73cSChris Wilson {
22016ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
22116ffe73cSChris Wilson 
22216ffe73cSChris Wilson 	if (!pmu->base.event_init)
22316ffe73cSChris Wilson 		return;
22416ffe73cSChris Wilson 
22516ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
22616ffe73cSChris Wilson 
22716ffe73cSChris Wilson 	park_rc6(i915);
22816ffe73cSChris Wilson 
22916ffe73cSChris Wilson 	/*
23016ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
23116ffe73cSChris Wilson 	 * GPU went idle.
23216ffe73cSChris Wilson 	 */
23316ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
23416ffe73cSChris Wilson 
23516ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
23616ffe73cSChris Wilson }
23716ffe73cSChris Wilson 
238feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
239feff0dc6STvrtko Ursulin {
240908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
241908091c8STvrtko Ursulin 
242908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
243feff0dc6STvrtko Ursulin 		return;
244feff0dc6STvrtko Ursulin 
245908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
24616ffe73cSChris Wilson 
247feff0dc6STvrtko Ursulin 	/*
248feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
249feff0dc6STvrtko Ursulin 	 */
250908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
25116ffe73cSChris Wilson 
252908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
253feff0dc6STvrtko Ursulin }
254feff0dc6STvrtko Ursulin 
255b46a33e2STvrtko Ursulin static void
2569f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
257b46a33e2STvrtko Ursulin {
2589f473ecfSTvrtko Ursulin 	sample->cur += val;
259b46a33e2STvrtko Ursulin }
260b46a33e2STvrtko Ursulin 
261d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
262d79e1bd6SChris Wilson {
263d79e1bd6SChris Wilson 	/*
264d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
265d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
266d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
267d79e1bd6SChris Wilson 	 */
268d79e1bd6SChris Wilson 	return IS_GEN(i915, 7);
269d79e1bd6SChris Wilson }
270d79e1bd6SChris Wilson 
2716ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
272b46a33e2STvrtko Ursulin {
273d0aa694bSChris Wilson 	struct intel_engine_pmu *pmu = &engine->pmu;
274d0aa694bSChris Wilson 	bool busy;
275b46a33e2STvrtko Ursulin 	u32 val;
276b46a33e2STvrtko Ursulin 
27728fba096STvrtko Ursulin 	val = ENGINE_READ_FW(engine, RING_CTL);
278d0aa694bSChris Wilson 	if (val == 0) /* powerwell off => engine idle */
2796ec81b82SArnd Bergmann 		return;
280b46a33e2STvrtko Ursulin 
2819f473ecfSTvrtko Ursulin 	if (val & RING_WAIT)
282d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
2839f473ecfSTvrtko Ursulin 	if (val & RING_WAIT_SEMAPHORE)
284d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
285b46a33e2STvrtko Ursulin 
28654fc577dSTvrtko Ursulin 	/* No need to sample when busy stats are supported. */
28754fc577dSTvrtko Ursulin 	if (intel_engine_supports_stats(engine))
2886ec81b82SArnd Bergmann 		return;
28954fc577dSTvrtko Ursulin 
290d0aa694bSChris Wilson 	/*
291d0aa694bSChris Wilson 	 * While waiting on a semaphore or event, MI_MODE reports the
292d0aa694bSChris Wilson 	 * ring as idle. However, previously using the seqno, and with
293d0aa694bSChris Wilson 	 * execlists sampling, we account for the ring waiting as the
294d0aa694bSChris Wilson 	 * engine being busy. Therefore, we record the sample as being
295d0aa694bSChris Wilson 	 * busy if either waiting or !idle.
296d0aa694bSChris Wilson 	 */
297d0aa694bSChris Wilson 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
298d0aa694bSChris Wilson 	if (!busy) {
29928fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
300d0aa694bSChris Wilson 		busy = !(val & MODE_IDLE);
301d0aa694bSChris Wilson 	}
302d0aa694bSChris Wilson 	if (busy)
303d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
3046ec81b82SArnd Bergmann }
305b46a33e2STvrtko Ursulin 
3066ec81b82SArnd Bergmann static void
3076ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns)
3086ec81b82SArnd Bergmann {
3096ec81b82SArnd Bergmann 	struct drm_i915_private *i915 = gt->i915;
3106ec81b82SArnd Bergmann 	struct intel_engine_cs *engine;
3116ec81b82SArnd Bergmann 	enum intel_engine_id id;
3126ec81b82SArnd Bergmann 	unsigned long flags;
3136ec81b82SArnd Bergmann 
3146ec81b82SArnd Bergmann 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
3156ec81b82SArnd Bergmann 		return;
3166ec81b82SArnd Bergmann 
3176ec81b82SArnd Bergmann 	if (!intel_gt_pm_is_awake(gt))
3186ec81b82SArnd Bergmann 		return;
3196ec81b82SArnd Bergmann 
3206ec81b82SArnd Bergmann 	for_each_engine(engine, gt, id) {
3216ec81b82SArnd Bergmann 		if (!intel_engine_pm_get_if_awake(engine))
3226ec81b82SArnd Bergmann 			continue;
3236ec81b82SArnd Bergmann 
3246ec81b82SArnd Bergmann 		if (exclusive_mmio_access(i915)) {
3256ec81b82SArnd Bergmann 			spin_lock_irqsave(&engine->uncore->lock, flags);
3266ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3276ec81b82SArnd Bergmann 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
3286ec81b82SArnd Bergmann 		} else {
3296ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3306ec81b82SArnd Bergmann 		}
3316ec81b82SArnd Bergmann 
33207779a76SChris Wilson 		intel_engine_pm_put_async(engine);
33351fbd8deSChris Wilson 	}
334b46a33e2STvrtko Ursulin }
335b46a33e2STvrtko Ursulin 
3369f473ecfSTvrtko Ursulin static void
3379f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3389f473ecfSTvrtko Ursulin {
3399f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3409f473ecfSTvrtko Ursulin }
3419f473ecfSTvrtko Ursulin 
342b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
343b66ecd04STvrtko Ursulin {
344b66ecd04STvrtko Ursulin 	return pmu->enable &
345b66ecd04STvrtko Ursulin 	       (config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
346b66ecd04STvrtko Ursulin 		config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY));
347b66ecd04STvrtko Ursulin }
348b66ecd04STvrtko Ursulin 
3499f473ecfSTvrtko Ursulin static void
35008ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
351b46a33e2STvrtko Ursulin {
35208ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
35308ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
35408ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3553e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
35608ce5c64STvrtko Ursulin 
357b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
358b66ecd04STvrtko Ursulin 		return;
359b66ecd04STvrtko Ursulin 
360b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
361b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
362b66ecd04STvrtko Ursulin 		return;
363b66ecd04STvrtko Ursulin 
36408ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
365b46a33e2STvrtko Ursulin 		u32 val;
366b46a33e2STvrtko Ursulin 
367c1c82d26SChris Wilson 		/*
368c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
369c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
370c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
371c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
372c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
373c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
374c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
375c1c82d26SChris Wilson 		 */
376b66ecd04STvrtko Ursulin 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
377b66ecd04STvrtko Ursulin 		if (val)
378e03512edSAndi Shyti 			val = intel_rps_get_cagf(rps, val);
379b66ecd04STvrtko Ursulin 		else
380b66ecd04STvrtko Ursulin 			val = rps->cur_freq;
381b46a33e2STvrtko Ursulin 
38208ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
383b66ecd04STvrtko Ursulin 				intel_gpu_freq(rps, val), period_ns / 1000);
384b46a33e2STvrtko Ursulin 	}
385b46a33e2STvrtko Ursulin 
38608ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
38708ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
3883e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
3899f473ecfSTvrtko Ursulin 				period_ns / 1000);
390b46a33e2STvrtko Ursulin 	}
391b66ecd04STvrtko Ursulin 
392b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
393b46a33e2STvrtko Ursulin }
394b46a33e2STvrtko Ursulin 
395b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
396b46a33e2STvrtko Ursulin {
397b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
398b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
399908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
40008ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
4019f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4029f473ecfSTvrtko Ursulin 	ktime_t now;
403b46a33e2STvrtko Ursulin 
404908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
405b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
406b46a33e2STvrtko Ursulin 
4079f473ecfSTvrtko Ursulin 	now = ktime_get();
408908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
409908091c8STvrtko Ursulin 	pmu->timer_last = now;
410b46a33e2STvrtko Ursulin 
4119f473ecfSTvrtko Ursulin 	/*
4129f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4139f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4149f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4159f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4169f473ecfSTvrtko Ursulin 	 */
41708ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
41808ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4199f473ecfSTvrtko Ursulin 
4209f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4219f473ecfSTvrtko Ursulin 
422b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
423b46a33e2STvrtko Ursulin }
424b46a33e2STvrtko Ursulin 
425b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
426b46a33e2STvrtko Ursulin {
427bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 =
428bf07f6ebSPankaj Bharadiya 		container_of(event->pmu, typeof(*i915), pmu.base);
429bf07f6ebSPankaj Bharadiya 
430bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, event->parent);
431b46a33e2STvrtko Ursulin }
432b46a33e2STvrtko Ursulin 
433109ec558STvrtko Ursulin static int
434109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
435109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
436b46a33e2STvrtko Ursulin {
437109ec558STvrtko Ursulin 	switch (sample) {
438b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
439b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
440b46a33e2STvrtko Ursulin 		break;
441b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
442109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
443b46a33e2STvrtko Ursulin 			return -ENODEV;
444b46a33e2STvrtko Ursulin 		break;
445b46a33e2STvrtko Ursulin 	default:
446b46a33e2STvrtko Ursulin 		return -ENOENT;
447b46a33e2STvrtko Ursulin 	}
448b46a33e2STvrtko Ursulin 
449b46a33e2STvrtko Ursulin 	return 0;
450b46a33e2STvrtko Ursulin }
451b46a33e2STvrtko Ursulin 
452109ec558STvrtko Ursulin static int
453109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
454109ec558STvrtko Ursulin {
455109ec558STvrtko Ursulin 	switch (config) {
456109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
457109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
458109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
459109ec558STvrtko Ursulin 			return -ENODEV;
460df561f66SGustavo A. R. Silva 		fallthrough;
461109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
462109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
463109ec558STvrtko Ursulin 			return -ENODEV;
464109ec558STvrtko Ursulin 		break;
465109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
466109ec558STvrtko Ursulin 		break;
467109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
468109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
469109ec558STvrtko Ursulin 			return -ENODEV;
470109ec558STvrtko Ursulin 		break;
471109ec558STvrtko Ursulin 	default:
472109ec558STvrtko Ursulin 		return -ENOENT;
473109ec558STvrtko Ursulin 	}
474109ec558STvrtko Ursulin 
475109ec558STvrtko Ursulin 	return 0;
476109ec558STvrtko Ursulin }
477109ec558STvrtko Ursulin 
478109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
479109ec558STvrtko Ursulin {
480109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
481109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
482109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
483109ec558STvrtko Ursulin 
484109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
485109ec558STvrtko Ursulin 					  engine_event_instance(event));
486109ec558STvrtko Ursulin 	if (!engine)
487109ec558STvrtko Ursulin 		return -ENODEV;
488109ec558STvrtko Ursulin 
489426d0073SChris Wilson 	return engine_event_status(engine, engine_event_sample(event));
490109ec558STvrtko Ursulin }
491109ec558STvrtko Ursulin 
492b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
493b46a33e2STvrtko Ursulin {
494b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
495b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
4960426c046STvrtko Ursulin 	int ret;
497b46a33e2STvrtko Ursulin 
498b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
499b46a33e2STvrtko Ursulin 		return -ENOENT;
500b46a33e2STvrtko Ursulin 
501b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
502b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
503b46a33e2STvrtko Ursulin 		return -EINVAL;
504b46a33e2STvrtko Ursulin 
505b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
506b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
507b46a33e2STvrtko Ursulin 
508b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
509b46a33e2STvrtko Ursulin 		return -EINVAL;
510b46a33e2STvrtko Ursulin 
5110426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5120426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
51300a79722STvrtko Ursulin 		return -EINVAL;
514b46a33e2STvrtko Ursulin 
515109ec558STvrtko Ursulin 	if (is_engine_event(event))
516b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
517109ec558STvrtko Ursulin 	else
518109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
519b46a33e2STvrtko Ursulin 	if (ret)
520b46a33e2STvrtko Ursulin 		return ret;
521b46a33e2STvrtko Ursulin 
522df3ab3cbSChris Wilson 	if (!event->parent)
523b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
524b46a33e2STvrtko Ursulin 
525b46a33e2STvrtko Ursulin 	return 0;
526b46a33e2STvrtko Ursulin }
527b46a33e2STvrtko Ursulin 
528ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
529b46a33e2STvrtko Ursulin {
530b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
531b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
532908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
533b46a33e2STvrtko Ursulin 	u64 val = 0;
534b46a33e2STvrtko Ursulin 
535b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
536b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
537b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
538b46a33e2STvrtko Ursulin 
539b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
540b46a33e2STvrtko Ursulin 						  engine_event_class(event),
541b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
542b46a33e2STvrtko Ursulin 
54348a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
544b46a33e2STvrtko Ursulin 			/* Do nothing */
545b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
546b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
547810b7ee3SChris Wilson 			ktime_t unused;
548810b7ee3SChris Wilson 
549810b7ee3SChris Wilson 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
550810b7ee3SChris Wilson 								     &unused));
551b46a33e2STvrtko Ursulin 		} else {
552b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
553b46a33e2STvrtko Ursulin 		}
554b46a33e2STvrtko Ursulin 	} else {
555b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
556b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
557b46a33e2STvrtko Ursulin 			val =
558908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
5599f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
560b46a33e2STvrtko Ursulin 			break;
561b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
562b46a33e2STvrtko Ursulin 			val =
563908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
5649f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
565b46a33e2STvrtko Ursulin 			break;
5660cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
567*9c6508b9SThomas Gleixner 			val = READ_ONCE(pmu->irq_count);
5680cd4684dSTvrtko Ursulin 			break;
5696060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
570518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
5716060b6aeSTvrtko Ursulin 			break;
572b46a33e2STvrtko Ursulin 		}
573b46a33e2STvrtko Ursulin 	}
574b46a33e2STvrtko Ursulin 
575b46a33e2STvrtko Ursulin 	return val;
576b46a33e2STvrtko Ursulin }
577b46a33e2STvrtko Ursulin 
578b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
579b46a33e2STvrtko Ursulin {
580b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
581b46a33e2STvrtko Ursulin 	u64 prev, new;
582b46a33e2STvrtko Ursulin 
583b46a33e2STvrtko Ursulin again:
584b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
585ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
586b46a33e2STvrtko Ursulin 
587b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
588b46a33e2STvrtko Ursulin 		goto again;
589b46a33e2STvrtko Ursulin 
590b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
591b46a33e2STvrtko Ursulin }
592b46a33e2STvrtko Ursulin 
593b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
594b46a33e2STvrtko Ursulin {
595b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
596b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
597b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
598908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
599f4e9894bSChris Wilson 	intel_wakeref_t wakeref;
600b46a33e2STvrtko Ursulin 	unsigned long flags;
601b46a33e2STvrtko Ursulin 
602f4e9894bSChris Wilson 	wakeref = intel_runtime_pm_get(&i915->runtime_pm);
603908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
604b46a33e2STvrtko Ursulin 
605b46a33e2STvrtko Ursulin 	/*
606b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
607b46a33e2STvrtko Ursulin 	 * the event reference counter.
608b46a33e2STvrtko Ursulin 	 */
609908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
610908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
611908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
612f4e9894bSChris Wilson 
613f4e9894bSChris Wilson 	if (pmu->enable_count[bit] == 0 &&
614f4e9894bSChris Wilson 	    config_enabled_mask(I915_PMU_RC6_RESIDENCY) & BIT_ULL(bit)) {
615f4e9894bSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = 0;
616f4e9894bSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
617f4e9894bSChris Wilson 		pmu->sleep_last = ktime_get();
618f4e9894bSChris Wilson 	}
619f4e9894bSChris Wilson 
620908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
621908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
622b46a33e2STvrtko Ursulin 
623b46a33e2STvrtko Ursulin 	/*
624feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
625feff0dc6STvrtko Ursulin 	 */
626908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
627feff0dc6STvrtko Ursulin 
628feff0dc6STvrtko Ursulin 	/*
629b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
630b46a33e2STvrtko Ursulin 	 * is stored per engine.
631b46a33e2STvrtko Ursulin 	 */
632b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
633b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
634b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
635b46a33e2STvrtko Ursulin 
636b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
637b46a33e2STvrtko Ursulin 						  engine_event_class(event),
638b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
639b46a33e2STvrtko Ursulin 
64026a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
64126a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
64226a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
64326a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
64426a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
64526a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
646b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
64726a11deeSTvrtko Ursulin 
64826a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
649b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
650b46a33e2STvrtko Ursulin 	}
651b46a33e2STvrtko Ursulin 
652908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
653ad055fb8STvrtko Ursulin 
654b46a33e2STvrtko Ursulin 	/*
655b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
656b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
657b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
658b46a33e2STvrtko Ursulin 	 */
659ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
660f4e9894bSChris Wilson 
661f4e9894bSChris Wilson 	intel_runtime_pm_put(&i915->runtime_pm, wakeref);
662b46a33e2STvrtko Ursulin }
663b46a33e2STvrtko Ursulin 
664b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
665b46a33e2STvrtko Ursulin {
666b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
667b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
668b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
669908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
670b46a33e2STvrtko Ursulin 	unsigned long flags;
671b46a33e2STvrtko Ursulin 
672908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
673b46a33e2STvrtko Ursulin 
674b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
675b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
676b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
677b46a33e2STvrtko Ursulin 
678b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
679b46a33e2STvrtko Ursulin 						  engine_event_class(event),
680b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
68126a11deeSTvrtko Ursulin 
68226a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
68326a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
684b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
68526a11deeSTvrtko Ursulin 
686b46a33e2STvrtko Ursulin 		/*
687b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
688b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
689b46a33e2STvrtko Ursulin 		 */
690b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
691b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
692b46a33e2STvrtko Ursulin 	}
693b46a33e2STvrtko Ursulin 
694908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
695908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
696b46a33e2STvrtko Ursulin 	/*
697b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
698b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
699b46a33e2STvrtko Ursulin 	 */
700908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
701908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
702908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
703feff0dc6STvrtko Ursulin 	}
704b46a33e2STvrtko Ursulin 
705908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
706b46a33e2STvrtko Ursulin }
707b46a33e2STvrtko Ursulin 
708b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
709b46a33e2STvrtko Ursulin {
710b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
711b46a33e2STvrtko Ursulin 	event->hw.state = 0;
712b46a33e2STvrtko Ursulin }
713b46a33e2STvrtko Ursulin 
714b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
715b46a33e2STvrtko Ursulin {
716b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
717b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
718b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
719b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
720b46a33e2STvrtko Ursulin }
721b46a33e2STvrtko Ursulin 
722b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
723b46a33e2STvrtko Ursulin {
724b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
725b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
726b46a33e2STvrtko Ursulin 
727b46a33e2STvrtko Ursulin 	return 0;
728b46a33e2STvrtko Ursulin }
729b46a33e2STvrtko Ursulin 
730b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
731b46a33e2STvrtko Ursulin {
732b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
733b46a33e2STvrtko Ursulin }
734b46a33e2STvrtko Ursulin 
735b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
736b46a33e2STvrtko Ursulin {
737b46a33e2STvrtko Ursulin 	return 0;
738b46a33e2STvrtko Ursulin }
739b46a33e2STvrtko Ursulin 
740b7d3aabfSChris Wilson struct i915_str_attribute {
741b7d3aabfSChris Wilson 	struct device_attribute attr;
742b7d3aabfSChris Wilson 	const char *str;
743b7d3aabfSChris Wilson };
744b7d3aabfSChris Wilson 
745b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
746b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
747b46a33e2STvrtko Ursulin {
748b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
749b46a33e2STvrtko Ursulin 
750b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
751b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
752b46a33e2STvrtko Ursulin }
753b46a33e2STvrtko Ursulin 
754b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
755b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
756b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
757b7d3aabfSChris Wilson 		  .str = _config, } \
758b46a33e2STvrtko Ursulin 	})[0].attr.attr)
759b46a33e2STvrtko Ursulin 
760b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
761b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
762b46a33e2STvrtko Ursulin 	NULL,
763b46a33e2STvrtko Ursulin };
764b46a33e2STvrtko Ursulin 
765b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
766b46a33e2STvrtko Ursulin 	.name = "format",
767b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
768b46a33e2STvrtko Ursulin };
769b46a33e2STvrtko Ursulin 
770b7d3aabfSChris Wilson struct i915_ext_attribute {
771b7d3aabfSChris Wilson 	struct device_attribute attr;
772b7d3aabfSChris Wilson 	unsigned long val;
773b7d3aabfSChris Wilson };
774b7d3aabfSChris Wilson 
775b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
776b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
777b46a33e2STvrtko Ursulin {
778b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
779b46a33e2STvrtko Ursulin 
780b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
781b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
782b46a33e2STvrtko Ursulin }
783b46a33e2STvrtko Ursulin 
784b46a33e2STvrtko Ursulin static ssize_t
785b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
786b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
787b46a33e2STvrtko Ursulin 			  char *buf)
788b46a33e2STvrtko Ursulin {
789b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
790b46a33e2STvrtko Ursulin }
791b46a33e2STvrtko Ursulin 
792b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
793b46a33e2STvrtko Ursulin 
794b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
795b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
796b46a33e2STvrtko Ursulin 	NULL,
797b46a33e2STvrtko Ursulin };
798b46a33e2STvrtko Ursulin 
799109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
800b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
801b46a33e2STvrtko Ursulin };
802b46a33e2STvrtko Ursulin 
803109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
804109ec558STvrtko Ursulin { \
805109ec558STvrtko Ursulin 	.config = (__config), \
806109ec558STvrtko Ursulin 	.name = (__name), \
807109ec558STvrtko Ursulin 	.unit = (__unit), \
808109ec558STvrtko Ursulin }
809109ec558STvrtko Ursulin 
810109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
811109ec558STvrtko Ursulin { \
812109ec558STvrtko Ursulin 	.sample = (__sample), \
813109ec558STvrtko Ursulin 	.name = (__name), \
814109ec558STvrtko Ursulin }
815109ec558STvrtko Ursulin 
816109ec558STvrtko Ursulin static struct i915_ext_attribute *
817109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
818109ec558STvrtko Ursulin {
8192bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
820109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
821109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
822109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
823109ec558STvrtko Ursulin 	attr->val = config;
824109ec558STvrtko Ursulin 
825109ec558STvrtko Ursulin 	return ++attr;
826109ec558STvrtko Ursulin }
827109ec558STvrtko Ursulin 
828109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
829109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
830109ec558STvrtko Ursulin 	     const char *str)
831109ec558STvrtko Ursulin {
8322bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
833109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
834109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
835109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
836109ec558STvrtko Ursulin 	attr->event_str = str;
837109ec558STvrtko Ursulin 
838109ec558STvrtko Ursulin 	return ++attr;
839109ec558STvrtko Ursulin }
840109ec558STvrtko Ursulin 
841109ec558STvrtko Ursulin static struct attribute **
842908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
843109ec558STvrtko Ursulin {
844908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
845109ec558STvrtko Ursulin 	static const struct {
846109ec558STvrtko Ursulin 		u64 config;
847109ec558STvrtko Ursulin 		const char *name;
848109ec558STvrtko Ursulin 		const char *unit;
849109ec558STvrtko Ursulin 	} events[] = {
850e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
851e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
852109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
853109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
854109ec558STvrtko Ursulin 	};
855109ec558STvrtko Ursulin 	static const struct {
856109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
857109ec558STvrtko Ursulin 		char *name;
858109ec558STvrtko Ursulin 	} engine_events[] = {
859109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
860109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
861109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
862109ec558STvrtko Ursulin 	};
863109ec558STvrtko Ursulin 	unsigned int count = 0;
864109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
865109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
866109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
867109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
868109ec558STvrtko Ursulin 	unsigned int i;
869109ec558STvrtko Ursulin 
870109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
871109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
872109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
873109ec558STvrtko Ursulin 			count++;
874109ec558STvrtko Ursulin 	}
875109ec558STvrtko Ursulin 
876750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
877109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
878109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
879109ec558STvrtko Ursulin 						 engine_events[i].sample))
880109ec558STvrtko Ursulin 				count++;
881109ec558STvrtko Ursulin 		}
882109ec558STvrtko Ursulin 	}
883109ec558STvrtko Ursulin 
884109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
885dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
886109ec558STvrtko Ursulin 	if (!i915_attr)
887109ec558STvrtko Ursulin 		goto err_alloc;
888109ec558STvrtko Ursulin 
889dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
890109ec558STvrtko Ursulin 	if (!pmu_attr)
891109ec558STvrtko Ursulin 		goto err_alloc;
892109ec558STvrtko Ursulin 
893109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
894dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
895109ec558STvrtko Ursulin 	if (!attr)
896109ec558STvrtko Ursulin 		goto err_alloc;
897109ec558STvrtko Ursulin 
898109ec558STvrtko Ursulin 	i915_iter = i915_attr;
899109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
900109ec558STvrtko Ursulin 	attr_iter = attr;
901109ec558STvrtko Ursulin 
902109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
903109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
904109ec558STvrtko Ursulin 		char *str;
905109ec558STvrtko Ursulin 
906109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
907109ec558STvrtko Ursulin 			continue;
908109ec558STvrtko Ursulin 
909109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
910109ec558STvrtko Ursulin 		if (!str)
911109ec558STvrtko Ursulin 			goto err;
912109ec558STvrtko Ursulin 
913109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
914109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
915109ec558STvrtko Ursulin 
916109ec558STvrtko Ursulin 		if (events[i].unit) {
917109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
918109ec558STvrtko Ursulin 			if (!str)
919109ec558STvrtko Ursulin 				goto err;
920109ec558STvrtko Ursulin 
921109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
922109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
923109ec558STvrtko Ursulin 		}
924109ec558STvrtko Ursulin 	}
925109ec558STvrtko Ursulin 
926109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
927750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
928109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
929109ec558STvrtko Ursulin 			char *str;
930109ec558STvrtko Ursulin 
931109ec558STvrtko Ursulin 			if (engine_event_status(engine,
932109ec558STvrtko Ursulin 						engine_events[i].sample))
933109ec558STvrtko Ursulin 				continue;
934109ec558STvrtko Ursulin 
935109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
936109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
937109ec558STvrtko Ursulin 			if (!str)
938109ec558STvrtko Ursulin 				goto err;
939109ec558STvrtko Ursulin 
940109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
941109ec558STvrtko Ursulin 			i915_iter =
942109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9438810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
944750e76b4SChris Wilson 								engine->uabi_instance,
945109ec558STvrtko Ursulin 								engine_events[i].sample));
946109ec558STvrtko Ursulin 
947109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
948109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
949109ec558STvrtko Ursulin 			if (!str)
950109ec558STvrtko Ursulin 				goto err;
951109ec558STvrtko Ursulin 
952109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
953109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
954109ec558STvrtko Ursulin 		}
955109ec558STvrtko Ursulin 	}
956109ec558STvrtko Ursulin 
957908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
958908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
959109ec558STvrtko Ursulin 
960109ec558STvrtko Ursulin 	return attr;
961109ec558STvrtko Ursulin 
962109ec558STvrtko Ursulin err:;
963109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
964109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
965109ec558STvrtko Ursulin 
966109ec558STvrtko Ursulin err_alloc:
967109ec558STvrtko Ursulin 	kfree(attr);
968109ec558STvrtko Ursulin 	kfree(i915_attr);
969109ec558STvrtko Ursulin 	kfree(pmu_attr);
970109ec558STvrtko Ursulin 
971109ec558STvrtko Ursulin 	return NULL;
972109ec558STvrtko Ursulin }
973109ec558STvrtko Ursulin 
974908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
975109ec558STvrtko Ursulin {
97646129dc1SMichał Winiarski 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
977109ec558STvrtko Ursulin 
978109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
979109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
980109ec558STvrtko Ursulin 
98146129dc1SMichał Winiarski 	kfree(pmu->events_attr_group.attrs);
982908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
983908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
984109ec558STvrtko Ursulin 
98546129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = NULL;
986908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
987908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
988109ec558STvrtko Ursulin }
989109ec558STvrtko Ursulin 
990b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
991b46a33e2STvrtko Ursulin {
992f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
993b46a33e2STvrtko Ursulin 
994b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
995b46a33e2STvrtko Ursulin 
996b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
9970426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
998b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
999b46a33e2STvrtko Ursulin 
1000b46a33e2STvrtko Ursulin 	return 0;
1001b46a33e2STvrtko Ursulin }
1002b46a33e2STvrtko Ursulin 
1003b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1004b46a33e2STvrtko Ursulin {
1005f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1006b46a33e2STvrtko Ursulin 	unsigned int target;
1007b46a33e2STvrtko Ursulin 
1008b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1009b46a33e2STvrtko Ursulin 
1010b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1011b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1012b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1013b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1014b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1015b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1016b46a33e2STvrtko Ursulin 		}
1017b46a33e2STvrtko Ursulin 	}
1018b46a33e2STvrtko Ursulin 
1019b46a33e2STvrtko Ursulin 	return 0;
1020b46a33e2STvrtko Ursulin }
1021b46a33e2STvrtko Ursulin 
1022908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1023b46a33e2STvrtko Ursulin {
1024b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1025b46a33e2STvrtko Ursulin 	int ret;
1026b46a33e2STvrtko Ursulin 
1027b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1028b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1029b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1030b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1031b46a33e2STvrtko Ursulin 	if (ret < 0)
1032b46a33e2STvrtko Ursulin 		return ret;
1033b46a33e2STvrtko Ursulin 
1034b46a33e2STvrtko Ursulin 	slot = ret;
1035f5a179d4SMichał Winiarski 	ret = cpuhp_state_add_instance(slot, &pmu->cpuhp.node);
1036b46a33e2STvrtko Ursulin 	if (ret) {
1037b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1038b46a33e2STvrtko Ursulin 		return ret;
1039b46a33e2STvrtko Ursulin 	}
1040b46a33e2STvrtko Ursulin 
1041f5a179d4SMichał Winiarski 	pmu->cpuhp.slot = slot;
1042b46a33e2STvrtko Ursulin 	return 0;
1043b46a33e2STvrtko Ursulin }
1044b46a33e2STvrtko Ursulin 
1045908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1046b46a33e2STvrtko Ursulin {
1047bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
1048bf07f6ebSPankaj Bharadiya 
1049bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, pmu->cpuhp.slot == CPUHP_INVALID);
1050bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, cpuhp_state_remove_instance(pmu->cpuhp.slot, &pmu->cpuhp.node));
1051f5a179d4SMichał Winiarski 	cpuhp_remove_multi_state(pmu->cpuhp.slot);
1052f5a179d4SMichał Winiarski 	pmu->cpuhp.slot = CPUHP_INVALID;
1053b46a33e2STvrtko Ursulin }
1054b46a33e2STvrtko Ursulin 
105505488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
105605488673STvrtko Ursulin {
105705488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
105805488673STvrtko Ursulin 
105905488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
106005488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
106105488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
106205488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
106305488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
106405488673STvrtko Ursulin }
106505488673STvrtko Ursulin 
1066b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1067b46a33e2STvrtko Ursulin {
1068908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
106946129dc1SMichał Winiarski 	const struct attribute_group *attr_groups[] = {
107046129dc1SMichał Winiarski 		&i915_pmu_format_attr_group,
107146129dc1SMichał Winiarski 		&pmu->events_attr_group,
107246129dc1SMichał Winiarski 		&i915_pmu_cpumask_attr_group,
107346129dc1SMichał Winiarski 		NULL
107446129dc1SMichał Winiarski 	};
107546129dc1SMichał Winiarski 
1076fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1077b46a33e2STvrtko Ursulin 
1078b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
10791900aba5SJani Nikula 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1080b46a33e2STvrtko Ursulin 		return;
1081b46a33e2STvrtko Ursulin 	}
1082b46a33e2STvrtko Ursulin 
1083908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1084908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1085908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1086f5a179d4SMichał Winiarski 	pmu->cpuhp.slot = CPUHP_INVALID;
1087b46a33e2STvrtko Ursulin 
1088aebf3b52STvrtko Ursulin 	if (!is_igp(i915)) {
108905488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
1090aebf3b52STvrtko Ursulin 				      "i915_%s",
109105488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
1092aebf3b52STvrtko Ursulin 		if (pmu->name) {
1093aebf3b52STvrtko Ursulin 			/* tools/perf reserves colons as special. */
1094aebf3b52STvrtko Ursulin 			strreplace((char *)pmu->name, ':', '_');
1095aebf3b52STvrtko Ursulin 		}
1096aebf3b52STvrtko Ursulin 	} else {
109705488673STvrtko Ursulin 		pmu->name = "i915";
1098aebf3b52STvrtko Ursulin 	}
109905488673STvrtko Ursulin 	if (!pmu->name)
1100b46a33e2STvrtko Ursulin 		goto err;
1101b46a33e2STvrtko Ursulin 
110246129dc1SMichał Winiarski 	pmu->events_attr_group.name = "events";
110346129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
110446129dc1SMichał Winiarski 	if (!pmu->events_attr_group.attrs)
1105c442292aSChris Wilson 		goto err_name;
1106c442292aSChris Wilson 
110746129dc1SMichał Winiarski 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
110846129dc1SMichał Winiarski 					GFP_KERNEL);
110946129dc1SMichał Winiarski 	if (!pmu->base.attr_groups)
111046129dc1SMichał Winiarski 		goto err_attr;
111146129dc1SMichał Winiarski 
1112df3ab3cbSChris Wilson 	pmu->base.module	= THIS_MODULE;
1113c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1114c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1115c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1116c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1117c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1118c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1119c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1120c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1121c442292aSChris Wilson 
112205488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
112305488673STvrtko Ursulin 	if (ret)
112446129dc1SMichał Winiarski 		goto err_groups;
112505488673STvrtko Ursulin 
1126908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1127b46a33e2STvrtko Ursulin 	if (ret)
1128b46a33e2STvrtko Ursulin 		goto err_unreg;
1129b46a33e2STvrtko Ursulin 
1130b46a33e2STvrtko Ursulin 	return;
1131b46a33e2STvrtko Ursulin 
1132b46a33e2STvrtko Ursulin err_unreg:
1133908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
113446129dc1SMichał Winiarski err_groups:
113546129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
1136c442292aSChris Wilson err_attr:
1137c442292aSChris Wilson 	pmu->base.event_init = NULL;
1138c442292aSChris Wilson 	free_event_attributes(pmu);
113905488673STvrtko Ursulin err_name:
114005488673STvrtko Ursulin 	if (!is_igp(i915))
114105488673STvrtko Ursulin 		kfree(pmu->name);
1142b46a33e2STvrtko Ursulin err:
11431900aba5SJani Nikula 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1144b46a33e2STvrtko Ursulin }
1145b46a33e2STvrtko Ursulin 
1146b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1147b46a33e2STvrtko Ursulin {
1148908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1149908091c8STvrtko Ursulin 
1150908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1151b46a33e2STvrtko Ursulin 		return;
1152b46a33e2STvrtko Ursulin 
115348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&i915->drm, pmu->enable);
1154b46a33e2STvrtko Ursulin 
1155908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1156b46a33e2STvrtko Ursulin 
1157908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1158b46a33e2STvrtko Ursulin 
1159908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1160908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
116146129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
116205488673STvrtko Ursulin 	if (!is_igp(i915))
116305488673STvrtko Ursulin 		kfree(pmu->name);
1164908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1165b46a33e2STvrtko Ursulin }
1166