xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 906bd0fb137ffc361b3ce0d0db07f288db5582ea)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
8112ed2d3SChris Wilson 
9112ed2d3SChris Wilson #include "gt/intel_engine.h"
1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
13e367d3c4STvrtko Ursulin #include "gt/intel_gt.h"
1451fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
150d6419e9SMatt Roper #include "gt/intel_gt_regs.h"
16c1132367SAndi Shyti #include "gt/intel_rc6.h"
173e7abf81SAndi Shyti #include "gt/intel_rps.h"
18112ed2d3SChris Wilson 
19058a9b43SMichal Wajdeczko #include "i915_drv.h"
20ecbb5fb7SJani Nikula #include "i915_pmu.h"
21b46a33e2STvrtko Ursulin 
22b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
23b46a33e2STvrtko Ursulin #define FREQUENCY 200
24b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
25b46a33e2STvrtko Ursulin 
26b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
27b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
29b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
30b46a33e2STvrtko Ursulin 
31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
32537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1;
33b46a33e2STvrtko Ursulin 
34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
35b46a33e2STvrtko Ursulin {
36b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
37b46a33e2STvrtko Ursulin }
38b46a33e2STvrtko Ursulin 
39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
40b46a33e2STvrtko Ursulin {
41b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
42b46a33e2STvrtko Ursulin }
43b46a33e2STvrtko Ursulin 
44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
45b46a33e2STvrtko Ursulin {
46b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
47b46a33e2STvrtko Ursulin }
48b46a33e2STvrtko Ursulin 
49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
50b46a33e2STvrtko Ursulin {
51b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
52b46a33e2STvrtko Ursulin }
53b46a33e2STvrtko Ursulin 
54a644fde7STvrtko Ursulin static bool is_engine_config(const u64 config)
55b46a33e2STvrtko Ursulin {
56b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
57b46a33e2STvrtko Ursulin }
58b46a33e2STvrtko Ursulin 
59bc4be0a3STvrtko Ursulin static unsigned int config_gt_id(const u64 config)
60bc4be0a3STvrtko Ursulin {
61bc4be0a3STvrtko Ursulin 	return config >> __I915_PMU_GT_SHIFT;
62bc4be0a3STvrtko Ursulin }
63bc4be0a3STvrtko Ursulin 
64bc4be0a3STvrtko Ursulin static u64 config_counter(const u64 config)
65bc4be0a3STvrtko Ursulin {
66bc4be0a3STvrtko Ursulin 	return config & ~(~0ULL << __I915_PMU_GT_SHIFT);
67bc4be0a3STvrtko Ursulin }
68bc4be0a3STvrtko Ursulin 
69348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config)
70348fb0cbSTvrtko Ursulin {
71348fb0cbSTvrtko Ursulin 	unsigned int val;
72348fb0cbSTvrtko Ursulin 
73bc4be0a3STvrtko Ursulin 	switch (config_counter(config)) {
74348fb0cbSTvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
75348fb0cbSTvrtko Ursulin 		val =  __I915_PMU_ACTUAL_FREQUENCY_ENABLED;
76348fb0cbSTvrtko Ursulin 		break;
77348fb0cbSTvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
78348fb0cbSTvrtko Ursulin 		val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED;
79348fb0cbSTvrtko Ursulin 		break;
80348fb0cbSTvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
81348fb0cbSTvrtko Ursulin 		val = __I915_PMU_RC6_RESIDENCY_ENABLED;
82348fb0cbSTvrtko Ursulin 		break;
83348fb0cbSTvrtko Ursulin 	default:
84348fb0cbSTvrtko Ursulin 		/*
85348fb0cbSTvrtko Ursulin 		 * Events that do not require sampling, or tracking state
86348fb0cbSTvrtko Ursulin 		 * transitions between enabled and disabled can be ignored.
87348fb0cbSTvrtko Ursulin 		 */
88348fb0cbSTvrtko Ursulin 		return -1;
89348fb0cbSTvrtko Ursulin 	}
90348fb0cbSTvrtko Ursulin 
91bc4be0a3STvrtko Ursulin 	return I915_ENGINE_SAMPLE_COUNT +
92bc4be0a3STvrtko Ursulin 	       config_gt_id(config) * __I915_PMU_TRACKED_EVENT_COUNT +
93bc4be0a3STvrtko Ursulin 	       val;
94348fb0cbSTvrtko Ursulin }
95348fb0cbSTvrtko Ursulin 
96348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config)
97b46a33e2STvrtko Ursulin {
98b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
99b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
100b46a33e2STvrtko Ursulin 	else
101348fb0cbSTvrtko Ursulin 		return other_bit(config);
102b46a33e2STvrtko Ursulin }
103b46a33e2STvrtko Ursulin 
104a644fde7STvrtko Ursulin static u32 config_mask(const u64 config)
105b46a33e2STvrtko Ursulin {
106a644fde7STvrtko Ursulin 	unsigned int bit = config_bit(config);
107a644fde7STvrtko Ursulin 
108a644fde7STvrtko Ursulin 	if (__builtin_constant_p(config))
109a644fde7STvrtko Ursulin 		BUILD_BUG_ON(bit >
110a644fde7STvrtko Ursulin 			     BITS_PER_TYPE(typeof_member(struct i915_pmu,
111a644fde7STvrtko Ursulin 							 enable)) - 1);
112a644fde7STvrtko Ursulin 	else
113a644fde7STvrtko Ursulin 		WARN_ON_ONCE(bit >
114a644fde7STvrtko Ursulin 			     BITS_PER_TYPE(typeof_member(struct i915_pmu,
115a644fde7STvrtko Ursulin 							 enable)) - 1);
116a644fde7STvrtko Ursulin 
117a644fde7STvrtko Ursulin 	return BIT(config_bit(config));
118b46a33e2STvrtko Ursulin }
119b46a33e2STvrtko Ursulin 
120b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
121b46a33e2STvrtko Ursulin {
122b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
123b46a33e2STvrtko Ursulin }
124b46a33e2STvrtko Ursulin 
125348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event)
126b46a33e2STvrtko Ursulin {
127348fb0cbSTvrtko Ursulin 	return config_bit(event->attr.config);
128b46a33e2STvrtko Ursulin }
129b46a33e2STvrtko Ursulin 
130bc4be0a3STvrtko Ursulin static u32 frequency_enabled_mask(void)
131bc4be0a3STvrtko Ursulin {
132bc4be0a3STvrtko Ursulin 	unsigned int i;
133bc4be0a3STvrtko Ursulin 	u32 mask = 0;
134bc4be0a3STvrtko Ursulin 
135bc4be0a3STvrtko Ursulin 	for (i = 0; i < I915_PMU_MAX_GTS; i++)
136bc4be0a3STvrtko Ursulin 		mask |= config_mask(__I915_PMU_ACTUAL_FREQUENCY(i)) |
137bc4be0a3STvrtko Ursulin 			config_mask(__I915_PMU_REQUESTED_FREQUENCY(i));
138bc4be0a3STvrtko Ursulin 
139bc4be0a3STvrtko Ursulin 	return mask;
140bc4be0a3STvrtko Ursulin }
141bc4be0a3STvrtko Ursulin 
142908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
143feff0dc6STvrtko Ursulin {
144908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
145348fb0cbSTvrtko Ursulin 	u32 enable;
146feff0dc6STvrtko Ursulin 
147feff0dc6STvrtko Ursulin 	/*
148feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
149feff0dc6STvrtko Ursulin 	 *
150feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
151feff0dc6STvrtko Ursulin 	 */
152908091c8STvrtko Ursulin 	enable = pmu->enable;
153feff0dc6STvrtko Ursulin 
154feff0dc6STvrtko Ursulin 	/*
155feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
156feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
157feff0dc6STvrtko Ursulin 	 */
158bc4be0a3STvrtko Ursulin 	enable &= frequency_enabled_mask() | ENGINE_SAMPLE_MASK;
159feff0dc6STvrtko Ursulin 
160feff0dc6STvrtko Ursulin 	/*
161feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
162feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
163feff0dc6STvrtko Ursulin 	 */
164feff0dc6STvrtko Ursulin 	if (!gpu_active)
165feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
166b3add01eSTvrtko Ursulin 	/*
167b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
168b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
169b3add01eSTvrtko Ursulin 	 */
170bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
171b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
172feff0dc6STvrtko Ursulin 
173feff0dc6STvrtko Ursulin 	/*
174feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
175feff0dc6STvrtko Ursulin 	 */
176feff0dc6STvrtko Ursulin 	return enable;
177feff0dc6STvrtko Ursulin }
178feff0dc6STvrtko Ursulin 
179c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
18016ffe73cSChris Wilson {
18116ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
18216ffe73cSChris Wilson 	u64 val;
18316ffe73cSChris Wilson 
18478d0b455SAshutosh Dixit 	val = intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6);
18516ffe73cSChris Wilson 
18616ffe73cSChris Wilson 	if (HAS_RC6p(i915))
18778d0b455SAshutosh Dixit 		val += intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6p);
18816ffe73cSChris Wilson 
18916ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
19078d0b455SAshutosh Dixit 		val += intel_rc6_residency_ns(&gt->rc6, INTEL_RC6_RES_RC6pp);
19116ffe73cSChris Wilson 
19216ffe73cSChris Wilson 	return val;
19316ffe73cSChris Wilson }
19416ffe73cSChris Wilson 
195c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt)
19616ffe73cSChris Wilson {
197c51c29fbSTvrtko Ursulin 	return ktime_to_ns(ktime_sub(ktime_get_raw(), kt));
19816ffe73cSChris Wilson }
19916ffe73cSChris Wilson 
200bc4be0a3STvrtko Ursulin static unsigned int
201bc4be0a3STvrtko Ursulin __sample_idx(struct i915_pmu *pmu, unsigned int gt_id, int sample)
202bc4be0a3STvrtko Ursulin {
203bc4be0a3STvrtko Ursulin 	unsigned int idx = gt_id * __I915_NUM_PMU_SAMPLERS + sample;
204bc4be0a3STvrtko Ursulin 
205bc4be0a3STvrtko Ursulin 	GEM_BUG_ON(idx >= ARRAY_SIZE(pmu->sample));
206bc4be0a3STvrtko Ursulin 
207bc4be0a3STvrtko Ursulin 	return idx;
208bc4be0a3STvrtko Ursulin }
209bc4be0a3STvrtko Ursulin 
210bc4be0a3STvrtko Ursulin static u64 read_sample(struct i915_pmu *pmu, unsigned int gt_id, int sample)
211bc4be0a3STvrtko Ursulin {
212bc4be0a3STvrtko Ursulin 	return pmu->sample[__sample_idx(pmu, gt_id, sample)].cur;
213bc4be0a3STvrtko Ursulin }
214bc4be0a3STvrtko Ursulin 
215bc4be0a3STvrtko Ursulin static void
216bc4be0a3STvrtko Ursulin store_sample(struct i915_pmu *pmu, unsigned int gt_id, int sample, u64 val)
217bc4be0a3STvrtko Ursulin {
218bc4be0a3STvrtko Ursulin 	pmu->sample[__sample_idx(pmu, gt_id, sample)].cur = val;
219bc4be0a3STvrtko Ursulin }
220bc4be0a3STvrtko Ursulin 
221bc4be0a3STvrtko Ursulin static void
222bc4be0a3STvrtko Ursulin add_sample_mult(struct i915_pmu *pmu, unsigned int gt_id, int sample, u32 val, u32 mul)
223bc4be0a3STvrtko Ursulin {
224bc4be0a3STvrtko Ursulin 	pmu->sample[__sample_idx(pmu, gt_id, sample)].cur += mul_u32_u32(val, mul);
225bc4be0a3STvrtko Ursulin }
226bc4be0a3STvrtko Ursulin 
227df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
22816ffe73cSChris Wilson {
229df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
230bc4be0a3STvrtko Ursulin 	const unsigned int gt_id = gt->info.id;
231df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
232df6a4205STvrtko Ursulin 	unsigned long flags;
233df6a4205STvrtko Ursulin 	bool awake = false;
23416ffe73cSChris Wilson 	u64 val;
23516ffe73cSChris Wilson 
236df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
237df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
238df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
239df6a4205STvrtko Ursulin 		awake = true;
240df6a4205STvrtko Ursulin 	}
241df6a4205STvrtko Ursulin 
242df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
243df6a4205STvrtko Ursulin 
244df6a4205STvrtko Ursulin 	if (awake) {
245bc4be0a3STvrtko Ursulin 		store_sample(pmu, gt_id, __I915_SAMPLE_RC6, val);
246df6a4205STvrtko Ursulin 	} else {
24716ffe73cSChris Wilson 		/*
24816ffe73cSChris Wilson 		 * We think we are runtime suspended.
24916ffe73cSChris Wilson 		 *
25016ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
25116ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
25216ffe73cSChris Wilson 		 * counter value.
25316ffe73cSChris Wilson 		 */
254bc4be0a3STvrtko Ursulin 		val = ktime_since_raw(pmu->sleep_last[gt_id]);
255bc4be0a3STvrtko Ursulin 		val += read_sample(pmu, gt_id, __I915_SAMPLE_RC6);
25616ffe73cSChris Wilson 	}
25716ffe73cSChris Wilson 
258bc4be0a3STvrtko Ursulin 	if (val < read_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED))
259bc4be0a3STvrtko Ursulin 		val = read_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED);
26016ffe73cSChris Wilson 	else
261bc4be0a3STvrtko Ursulin 		store_sample(pmu, gt_id, __I915_SAMPLE_RC6_LAST_REPORTED, val);
26216ffe73cSChris Wilson 
26316ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
26416ffe73cSChris Wilson 
26516ffe73cSChris Wilson 	return val;
26616ffe73cSChris Wilson }
26716ffe73cSChris Wilson 
268dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu)
269dbe13ae1STvrtko Ursulin {
270dbe13ae1STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
271bc4be0a3STvrtko Ursulin 	struct intel_gt *gt;
272bc4be0a3STvrtko Ursulin 	unsigned int i;
273bc4be0a3STvrtko Ursulin 
274bc4be0a3STvrtko Ursulin 	for_each_gt(gt, i915, i) {
275dbe13ae1STvrtko Ursulin 		intel_wakeref_t wakeref;
276dbe13ae1STvrtko Ursulin 
277bc4be0a3STvrtko Ursulin 		with_intel_runtime_pm(gt->uncore->rpm, wakeref) {
278bc4be0a3STvrtko Ursulin 			u64 val = __get_rc6(gt);
279bc4be0a3STvrtko Ursulin 
280bc4be0a3STvrtko Ursulin 			store_sample(pmu, i, __I915_SAMPLE_RC6, val);
281bc4be0a3STvrtko Ursulin 			store_sample(pmu, i, __I915_SAMPLE_RC6_LAST_REPORTED,
282bc4be0a3STvrtko Ursulin 				     val);
283bc4be0a3STvrtko Ursulin 			pmu->sleep_last[i] = ktime_get_raw();
284bc4be0a3STvrtko Ursulin 		}
285dbe13ae1STvrtko Ursulin 	}
286dbe13ae1STvrtko Ursulin }
287dbe13ae1STvrtko Ursulin 
288da5d5167STvrtko Ursulin static void park_rc6(struct intel_gt *gt)
289feff0dc6STvrtko Ursulin {
290da5d5167STvrtko Ursulin 	struct i915_pmu *pmu = &gt->i915->pmu;
291908091c8STvrtko Ursulin 
292bc4be0a3STvrtko Ursulin 	store_sample(pmu, gt->info.id, __I915_SAMPLE_RC6, __get_rc6(gt));
293bc4be0a3STvrtko Ursulin 	pmu->sleep_last[gt->info.id] = ktime_get_raw();
294feff0dc6STvrtko Ursulin }
295feff0dc6STvrtko Ursulin 
296908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
297feff0dc6STvrtko Ursulin {
298908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
299908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
300908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
301908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
302feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
303feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
304feff0dc6STvrtko Ursulin 	}
305feff0dc6STvrtko Ursulin }
306feff0dc6STvrtko Ursulin 
307da5d5167STvrtko Ursulin void i915_pmu_gt_parked(struct intel_gt *gt)
30816ffe73cSChris Wilson {
309da5d5167STvrtko Ursulin 	struct i915_pmu *pmu = &gt->i915->pmu;
31016ffe73cSChris Wilson 
31116ffe73cSChris Wilson 	if (!pmu->base.event_init)
31216ffe73cSChris Wilson 		return;
31316ffe73cSChris Wilson 
31416ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
31516ffe73cSChris Wilson 
316da5d5167STvrtko Ursulin 	park_rc6(gt);
31716ffe73cSChris Wilson 
31816ffe73cSChris Wilson 	/*
31916ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
32016ffe73cSChris Wilson 	 * GPU went idle.
32116ffe73cSChris Wilson 	 */
322b319cc59STvrtko Ursulin 	pmu->unparked &= ~BIT(gt->info.id);
323b319cc59STvrtko Ursulin 	if (pmu->unparked == 0)
32416ffe73cSChris Wilson 		pmu->timer_enabled = pmu_needs_timer(pmu, false);
32516ffe73cSChris Wilson 
32616ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
32716ffe73cSChris Wilson }
32816ffe73cSChris Wilson 
329da5d5167STvrtko Ursulin void i915_pmu_gt_unparked(struct intel_gt *gt)
330feff0dc6STvrtko Ursulin {
331da5d5167STvrtko Ursulin 	struct i915_pmu *pmu = &gt->i915->pmu;
332908091c8STvrtko Ursulin 
333908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
334feff0dc6STvrtko Ursulin 		return;
335feff0dc6STvrtko Ursulin 
336908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
33716ffe73cSChris Wilson 
338feff0dc6STvrtko Ursulin 	/*
339feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
340feff0dc6STvrtko Ursulin 	 */
341b319cc59STvrtko Ursulin 	if (pmu->unparked == 0)
342908091c8STvrtko Ursulin 		__i915_pmu_maybe_start_timer(pmu);
34316ffe73cSChris Wilson 
344b319cc59STvrtko Ursulin 	pmu->unparked |= BIT(gt->info.id);
345b319cc59STvrtko Ursulin 
346908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
347feff0dc6STvrtko Ursulin }
348feff0dc6STvrtko Ursulin 
349b46a33e2STvrtko Ursulin static void
3509f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
351b46a33e2STvrtko Ursulin {
3529f473ecfSTvrtko Ursulin 	sample->cur += val;
353b46a33e2STvrtko Ursulin }
354b46a33e2STvrtko Ursulin 
355d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
356d79e1bd6SChris Wilson {
357d79e1bd6SChris Wilson 	/*
358d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
359d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
360d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
361d79e1bd6SChris Wilson 	 */
362651e7d48SLucas De Marchi 	return GRAPHICS_VER(i915) == 7;
363d79e1bd6SChris Wilson }
364d79e1bd6SChris Wilson 
3656ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
366b46a33e2STvrtko Ursulin {
367d0aa694bSChris Wilson 	struct intel_engine_pmu *pmu = &engine->pmu;
368d0aa694bSChris Wilson 	bool busy;
369b46a33e2STvrtko Ursulin 	u32 val;
370b46a33e2STvrtko Ursulin 
37128fba096STvrtko Ursulin 	val = ENGINE_READ_FW(engine, RING_CTL);
372d0aa694bSChris Wilson 	if (val == 0) /* powerwell off => engine idle */
3736ec81b82SArnd Bergmann 		return;
374b46a33e2STvrtko Ursulin 
3759f473ecfSTvrtko Ursulin 	if (val & RING_WAIT)
376d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3779f473ecfSTvrtko Ursulin 	if (val & RING_WAIT_SEMAPHORE)
378d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
379b46a33e2STvrtko Ursulin 
38054fc577dSTvrtko Ursulin 	/* No need to sample when busy stats are supported. */
38154fc577dSTvrtko Ursulin 	if (intel_engine_supports_stats(engine))
3826ec81b82SArnd Bergmann 		return;
38354fc577dSTvrtko Ursulin 
384d0aa694bSChris Wilson 	/*
385d0aa694bSChris Wilson 	 * While waiting on a semaphore or event, MI_MODE reports the
386d0aa694bSChris Wilson 	 * ring as idle. However, previously using the seqno, and with
387d0aa694bSChris Wilson 	 * execlists sampling, we account for the ring waiting as the
388d0aa694bSChris Wilson 	 * engine being busy. Therefore, we record the sample as being
389d0aa694bSChris Wilson 	 * busy if either waiting or !idle.
390d0aa694bSChris Wilson 	 */
391d0aa694bSChris Wilson 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
392d0aa694bSChris Wilson 	if (!busy) {
39328fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
394d0aa694bSChris Wilson 		busy = !(val & MODE_IDLE);
395d0aa694bSChris Wilson 	}
396d0aa694bSChris Wilson 	if (busy)
397d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
3986ec81b82SArnd Bergmann }
399b46a33e2STvrtko Ursulin 
4006ec81b82SArnd Bergmann static void
4016ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns)
4026ec81b82SArnd Bergmann {
4036ec81b82SArnd Bergmann 	struct drm_i915_private *i915 = gt->i915;
4046ec81b82SArnd Bergmann 	struct intel_engine_cs *engine;
4056ec81b82SArnd Bergmann 	enum intel_engine_id id;
4066ec81b82SArnd Bergmann 	unsigned long flags;
4076ec81b82SArnd Bergmann 
4086ec81b82SArnd Bergmann 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
4096ec81b82SArnd Bergmann 		return;
4106ec81b82SArnd Bergmann 
4116ec81b82SArnd Bergmann 	if (!intel_gt_pm_is_awake(gt))
4126ec81b82SArnd Bergmann 		return;
4136ec81b82SArnd Bergmann 
4146ec81b82SArnd Bergmann 	for_each_engine(engine, gt, id) {
41508322dabSTvrtko Ursulin 		if (!engine->pmu.enable)
41608322dabSTvrtko Ursulin 			continue;
41708322dabSTvrtko Ursulin 
4186ec81b82SArnd Bergmann 		if (!intel_engine_pm_get_if_awake(engine))
4196ec81b82SArnd Bergmann 			continue;
4206ec81b82SArnd Bergmann 
4216ec81b82SArnd Bergmann 		if (exclusive_mmio_access(i915)) {
4226ec81b82SArnd Bergmann 			spin_lock_irqsave(&engine->uncore->lock, flags);
4236ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
4246ec81b82SArnd Bergmann 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
4256ec81b82SArnd Bergmann 		} else {
4266ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
4276ec81b82SArnd Bergmann 		}
4286ec81b82SArnd Bergmann 
42907779a76SChris Wilson 		intel_engine_pm_put_async(engine);
43051fbd8deSChris Wilson 	}
431b46a33e2STvrtko Ursulin }
432b46a33e2STvrtko Ursulin 
433bc4be0a3STvrtko Ursulin static bool
434bc4be0a3STvrtko Ursulin frequency_sampling_enabled(struct i915_pmu *pmu, unsigned int gt)
435b66ecd04STvrtko Ursulin {
436b66ecd04STvrtko Ursulin 	return pmu->enable &
437bc4be0a3STvrtko Ursulin 	       (config_mask(__I915_PMU_ACTUAL_FREQUENCY(gt)) |
438bc4be0a3STvrtko Ursulin 		config_mask(__I915_PMU_REQUESTED_FREQUENCY(gt)));
439b66ecd04STvrtko Ursulin }
440b66ecd04STvrtko Ursulin 
4419f473ecfSTvrtko Ursulin static void
44208ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
443b46a33e2STvrtko Ursulin {
44408ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
445bc4be0a3STvrtko Ursulin 	const unsigned int gt_id = gt->info.id;
44608ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
4473e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
44808ce5c64STvrtko Ursulin 
449bc4be0a3STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu, gt_id))
450b66ecd04STvrtko Ursulin 		return;
451b66ecd04STvrtko Ursulin 
452b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
453b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
454b66ecd04STvrtko Ursulin 		return;
455b66ecd04STvrtko Ursulin 
456bc4be0a3STvrtko Ursulin 	if (pmu->enable & config_mask(__I915_PMU_ACTUAL_FREQUENCY(gt_id))) {
457b46a33e2STvrtko Ursulin 		u32 val;
458b46a33e2STvrtko Ursulin 
459c1c82d26SChris Wilson 		/*
460c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
461c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
462c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
463c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
464c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
465c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
466c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
467c1c82d26SChris Wilson 		 */
46844df42e6SAshutosh Dixit 		val = intel_rps_read_actual_frequency_fw(rps);
46944df42e6SAshutosh Dixit 		if (!val)
47044df42e6SAshutosh Dixit 			val = intel_gpu_freq(rps, rps->cur_freq);
471b46a33e2STvrtko Ursulin 
472bc4be0a3STvrtko Ursulin 		add_sample_mult(pmu, gt_id, __I915_SAMPLE_FREQ_ACT,
47344df42e6SAshutosh Dixit 				val, period_ns / 1000);
474b46a33e2STvrtko Ursulin 	}
475b46a33e2STvrtko Ursulin 
476bc4be0a3STvrtko Ursulin 	if (pmu->enable & config_mask(__I915_PMU_REQUESTED_FREQUENCY(gt_id))) {
477bc4be0a3STvrtko Ursulin 		add_sample_mult(pmu, gt_id, __I915_SAMPLE_FREQ_REQ,
47841e5c17eSVinay Belgaumkar 				intel_rps_get_requested_frequency(rps),
4799f473ecfSTvrtko Ursulin 				period_ns / 1000);
480b46a33e2STvrtko Ursulin 	}
481b66ecd04STvrtko Ursulin 
482b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
483b46a33e2STvrtko Ursulin }
484b46a33e2STvrtko Ursulin 
485b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
486b46a33e2STvrtko Ursulin {
487b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
488b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
489908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
4909f473ecfSTvrtko Ursulin 	unsigned int period_ns;
491e367d3c4STvrtko Ursulin 	struct intel_gt *gt;
492e367d3c4STvrtko Ursulin 	unsigned int i;
4939f473ecfSTvrtko Ursulin 	ktime_t now;
494b46a33e2STvrtko Ursulin 
495908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
496b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
497b46a33e2STvrtko Ursulin 
4989f473ecfSTvrtko Ursulin 	now = ktime_get();
499908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
500908091c8STvrtko Ursulin 	pmu->timer_last = now;
501b46a33e2STvrtko Ursulin 
5029f473ecfSTvrtko Ursulin 	/*
5039f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
5049f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
5059f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
5069f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
5079f473ecfSTvrtko Ursulin 	 */
508e367d3c4STvrtko Ursulin 
509e367d3c4STvrtko Ursulin 	for_each_gt(gt, i915, i) {
510b319cc59STvrtko Ursulin 		if (!(pmu->unparked & BIT(i)))
511b319cc59STvrtko Ursulin 			continue;
512b319cc59STvrtko Ursulin 
51308ce5c64STvrtko Ursulin 		engines_sample(gt, period_ns);
51408ce5c64STvrtko Ursulin 		frequency_sample(gt, period_ns);
515e367d3c4STvrtko Ursulin 	}
5169f473ecfSTvrtko Ursulin 
5179f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
5189f473ecfSTvrtko Ursulin 
519b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
520b46a33e2STvrtko Ursulin }
521b46a33e2STvrtko Ursulin 
522b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
523b46a33e2STvrtko Ursulin {
524bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 =
525bf07f6ebSPankaj Bharadiya 		container_of(event->pmu, typeof(*i915), pmu.base);
526bf07f6ebSPankaj Bharadiya 
527bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, event->parent);
528b00bccb3STvrtko Ursulin 
529b00bccb3STvrtko Ursulin 	drm_dev_put(&i915->drm);
530b46a33e2STvrtko Ursulin }
531b46a33e2STvrtko Ursulin 
532109ec558STvrtko Ursulin static int
533109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
534109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
535b46a33e2STvrtko Ursulin {
536109ec558STvrtko Ursulin 	switch (sample) {
537b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
538b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
539b46a33e2STvrtko Ursulin 		break;
540b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
541651e7d48SLucas De Marchi 		if (GRAPHICS_VER(engine->i915) < 6)
542b46a33e2STvrtko Ursulin 			return -ENODEV;
543b46a33e2STvrtko Ursulin 		break;
544b46a33e2STvrtko Ursulin 	default:
545b46a33e2STvrtko Ursulin 		return -ENOENT;
546b46a33e2STvrtko Ursulin 	}
547b46a33e2STvrtko Ursulin 
548b46a33e2STvrtko Ursulin 	return 0;
549b46a33e2STvrtko Ursulin }
550b46a33e2STvrtko Ursulin 
551109ec558STvrtko Ursulin static int
552109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
553109ec558STvrtko Ursulin {
5542cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
555399cd979STvrtko Ursulin 
556bc4be0a3STvrtko Ursulin 	unsigned int gt_id = config_gt_id(config);
557bc4be0a3STvrtko Ursulin 	unsigned int max_gt_id = HAS_EXTRA_GT_LIST(i915) ? 1 : 0;
558bc4be0a3STvrtko Ursulin 
559bc4be0a3STvrtko Ursulin 	if (gt_id > max_gt_id)
560bc4be0a3STvrtko Ursulin 		return -ENOENT;
561bc4be0a3STvrtko Ursulin 
562bc4be0a3STvrtko Ursulin 	switch (config_counter(config)) {
563109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
564109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
565109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
566109ec558STvrtko Ursulin 			return -ENODEV;
567df561f66SGustavo A. R. Silva 		fallthrough;
568109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
569651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) < 6)
570109ec558STvrtko Ursulin 			return -ENODEV;
571109ec558STvrtko Ursulin 		break;
572109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
573bc4be0a3STvrtko Ursulin 		if (gt_id)
574bc4be0a3STvrtko Ursulin 			return -ENOENT;
575109ec558STvrtko Ursulin 		break;
576109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
577399cd979STvrtko Ursulin 		if (!gt->rc6.supported)
578109ec558STvrtko Ursulin 			return -ENODEV;
579109ec558STvrtko Ursulin 		break;
5808c3b1ba0SChris Wilson 	case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
5818c3b1ba0SChris Wilson 		break;
582109ec558STvrtko Ursulin 	default:
583109ec558STvrtko Ursulin 		return -ENOENT;
584109ec558STvrtko Ursulin 	}
585109ec558STvrtko Ursulin 
586109ec558STvrtko Ursulin 	return 0;
587109ec558STvrtko Ursulin }
588109ec558STvrtko Ursulin 
589109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
590109ec558STvrtko Ursulin {
591109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
592109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
593109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
594109ec558STvrtko Ursulin 
595109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
596109ec558STvrtko Ursulin 					  engine_event_instance(event));
597109ec558STvrtko Ursulin 	if (!engine)
598109ec558STvrtko Ursulin 		return -ENODEV;
599109ec558STvrtko Ursulin 
600426d0073SChris Wilson 	return engine_event_status(engine, engine_event_sample(event));
601109ec558STvrtko Ursulin }
602109ec558STvrtko Ursulin 
603b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
604b46a33e2STvrtko Ursulin {
605b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
606b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
607b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
6080426c046STvrtko Ursulin 	int ret;
609b46a33e2STvrtko Ursulin 
610b00bccb3STvrtko Ursulin 	if (pmu->closed)
611b00bccb3STvrtko Ursulin 		return -ENODEV;
612b00bccb3STvrtko Ursulin 
613b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
614b46a33e2STvrtko Ursulin 		return -ENOENT;
615b46a33e2STvrtko Ursulin 
616b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
617b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
618b46a33e2STvrtko Ursulin 		return -EINVAL;
619b46a33e2STvrtko Ursulin 
620b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
621b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
622b46a33e2STvrtko Ursulin 
623b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
624b46a33e2STvrtko Ursulin 		return -EINVAL;
625b46a33e2STvrtko Ursulin 
6260426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
6270426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
62800a79722STvrtko Ursulin 		return -EINVAL;
629b46a33e2STvrtko Ursulin 
630109ec558STvrtko Ursulin 	if (is_engine_event(event))
631b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
632109ec558STvrtko Ursulin 	else
633109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
634b46a33e2STvrtko Ursulin 	if (ret)
635b46a33e2STvrtko Ursulin 		return ret;
636b46a33e2STvrtko Ursulin 
637b00bccb3STvrtko Ursulin 	if (!event->parent) {
638b00bccb3STvrtko Ursulin 		drm_dev_get(&i915->drm);
639b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
640b00bccb3STvrtko Ursulin 	}
641b46a33e2STvrtko Ursulin 
642b46a33e2STvrtko Ursulin 	return 0;
643b46a33e2STvrtko Ursulin }
644b46a33e2STvrtko Ursulin 
645ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
646b46a33e2STvrtko Ursulin {
647b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
648b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
649908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
650b46a33e2STvrtko Ursulin 	u64 val = 0;
651b46a33e2STvrtko Ursulin 
652b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
653b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
654b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
655b46a33e2STvrtko Ursulin 
656b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
657b46a33e2STvrtko Ursulin 						  engine_event_class(event),
658b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
659b46a33e2STvrtko Ursulin 
66048a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
661b46a33e2STvrtko Ursulin 			/* Do nothing */
662b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
663b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
664810b7ee3SChris Wilson 			ktime_t unused;
665810b7ee3SChris Wilson 
666810b7ee3SChris Wilson 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
667810b7ee3SChris Wilson 								     &unused));
668b46a33e2STvrtko Ursulin 		} else {
669b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
670b46a33e2STvrtko Ursulin 		}
671b46a33e2STvrtko Ursulin 	} else {
672bc4be0a3STvrtko Ursulin 		const unsigned int gt_id = config_gt_id(event->attr.config);
673bc4be0a3STvrtko Ursulin 		const u64 config = config_counter(event->attr.config);
674bc4be0a3STvrtko Ursulin 
675bc4be0a3STvrtko Ursulin 		switch (config) {
676b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
677b46a33e2STvrtko Ursulin 			val =
678bc4be0a3STvrtko Ursulin 			   div_u64(read_sample(pmu, gt_id,
679bc4be0a3STvrtko Ursulin 					       __I915_SAMPLE_FREQ_ACT),
6809f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
681b46a33e2STvrtko Ursulin 			break;
682b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
683b46a33e2STvrtko Ursulin 			val =
684bc4be0a3STvrtko Ursulin 			   div_u64(read_sample(pmu, gt_id,
685bc4be0a3STvrtko Ursulin 					       __I915_SAMPLE_FREQ_REQ),
6869f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
687b46a33e2STvrtko Ursulin 			break;
6880cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6899c6508b9SThomas Gleixner 			val = READ_ONCE(pmu->irq_count);
6900cd4684dSTvrtko Ursulin 			break;
6916060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
692bc4be0a3STvrtko Ursulin 			val = get_rc6(i915->gt[gt_id]);
6936060b6aeSTvrtko Ursulin 			break;
6948c3b1ba0SChris Wilson 		case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
6952cbc876dSMichał Winiarski 			val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915)));
6968c3b1ba0SChris Wilson 			break;
697b46a33e2STvrtko Ursulin 		}
698b46a33e2STvrtko Ursulin 	}
699b46a33e2STvrtko Ursulin 
700b46a33e2STvrtko Ursulin 	return val;
701b46a33e2STvrtko Ursulin }
702b46a33e2STvrtko Ursulin 
703b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
704b46a33e2STvrtko Ursulin {
705b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
706b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
707b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
708b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
709b46a33e2STvrtko Ursulin 	u64 prev, new;
710b46a33e2STvrtko Ursulin 
711b00bccb3STvrtko Ursulin 	if (pmu->closed) {
712b00bccb3STvrtko Ursulin 		event->hw.state = PERF_HES_STOPPED;
713b00bccb3STvrtko Ursulin 		return;
714b00bccb3STvrtko Ursulin 	}
715b46a33e2STvrtko Ursulin again:
716b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
717ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
718b46a33e2STvrtko Ursulin 
719b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
720b46a33e2STvrtko Ursulin 		goto again;
721b46a33e2STvrtko Ursulin 
722b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
723b46a33e2STvrtko Ursulin }
724b46a33e2STvrtko Ursulin 
725b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
726b46a33e2STvrtko Ursulin {
727b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
728b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
729a644fde7STvrtko Ursulin 	const unsigned int bit = event_bit(event);
730908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
731b46a33e2STvrtko Ursulin 	unsigned long flags;
732b46a33e2STvrtko Ursulin 
733348fb0cbSTvrtko Ursulin 	if (bit == -1)
734348fb0cbSTvrtko Ursulin 		goto update;
735348fb0cbSTvrtko Ursulin 
736908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
737b46a33e2STvrtko Ursulin 
738b46a33e2STvrtko Ursulin 	/*
739b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
740b46a33e2STvrtko Ursulin 	 * the event reference counter.
741b46a33e2STvrtko Ursulin 	 */
742908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
743908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
744908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
745f4e9894bSChris Wilson 
746a644fde7STvrtko Ursulin 	pmu->enable |= BIT(bit);
747908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
748b46a33e2STvrtko Ursulin 
749b46a33e2STvrtko Ursulin 	/*
750feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
751feff0dc6STvrtko Ursulin 	 */
752908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
753feff0dc6STvrtko Ursulin 
754feff0dc6STvrtko Ursulin 	/*
755b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
756b46a33e2STvrtko Ursulin 	 * is stored per engine.
757b46a33e2STvrtko Ursulin 	 */
758b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
759b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
760b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
761b46a33e2STvrtko Ursulin 
762b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
763b46a33e2STvrtko Ursulin 						  engine_event_class(event),
764b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
765b46a33e2STvrtko Ursulin 
76626a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
76726a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
76826a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
76926a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
77026a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
77126a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
772b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
77326a11deeSTvrtko Ursulin 
77426a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
775b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
776b46a33e2STvrtko Ursulin 	}
777b46a33e2STvrtko Ursulin 
778908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
779ad055fb8STvrtko Ursulin 
780348fb0cbSTvrtko Ursulin update:
781b46a33e2STvrtko Ursulin 	/*
782b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
783b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
784b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
785b46a33e2STvrtko Ursulin 	 */
786ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
787b46a33e2STvrtko Ursulin }
788b46a33e2STvrtko Ursulin 
789b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
790b46a33e2STvrtko Ursulin {
791b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
792b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
793a644fde7STvrtko Ursulin 	const unsigned int bit = event_bit(event);
794908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
795b46a33e2STvrtko Ursulin 	unsigned long flags;
796b46a33e2STvrtko Ursulin 
797348fb0cbSTvrtko Ursulin 	if (bit == -1)
798348fb0cbSTvrtko Ursulin 		return;
799348fb0cbSTvrtko Ursulin 
800908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
801b46a33e2STvrtko Ursulin 
802b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
803b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
804b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
805b46a33e2STvrtko Ursulin 
806b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
807b46a33e2STvrtko Ursulin 						  engine_event_class(event),
808b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
80926a11deeSTvrtko Ursulin 
81026a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
81126a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
812b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
81326a11deeSTvrtko Ursulin 
814b46a33e2STvrtko Ursulin 		/*
815b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
816b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
817b46a33e2STvrtko Ursulin 		 */
818b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
819b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
820b46a33e2STvrtko Ursulin 	}
821b46a33e2STvrtko Ursulin 
822908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
823908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
824b46a33e2STvrtko Ursulin 	/*
825b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
826b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
827b46a33e2STvrtko Ursulin 	 */
828908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
829a644fde7STvrtko Ursulin 		pmu->enable &= ~BIT(bit);
830908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
831feff0dc6STvrtko Ursulin 	}
832b46a33e2STvrtko Ursulin 
833908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
834b46a33e2STvrtko Ursulin }
835b46a33e2STvrtko Ursulin 
836b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
837b46a33e2STvrtko Ursulin {
838b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
839b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
840b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
841b00bccb3STvrtko Ursulin 
842b00bccb3STvrtko Ursulin 	if (pmu->closed)
843b00bccb3STvrtko Ursulin 		return;
844b00bccb3STvrtko Ursulin 
845b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
846b46a33e2STvrtko Ursulin 	event->hw.state = 0;
847b46a33e2STvrtko Ursulin }
848b46a33e2STvrtko Ursulin 
849b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
850b46a33e2STvrtko Ursulin {
851b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
852b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
853b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
854b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
855b46a33e2STvrtko Ursulin }
856b46a33e2STvrtko Ursulin 
857b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
858b46a33e2STvrtko Ursulin {
859b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
860b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
861b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
862b00bccb3STvrtko Ursulin 
863b00bccb3STvrtko Ursulin 	if (pmu->closed)
864b00bccb3STvrtko Ursulin 		return -ENODEV;
865b00bccb3STvrtko Ursulin 
866b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
867b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
868b46a33e2STvrtko Ursulin 
869b46a33e2STvrtko Ursulin 	return 0;
870b46a33e2STvrtko Ursulin }
871b46a33e2STvrtko Ursulin 
872b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
873b46a33e2STvrtko Ursulin {
874b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
875b46a33e2STvrtko Ursulin }
876b46a33e2STvrtko Ursulin 
877b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
878b46a33e2STvrtko Ursulin {
879b46a33e2STvrtko Ursulin 	return 0;
880b46a33e2STvrtko Ursulin }
881b46a33e2STvrtko Ursulin 
882b7d3aabfSChris Wilson struct i915_str_attribute {
883b7d3aabfSChris Wilson 	struct device_attribute attr;
884b7d3aabfSChris Wilson 	const char *str;
885b7d3aabfSChris Wilson };
886b7d3aabfSChris Wilson 
887b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
888b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
889b46a33e2STvrtko Ursulin {
890b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
891b46a33e2STvrtko Ursulin 
892b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
893b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
894b46a33e2STvrtko Ursulin }
895b46a33e2STvrtko Ursulin 
896b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
897b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
898b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
899b7d3aabfSChris Wilson 		  .str = _config, } \
900b46a33e2STvrtko Ursulin 	})[0].attr.attr)
901b46a33e2STvrtko Ursulin 
902b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
903b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
904b46a33e2STvrtko Ursulin 	NULL,
905b46a33e2STvrtko Ursulin };
906b46a33e2STvrtko Ursulin 
907b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
908b46a33e2STvrtko Ursulin 	.name = "format",
909b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
910b46a33e2STvrtko Ursulin };
911b46a33e2STvrtko Ursulin 
912b7d3aabfSChris Wilson struct i915_ext_attribute {
913b7d3aabfSChris Wilson 	struct device_attribute attr;
914b7d3aabfSChris Wilson 	unsigned long val;
915b7d3aabfSChris Wilson };
916b7d3aabfSChris Wilson 
917b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
918b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
919b46a33e2STvrtko Ursulin {
920b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
921b46a33e2STvrtko Ursulin 
922b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
923b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
924b46a33e2STvrtko Ursulin }
925b46a33e2STvrtko Ursulin 
926177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev,
927177f30c6SYueHaibing 			    struct device_attribute *attr, char *buf)
928b46a33e2STvrtko Ursulin {
929b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
930b46a33e2STvrtko Ursulin }
931b46a33e2STvrtko Ursulin 
932177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask);
933b46a33e2STvrtko Ursulin 
934b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
935b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
936b46a33e2STvrtko Ursulin 	NULL,
937b46a33e2STvrtko Ursulin };
938b46a33e2STvrtko Ursulin 
939109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
940b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
941b46a33e2STvrtko Ursulin };
942b46a33e2STvrtko Ursulin 
943*906bd0fbSTvrtko Ursulin #define __event(__counter, __name, __unit) \
944109ec558STvrtko Ursulin { \
945*906bd0fbSTvrtko Ursulin 	.counter = (__counter), \
946109ec558STvrtko Ursulin 	.name = (__name), \
947109ec558STvrtko Ursulin 	.unit = (__unit), \
948*906bd0fbSTvrtko Ursulin 	.global = false, \
949*906bd0fbSTvrtko Ursulin }
950*906bd0fbSTvrtko Ursulin 
951*906bd0fbSTvrtko Ursulin #define __global_event(__counter, __name, __unit) \
952*906bd0fbSTvrtko Ursulin { \
953*906bd0fbSTvrtko Ursulin 	.counter = (__counter), \
954*906bd0fbSTvrtko Ursulin 	.name = (__name), \
955*906bd0fbSTvrtko Ursulin 	.unit = (__unit), \
956*906bd0fbSTvrtko Ursulin 	.global = true, \
957109ec558STvrtko Ursulin }
958109ec558STvrtko Ursulin 
959109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
960109ec558STvrtko Ursulin { \
961109ec558STvrtko Ursulin 	.sample = (__sample), \
962109ec558STvrtko Ursulin 	.name = (__name), \
963109ec558STvrtko Ursulin }
964109ec558STvrtko Ursulin 
965109ec558STvrtko Ursulin static struct i915_ext_attribute *
966109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
967109ec558STvrtko Ursulin {
9682bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
969109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
970109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
971109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
972109ec558STvrtko Ursulin 	attr->val = config;
973109ec558STvrtko Ursulin 
974109ec558STvrtko Ursulin 	return ++attr;
975109ec558STvrtko Ursulin }
976109ec558STvrtko Ursulin 
977109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
978109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
979109ec558STvrtko Ursulin 	     const char *str)
980109ec558STvrtko Ursulin {
9812bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
982109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
983109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
984109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
985109ec558STvrtko Ursulin 	attr->event_str = str;
986109ec558STvrtko Ursulin 
987109ec558STvrtko Ursulin 	return ++attr;
988109ec558STvrtko Ursulin }
989109ec558STvrtko Ursulin 
990109ec558STvrtko Ursulin static struct attribute **
991908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
992109ec558STvrtko Ursulin {
993908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
994109ec558STvrtko Ursulin 	static const struct {
995*906bd0fbSTvrtko Ursulin 		unsigned int counter;
996109ec558STvrtko Ursulin 		const char *name;
997109ec558STvrtko Ursulin 		const char *unit;
998*906bd0fbSTvrtko Ursulin 		bool global;
999109ec558STvrtko Ursulin 	} events[] = {
1000*906bd0fbSTvrtko Ursulin 		__event(0, "actual-frequency", "M"),
1001*906bd0fbSTvrtko Ursulin 		__event(1, "requested-frequency", "M"),
1002*906bd0fbSTvrtko Ursulin 		__global_event(2, "interrupts", NULL),
1003*906bd0fbSTvrtko Ursulin 		__event(3, "rc6-residency", "ns"),
1004*906bd0fbSTvrtko Ursulin 		__event(4, "software-gt-awake-time", "ns"),
1005109ec558STvrtko Ursulin 	};
1006109ec558STvrtko Ursulin 	static const struct {
1007109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
1008109ec558STvrtko Ursulin 		char *name;
1009109ec558STvrtko Ursulin 	} engine_events[] = {
1010109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
1011109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
1012109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
1013109ec558STvrtko Ursulin 	};
1014109ec558STvrtko Ursulin 	unsigned int count = 0;
1015109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
1016109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
1017109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
1018109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
1019*906bd0fbSTvrtko Ursulin 	struct intel_gt *gt;
1020*906bd0fbSTvrtko Ursulin 	unsigned int i, j;
1021109ec558STvrtko Ursulin 
1022109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
1023*906bd0fbSTvrtko Ursulin 	for_each_gt(gt, i915, j) {
1024109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(events); i++) {
1025*906bd0fbSTvrtko Ursulin 			u64 config = ___I915_PMU_OTHER(j, events[i].counter);
1026*906bd0fbSTvrtko Ursulin 
1027*906bd0fbSTvrtko Ursulin 			if (!config_status(i915, config))
1028109ec558STvrtko Ursulin 				count++;
1029109ec558STvrtko Ursulin 		}
1030*906bd0fbSTvrtko Ursulin 	}
1031109ec558STvrtko Ursulin 
1032750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
1033109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
1034109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
1035109ec558STvrtko Ursulin 						 engine_events[i].sample))
1036109ec558STvrtko Ursulin 				count++;
1037109ec558STvrtko Ursulin 		}
1038109ec558STvrtko Ursulin 	}
1039109ec558STvrtko Ursulin 
1040109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
1041dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
1042109ec558STvrtko Ursulin 	if (!i915_attr)
1043109ec558STvrtko Ursulin 		goto err_alloc;
1044109ec558STvrtko Ursulin 
1045dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
1046109ec558STvrtko Ursulin 	if (!pmu_attr)
1047109ec558STvrtko Ursulin 		goto err_alloc;
1048109ec558STvrtko Ursulin 
1049109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
1050dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
1051109ec558STvrtko Ursulin 	if (!attr)
1052109ec558STvrtko Ursulin 		goto err_alloc;
1053109ec558STvrtko Ursulin 
1054109ec558STvrtko Ursulin 	i915_iter = i915_attr;
1055109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
1056109ec558STvrtko Ursulin 	attr_iter = attr;
1057109ec558STvrtko Ursulin 
1058109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
1059*906bd0fbSTvrtko Ursulin 	for_each_gt(gt, i915, j) {
1060109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(events); i++) {
1061*906bd0fbSTvrtko Ursulin 			u64 config = ___I915_PMU_OTHER(j, events[i].counter);
1062109ec558STvrtko Ursulin 			char *str;
1063109ec558STvrtko Ursulin 
1064*906bd0fbSTvrtko Ursulin 			if (config_status(i915, config))
1065109ec558STvrtko Ursulin 				continue;
1066109ec558STvrtko Ursulin 
1067*906bd0fbSTvrtko Ursulin 			if (events[i].global || !HAS_EXTRA_GT_LIST(i915))
1068109ec558STvrtko Ursulin 				str = kstrdup(events[i].name, GFP_KERNEL);
1069*906bd0fbSTvrtko Ursulin 			else
1070*906bd0fbSTvrtko Ursulin 				str = kasprintf(GFP_KERNEL, "%s-gt%u",
1071*906bd0fbSTvrtko Ursulin 						events[i].name, j);
1072109ec558STvrtko Ursulin 			if (!str)
1073109ec558STvrtko Ursulin 				goto err;
1074109ec558STvrtko Ursulin 
1075109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1076*906bd0fbSTvrtko Ursulin 			i915_iter = add_i915_attr(i915_iter, str, config);
1077109ec558STvrtko Ursulin 
1078109ec558STvrtko Ursulin 			if (events[i].unit) {
1079*906bd0fbSTvrtko Ursulin 				if (events[i].global || !HAS_EXTRA_GT_LIST(i915))
1080*906bd0fbSTvrtko Ursulin 					str = kasprintf(GFP_KERNEL, "%s.unit",
1081*906bd0fbSTvrtko Ursulin 							events[i].name);
1082*906bd0fbSTvrtko Ursulin 				else
1083*906bd0fbSTvrtko Ursulin 					str = kasprintf(GFP_KERNEL, "%s-gt%u.unit",
1084*906bd0fbSTvrtko Ursulin 							events[i].name, j);
1085109ec558STvrtko Ursulin 				if (!str)
1086109ec558STvrtko Ursulin 					goto err;
1087109ec558STvrtko Ursulin 
1088109ec558STvrtko Ursulin 				*attr_iter++ = &pmu_iter->attr.attr;
1089*906bd0fbSTvrtko Ursulin 				pmu_iter = add_pmu_attr(pmu_iter, str,
1090*906bd0fbSTvrtko Ursulin 							events[i].unit);
1091*906bd0fbSTvrtko Ursulin 			}
1092109ec558STvrtko Ursulin 		}
1093109ec558STvrtko Ursulin 	}
1094109ec558STvrtko Ursulin 
1095109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
1096750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
1097109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
1098109ec558STvrtko Ursulin 			char *str;
1099109ec558STvrtko Ursulin 
1100109ec558STvrtko Ursulin 			if (engine_event_status(engine,
1101109ec558STvrtko Ursulin 						engine_events[i].sample))
1102109ec558STvrtko Ursulin 				continue;
1103109ec558STvrtko Ursulin 
1104109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
1105109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1106109ec558STvrtko Ursulin 			if (!str)
1107109ec558STvrtko Ursulin 				goto err;
1108109ec558STvrtko Ursulin 
1109109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1110109ec558STvrtko Ursulin 			i915_iter =
1111109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
11128810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
1113750e76b4SChris Wilson 								engine->uabi_instance,
1114109ec558STvrtko Ursulin 								engine_events[i].sample));
1115109ec558STvrtko Ursulin 
1116109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
1117109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1118109ec558STvrtko Ursulin 			if (!str)
1119109ec558STvrtko Ursulin 				goto err;
1120109ec558STvrtko Ursulin 
1121109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1122109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
1123109ec558STvrtko Ursulin 		}
1124109ec558STvrtko Ursulin 	}
1125109ec558STvrtko Ursulin 
1126908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
1127908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1128109ec558STvrtko Ursulin 
1129109ec558STvrtko Ursulin 	return attr;
1130109ec558STvrtko Ursulin 
1131109ec558STvrtko Ursulin err:;
1132109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1133109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1134109ec558STvrtko Ursulin 
1135109ec558STvrtko Ursulin err_alloc:
1136109ec558STvrtko Ursulin 	kfree(attr);
1137109ec558STvrtko Ursulin 	kfree(i915_attr);
1138109ec558STvrtko Ursulin 	kfree(pmu_attr);
1139109ec558STvrtko Ursulin 
1140109ec558STvrtko Ursulin 	return NULL;
1141109ec558STvrtko Ursulin }
1142109ec558STvrtko Ursulin 
1143908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1144109ec558STvrtko Ursulin {
114546129dc1SMichał Winiarski 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
1146109ec558STvrtko Ursulin 
1147109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1148109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1149109ec558STvrtko Ursulin 
115046129dc1SMichał Winiarski 	kfree(pmu->events_attr_group.attrs);
1151908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1152908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1153109ec558STvrtko Ursulin 
115446129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = NULL;
1155908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1156908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1157109ec558STvrtko Ursulin }
1158109ec558STvrtko Ursulin 
1159b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1160b46a33e2STvrtko Ursulin {
1161f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1162b46a33e2STvrtko Ursulin 
1163b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1164b46a33e2STvrtko Ursulin 
1165b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
1166a37e94feSYury Norov 	if (cpumask_empty(&i915_pmu_cpumask))
1167b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1168b46a33e2STvrtko Ursulin 
1169b46a33e2STvrtko Ursulin 	return 0;
1170b46a33e2STvrtko Ursulin }
1171b46a33e2STvrtko Ursulin 
1172b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1173b46a33e2STvrtko Ursulin {
1174f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1175537f9c84STvrtko Ursulin 	unsigned int target = i915_pmu_target_cpu;
1176b46a33e2STvrtko Ursulin 
1177b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1178b46a33e2STvrtko Ursulin 
1179537f9c84STvrtko Ursulin 	/*
1180537f9c84STvrtko Ursulin 	 * Unregistering an instance generates a CPU offline event which we must
1181537f9c84STvrtko Ursulin 	 * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask.
1182537f9c84STvrtko Ursulin 	 */
1183537f9c84STvrtko Ursulin 	if (pmu->closed)
1184537f9c84STvrtko Ursulin 		return 0;
1185537f9c84STvrtko Ursulin 
1186b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1187b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1188537f9c84STvrtko Ursulin 
1189b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1190b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1191b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1192537f9c84STvrtko Ursulin 			i915_pmu_target_cpu = target;
1193b46a33e2STvrtko Ursulin 		}
1194b46a33e2STvrtko Ursulin 	}
1195b46a33e2STvrtko Ursulin 
1196537f9c84STvrtko Ursulin 	if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) {
1197537f9c84STvrtko Ursulin 		perf_pmu_migrate_context(&pmu->base, cpu, target);
1198537f9c84STvrtko Ursulin 		pmu->cpuhp.cpu = target;
1199537f9c84STvrtko Ursulin 	}
1200537f9c84STvrtko Ursulin 
1201b46a33e2STvrtko Ursulin 	return 0;
1202b46a33e2STvrtko Ursulin }
1203b46a33e2STvrtko Ursulin 
1204537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1205537f9c84STvrtko Ursulin 
1206a04ea6aeSJason Ekstrand int i915_pmu_init(void)
1207b46a33e2STvrtko Ursulin {
1208b46a33e2STvrtko Ursulin 	int ret;
1209b46a33e2STvrtko Ursulin 
1210b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1211b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1212b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1213b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1214b46a33e2STvrtko Ursulin 	if (ret < 0)
1215537f9c84STvrtko Ursulin 		pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n",
1216537f9c84STvrtko Ursulin 			  ret);
1217537f9c84STvrtko Ursulin 	else
1218537f9c84STvrtko Ursulin 		cpuhp_slot = ret;
1219a04ea6aeSJason Ekstrand 
1220a04ea6aeSJason Ekstrand 	return 0;
1221b46a33e2STvrtko Ursulin }
1222b46a33e2STvrtko Ursulin 
1223537f9c84STvrtko Ursulin void i915_pmu_exit(void)
1224537f9c84STvrtko Ursulin {
1225537f9c84STvrtko Ursulin 	if (cpuhp_slot != CPUHP_INVALID)
1226537f9c84STvrtko Ursulin 		cpuhp_remove_multi_state(cpuhp_slot);
1227537f9c84STvrtko Ursulin }
1228537f9c84STvrtko Ursulin 
1229537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1230537f9c84STvrtko Ursulin {
1231537f9c84STvrtko Ursulin 	if (cpuhp_slot == CPUHP_INVALID)
1232537f9c84STvrtko Ursulin 		return -EINVAL;
1233537f9c84STvrtko Ursulin 
1234537f9c84STvrtko Ursulin 	return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node);
1235b46a33e2STvrtko Ursulin }
1236b46a33e2STvrtko Ursulin 
1237908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1238b46a33e2STvrtko Ursulin {
1239537f9c84STvrtko Ursulin 	cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node);
1240b46a33e2STvrtko Ursulin }
1241b46a33e2STvrtko Ursulin 
124205488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
124305488673STvrtko Ursulin {
12448ff5446aSThomas Zimmermann 	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
124505488673STvrtko Ursulin 
124605488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
124705488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
124805488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
124905488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
125005488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
125105488673STvrtko Ursulin }
125205488673STvrtko Ursulin 
1253b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1254b46a33e2STvrtko Ursulin {
1255908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
125646129dc1SMichał Winiarski 	const struct attribute_group *attr_groups[] = {
125746129dc1SMichał Winiarski 		&i915_pmu_format_attr_group,
125846129dc1SMichał Winiarski 		&pmu->events_attr_group,
125946129dc1SMichał Winiarski 		&i915_pmu_cpumask_attr_group,
126046129dc1SMichał Winiarski 		NULL
126146129dc1SMichał Winiarski 	};
126246129dc1SMichał Winiarski 
1263fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1264b46a33e2STvrtko Ursulin 
1265651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) <= 2) {
12661900aba5SJani Nikula 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1267b46a33e2STvrtko Ursulin 		return;
1268b46a33e2STvrtko Ursulin 	}
1269b46a33e2STvrtko Ursulin 
1270908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1271908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1272908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1273537f9c84STvrtko Ursulin 	pmu->cpuhp.cpu = -1;
1274dbe13ae1STvrtko Ursulin 	init_rc6(pmu);
1275b46a33e2STvrtko Ursulin 
1276aebf3b52STvrtko Ursulin 	if (!is_igp(i915)) {
127705488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
1278aebf3b52STvrtko Ursulin 				      "i915_%s",
127905488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
1280aebf3b52STvrtko Ursulin 		if (pmu->name) {
1281aebf3b52STvrtko Ursulin 			/* tools/perf reserves colons as special. */
1282aebf3b52STvrtko Ursulin 			strreplace((char *)pmu->name, ':', '_');
1283aebf3b52STvrtko Ursulin 		}
1284aebf3b52STvrtko Ursulin 	} else {
128505488673STvrtko Ursulin 		pmu->name = "i915";
1286aebf3b52STvrtko Ursulin 	}
128705488673STvrtko Ursulin 	if (!pmu->name)
1288b46a33e2STvrtko Ursulin 		goto err;
1289b46a33e2STvrtko Ursulin 
129046129dc1SMichał Winiarski 	pmu->events_attr_group.name = "events";
129146129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
129246129dc1SMichał Winiarski 	if (!pmu->events_attr_group.attrs)
1293c442292aSChris Wilson 		goto err_name;
1294c442292aSChris Wilson 
129546129dc1SMichał Winiarski 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
129646129dc1SMichał Winiarski 					GFP_KERNEL);
129746129dc1SMichał Winiarski 	if (!pmu->base.attr_groups)
129846129dc1SMichał Winiarski 		goto err_attr;
129946129dc1SMichał Winiarski 
1300df3ab3cbSChris Wilson 	pmu->base.module	= THIS_MODULE;
1301c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1302c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1303c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1304c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1305c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1306c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1307c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1308c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1309c442292aSChris Wilson 
131005488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
131105488673STvrtko Ursulin 	if (ret)
131246129dc1SMichał Winiarski 		goto err_groups;
131305488673STvrtko Ursulin 
1314908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1315b46a33e2STvrtko Ursulin 	if (ret)
1316b46a33e2STvrtko Ursulin 		goto err_unreg;
1317b46a33e2STvrtko Ursulin 
1318b46a33e2STvrtko Ursulin 	return;
1319b46a33e2STvrtko Ursulin 
1320b46a33e2STvrtko Ursulin err_unreg:
1321908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
132246129dc1SMichał Winiarski err_groups:
132346129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
1324c442292aSChris Wilson err_attr:
1325c442292aSChris Wilson 	pmu->base.event_init = NULL;
1326c442292aSChris Wilson 	free_event_attributes(pmu);
132705488673STvrtko Ursulin err_name:
132805488673STvrtko Ursulin 	if (!is_igp(i915))
132905488673STvrtko Ursulin 		kfree(pmu->name);
1330b46a33e2STvrtko Ursulin err:
13311900aba5SJani Nikula 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1332b46a33e2STvrtko Ursulin }
1333b46a33e2STvrtko Ursulin 
1334b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1335b46a33e2STvrtko Ursulin {
1336908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1337908091c8STvrtko Ursulin 
1338908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1339b46a33e2STvrtko Ursulin 		return;
1340b46a33e2STvrtko Ursulin 
1341b00bccb3STvrtko Ursulin 	/*
1342b00bccb3STvrtko Ursulin 	 * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu
1343b00bccb3STvrtko Ursulin 	 * ensures all currently executing ones will have exited before we
1344b00bccb3STvrtko Ursulin 	 * proceed with unregistration.
1345b00bccb3STvrtko Ursulin 	 */
1346b00bccb3STvrtko Ursulin 	pmu->closed = true;
1347b00bccb3STvrtko Ursulin 	synchronize_rcu();
1348b46a33e2STvrtko Ursulin 
1349908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1350b46a33e2STvrtko Ursulin 
1351908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1352b46a33e2STvrtko Ursulin 
1353908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1354908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
135546129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
135605488673STvrtko Ursulin 	if (!is_igp(i915))
135705488673STvrtko Ursulin 		kfree(pmu->name);
1358908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1359b46a33e2STvrtko Ursulin }
1360