xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 8c3b1ba0e7ea9a80b0ee4b4445ea59c806787813)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
153e7abf81SAndi Shyti #include "gt/intel_rps.h"
16112ed2d3SChris Wilson 
17058a9b43SMichal Wajdeczko #include "i915_drv.h"
18ecbb5fb7SJani Nikula #include "i915_pmu.h"
19ecbb5fb7SJani Nikula #include "intel_pm.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
31537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1;
32b46a33e2STvrtko Ursulin 
33b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
34b46a33e2STvrtko Ursulin {
35b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
36b46a33e2STvrtko Ursulin }
37b46a33e2STvrtko Ursulin 
38b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
39b46a33e2STvrtko Ursulin {
40b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
41b46a33e2STvrtko Ursulin }
42b46a33e2STvrtko Ursulin 
43b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
44b46a33e2STvrtko Ursulin {
45b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
46b46a33e2STvrtko Ursulin }
47b46a33e2STvrtko Ursulin 
48b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
49b46a33e2STvrtko Ursulin {
50b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
51b46a33e2STvrtko Ursulin }
52b46a33e2STvrtko Ursulin 
53b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
54b46a33e2STvrtko Ursulin {
55b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
56b46a33e2STvrtko Ursulin }
57b46a33e2STvrtko Ursulin 
58348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config)
59348fb0cbSTvrtko Ursulin {
60348fb0cbSTvrtko Ursulin 	unsigned int val;
61348fb0cbSTvrtko Ursulin 
62348fb0cbSTvrtko Ursulin 	switch (config) {
63348fb0cbSTvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
64348fb0cbSTvrtko Ursulin 		val =  __I915_PMU_ACTUAL_FREQUENCY_ENABLED;
65348fb0cbSTvrtko Ursulin 		break;
66348fb0cbSTvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
67348fb0cbSTvrtko Ursulin 		val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED;
68348fb0cbSTvrtko Ursulin 		break;
69348fb0cbSTvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
70348fb0cbSTvrtko Ursulin 		val = __I915_PMU_RC6_RESIDENCY_ENABLED;
71348fb0cbSTvrtko Ursulin 		break;
72348fb0cbSTvrtko Ursulin 	default:
73348fb0cbSTvrtko Ursulin 		/*
74348fb0cbSTvrtko Ursulin 		 * Events that do not require sampling, or tracking state
75348fb0cbSTvrtko Ursulin 		 * transitions between enabled and disabled can be ignored.
76348fb0cbSTvrtko Ursulin 		 */
77348fb0cbSTvrtko Ursulin 		return -1;
78348fb0cbSTvrtko Ursulin 	}
79348fb0cbSTvrtko Ursulin 
80348fb0cbSTvrtko Ursulin 	return I915_ENGINE_SAMPLE_COUNT + val;
81348fb0cbSTvrtko Ursulin }
82348fb0cbSTvrtko Ursulin 
83348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config)
84b46a33e2STvrtko Ursulin {
85b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
86b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
87b46a33e2STvrtko Ursulin 	else
88348fb0cbSTvrtko Ursulin 		return other_bit(config);
89b46a33e2STvrtko Ursulin }
90b46a33e2STvrtko Ursulin 
91348fb0cbSTvrtko Ursulin static u64 config_mask(u64 config)
92b46a33e2STvrtko Ursulin {
93348fb0cbSTvrtko Ursulin 	return BIT_ULL(config_bit(config));
94b46a33e2STvrtko Ursulin }
95b46a33e2STvrtko Ursulin 
96b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
97b46a33e2STvrtko Ursulin {
98b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
99b46a33e2STvrtko Ursulin }
100b46a33e2STvrtko Ursulin 
101348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event)
102b46a33e2STvrtko Ursulin {
103348fb0cbSTvrtko Ursulin 	return config_bit(event->attr.config);
104348fb0cbSTvrtko Ursulin }
105348fb0cbSTvrtko Ursulin 
106908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
107feff0dc6STvrtko Ursulin {
108908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
109348fb0cbSTvrtko Ursulin 	u32 enable;
110feff0dc6STvrtko Ursulin 
111feff0dc6STvrtko Ursulin 	/*
112feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
113feff0dc6STvrtko Ursulin 	 *
114feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
115feff0dc6STvrtko Ursulin 	 */
116908091c8STvrtko Ursulin 	enable = pmu->enable;
117feff0dc6STvrtko Ursulin 
118feff0dc6STvrtko Ursulin 	/*
119feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
120feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
121feff0dc6STvrtko Ursulin 	 */
122348fb0cbSTvrtko Ursulin 	enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) |
123348fb0cbSTvrtko Ursulin 		  config_mask(I915_PMU_REQUESTED_FREQUENCY) |
124feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
125feff0dc6STvrtko Ursulin 
126feff0dc6STvrtko Ursulin 	/*
127feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
128feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
129feff0dc6STvrtko Ursulin 	 */
130feff0dc6STvrtko Ursulin 	if (!gpu_active)
131feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
132b3add01eSTvrtko Ursulin 	/*
133b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
134b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
135b3add01eSTvrtko Ursulin 	 */
136bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
137b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
138feff0dc6STvrtko Ursulin 
139feff0dc6STvrtko Ursulin 	/*
140feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
141feff0dc6STvrtko Ursulin 	 */
142feff0dc6STvrtko Ursulin 	return enable;
143feff0dc6STvrtko Ursulin }
144feff0dc6STvrtko Ursulin 
145c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
14616ffe73cSChris Wilson {
14716ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
14816ffe73cSChris Wilson 	u64 val;
14916ffe73cSChris Wilson 
150c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
15116ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
15216ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
15316ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
15416ffe73cSChris Wilson 
15516ffe73cSChris Wilson 	if (HAS_RC6p(i915))
156c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
15716ffe73cSChris Wilson 
15816ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
159c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
16016ffe73cSChris Wilson 
16116ffe73cSChris Wilson 	return val;
16216ffe73cSChris Wilson }
16316ffe73cSChris Wilson 
164c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt)
16516ffe73cSChris Wilson {
166c51c29fbSTvrtko Ursulin 	return ktime_to_ns(ktime_sub(ktime_get_raw(), kt));
16716ffe73cSChris Wilson }
16816ffe73cSChris Wilson 
169df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt)
17016ffe73cSChris Wilson {
171df6a4205STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
172df6a4205STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
173df6a4205STvrtko Ursulin 	unsigned long flags;
174df6a4205STvrtko Ursulin 	bool awake = false;
17516ffe73cSChris Wilson 	u64 val;
17616ffe73cSChris Wilson 
177df6a4205STvrtko Ursulin 	if (intel_gt_pm_get_if_awake(gt)) {
178df6a4205STvrtko Ursulin 		val = __get_rc6(gt);
179df6a4205STvrtko Ursulin 		intel_gt_pm_put_async(gt);
180df6a4205STvrtko Ursulin 		awake = true;
181df6a4205STvrtko Ursulin 	}
182df6a4205STvrtko Ursulin 
183df6a4205STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
184df6a4205STvrtko Ursulin 
185df6a4205STvrtko Ursulin 	if (awake) {
186df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
187df6a4205STvrtko Ursulin 	} else {
18816ffe73cSChris Wilson 		/*
18916ffe73cSChris Wilson 		 * We think we are runtime suspended.
19016ffe73cSChris Wilson 		 *
19116ffe73cSChris Wilson 		 * Report the delta from when the device was suspended to now,
19216ffe73cSChris Wilson 		 * on top of the last known real value, as the approximated RC6
19316ffe73cSChris Wilson 		 * counter value.
19416ffe73cSChris Wilson 		 */
195c51c29fbSTvrtko Ursulin 		val = ktime_since_raw(pmu->sleep_last);
19616ffe73cSChris Wilson 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
19716ffe73cSChris Wilson 	}
19816ffe73cSChris Wilson 
199df6a4205STvrtko Ursulin 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
200df6a4205STvrtko Ursulin 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
20116ffe73cSChris Wilson 	else
202df6a4205STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
20316ffe73cSChris Wilson 
20416ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
20516ffe73cSChris Wilson 
20616ffe73cSChris Wilson 	return val;
20716ffe73cSChris Wilson }
20816ffe73cSChris Wilson 
209dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu)
210dbe13ae1STvrtko Ursulin {
211dbe13ae1STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
212dbe13ae1STvrtko Ursulin 	intel_wakeref_t wakeref;
213dbe13ae1STvrtko Ursulin 
214dbe13ae1STvrtko Ursulin 	with_intel_runtime_pm(i915->gt.uncore->rpm, wakeref) {
215dbe13ae1STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
216dbe13ae1STvrtko Ursulin 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur =
217dbe13ae1STvrtko Ursulin 					pmu->sample[__I915_SAMPLE_RC6].cur;
218c51c29fbSTvrtko Ursulin 		pmu->sleep_last = ktime_get_raw();
219dbe13ae1STvrtko Ursulin 	}
220dbe13ae1STvrtko Ursulin }
221dbe13ae1STvrtko Ursulin 
22216ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
223feff0dc6STvrtko Ursulin {
224908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
225908091c8STvrtko Ursulin 
226df6a4205STvrtko Ursulin 	pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
227c51c29fbSTvrtko Ursulin 	pmu->sleep_last = ktime_get_raw();
228feff0dc6STvrtko Ursulin }
229feff0dc6STvrtko Ursulin 
230908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
231feff0dc6STvrtko Ursulin {
232908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
233908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
234908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
235908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
236feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
237feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
238feff0dc6STvrtko Ursulin 	}
239feff0dc6STvrtko Ursulin }
240feff0dc6STvrtko Ursulin 
24116ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
24216ffe73cSChris Wilson {
24316ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
24416ffe73cSChris Wilson 
24516ffe73cSChris Wilson 	if (!pmu->base.event_init)
24616ffe73cSChris Wilson 		return;
24716ffe73cSChris Wilson 
24816ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
24916ffe73cSChris Wilson 
25016ffe73cSChris Wilson 	park_rc6(i915);
25116ffe73cSChris Wilson 
25216ffe73cSChris Wilson 	/*
25316ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
25416ffe73cSChris Wilson 	 * GPU went idle.
25516ffe73cSChris Wilson 	 */
25616ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
25716ffe73cSChris Wilson 
25816ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
25916ffe73cSChris Wilson }
26016ffe73cSChris Wilson 
261feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
262feff0dc6STvrtko Ursulin {
263908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
264908091c8STvrtko Ursulin 
265908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
266feff0dc6STvrtko Ursulin 		return;
267feff0dc6STvrtko Ursulin 
268908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
26916ffe73cSChris Wilson 
270feff0dc6STvrtko Ursulin 	/*
271feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
272feff0dc6STvrtko Ursulin 	 */
273908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
27416ffe73cSChris Wilson 
275908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
276feff0dc6STvrtko Ursulin }
277feff0dc6STvrtko Ursulin 
278b46a33e2STvrtko Ursulin static void
2799f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
280b46a33e2STvrtko Ursulin {
2819f473ecfSTvrtko Ursulin 	sample->cur += val;
282b46a33e2STvrtko Ursulin }
283b46a33e2STvrtko Ursulin 
284d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915)
285d79e1bd6SChris Wilson {
286d79e1bd6SChris Wilson 	/*
287d79e1bd6SChris Wilson 	 * We have to avoid concurrent mmio cache line access on gen7 or
288d79e1bd6SChris Wilson 	 * risk a machine hang. For a fun history lesson dig out the old
289d79e1bd6SChris Wilson 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
290d79e1bd6SChris Wilson 	 */
291d79e1bd6SChris Wilson 	return IS_GEN(i915, 7);
292d79e1bd6SChris Wilson }
293d79e1bd6SChris Wilson 
2946ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
295b46a33e2STvrtko Ursulin {
296d0aa694bSChris Wilson 	struct intel_engine_pmu *pmu = &engine->pmu;
297d0aa694bSChris Wilson 	bool busy;
298b46a33e2STvrtko Ursulin 	u32 val;
299b46a33e2STvrtko Ursulin 
30028fba096STvrtko Ursulin 	val = ENGINE_READ_FW(engine, RING_CTL);
301d0aa694bSChris Wilson 	if (val == 0) /* powerwell off => engine idle */
3026ec81b82SArnd Bergmann 		return;
303b46a33e2STvrtko Ursulin 
3049f473ecfSTvrtko Ursulin 	if (val & RING_WAIT)
305d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3069f473ecfSTvrtko Ursulin 	if (val & RING_WAIT_SEMAPHORE)
307d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
308b46a33e2STvrtko Ursulin 
30954fc577dSTvrtko Ursulin 	/* No need to sample when busy stats are supported. */
31054fc577dSTvrtko Ursulin 	if (intel_engine_supports_stats(engine))
3116ec81b82SArnd Bergmann 		return;
31254fc577dSTvrtko Ursulin 
313d0aa694bSChris Wilson 	/*
314d0aa694bSChris Wilson 	 * While waiting on a semaphore or event, MI_MODE reports the
315d0aa694bSChris Wilson 	 * ring as idle. However, previously using the seqno, and with
316d0aa694bSChris Wilson 	 * execlists sampling, we account for the ring waiting as the
317d0aa694bSChris Wilson 	 * engine being busy. Therefore, we record the sample as being
318d0aa694bSChris Wilson 	 * busy if either waiting or !idle.
319d0aa694bSChris Wilson 	 */
320d0aa694bSChris Wilson 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
321d0aa694bSChris Wilson 	if (!busy) {
32228fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
323d0aa694bSChris Wilson 		busy = !(val & MODE_IDLE);
324d0aa694bSChris Wilson 	}
325d0aa694bSChris Wilson 	if (busy)
326d0aa694bSChris Wilson 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
3276ec81b82SArnd Bergmann }
328b46a33e2STvrtko Ursulin 
3296ec81b82SArnd Bergmann static void
3306ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns)
3316ec81b82SArnd Bergmann {
3326ec81b82SArnd Bergmann 	struct drm_i915_private *i915 = gt->i915;
3336ec81b82SArnd Bergmann 	struct intel_engine_cs *engine;
3346ec81b82SArnd Bergmann 	enum intel_engine_id id;
3356ec81b82SArnd Bergmann 	unsigned long flags;
3366ec81b82SArnd Bergmann 
3376ec81b82SArnd Bergmann 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
3386ec81b82SArnd Bergmann 		return;
3396ec81b82SArnd Bergmann 
3406ec81b82SArnd Bergmann 	if (!intel_gt_pm_is_awake(gt))
3416ec81b82SArnd Bergmann 		return;
3426ec81b82SArnd Bergmann 
3436ec81b82SArnd Bergmann 	for_each_engine(engine, gt, id) {
3446ec81b82SArnd Bergmann 		if (!intel_engine_pm_get_if_awake(engine))
3456ec81b82SArnd Bergmann 			continue;
3466ec81b82SArnd Bergmann 
3476ec81b82SArnd Bergmann 		if (exclusive_mmio_access(i915)) {
3486ec81b82SArnd Bergmann 			spin_lock_irqsave(&engine->uncore->lock, flags);
3496ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3506ec81b82SArnd Bergmann 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
3516ec81b82SArnd Bergmann 		} else {
3526ec81b82SArnd Bergmann 			engine_sample(engine, period_ns);
3536ec81b82SArnd Bergmann 		}
3546ec81b82SArnd Bergmann 
35507779a76SChris Wilson 		intel_engine_pm_put_async(engine);
35651fbd8deSChris Wilson 	}
357b46a33e2STvrtko Ursulin }
358b46a33e2STvrtko Ursulin 
3599f473ecfSTvrtko Ursulin static void
3609f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3619f473ecfSTvrtko Ursulin {
3629f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3639f473ecfSTvrtko Ursulin }
3649f473ecfSTvrtko Ursulin 
365b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu)
366b66ecd04STvrtko Ursulin {
367b66ecd04STvrtko Ursulin 	return pmu->enable &
368348fb0cbSTvrtko Ursulin 	       (config_mask(I915_PMU_ACTUAL_FREQUENCY) |
369348fb0cbSTvrtko Ursulin 		config_mask(I915_PMU_REQUESTED_FREQUENCY));
370b66ecd04STvrtko Ursulin }
371b66ecd04STvrtko Ursulin 
3729f473ecfSTvrtko Ursulin static void
37308ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
374b46a33e2STvrtko Ursulin {
37508ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
37608ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
37708ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
3783e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
37908ce5c64STvrtko Ursulin 
380b66ecd04STvrtko Ursulin 	if (!frequency_sampling_enabled(pmu))
381b66ecd04STvrtko Ursulin 		return;
382b66ecd04STvrtko Ursulin 
383b66ecd04STvrtko Ursulin 	/* Report 0/0 (actual/requested) frequency while parked. */
384b66ecd04STvrtko Ursulin 	if (!intel_gt_pm_get_if_awake(gt))
385b66ecd04STvrtko Ursulin 		return;
386b66ecd04STvrtko Ursulin 
387348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) {
388b46a33e2STvrtko Ursulin 		u32 val;
389b46a33e2STvrtko Ursulin 
390c1c82d26SChris Wilson 		/*
391c1c82d26SChris Wilson 		 * We take a quick peek here without using forcewake
392c1c82d26SChris Wilson 		 * so that we don't perturb the system under observation
393c1c82d26SChris Wilson 		 * (forcewake => !rc6 => increased power use). We expect
394c1c82d26SChris Wilson 		 * that if the read fails because it is outside of the
395c1c82d26SChris Wilson 		 * mmio power well, then it will return 0 -- in which
396c1c82d26SChris Wilson 		 * case we assume the system is running at the intended
397c1c82d26SChris Wilson 		 * frequency. Fortunately, the read should rarely fail!
398c1c82d26SChris Wilson 		 */
399b66ecd04STvrtko Ursulin 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
400b66ecd04STvrtko Ursulin 		if (val)
401e03512edSAndi Shyti 			val = intel_rps_get_cagf(rps, val);
402b66ecd04STvrtko Ursulin 		else
403b66ecd04STvrtko Ursulin 			val = rps->cur_freq;
404b46a33e2STvrtko Ursulin 
40508ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
406b66ecd04STvrtko Ursulin 				intel_gpu_freq(rps, val), period_ns / 1000);
407b46a33e2STvrtko Ursulin 	}
408b46a33e2STvrtko Ursulin 
409348fb0cbSTvrtko Ursulin 	if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) {
41008ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
4113e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
4129f473ecfSTvrtko Ursulin 				period_ns / 1000);
413b46a33e2STvrtko Ursulin 	}
414b66ecd04STvrtko Ursulin 
415b66ecd04STvrtko Ursulin 	intel_gt_pm_put_async(gt);
416b46a33e2STvrtko Ursulin }
417b46a33e2STvrtko Ursulin 
418b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
419b46a33e2STvrtko Ursulin {
420b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
421b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
422908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
42308ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
4249f473ecfSTvrtko Ursulin 	unsigned int period_ns;
4259f473ecfSTvrtko Ursulin 	ktime_t now;
426b46a33e2STvrtko Ursulin 
427908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
428b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
429b46a33e2STvrtko Ursulin 
4309f473ecfSTvrtko Ursulin 	now = ktime_get();
431908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
432908091c8STvrtko Ursulin 	pmu->timer_last = now;
433b46a33e2STvrtko Ursulin 
4349f473ecfSTvrtko Ursulin 	/*
4359f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4369f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4379f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4389f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4399f473ecfSTvrtko Ursulin 	 */
44008ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
44108ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4429f473ecfSTvrtko Ursulin 
4439f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4449f473ecfSTvrtko Ursulin 
445b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
446b46a33e2STvrtko Ursulin }
447b46a33e2STvrtko Ursulin 
4480cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4490cd4684dSTvrtko Ursulin {
4500cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4510cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4520cd4684dSTvrtko Ursulin 	u64 sum = 0;
4530cd4684dSTvrtko Ursulin 	int cpu;
4540cd4684dSTvrtko Ursulin 
4550cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4560cd4684dSTvrtko Ursulin 		return 0;
4570cd4684dSTvrtko Ursulin 
4580cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4590cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4600cd4684dSTvrtko Ursulin 
4610cd4684dSTvrtko Ursulin 	return sum;
4620cd4684dSTvrtko Ursulin }
4630cd4684dSTvrtko Ursulin 
464b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
465b46a33e2STvrtko Ursulin {
466bf07f6ebSPankaj Bharadiya 	struct drm_i915_private *i915 =
467bf07f6ebSPankaj Bharadiya 		container_of(event->pmu, typeof(*i915), pmu.base);
468bf07f6ebSPankaj Bharadiya 
469bf07f6ebSPankaj Bharadiya 	drm_WARN_ON(&i915->drm, event->parent);
470b00bccb3STvrtko Ursulin 
471b00bccb3STvrtko Ursulin 	drm_dev_put(&i915->drm);
472b46a33e2STvrtko Ursulin }
473b46a33e2STvrtko Ursulin 
474109ec558STvrtko Ursulin static int
475109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
476109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
477b46a33e2STvrtko Ursulin {
478109ec558STvrtko Ursulin 	switch (sample) {
479b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
480b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
481b46a33e2STvrtko Ursulin 		break;
482b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
483109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
484b46a33e2STvrtko Ursulin 			return -ENODEV;
485b46a33e2STvrtko Ursulin 		break;
486b46a33e2STvrtko Ursulin 	default:
487b46a33e2STvrtko Ursulin 		return -ENOENT;
488b46a33e2STvrtko Ursulin 	}
489b46a33e2STvrtko Ursulin 
490b46a33e2STvrtko Ursulin 	return 0;
491b46a33e2STvrtko Ursulin }
492b46a33e2STvrtko Ursulin 
493109ec558STvrtko Ursulin static int
494109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
495109ec558STvrtko Ursulin {
496109ec558STvrtko Ursulin 	switch (config) {
497109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
498109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
499109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
500109ec558STvrtko Ursulin 			return -ENODEV;
501df561f66SGustavo A. R. Silva 		fallthrough;
502109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
503109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
504109ec558STvrtko Ursulin 			return -ENODEV;
505109ec558STvrtko Ursulin 		break;
506109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
507109ec558STvrtko Ursulin 		break;
508109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
509109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
510109ec558STvrtko Ursulin 			return -ENODEV;
511109ec558STvrtko Ursulin 		break;
512*8c3b1ba0SChris Wilson 	case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
513*8c3b1ba0SChris Wilson 		break;
514109ec558STvrtko Ursulin 	default:
515109ec558STvrtko Ursulin 		return -ENOENT;
516109ec558STvrtko Ursulin 	}
517109ec558STvrtko Ursulin 
518109ec558STvrtko Ursulin 	return 0;
519109ec558STvrtko Ursulin }
520109ec558STvrtko Ursulin 
521109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
522109ec558STvrtko Ursulin {
523109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
524109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
525109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
526109ec558STvrtko Ursulin 
527109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
528109ec558STvrtko Ursulin 					  engine_event_instance(event));
529109ec558STvrtko Ursulin 	if (!engine)
530109ec558STvrtko Ursulin 		return -ENODEV;
531109ec558STvrtko Ursulin 
532426d0073SChris Wilson 	return engine_event_status(engine, engine_event_sample(event));
533109ec558STvrtko Ursulin }
534109ec558STvrtko Ursulin 
535b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
536b46a33e2STvrtko Ursulin {
537b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
538b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
539b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
5400426c046STvrtko Ursulin 	int ret;
541b46a33e2STvrtko Ursulin 
542b00bccb3STvrtko Ursulin 	if (pmu->closed)
543b00bccb3STvrtko Ursulin 		return -ENODEV;
544b00bccb3STvrtko Ursulin 
545b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
546b46a33e2STvrtko Ursulin 		return -ENOENT;
547b46a33e2STvrtko Ursulin 
548b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
549b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
550b46a33e2STvrtko Ursulin 		return -EINVAL;
551b46a33e2STvrtko Ursulin 
552b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
553b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
554b46a33e2STvrtko Ursulin 
555b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
556b46a33e2STvrtko Ursulin 		return -EINVAL;
557b46a33e2STvrtko Ursulin 
5580426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5590426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
56000a79722STvrtko Ursulin 		return -EINVAL;
561b46a33e2STvrtko Ursulin 
562109ec558STvrtko Ursulin 	if (is_engine_event(event))
563b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
564109ec558STvrtko Ursulin 	else
565109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
566b46a33e2STvrtko Ursulin 	if (ret)
567b46a33e2STvrtko Ursulin 		return ret;
568b46a33e2STvrtko Ursulin 
569b00bccb3STvrtko Ursulin 	if (!event->parent) {
570b00bccb3STvrtko Ursulin 		drm_dev_get(&i915->drm);
571b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
572b00bccb3STvrtko Ursulin 	}
573b46a33e2STvrtko Ursulin 
574b46a33e2STvrtko Ursulin 	return 0;
575b46a33e2STvrtko Ursulin }
576b46a33e2STvrtko Ursulin 
577ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
578b46a33e2STvrtko Ursulin {
579b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
580b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
581908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
582b46a33e2STvrtko Ursulin 	u64 val = 0;
583b46a33e2STvrtko Ursulin 
584b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
585b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
586b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
587b46a33e2STvrtko Ursulin 
588b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
589b46a33e2STvrtko Ursulin 						  engine_event_class(event),
590b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
591b46a33e2STvrtko Ursulin 
59248a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
593b46a33e2STvrtko Ursulin 			/* Do nothing */
594b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
595b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
596810b7ee3SChris Wilson 			ktime_t unused;
597810b7ee3SChris Wilson 
598810b7ee3SChris Wilson 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
599810b7ee3SChris Wilson 								     &unused));
600b46a33e2STvrtko Ursulin 		} else {
601b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
602b46a33e2STvrtko Ursulin 		}
603b46a33e2STvrtko Ursulin 	} else {
604b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
605b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
606b46a33e2STvrtko Ursulin 			val =
607908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
6089f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
609b46a33e2STvrtko Ursulin 			break;
610b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
611b46a33e2STvrtko Ursulin 			val =
612908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
6139f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
614b46a33e2STvrtko Ursulin 			break;
6150cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
6160cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
6170cd4684dSTvrtko Ursulin 			break;
6186060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
619518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6206060b6aeSTvrtko Ursulin 			break;
621*8c3b1ba0SChris Wilson 		case I915_PMU_SOFTWARE_GT_AWAKE_TIME:
622*8c3b1ba0SChris Wilson 			val = ktime_to_ns(intel_gt_get_awake_time(&i915->gt));
623*8c3b1ba0SChris Wilson 			break;
624b46a33e2STvrtko Ursulin 		}
625b46a33e2STvrtko Ursulin 	}
626b46a33e2STvrtko Ursulin 
627b46a33e2STvrtko Ursulin 	return val;
628b46a33e2STvrtko Ursulin }
629b46a33e2STvrtko Ursulin 
630b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
631b46a33e2STvrtko Ursulin {
632b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
633b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
634b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
635b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
636b46a33e2STvrtko Ursulin 	u64 prev, new;
637b46a33e2STvrtko Ursulin 
638b00bccb3STvrtko Ursulin 	if (pmu->closed) {
639b00bccb3STvrtko Ursulin 		event->hw.state = PERF_HES_STOPPED;
640b00bccb3STvrtko Ursulin 		return;
641b00bccb3STvrtko Ursulin 	}
642b46a33e2STvrtko Ursulin again:
643b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
644ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
645b46a33e2STvrtko Ursulin 
646b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
647b46a33e2STvrtko Ursulin 		goto again;
648b46a33e2STvrtko Ursulin 
649b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
650b46a33e2STvrtko Ursulin }
651b46a33e2STvrtko Ursulin 
652b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
653b46a33e2STvrtko Ursulin {
654b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
655b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
656908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
657b46a33e2STvrtko Ursulin 	unsigned long flags;
658348fb0cbSTvrtko Ursulin 	unsigned int bit;
659b46a33e2STvrtko Ursulin 
660348fb0cbSTvrtko Ursulin 	bit = event_bit(event);
661348fb0cbSTvrtko Ursulin 	if (bit == -1)
662348fb0cbSTvrtko Ursulin 		goto update;
663348fb0cbSTvrtko Ursulin 
664908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
665b46a33e2STvrtko Ursulin 
666b46a33e2STvrtko Ursulin 	/*
667b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
668b46a33e2STvrtko Ursulin 	 * the event reference counter.
669b46a33e2STvrtko Ursulin 	 */
670908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
671908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
672908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
673f4e9894bSChris Wilson 
674908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
675908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
676b46a33e2STvrtko Ursulin 
677b46a33e2STvrtko Ursulin 	/*
678feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
679feff0dc6STvrtko Ursulin 	 */
680908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
681feff0dc6STvrtko Ursulin 
682feff0dc6STvrtko Ursulin 	/*
683b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
684b46a33e2STvrtko Ursulin 	 * is stored per engine.
685b46a33e2STvrtko Ursulin 	 */
686b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
687b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
688b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
689b46a33e2STvrtko Ursulin 
690b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
691b46a33e2STvrtko Ursulin 						  engine_event_class(event),
692b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
693b46a33e2STvrtko Ursulin 
69426a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
69526a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
69626a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
69726a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
69826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
69926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
700b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
70126a11deeSTvrtko Ursulin 
70226a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
703b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
704b46a33e2STvrtko Ursulin 	}
705b46a33e2STvrtko Ursulin 
706908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
707ad055fb8STvrtko Ursulin 
708348fb0cbSTvrtko Ursulin update:
709b46a33e2STvrtko Ursulin 	/*
710b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
711b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
712b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
713b46a33e2STvrtko Ursulin 	 */
714ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
715b46a33e2STvrtko Ursulin }
716b46a33e2STvrtko Ursulin 
717b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
718b46a33e2STvrtko Ursulin {
719b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
720b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
721348fb0cbSTvrtko Ursulin 	unsigned int bit = event_bit(event);
722908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
723b46a33e2STvrtko Ursulin 	unsigned long flags;
724b46a33e2STvrtko Ursulin 
725348fb0cbSTvrtko Ursulin 	if (bit == -1)
726348fb0cbSTvrtko Ursulin 		return;
727348fb0cbSTvrtko Ursulin 
728908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
729b46a33e2STvrtko Ursulin 
730b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
731b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
732b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
733b46a33e2STvrtko Ursulin 
734b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
735b46a33e2STvrtko Ursulin 						  engine_event_class(event),
736b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
73726a11deeSTvrtko Ursulin 
73826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
73926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
740b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
74126a11deeSTvrtko Ursulin 
742b46a33e2STvrtko Ursulin 		/*
743b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
744b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
745b46a33e2STvrtko Ursulin 		 */
746b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
747b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
748b46a33e2STvrtko Ursulin 	}
749b46a33e2STvrtko Ursulin 
750908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
751908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
752b46a33e2STvrtko Ursulin 	/*
753b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
754b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
755b46a33e2STvrtko Ursulin 	 */
756908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
757908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
758908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
759feff0dc6STvrtko Ursulin 	}
760b46a33e2STvrtko Ursulin 
761908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
762b46a33e2STvrtko Ursulin }
763b46a33e2STvrtko Ursulin 
764b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
765b46a33e2STvrtko Ursulin {
766b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
767b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
768b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
769b00bccb3STvrtko Ursulin 
770b00bccb3STvrtko Ursulin 	if (pmu->closed)
771b00bccb3STvrtko Ursulin 		return;
772b00bccb3STvrtko Ursulin 
773b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
774b46a33e2STvrtko Ursulin 	event->hw.state = 0;
775b46a33e2STvrtko Ursulin }
776b46a33e2STvrtko Ursulin 
777b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
778b46a33e2STvrtko Ursulin {
779b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
780b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
781b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
782b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
783b46a33e2STvrtko Ursulin }
784b46a33e2STvrtko Ursulin 
785b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
786b46a33e2STvrtko Ursulin {
787b00bccb3STvrtko Ursulin 	struct drm_i915_private *i915 =
788b00bccb3STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
789b00bccb3STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
790b00bccb3STvrtko Ursulin 
791b00bccb3STvrtko Ursulin 	if (pmu->closed)
792b00bccb3STvrtko Ursulin 		return -ENODEV;
793b00bccb3STvrtko Ursulin 
794b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
795b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
796b46a33e2STvrtko Ursulin 
797b46a33e2STvrtko Ursulin 	return 0;
798b46a33e2STvrtko Ursulin }
799b46a33e2STvrtko Ursulin 
800b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
801b46a33e2STvrtko Ursulin {
802b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
803b46a33e2STvrtko Ursulin }
804b46a33e2STvrtko Ursulin 
805b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
806b46a33e2STvrtko Ursulin {
807b46a33e2STvrtko Ursulin 	return 0;
808b46a33e2STvrtko Ursulin }
809b46a33e2STvrtko Ursulin 
810b7d3aabfSChris Wilson struct i915_str_attribute {
811b7d3aabfSChris Wilson 	struct device_attribute attr;
812b7d3aabfSChris Wilson 	const char *str;
813b7d3aabfSChris Wilson };
814b7d3aabfSChris Wilson 
815b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
816b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
817b46a33e2STvrtko Ursulin {
818b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
819b46a33e2STvrtko Ursulin 
820b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
821b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
822b46a33e2STvrtko Ursulin }
823b46a33e2STvrtko Ursulin 
824b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
825b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
826b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
827b7d3aabfSChris Wilson 		  .str = _config, } \
828b46a33e2STvrtko Ursulin 	})[0].attr.attr)
829b46a33e2STvrtko Ursulin 
830b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
831b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
832b46a33e2STvrtko Ursulin 	NULL,
833b46a33e2STvrtko Ursulin };
834b46a33e2STvrtko Ursulin 
835b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
836b46a33e2STvrtko Ursulin 	.name = "format",
837b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
838b46a33e2STvrtko Ursulin };
839b46a33e2STvrtko Ursulin 
840b7d3aabfSChris Wilson struct i915_ext_attribute {
841b7d3aabfSChris Wilson 	struct device_attribute attr;
842b7d3aabfSChris Wilson 	unsigned long val;
843b7d3aabfSChris Wilson };
844b7d3aabfSChris Wilson 
845b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
846b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
847b46a33e2STvrtko Ursulin {
848b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
849b46a33e2STvrtko Ursulin 
850b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
851b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
852b46a33e2STvrtko Ursulin }
853b46a33e2STvrtko Ursulin 
854b46a33e2STvrtko Ursulin static ssize_t
855b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
856b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
857b46a33e2STvrtko Ursulin 			  char *buf)
858b46a33e2STvrtko Ursulin {
859b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
860b46a33e2STvrtko Ursulin }
861b46a33e2STvrtko Ursulin 
862b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
863b46a33e2STvrtko Ursulin 
864b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
865b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
866b46a33e2STvrtko Ursulin 	NULL,
867b46a33e2STvrtko Ursulin };
868b46a33e2STvrtko Ursulin 
869109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
870b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
871b46a33e2STvrtko Ursulin };
872b46a33e2STvrtko Ursulin 
873109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
874109ec558STvrtko Ursulin { \
875109ec558STvrtko Ursulin 	.config = (__config), \
876109ec558STvrtko Ursulin 	.name = (__name), \
877109ec558STvrtko Ursulin 	.unit = (__unit), \
878109ec558STvrtko Ursulin }
879109ec558STvrtko Ursulin 
880109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
881109ec558STvrtko Ursulin { \
882109ec558STvrtko Ursulin 	.sample = (__sample), \
883109ec558STvrtko Ursulin 	.name = (__name), \
884109ec558STvrtko Ursulin }
885109ec558STvrtko Ursulin 
886109ec558STvrtko Ursulin static struct i915_ext_attribute *
887109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
888109ec558STvrtko Ursulin {
8892bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
890109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
891109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
892109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
893109ec558STvrtko Ursulin 	attr->val = config;
894109ec558STvrtko Ursulin 
895109ec558STvrtko Ursulin 	return ++attr;
896109ec558STvrtko Ursulin }
897109ec558STvrtko Ursulin 
898109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
899109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
900109ec558STvrtko Ursulin 	     const char *str)
901109ec558STvrtko Ursulin {
9022bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
903109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
904109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
905109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
906109ec558STvrtko Ursulin 	attr->event_str = str;
907109ec558STvrtko Ursulin 
908109ec558STvrtko Ursulin 	return ++attr;
909109ec558STvrtko Ursulin }
910109ec558STvrtko Ursulin 
911109ec558STvrtko Ursulin static struct attribute **
912908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
913109ec558STvrtko Ursulin {
914908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
915109ec558STvrtko Ursulin 	static const struct {
916109ec558STvrtko Ursulin 		u64 config;
917109ec558STvrtko Ursulin 		const char *name;
918109ec558STvrtko Ursulin 		const char *unit;
919109ec558STvrtko Ursulin 	} events[] = {
920e88866efSChris Wilson 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
921e88866efSChris Wilson 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
922109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
923109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
924*8c3b1ba0SChris Wilson 		__event(I915_PMU_SOFTWARE_GT_AWAKE_TIME, "software-gt-awake-time", "ns"),
925109ec558STvrtko Ursulin 	};
926109ec558STvrtko Ursulin 	static const struct {
927109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
928109ec558STvrtko Ursulin 		char *name;
929109ec558STvrtko Ursulin 	} engine_events[] = {
930109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
931109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
932109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
933109ec558STvrtko Ursulin 	};
934109ec558STvrtko Ursulin 	unsigned int count = 0;
935109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
936109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
937109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
938109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
939109ec558STvrtko Ursulin 	unsigned int i;
940109ec558STvrtko Ursulin 
941109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
942109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
943109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
944109ec558STvrtko Ursulin 			count++;
945109ec558STvrtko Ursulin 	}
946109ec558STvrtko Ursulin 
947750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
948109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
949109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
950109ec558STvrtko Ursulin 						 engine_events[i].sample))
951109ec558STvrtko Ursulin 				count++;
952109ec558STvrtko Ursulin 		}
953109ec558STvrtko Ursulin 	}
954109ec558STvrtko Ursulin 
955109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
956dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
957109ec558STvrtko Ursulin 	if (!i915_attr)
958109ec558STvrtko Ursulin 		goto err_alloc;
959109ec558STvrtko Ursulin 
960dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
961109ec558STvrtko Ursulin 	if (!pmu_attr)
962109ec558STvrtko Ursulin 		goto err_alloc;
963109ec558STvrtko Ursulin 
964109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
965dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
966109ec558STvrtko Ursulin 	if (!attr)
967109ec558STvrtko Ursulin 		goto err_alloc;
968109ec558STvrtko Ursulin 
969109ec558STvrtko Ursulin 	i915_iter = i915_attr;
970109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
971109ec558STvrtko Ursulin 	attr_iter = attr;
972109ec558STvrtko Ursulin 
973109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
974109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
975109ec558STvrtko Ursulin 		char *str;
976109ec558STvrtko Ursulin 
977109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
978109ec558STvrtko Ursulin 			continue;
979109ec558STvrtko Ursulin 
980109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
981109ec558STvrtko Ursulin 		if (!str)
982109ec558STvrtko Ursulin 			goto err;
983109ec558STvrtko Ursulin 
984109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
985109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
986109ec558STvrtko Ursulin 
987109ec558STvrtko Ursulin 		if (events[i].unit) {
988109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
989109ec558STvrtko Ursulin 			if (!str)
990109ec558STvrtko Ursulin 				goto err;
991109ec558STvrtko Ursulin 
992109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
993109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
994109ec558STvrtko Ursulin 		}
995109ec558STvrtko Ursulin 	}
996109ec558STvrtko Ursulin 
997109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
998750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
999109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
1000109ec558STvrtko Ursulin 			char *str;
1001109ec558STvrtko Ursulin 
1002109ec558STvrtko Ursulin 			if (engine_event_status(engine,
1003109ec558STvrtko Ursulin 						engine_events[i].sample))
1004109ec558STvrtko Ursulin 				continue;
1005109ec558STvrtko Ursulin 
1006109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
1007109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1008109ec558STvrtko Ursulin 			if (!str)
1009109ec558STvrtko Ursulin 				goto err;
1010109ec558STvrtko Ursulin 
1011109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
1012109ec558STvrtko Ursulin 			i915_iter =
1013109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
10148810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
1015750e76b4SChris Wilson 								engine->uabi_instance,
1016109ec558STvrtko Ursulin 								engine_events[i].sample));
1017109ec558STvrtko Ursulin 
1018109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
1019109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
1020109ec558STvrtko Ursulin 			if (!str)
1021109ec558STvrtko Ursulin 				goto err;
1022109ec558STvrtko Ursulin 
1023109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
1024109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
1025109ec558STvrtko Ursulin 		}
1026109ec558STvrtko Ursulin 	}
1027109ec558STvrtko Ursulin 
1028908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
1029908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
1030109ec558STvrtko Ursulin 
1031109ec558STvrtko Ursulin 	return attr;
1032109ec558STvrtko Ursulin 
1033109ec558STvrtko Ursulin err:;
1034109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
1035109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1036109ec558STvrtko Ursulin 
1037109ec558STvrtko Ursulin err_alloc:
1038109ec558STvrtko Ursulin 	kfree(attr);
1039109ec558STvrtko Ursulin 	kfree(i915_attr);
1040109ec558STvrtko Ursulin 	kfree(pmu_attr);
1041109ec558STvrtko Ursulin 
1042109ec558STvrtko Ursulin 	return NULL;
1043109ec558STvrtko Ursulin }
1044109ec558STvrtko Ursulin 
1045908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1046109ec558STvrtko Ursulin {
104746129dc1SMichał Winiarski 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
1048109ec558STvrtko Ursulin 
1049109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1050109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1051109ec558STvrtko Ursulin 
105246129dc1SMichał Winiarski 	kfree(pmu->events_attr_group.attrs);
1053908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1054908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1055109ec558STvrtko Ursulin 
105646129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = NULL;
1057908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1058908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1059109ec558STvrtko Ursulin }
1060109ec558STvrtko Ursulin 
1061b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1062b46a33e2STvrtko Ursulin {
1063f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1064b46a33e2STvrtko Ursulin 
1065b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1066b46a33e2STvrtko Ursulin 
1067b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10680426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1069b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1070b46a33e2STvrtko Ursulin 
1071b46a33e2STvrtko Ursulin 	return 0;
1072b46a33e2STvrtko Ursulin }
1073b46a33e2STvrtko Ursulin 
1074b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1075b46a33e2STvrtko Ursulin {
1076f5a179d4SMichał Winiarski 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1077537f9c84STvrtko Ursulin 	unsigned int target = i915_pmu_target_cpu;
1078b46a33e2STvrtko Ursulin 
1079b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1080b46a33e2STvrtko Ursulin 
1081537f9c84STvrtko Ursulin 	/*
1082537f9c84STvrtko Ursulin 	 * Unregistering an instance generates a CPU offline event which we must
1083537f9c84STvrtko Ursulin 	 * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask.
1084537f9c84STvrtko Ursulin 	 */
1085537f9c84STvrtko Ursulin 	if (pmu->closed)
1086537f9c84STvrtko Ursulin 		return 0;
1087537f9c84STvrtko Ursulin 
1088b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1089b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1090537f9c84STvrtko Ursulin 
1091b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1092b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1093b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1094537f9c84STvrtko Ursulin 			i915_pmu_target_cpu = target;
1095b46a33e2STvrtko Ursulin 		}
1096b46a33e2STvrtko Ursulin 	}
1097b46a33e2STvrtko Ursulin 
1098537f9c84STvrtko Ursulin 	if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) {
1099537f9c84STvrtko Ursulin 		perf_pmu_migrate_context(&pmu->base, cpu, target);
1100537f9c84STvrtko Ursulin 		pmu->cpuhp.cpu = target;
1101537f9c84STvrtko Ursulin 	}
1102537f9c84STvrtko Ursulin 
1103b46a33e2STvrtko Ursulin 	return 0;
1104b46a33e2STvrtko Ursulin }
1105b46a33e2STvrtko Ursulin 
1106537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1107537f9c84STvrtko Ursulin 
1108537f9c84STvrtko Ursulin void i915_pmu_init(void)
1109b46a33e2STvrtko Ursulin {
1110b46a33e2STvrtko Ursulin 	int ret;
1111b46a33e2STvrtko Ursulin 
1112b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1113b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1114b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1115b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1116b46a33e2STvrtko Ursulin 	if (ret < 0)
1117537f9c84STvrtko Ursulin 		pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n",
1118537f9c84STvrtko Ursulin 			  ret);
1119537f9c84STvrtko Ursulin 	else
1120537f9c84STvrtko Ursulin 		cpuhp_slot = ret;
1121b46a33e2STvrtko Ursulin }
1122b46a33e2STvrtko Ursulin 
1123537f9c84STvrtko Ursulin void i915_pmu_exit(void)
1124537f9c84STvrtko Ursulin {
1125537f9c84STvrtko Ursulin 	if (cpuhp_slot != CPUHP_INVALID)
1126537f9c84STvrtko Ursulin 		cpuhp_remove_multi_state(cpuhp_slot);
1127537f9c84STvrtko Ursulin }
1128537f9c84STvrtko Ursulin 
1129537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1130537f9c84STvrtko Ursulin {
1131537f9c84STvrtko Ursulin 	if (cpuhp_slot == CPUHP_INVALID)
1132537f9c84STvrtko Ursulin 		return -EINVAL;
1133537f9c84STvrtko Ursulin 
1134537f9c84STvrtko Ursulin 	return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node);
1135b46a33e2STvrtko Ursulin }
1136b46a33e2STvrtko Ursulin 
1137908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1138b46a33e2STvrtko Ursulin {
1139537f9c84STvrtko Ursulin 	cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node);
1140b46a33e2STvrtko Ursulin }
1141b46a33e2STvrtko Ursulin 
114205488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
114305488673STvrtko Ursulin {
114405488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
114505488673STvrtko Ursulin 
114605488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
114705488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
114805488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
114905488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
115005488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
115105488673STvrtko Ursulin }
115205488673STvrtko Ursulin 
1153b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1154b46a33e2STvrtko Ursulin {
1155908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
115646129dc1SMichał Winiarski 	const struct attribute_group *attr_groups[] = {
115746129dc1SMichał Winiarski 		&i915_pmu_format_attr_group,
115846129dc1SMichał Winiarski 		&pmu->events_attr_group,
115946129dc1SMichał Winiarski 		&i915_pmu_cpumask_attr_group,
116046129dc1SMichał Winiarski 		NULL
116146129dc1SMichał Winiarski 	};
116246129dc1SMichał Winiarski 
1163fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1164b46a33e2STvrtko Ursulin 
1165b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
11661900aba5SJani Nikula 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1167b46a33e2STvrtko Ursulin 		return;
1168b46a33e2STvrtko Ursulin 	}
1169b46a33e2STvrtko Ursulin 
1170908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1171908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1172908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1173537f9c84STvrtko Ursulin 	pmu->cpuhp.cpu = -1;
1174dbe13ae1STvrtko Ursulin 	init_rc6(pmu);
1175b46a33e2STvrtko Ursulin 
1176aebf3b52STvrtko Ursulin 	if (!is_igp(i915)) {
117705488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
1178aebf3b52STvrtko Ursulin 				      "i915_%s",
117905488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
1180aebf3b52STvrtko Ursulin 		if (pmu->name) {
1181aebf3b52STvrtko Ursulin 			/* tools/perf reserves colons as special. */
1182aebf3b52STvrtko Ursulin 			strreplace((char *)pmu->name, ':', '_');
1183aebf3b52STvrtko Ursulin 		}
1184aebf3b52STvrtko Ursulin 	} else {
118505488673STvrtko Ursulin 		pmu->name = "i915";
1186aebf3b52STvrtko Ursulin 	}
118705488673STvrtko Ursulin 	if (!pmu->name)
1188b46a33e2STvrtko Ursulin 		goto err;
1189b46a33e2STvrtko Ursulin 
119046129dc1SMichał Winiarski 	pmu->events_attr_group.name = "events";
119146129dc1SMichał Winiarski 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
119246129dc1SMichał Winiarski 	if (!pmu->events_attr_group.attrs)
1193c442292aSChris Wilson 		goto err_name;
1194c442292aSChris Wilson 
119546129dc1SMichał Winiarski 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
119646129dc1SMichał Winiarski 					GFP_KERNEL);
119746129dc1SMichał Winiarski 	if (!pmu->base.attr_groups)
119846129dc1SMichał Winiarski 		goto err_attr;
119946129dc1SMichał Winiarski 
1200df3ab3cbSChris Wilson 	pmu->base.module	= THIS_MODULE;
1201c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1202c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1203c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1204c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1205c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1206c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1207c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1208c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1209c442292aSChris Wilson 
121005488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
121105488673STvrtko Ursulin 	if (ret)
121246129dc1SMichał Winiarski 		goto err_groups;
121305488673STvrtko Ursulin 
1214908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1215b46a33e2STvrtko Ursulin 	if (ret)
1216b46a33e2STvrtko Ursulin 		goto err_unreg;
1217b46a33e2STvrtko Ursulin 
1218b46a33e2STvrtko Ursulin 	return;
1219b46a33e2STvrtko Ursulin 
1220b46a33e2STvrtko Ursulin err_unreg:
1221908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
122246129dc1SMichał Winiarski err_groups:
122346129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
1224c442292aSChris Wilson err_attr:
1225c442292aSChris Wilson 	pmu->base.event_init = NULL;
1226c442292aSChris Wilson 	free_event_attributes(pmu);
122705488673STvrtko Ursulin err_name:
122805488673STvrtko Ursulin 	if (!is_igp(i915))
122905488673STvrtko Ursulin 		kfree(pmu->name);
1230b46a33e2STvrtko Ursulin err:
12311900aba5SJani Nikula 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1232b46a33e2STvrtko Ursulin }
1233b46a33e2STvrtko Ursulin 
1234b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1235b46a33e2STvrtko Ursulin {
1236908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1237908091c8STvrtko Ursulin 
1238908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1239b46a33e2STvrtko Ursulin 		return;
1240b46a33e2STvrtko Ursulin 
1241b00bccb3STvrtko Ursulin 	/*
1242b00bccb3STvrtko Ursulin 	 * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu
1243b00bccb3STvrtko Ursulin 	 * ensures all currently executing ones will have exited before we
1244b00bccb3STvrtko Ursulin 	 * proceed with unregistration.
1245b00bccb3STvrtko Ursulin 	 */
1246b00bccb3STvrtko Ursulin 	pmu->closed = true;
1247b00bccb3STvrtko Ursulin 	synchronize_rcu();
1248b46a33e2STvrtko Ursulin 
1249908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1250b46a33e2STvrtko Ursulin 
1251908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1252b46a33e2STvrtko Ursulin 
1253908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1254908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
125546129dc1SMichał Winiarski 	kfree(pmu->base.attr_groups);
125605488673STvrtko Ursulin 	if (!is_igp(i915))
125705488673STvrtko Ursulin 		kfree(pmu->name);
1258908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1259b46a33e2STvrtko Ursulin }
1260