1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 8112ed2d3SChris Wilson 9112ed2d3SChris Wilson #include "gt/intel_engine.h" 1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 140d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 15c1132367SAndi Shyti #include "gt/intel_rc6.h" 163e7abf81SAndi Shyti #include "gt/intel_rps.h" 17112ed2d3SChris Wilson 18058a9b43SMichal Wajdeczko #include "i915_drv.h" 19ecbb5fb7SJani Nikula #include "i915_pmu.h" 20ecbb5fb7SJani Nikula #include "intel_pm.h" 21b46a33e2STvrtko Ursulin 22b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 23b46a33e2STvrtko Ursulin #define FREQUENCY 200 24b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 25b46a33e2STvrtko Ursulin 26b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 27b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 28b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 29b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 30b46a33e2STvrtko Ursulin 31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 32537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1; 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 57b46a33e2STvrtko Ursulin } 58b46a33e2STvrtko Ursulin 59348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config) 60348fb0cbSTvrtko Ursulin { 61348fb0cbSTvrtko Ursulin unsigned int val; 62348fb0cbSTvrtko Ursulin 63348fb0cbSTvrtko Ursulin switch (config) { 64348fb0cbSTvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 65348fb0cbSTvrtko Ursulin val = __I915_PMU_ACTUAL_FREQUENCY_ENABLED; 66348fb0cbSTvrtko Ursulin break; 67348fb0cbSTvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 68348fb0cbSTvrtko Ursulin val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED; 69348fb0cbSTvrtko Ursulin break; 70348fb0cbSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 71348fb0cbSTvrtko Ursulin val = __I915_PMU_RC6_RESIDENCY_ENABLED; 72348fb0cbSTvrtko Ursulin break; 73348fb0cbSTvrtko Ursulin default: 74348fb0cbSTvrtko Ursulin /* 75348fb0cbSTvrtko Ursulin * Events that do not require sampling, or tracking state 76348fb0cbSTvrtko Ursulin * transitions between enabled and disabled can be ignored. 77348fb0cbSTvrtko Ursulin */ 78348fb0cbSTvrtko Ursulin return -1; 79348fb0cbSTvrtko Ursulin } 80348fb0cbSTvrtko Ursulin 81348fb0cbSTvrtko Ursulin return I915_ENGINE_SAMPLE_COUNT + val; 82348fb0cbSTvrtko Ursulin } 83348fb0cbSTvrtko Ursulin 84348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config) 85b46a33e2STvrtko Ursulin { 86b46a33e2STvrtko Ursulin if (is_engine_config(config)) 87b46a33e2STvrtko Ursulin return engine_config_sample(config); 88b46a33e2STvrtko Ursulin else 89348fb0cbSTvrtko Ursulin return other_bit(config); 90b46a33e2STvrtko Ursulin } 91b46a33e2STvrtko Ursulin 92348fb0cbSTvrtko Ursulin static u64 config_mask(u64 config) 93b46a33e2STvrtko Ursulin { 94348fb0cbSTvrtko Ursulin return BIT_ULL(config_bit(config)); 95b46a33e2STvrtko Ursulin } 96b46a33e2STvrtko Ursulin 97b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 98b46a33e2STvrtko Ursulin { 99b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 100b46a33e2STvrtko Ursulin } 101b46a33e2STvrtko Ursulin 102348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event) 103b46a33e2STvrtko Ursulin { 104348fb0cbSTvrtko Ursulin return config_bit(event->attr.config); 105b46a33e2STvrtko Ursulin } 106b46a33e2STvrtko Ursulin 107908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 108feff0dc6STvrtko Ursulin { 109908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 110348fb0cbSTvrtko Ursulin u32 enable; 111feff0dc6STvrtko Ursulin 112feff0dc6STvrtko Ursulin /* 113feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 114feff0dc6STvrtko Ursulin * 115feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 116feff0dc6STvrtko Ursulin */ 117908091c8STvrtko Ursulin enable = pmu->enable; 118feff0dc6STvrtko Ursulin 119feff0dc6STvrtko Ursulin /* 120feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 121feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 122feff0dc6STvrtko Ursulin */ 123348fb0cbSTvrtko Ursulin enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) | 124348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY) | 125feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 126feff0dc6STvrtko Ursulin 127feff0dc6STvrtko Ursulin /* 128feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 129feff0dc6STvrtko Ursulin * running so clear those bits out. 130feff0dc6STvrtko Ursulin */ 131feff0dc6STvrtko Ursulin if (!gpu_active) 132feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 133b3add01eSTvrtko Ursulin /* 134b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 135b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 136b3add01eSTvrtko Ursulin */ 137bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 138b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 139feff0dc6STvrtko Ursulin 140feff0dc6STvrtko Ursulin /* 141feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 142feff0dc6STvrtko Ursulin */ 143feff0dc6STvrtko Ursulin return enable; 144feff0dc6STvrtko Ursulin } 145feff0dc6STvrtko Ursulin 146c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt) 14716ffe73cSChris Wilson { 14816ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 14916ffe73cSChris Wilson u64 val; 15016ffe73cSChris Wilson 151*78d0b455SAshutosh Dixit val = intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6); 15216ffe73cSChris Wilson 15316ffe73cSChris Wilson if (HAS_RC6p(i915)) 154*78d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6p); 15516ffe73cSChris Wilson 15616ffe73cSChris Wilson if (HAS_RC6pp(i915)) 157*78d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6pp); 15816ffe73cSChris Wilson 15916ffe73cSChris Wilson return val; 16016ffe73cSChris Wilson } 16116ffe73cSChris Wilson 162c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt) 16316ffe73cSChris Wilson { 164c51c29fbSTvrtko Ursulin return ktime_to_ns(ktime_sub(ktime_get_raw(), kt)); 16516ffe73cSChris Wilson } 16616ffe73cSChris Wilson 167df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 16816ffe73cSChris Wilson { 169df6a4205STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 170df6a4205STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 171df6a4205STvrtko Ursulin unsigned long flags; 172df6a4205STvrtko Ursulin bool awake = false; 17316ffe73cSChris Wilson u64 val; 17416ffe73cSChris Wilson 175df6a4205STvrtko Ursulin if (intel_gt_pm_get_if_awake(gt)) { 176df6a4205STvrtko Ursulin val = __get_rc6(gt); 177df6a4205STvrtko Ursulin intel_gt_pm_put_async(gt); 178df6a4205STvrtko Ursulin awake = true; 179df6a4205STvrtko Ursulin } 180df6a4205STvrtko Ursulin 181df6a4205STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 182df6a4205STvrtko Ursulin 183df6a4205STvrtko Ursulin if (awake) { 184df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 185df6a4205STvrtko Ursulin } else { 18616ffe73cSChris Wilson /* 18716ffe73cSChris Wilson * We think we are runtime suspended. 18816ffe73cSChris Wilson * 18916ffe73cSChris Wilson * Report the delta from when the device was suspended to now, 19016ffe73cSChris Wilson * on top of the last known real value, as the approximated RC6 19116ffe73cSChris Wilson * counter value. 19216ffe73cSChris Wilson */ 193c51c29fbSTvrtko Ursulin val = ktime_since_raw(pmu->sleep_last); 19416ffe73cSChris Wilson val += pmu->sample[__I915_SAMPLE_RC6].cur; 19516ffe73cSChris Wilson } 19616ffe73cSChris Wilson 197df6a4205STvrtko Ursulin if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur) 198df6a4205STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur; 19916ffe73cSChris Wilson else 200df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val; 20116ffe73cSChris Wilson 20216ffe73cSChris Wilson spin_unlock_irqrestore(&pmu->lock, flags); 20316ffe73cSChris Wilson 20416ffe73cSChris Wilson return val; 20516ffe73cSChris Wilson } 20616ffe73cSChris Wilson 207dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu) 208dbe13ae1STvrtko Ursulin { 209dbe13ae1STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 210dbe13ae1STvrtko Ursulin intel_wakeref_t wakeref; 211dbe13ae1STvrtko Ursulin 2122cbc876dSMichał Winiarski with_intel_runtime_pm(to_gt(i915)->uncore->rpm, wakeref) { 2132cbc876dSMichał Winiarski pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915)); 214dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = 215dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur; 216c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 217dbe13ae1STvrtko Ursulin } 218dbe13ae1STvrtko Ursulin } 219dbe13ae1STvrtko Ursulin 22016ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) 221feff0dc6STvrtko Ursulin { 222908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 223908091c8STvrtko Ursulin 2242cbc876dSMichał Winiarski pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915)); 225c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 226feff0dc6STvrtko Ursulin } 227feff0dc6STvrtko Ursulin 228908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 229feff0dc6STvrtko Ursulin { 230908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 231908091c8STvrtko Ursulin pmu->timer_enabled = true; 232908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 233908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 234feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 235feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 236feff0dc6STvrtko Ursulin } 237feff0dc6STvrtko Ursulin } 238feff0dc6STvrtko Ursulin 23916ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915) 24016ffe73cSChris Wilson { 24116ffe73cSChris Wilson struct i915_pmu *pmu = &i915->pmu; 24216ffe73cSChris Wilson 24316ffe73cSChris Wilson if (!pmu->base.event_init) 24416ffe73cSChris Wilson return; 24516ffe73cSChris Wilson 24616ffe73cSChris Wilson spin_lock_irq(&pmu->lock); 24716ffe73cSChris Wilson 24816ffe73cSChris Wilson park_rc6(i915); 24916ffe73cSChris Wilson 25016ffe73cSChris Wilson /* 25116ffe73cSChris Wilson * Signal sampling timer to stop if only engine events are enabled and 25216ffe73cSChris Wilson * GPU went idle. 25316ffe73cSChris Wilson */ 25416ffe73cSChris Wilson pmu->timer_enabled = pmu_needs_timer(pmu, false); 25516ffe73cSChris Wilson 25616ffe73cSChris Wilson spin_unlock_irq(&pmu->lock); 25716ffe73cSChris Wilson } 25816ffe73cSChris Wilson 259feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 260feff0dc6STvrtko Ursulin { 261908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 262908091c8STvrtko Ursulin 263908091c8STvrtko Ursulin if (!pmu->base.event_init) 264feff0dc6STvrtko Ursulin return; 265feff0dc6STvrtko Ursulin 266908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 26716ffe73cSChris Wilson 268feff0dc6STvrtko Ursulin /* 269feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 270feff0dc6STvrtko Ursulin */ 271908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 27216ffe73cSChris Wilson 273908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 274feff0dc6STvrtko Ursulin } 275feff0dc6STvrtko Ursulin 276b46a33e2STvrtko Ursulin static void 2779f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 278b46a33e2STvrtko Ursulin { 2799f473ecfSTvrtko Ursulin sample->cur += val; 280b46a33e2STvrtko Ursulin } 281b46a33e2STvrtko Ursulin 282d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915) 283d79e1bd6SChris Wilson { 284d79e1bd6SChris Wilson /* 285d79e1bd6SChris Wilson * We have to avoid concurrent mmio cache line access on gen7 or 286d79e1bd6SChris Wilson * risk a machine hang. For a fun history lesson dig out the old 287d79e1bd6SChris Wilson * userspace intel_gpu_top and run it on Ivybridge or Haswell! 288d79e1bd6SChris Wilson */ 289651e7d48SLucas De Marchi return GRAPHICS_VER(i915) == 7; 290d79e1bd6SChris Wilson } 291d79e1bd6SChris Wilson 2926ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns) 293b46a33e2STvrtko Ursulin { 294d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 295d0aa694bSChris Wilson bool busy; 296b46a33e2STvrtko Ursulin u32 val; 297b46a33e2STvrtko Ursulin 29828fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 299d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 3006ec81b82SArnd Bergmann return; 301b46a33e2STvrtko Ursulin 3029f473ecfSTvrtko Ursulin if (val & RING_WAIT) 303d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 3049f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 305d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 306b46a33e2STvrtko Ursulin 30754fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 30854fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 3096ec81b82SArnd Bergmann return; 31054fc577dSTvrtko Ursulin 311d0aa694bSChris Wilson /* 312d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 313d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 314d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 315d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 316d0aa694bSChris Wilson * busy if either waiting or !idle. 317d0aa694bSChris Wilson */ 318d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 319d0aa694bSChris Wilson if (!busy) { 32028fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 321d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 322d0aa694bSChris Wilson } 323d0aa694bSChris Wilson if (busy) 324d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 3256ec81b82SArnd Bergmann } 326b46a33e2STvrtko Ursulin 3276ec81b82SArnd Bergmann static void 3286ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns) 3296ec81b82SArnd Bergmann { 3306ec81b82SArnd Bergmann struct drm_i915_private *i915 = gt->i915; 3316ec81b82SArnd Bergmann struct intel_engine_cs *engine; 3326ec81b82SArnd Bergmann enum intel_engine_id id; 3336ec81b82SArnd Bergmann unsigned long flags; 3346ec81b82SArnd Bergmann 3356ec81b82SArnd Bergmann if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 3366ec81b82SArnd Bergmann return; 3376ec81b82SArnd Bergmann 3386ec81b82SArnd Bergmann if (!intel_gt_pm_is_awake(gt)) 3396ec81b82SArnd Bergmann return; 3406ec81b82SArnd Bergmann 3416ec81b82SArnd Bergmann for_each_engine(engine, gt, id) { 3426ec81b82SArnd Bergmann if (!intel_engine_pm_get_if_awake(engine)) 3436ec81b82SArnd Bergmann continue; 3446ec81b82SArnd Bergmann 3456ec81b82SArnd Bergmann if (exclusive_mmio_access(i915)) { 3466ec81b82SArnd Bergmann spin_lock_irqsave(&engine->uncore->lock, flags); 3476ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3486ec81b82SArnd Bergmann spin_unlock_irqrestore(&engine->uncore->lock, flags); 3496ec81b82SArnd Bergmann } else { 3506ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3516ec81b82SArnd Bergmann } 3526ec81b82SArnd Bergmann 35307779a76SChris Wilson intel_engine_pm_put_async(engine); 35451fbd8deSChris Wilson } 355b46a33e2STvrtko Ursulin } 356b46a33e2STvrtko Ursulin 3579f473ecfSTvrtko Ursulin static void 3589f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 3599f473ecfSTvrtko Ursulin { 3609f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 3619f473ecfSTvrtko Ursulin } 3629f473ecfSTvrtko Ursulin 363b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu) 364b66ecd04STvrtko Ursulin { 365b66ecd04STvrtko Ursulin return pmu->enable & 366348fb0cbSTvrtko Ursulin (config_mask(I915_PMU_ACTUAL_FREQUENCY) | 367348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY)); 368b66ecd04STvrtko Ursulin } 369b66ecd04STvrtko Ursulin 3709f473ecfSTvrtko Ursulin static void 37108ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 372b46a33e2STvrtko Ursulin { 37308ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 37408ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 3753e7abf81SAndi Shyti struct intel_rps *rps = >->rps; 37608ce5c64STvrtko Ursulin 377b66ecd04STvrtko Ursulin if (!frequency_sampling_enabled(pmu)) 378b66ecd04STvrtko Ursulin return; 379b66ecd04STvrtko Ursulin 380b66ecd04STvrtko Ursulin /* Report 0/0 (actual/requested) frequency while parked. */ 381b66ecd04STvrtko Ursulin if (!intel_gt_pm_get_if_awake(gt)) 382b66ecd04STvrtko Ursulin return; 383b66ecd04STvrtko Ursulin 384348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) { 385b46a33e2STvrtko Ursulin u32 val; 386b46a33e2STvrtko Ursulin 387c1c82d26SChris Wilson /* 388c1c82d26SChris Wilson * We take a quick peek here without using forcewake 389c1c82d26SChris Wilson * so that we don't perturb the system under observation 390c1c82d26SChris Wilson * (forcewake => !rc6 => increased power use). We expect 391c1c82d26SChris Wilson * that if the read fails because it is outside of the 392c1c82d26SChris Wilson * mmio power well, then it will return 0 -- in which 393c1c82d26SChris Wilson * case we assume the system is running at the intended 394c1c82d26SChris Wilson * frequency. Fortunately, the read should rarely fail! 395c1c82d26SChris Wilson */ 39601b8c2e6SDon Hiatt val = intel_rps_read_rpstat_fw(rps); 397b66ecd04STvrtko Ursulin if (val) 398e03512edSAndi Shyti val = intel_rps_get_cagf(rps, val); 399b66ecd04STvrtko Ursulin else 400b66ecd04STvrtko Ursulin val = rps->cur_freq; 401b46a33e2STvrtko Ursulin 40208ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 403b66ecd04STvrtko Ursulin intel_gpu_freq(rps, val), period_ns / 1000); 404b46a33e2STvrtko Ursulin } 405b46a33e2STvrtko Ursulin 406348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) { 40708ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 40841e5c17eSVinay Belgaumkar intel_rps_get_requested_frequency(rps), 4099f473ecfSTvrtko Ursulin period_ns / 1000); 410b46a33e2STvrtko Ursulin } 411b66ecd04STvrtko Ursulin 412b66ecd04STvrtko Ursulin intel_gt_pm_put_async(gt); 413b46a33e2STvrtko Ursulin } 414b46a33e2STvrtko Ursulin 415b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 416b46a33e2STvrtko Ursulin { 417b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 418b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 419908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 4202cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 4219f473ecfSTvrtko Ursulin unsigned int period_ns; 4229f473ecfSTvrtko Ursulin ktime_t now; 423b46a33e2STvrtko Ursulin 424908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 425b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 426b46a33e2STvrtko Ursulin 4279f473ecfSTvrtko Ursulin now = ktime_get(); 428908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 429908091c8STvrtko Ursulin pmu->timer_last = now; 430b46a33e2STvrtko Ursulin 4319f473ecfSTvrtko Ursulin /* 4329f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 4339f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 4349f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 4359f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 4369f473ecfSTvrtko Ursulin */ 43708ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 43808ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 4399f473ecfSTvrtko Ursulin 4409f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 4419f473ecfSTvrtko Ursulin 442b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 443b46a33e2STvrtko Ursulin } 444b46a33e2STvrtko Ursulin 445b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 446b46a33e2STvrtko Ursulin { 447bf07f6ebSPankaj Bharadiya struct drm_i915_private *i915 = 448bf07f6ebSPankaj Bharadiya container_of(event->pmu, typeof(*i915), pmu.base); 449bf07f6ebSPankaj Bharadiya 450bf07f6ebSPankaj Bharadiya drm_WARN_ON(&i915->drm, event->parent); 451b00bccb3STvrtko Ursulin 452b00bccb3STvrtko Ursulin drm_dev_put(&i915->drm); 453b46a33e2STvrtko Ursulin } 454b46a33e2STvrtko Ursulin 455109ec558STvrtko Ursulin static int 456109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 457109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 458b46a33e2STvrtko Ursulin { 459109ec558STvrtko Ursulin switch (sample) { 460b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 461b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 462b46a33e2STvrtko Ursulin break; 463b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 464651e7d48SLucas De Marchi if (GRAPHICS_VER(engine->i915) < 6) 465b46a33e2STvrtko Ursulin return -ENODEV; 466b46a33e2STvrtko Ursulin break; 467b46a33e2STvrtko Ursulin default: 468b46a33e2STvrtko Ursulin return -ENOENT; 469b46a33e2STvrtko Ursulin } 470b46a33e2STvrtko Ursulin 471b46a33e2STvrtko Ursulin return 0; 472b46a33e2STvrtko Ursulin } 473b46a33e2STvrtko Ursulin 474109ec558STvrtko Ursulin static int 475109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 476109ec558STvrtko Ursulin { 4772cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 478399cd979STvrtko Ursulin 479109ec558STvrtko Ursulin switch (config) { 480109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 481109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 482109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 483109ec558STvrtko Ursulin return -ENODEV; 484df561f66SGustavo A. R. Silva fallthrough; 485109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 486651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) < 6) 487109ec558STvrtko Ursulin return -ENODEV; 488109ec558STvrtko Ursulin break; 489109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 490109ec558STvrtko Ursulin break; 491109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 492399cd979STvrtko Ursulin if (!gt->rc6.supported) 493109ec558STvrtko Ursulin return -ENODEV; 494109ec558STvrtko Ursulin break; 4958c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 4968c3b1ba0SChris Wilson break; 497109ec558STvrtko Ursulin default: 498109ec558STvrtko Ursulin return -ENOENT; 499109ec558STvrtko Ursulin } 500109ec558STvrtko Ursulin 501109ec558STvrtko Ursulin return 0; 502109ec558STvrtko Ursulin } 503109ec558STvrtko Ursulin 504109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 505109ec558STvrtko Ursulin { 506109ec558STvrtko Ursulin struct drm_i915_private *i915 = 507109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 508109ec558STvrtko Ursulin struct intel_engine_cs *engine; 509109ec558STvrtko Ursulin 510109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 511109ec558STvrtko Ursulin engine_event_instance(event)); 512109ec558STvrtko Ursulin if (!engine) 513109ec558STvrtko Ursulin return -ENODEV; 514109ec558STvrtko Ursulin 515426d0073SChris Wilson return engine_event_status(engine, engine_event_sample(event)); 516109ec558STvrtko Ursulin } 517109ec558STvrtko Ursulin 518b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 519b46a33e2STvrtko Ursulin { 520b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 521b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 522b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 5230426c046STvrtko Ursulin int ret; 524b46a33e2STvrtko Ursulin 525b00bccb3STvrtko Ursulin if (pmu->closed) 526b00bccb3STvrtko Ursulin return -ENODEV; 527b00bccb3STvrtko Ursulin 528b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 529b46a33e2STvrtko Ursulin return -ENOENT; 530b46a33e2STvrtko Ursulin 531b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 532b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 533b46a33e2STvrtko Ursulin return -EINVAL; 534b46a33e2STvrtko Ursulin 535b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 536b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 537b46a33e2STvrtko Ursulin 538b46a33e2STvrtko Ursulin if (event->cpu < 0) 539b46a33e2STvrtko Ursulin return -EINVAL; 540b46a33e2STvrtko Ursulin 5410426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 5420426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 54300a79722STvrtko Ursulin return -EINVAL; 544b46a33e2STvrtko Ursulin 545109ec558STvrtko Ursulin if (is_engine_event(event)) 546b46a33e2STvrtko Ursulin ret = engine_event_init(event); 547109ec558STvrtko Ursulin else 548109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 549b46a33e2STvrtko Ursulin if (ret) 550b46a33e2STvrtko Ursulin return ret; 551b46a33e2STvrtko Ursulin 552b00bccb3STvrtko Ursulin if (!event->parent) { 553b00bccb3STvrtko Ursulin drm_dev_get(&i915->drm); 554b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 555b00bccb3STvrtko Ursulin } 556b46a33e2STvrtko Ursulin 557b46a33e2STvrtko Ursulin return 0; 558b46a33e2STvrtko Ursulin } 559b46a33e2STvrtko Ursulin 560ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 561b46a33e2STvrtko Ursulin { 562b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 563b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 564908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 565b46a33e2STvrtko Ursulin u64 val = 0; 566b46a33e2STvrtko Ursulin 567b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 568b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 569b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 570b46a33e2STvrtko Ursulin 571b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 572b46a33e2STvrtko Ursulin engine_event_class(event), 573b46a33e2STvrtko Ursulin engine_event_instance(event)); 574b46a33e2STvrtko Ursulin 57548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&i915->drm, !engine)) { 576b46a33e2STvrtko Ursulin /* Do nothing */ 577b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 578b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 579810b7ee3SChris Wilson ktime_t unused; 580810b7ee3SChris Wilson 581810b7ee3SChris Wilson val = ktime_to_ns(intel_engine_get_busy_time(engine, 582810b7ee3SChris Wilson &unused)); 583b46a33e2STvrtko Ursulin } else { 584b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 585b46a33e2STvrtko Ursulin } 586b46a33e2STvrtko Ursulin } else { 587b46a33e2STvrtko Ursulin switch (event->attr.config) { 588b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 589b46a33e2STvrtko Ursulin val = 590908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 5919f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 592b46a33e2STvrtko Ursulin break; 593b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 594b46a33e2STvrtko Ursulin val = 595908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 5969f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 597b46a33e2STvrtko Ursulin break; 5980cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5999c6508b9SThomas Gleixner val = READ_ONCE(pmu->irq_count); 6000cd4684dSTvrtko Ursulin break; 6016060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 6022cbc876dSMichał Winiarski val = get_rc6(to_gt(i915)); 6036060b6aeSTvrtko Ursulin break; 6048c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 6052cbc876dSMichał Winiarski val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915))); 6068c3b1ba0SChris Wilson break; 607b46a33e2STvrtko Ursulin } 608b46a33e2STvrtko Ursulin } 609b46a33e2STvrtko Ursulin 610b46a33e2STvrtko Ursulin return val; 611b46a33e2STvrtko Ursulin } 612b46a33e2STvrtko Ursulin 613b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 614b46a33e2STvrtko Ursulin { 615b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 616b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 617b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 618b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 619b46a33e2STvrtko Ursulin u64 prev, new; 620b46a33e2STvrtko Ursulin 621b00bccb3STvrtko Ursulin if (pmu->closed) { 622b00bccb3STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 623b00bccb3STvrtko Ursulin return; 624b00bccb3STvrtko Ursulin } 625b46a33e2STvrtko Ursulin again: 626b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 627ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 628b46a33e2STvrtko Ursulin 629b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 630b46a33e2STvrtko Ursulin goto again; 631b46a33e2STvrtko Ursulin 632b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 633b46a33e2STvrtko Ursulin } 634b46a33e2STvrtko Ursulin 635b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 636b46a33e2STvrtko Ursulin { 637b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 638b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 639908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 640b46a33e2STvrtko Ursulin unsigned long flags; 641348fb0cbSTvrtko Ursulin unsigned int bit; 642b46a33e2STvrtko Ursulin 643348fb0cbSTvrtko Ursulin bit = event_bit(event); 644348fb0cbSTvrtko Ursulin if (bit == -1) 645348fb0cbSTvrtko Ursulin goto update; 646348fb0cbSTvrtko Ursulin 647908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 648b46a33e2STvrtko Ursulin 649b46a33e2STvrtko Ursulin /* 650b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 651b46a33e2STvrtko Ursulin * the event reference counter. 652b46a33e2STvrtko Ursulin */ 653908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 654908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 655908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 656f4e9894bSChris Wilson 657908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 658908091c8STvrtko Ursulin pmu->enable_count[bit]++; 659b46a33e2STvrtko Ursulin 660b46a33e2STvrtko Ursulin /* 661feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 662feff0dc6STvrtko Ursulin */ 663908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 664feff0dc6STvrtko Ursulin 665feff0dc6STvrtko Ursulin /* 666b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 667b46a33e2STvrtko Ursulin * is stored per engine. 668b46a33e2STvrtko Ursulin */ 669b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 670b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 671b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 672b46a33e2STvrtko Ursulin 673b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 674b46a33e2STvrtko Ursulin engine_event_class(event), 675b46a33e2STvrtko Ursulin engine_event_instance(event)); 676b46a33e2STvrtko Ursulin 67726a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 67826a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 67926a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 68026a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 68126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 68226a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 683b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 68426a11deeSTvrtko Ursulin 68526a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 686b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 687b46a33e2STvrtko Ursulin } 688b46a33e2STvrtko Ursulin 689908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 690ad055fb8STvrtko Ursulin 691348fb0cbSTvrtko Ursulin update: 692b46a33e2STvrtko Ursulin /* 693b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 694b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 695b46a33e2STvrtko Ursulin * an existing non-zero value. 696b46a33e2STvrtko Ursulin */ 697ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 698b46a33e2STvrtko Ursulin } 699b46a33e2STvrtko Ursulin 700b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 701b46a33e2STvrtko Ursulin { 702b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 703b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 704348fb0cbSTvrtko Ursulin unsigned int bit = event_bit(event); 705908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 706b46a33e2STvrtko Ursulin unsigned long flags; 707b46a33e2STvrtko Ursulin 708348fb0cbSTvrtko Ursulin if (bit == -1) 709348fb0cbSTvrtko Ursulin return; 710348fb0cbSTvrtko Ursulin 711908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 712b46a33e2STvrtko Ursulin 713b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 714b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 715b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 716b46a33e2STvrtko Ursulin 717b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 718b46a33e2STvrtko Ursulin engine_event_class(event), 719b46a33e2STvrtko Ursulin engine_event_instance(event)); 72026a11deeSTvrtko Ursulin 72126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 72226a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 723b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 72426a11deeSTvrtko Ursulin 725b46a33e2STvrtko Ursulin /* 726b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 727b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 728b46a33e2STvrtko Ursulin */ 729b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 730b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 731b46a33e2STvrtko Ursulin } 732b46a33e2STvrtko Ursulin 733908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 734908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 735b46a33e2STvrtko Ursulin /* 736b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 737b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 738b46a33e2STvrtko Ursulin */ 739908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 740908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 741908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 742feff0dc6STvrtko Ursulin } 743b46a33e2STvrtko Ursulin 744908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 745b46a33e2STvrtko Ursulin } 746b46a33e2STvrtko Ursulin 747b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 748b46a33e2STvrtko Ursulin { 749b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 750b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 751b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 752b00bccb3STvrtko Ursulin 753b00bccb3STvrtko Ursulin if (pmu->closed) 754b00bccb3STvrtko Ursulin return; 755b00bccb3STvrtko Ursulin 756b46a33e2STvrtko Ursulin i915_pmu_enable(event); 757b46a33e2STvrtko Ursulin event->hw.state = 0; 758b46a33e2STvrtko Ursulin } 759b46a33e2STvrtko Ursulin 760b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 761b46a33e2STvrtko Ursulin { 762b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 763b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 764b46a33e2STvrtko Ursulin i915_pmu_disable(event); 765b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 766b46a33e2STvrtko Ursulin } 767b46a33e2STvrtko Ursulin 768b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 769b46a33e2STvrtko Ursulin { 770b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 771b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 772b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 773b00bccb3STvrtko Ursulin 774b00bccb3STvrtko Ursulin if (pmu->closed) 775b00bccb3STvrtko Ursulin return -ENODEV; 776b00bccb3STvrtko Ursulin 777b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 778b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 779b46a33e2STvrtko Ursulin 780b46a33e2STvrtko Ursulin return 0; 781b46a33e2STvrtko Ursulin } 782b46a33e2STvrtko Ursulin 783b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 784b46a33e2STvrtko Ursulin { 785b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 786b46a33e2STvrtko Ursulin } 787b46a33e2STvrtko Ursulin 788b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 789b46a33e2STvrtko Ursulin { 790b46a33e2STvrtko Ursulin return 0; 791b46a33e2STvrtko Ursulin } 792b46a33e2STvrtko Ursulin 793b7d3aabfSChris Wilson struct i915_str_attribute { 794b7d3aabfSChris Wilson struct device_attribute attr; 795b7d3aabfSChris Wilson const char *str; 796b7d3aabfSChris Wilson }; 797b7d3aabfSChris Wilson 798b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 799b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 800b46a33e2STvrtko Ursulin { 801b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 802b46a33e2STvrtko Ursulin 803b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 804b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 805b46a33e2STvrtko Ursulin } 806b46a33e2STvrtko Ursulin 807b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 808b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 809b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 810b7d3aabfSChris Wilson .str = _config, } \ 811b46a33e2STvrtko Ursulin })[0].attr.attr) 812b46a33e2STvrtko Ursulin 813b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 814b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 815b46a33e2STvrtko Ursulin NULL, 816b46a33e2STvrtko Ursulin }; 817b46a33e2STvrtko Ursulin 818b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 819b46a33e2STvrtko Ursulin .name = "format", 820b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 821b46a33e2STvrtko Ursulin }; 822b46a33e2STvrtko Ursulin 823b7d3aabfSChris Wilson struct i915_ext_attribute { 824b7d3aabfSChris Wilson struct device_attribute attr; 825b7d3aabfSChris Wilson unsigned long val; 826b7d3aabfSChris Wilson }; 827b7d3aabfSChris Wilson 828b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 829b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 830b46a33e2STvrtko Ursulin { 831b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 832b46a33e2STvrtko Ursulin 833b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 834b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 835b46a33e2STvrtko Ursulin } 836b46a33e2STvrtko Ursulin 837177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev, 838177f30c6SYueHaibing struct device_attribute *attr, char *buf) 839b46a33e2STvrtko Ursulin { 840b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 841b46a33e2STvrtko Ursulin } 842b46a33e2STvrtko Ursulin 843177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask); 844b46a33e2STvrtko Ursulin 845b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 846b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 847b46a33e2STvrtko Ursulin NULL, 848b46a33e2STvrtko Ursulin }; 849b46a33e2STvrtko Ursulin 850109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 851b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 852b46a33e2STvrtko Ursulin }; 853b46a33e2STvrtko Ursulin 854109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 855109ec558STvrtko Ursulin { \ 856109ec558STvrtko Ursulin .config = (__config), \ 857109ec558STvrtko Ursulin .name = (__name), \ 858109ec558STvrtko Ursulin .unit = (__unit), \ 859109ec558STvrtko Ursulin } 860109ec558STvrtko Ursulin 861109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 862109ec558STvrtko Ursulin { \ 863109ec558STvrtko Ursulin .sample = (__sample), \ 864109ec558STvrtko Ursulin .name = (__name), \ 865109ec558STvrtko Ursulin } 866109ec558STvrtko Ursulin 867109ec558STvrtko Ursulin static struct i915_ext_attribute * 868109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 869109ec558STvrtko Ursulin { 8702bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 871109ec558STvrtko Ursulin attr->attr.attr.name = name; 872109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 873109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 874109ec558STvrtko Ursulin attr->val = config; 875109ec558STvrtko Ursulin 876109ec558STvrtko Ursulin return ++attr; 877109ec558STvrtko Ursulin } 878109ec558STvrtko Ursulin 879109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 880109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 881109ec558STvrtko Ursulin const char *str) 882109ec558STvrtko Ursulin { 8832bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 884109ec558STvrtko Ursulin attr->attr.attr.name = name; 885109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 886109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 887109ec558STvrtko Ursulin attr->event_str = str; 888109ec558STvrtko Ursulin 889109ec558STvrtko Ursulin return ++attr; 890109ec558STvrtko Ursulin } 891109ec558STvrtko Ursulin 892109ec558STvrtko Ursulin static struct attribute ** 893908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 894109ec558STvrtko Ursulin { 895908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 896109ec558STvrtko Ursulin static const struct { 897109ec558STvrtko Ursulin u64 config; 898109ec558STvrtko Ursulin const char *name; 899109ec558STvrtko Ursulin const char *unit; 900109ec558STvrtko Ursulin } events[] = { 901e88866efSChris Wilson __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"), 902e88866efSChris Wilson __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"), 903109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 904109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 9058c3b1ba0SChris Wilson __event(I915_PMU_SOFTWARE_GT_AWAKE_TIME, "software-gt-awake-time", "ns"), 906109ec558STvrtko Ursulin }; 907109ec558STvrtko Ursulin static const struct { 908109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 909109ec558STvrtko Ursulin char *name; 910109ec558STvrtko Ursulin } engine_events[] = { 911109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 912109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 913109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 914109ec558STvrtko Ursulin }; 915109ec558STvrtko Ursulin unsigned int count = 0; 916109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 917109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 918109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 919109ec558STvrtko Ursulin struct intel_engine_cs *engine; 920109ec558STvrtko Ursulin unsigned int i; 921109ec558STvrtko Ursulin 922109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 923109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 924109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 925109ec558STvrtko Ursulin count++; 926109ec558STvrtko Ursulin } 927109ec558STvrtko Ursulin 928750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 929109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 930109ec558STvrtko Ursulin if (!engine_event_status(engine, 931109ec558STvrtko Ursulin engine_events[i].sample)) 932109ec558STvrtko Ursulin count++; 933109ec558STvrtko Ursulin } 934109ec558STvrtko Ursulin } 935109ec558STvrtko Ursulin 936109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 937dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 938109ec558STvrtko Ursulin if (!i915_attr) 939109ec558STvrtko Ursulin goto err_alloc; 940109ec558STvrtko Ursulin 941dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 942109ec558STvrtko Ursulin if (!pmu_attr) 943109ec558STvrtko Ursulin goto err_alloc; 944109ec558STvrtko Ursulin 945109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 946dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 947109ec558STvrtko Ursulin if (!attr) 948109ec558STvrtko Ursulin goto err_alloc; 949109ec558STvrtko Ursulin 950109ec558STvrtko Ursulin i915_iter = i915_attr; 951109ec558STvrtko Ursulin pmu_iter = pmu_attr; 952109ec558STvrtko Ursulin attr_iter = attr; 953109ec558STvrtko Ursulin 954109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 955109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 956109ec558STvrtko Ursulin char *str; 957109ec558STvrtko Ursulin 958109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 959109ec558STvrtko Ursulin continue; 960109ec558STvrtko Ursulin 961109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 962109ec558STvrtko Ursulin if (!str) 963109ec558STvrtko Ursulin goto err; 964109ec558STvrtko Ursulin 965109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 966109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 967109ec558STvrtko Ursulin 968109ec558STvrtko Ursulin if (events[i].unit) { 969109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 970109ec558STvrtko Ursulin if (!str) 971109ec558STvrtko Ursulin goto err; 972109ec558STvrtko Ursulin 973109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 974109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 975109ec558STvrtko Ursulin } 976109ec558STvrtko Ursulin } 977109ec558STvrtko Ursulin 978109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 979750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 980109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 981109ec558STvrtko Ursulin char *str; 982109ec558STvrtko Ursulin 983109ec558STvrtko Ursulin if (engine_event_status(engine, 984109ec558STvrtko Ursulin engine_events[i].sample)) 985109ec558STvrtko Ursulin continue; 986109ec558STvrtko Ursulin 987109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 988109ec558STvrtko Ursulin engine->name, engine_events[i].name); 989109ec558STvrtko Ursulin if (!str) 990109ec558STvrtko Ursulin goto err; 991109ec558STvrtko Ursulin 992109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 993109ec558STvrtko Ursulin i915_iter = 994109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9958810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 996750e76b4SChris Wilson engine->uabi_instance, 997109ec558STvrtko Ursulin engine_events[i].sample)); 998109ec558STvrtko Ursulin 999109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 1000109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1001109ec558STvrtko Ursulin if (!str) 1002109ec558STvrtko Ursulin goto err; 1003109ec558STvrtko Ursulin 1004109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1005109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 1006109ec558STvrtko Ursulin } 1007109ec558STvrtko Ursulin } 1008109ec558STvrtko Ursulin 1009908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 1010908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 1011109ec558STvrtko Ursulin 1012109ec558STvrtko Ursulin return attr; 1013109ec558STvrtko Ursulin 1014109ec558STvrtko Ursulin err:; 1015109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 1016109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1017109ec558STvrtko Ursulin 1018109ec558STvrtko Ursulin err_alloc: 1019109ec558STvrtko Ursulin kfree(attr); 1020109ec558STvrtko Ursulin kfree(i915_attr); 1021109ec558STvrtko Ursulin kfree(pmu_attr); 1022109ec558STvrtko Ursulin 1023109ec558STvrtko Ursulin return NULL; 1024109ec558STvrtko Ursulin } 1025109ec558STvrtko Ursulin 1026908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 1027109ec558STvrtko Ursulin { 102846129dc1SMichał Winiarski struct attribute **attr_iter = pmu->events_attr_group.attrs; 1029109ec558STvrtko Ursulin 1030109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 1031109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1032109ec558STvrtko Ursulin 103346129dc1SMichał Winiarski kfree(pmu->events_attr_group.attrs); 1034908091c8STvrtko Ursulin kfree(pmu->i915_attr); 1035908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 1036109ec558STvrtko Ursulin 103746129dc1SMichał Winiarski pmu->events_attr_group.attrs = NULL; 1038908091c8STvrtko Ursulin pmu->i915_attr = NULL; 1039908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 1040109ec558STvrtko Ursulin } 1041109ec558STvrtko Ursulin 1042b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 1043b46a33e2STvrtko Ursulin { 1044f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1045b46a33e2STvrtko Ursulin 1046b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1047b46a33e2STvrtko Ursulin 1048b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 1049a37e94feSYury Norov if (cpumask_empty(&i915_pmu_cpumask)) 1050b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1051b46a33e2STvrtko Ursulin 1052b46a33e2STvrtko Ursulin return 0; 1053b46a33e2STvrtko Ursulin } 1054b46a33e2STvrtko Ursulin 1055b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1056b46a33e2STvrtko Ursulin { 1057f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1058537f9c84STvrtko Ursulin unsigned int target = i915_pmu_target_cpu; 1059b46a33e2STvrtko Ursulin 1060b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1061b46a33e2STvrtko Ursulin 1062537f9c84STvrtko Ursulin /* 1063537f9c84STvrtko Ursulin * Unregistering an instance generates a CPU offline event which we must 1064537f9c84STvrtko Ursulin * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask. 1065537f9c84STvrtko Ursulin */ 1066537f9c84STvrtko Ursulin if (pmu->closed) 1067537f9c84STvrtko Ursulin return 0; 1068537f9c84STvrtko Ursulin 1069b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1070b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1071537f9c84STvrtko Ursulin 1072b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1073b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1074b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1075537f9c84STvrtko Ursulin i915_pmu_target_cpu = target; 1076b46a33e2STvrtko Ursulin } 1077b46a33e2STvrtko Ursulin } 1078b46a33e2STvrtko Ursulin 1079537f9c84STvrtko Ursulin if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) { 1080537f9c84STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1081537f9c84STvrtko Ursulin pmu->cpuhp.cpu = target; 1082537f9c84STvrtko Ursulin } 1083537f9c84STvrtko Ursulin 1084b46a33e2STvrtko Ursulin return 0; 1085b46a33e2STvrtko Ursulin } 1086b46a33e2STvrtko Ursulin 1087537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1088537f9c84STvrtko Ursulin 1089a04ea6aeSJason Ekstrand int i915_pmu_init(void) 1090b46a33e2STvrtko Ursulin { 1091b46a33e2STvrtko Ursulin int ret; 1092b46a33e2STvrtko Ursulin 1093b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1094b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1095b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1096b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1097b46a33e2STvrtko Ursulin if (ret < 0) 1098537f9c84STvrtko Ursulin pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n", 1099537f9c84STvrtko Ursulin ret); 1100537f9c84STvrtko Ursulin else 1101537f9c84STvrtko Ursulin cpuhp_slot = ret; 1102a04ea6aeSJason Ekstrand 1103a04ea6aeSJason Ekstrand return 0; 1104b46a33e2STvrtko Ursulin } 1105b46a33e2STvrtko Ursulin 1106537f9c84STvrtko Ursulin void i915_pmu_exit(void) 1107537f9c84STvrtko Ursulin { 1108537f9c84STvrtko Ursulin if (cpuhp_slot != CPUHP_INVALID) 1109537f9c84STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1110537f9c84STvrtko Ursulin } 1111537f9c84STvrtko Ursulin 1112537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1113537f9c84STvrtko Ursulin { 1114537f9c84STvrtko Ursulin if (cpuhp_slot == CPUHP_INVALID) 1115537f9c84STvrtko Ursulin return -EINVAL; 1116537f9c84STvrtko Ursulin 1117537f9c84STvrtko Ursulin return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node); 1118b46a33e2STvrtko Ursulin } 1119b46a33e2STvrtko Ursulin 1120908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1121b46a33e2STvrtko Ursulin { 1122537f9c84STvrtko Ursulin cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node); 1123b46a33e2STvrtko Ursulin } 1124b46a33e2STvrtko Ursulin 112505488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915) 112605488673STvrtko Ursulin { 11278ff5446aSThomas Zimmermann struct pci_dev *pdev = to_pci_dev(i915->drm.dev); 112805488673STvrtko Ursulin 112905488673STvrtko Ursulin /* IGP is 0000:00:02.0 */ 113005488673STvrtko Ursulin return pci_domain_nr(pdev->bus) == 0 && 113105488673STvrtko Ursulin pdev->bus->number == 0 && 113205488673STvrtko Ursulin PCI_SLOT(pdev->devfn) == 2 && 113305488673STvrtko Ursulin PCI_FUNC(pdev->devfn) == 0; 113405488673STvrtko Ursulin } 113505488673STvrtko Ursulin 1136b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1137b46a33e2STvrtko Ursulin { 1138908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 113946129dc1SMichał Winiarski const struct attribute_group *attr_groups[] = { 114046129dc1SMichał Winiarski &i915_pmu_format_attr_group, 114146129dc1SMichał Winiarski &pmu->events_attr_group, 114246129dc1SMichał Winiarski &i915_pmu_cpumask_attr_group, 114346129dc1SMichał Winiarski NULL 114446129dc1SMichał Winiarski }; 114546129dc1SMichał Winiarski 1146fb26eee0STvrtko Ursulin int ret = -ENOMEM; 1147b46a33e2STvrtko Ursulin 1148651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) <= 2) { 11491900aba5SJani Nikula drm_info(&i915->drm, "PMU not supported for this GPU."); 1150b46a33e2STvrtko Ursulin return; 1151b46a33e2STvrtko Ursulin } 1152b46a33e2STvrtko Ursulin 1153908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1154908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1155908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1156537f9c84STvrtko Ursulin pmu->cpuhp.cpu = -1; 1157dbe13ae1STvrtko Ursulin init_rc6(pmu); 1158b46a33e2STvrtko Ursulin 1159aebf3b52STvrtko Ursulin if (!is_igp(i915)) { 116005488673STvrtko Ursulin pmu->name = kasprintf(GFP_KERNEL, 1161aebf3b52STvrtko Ursulin "i915_%s", 116205488673STvrtko Ursulin dev_name(i915->drm.dev)); 1163aebf3b52STvrtko Ursulin if (pmu->name) { 1164aebf3b52STvrtko Ursulin /* tools/perf reserves colons as special. */ 1165aebf3b52STvrtko Ursulin strreplace((char *)pmu->name, ':', '_'); 1166aebf3b52STvrtko Ursulin } 1167aebf3b52STvrtko Ursulin } else { 116805488673STvrtko Ursulin pmu->name = "i915"; 1169aebf3b52STvrtko Ursulin } 117005488673STvrtko Ursulin if (!pmu->name) 1171b46a33e2STvrtko Ursulin goto err; 1172b46a33e2STvrtko Ursulin 117346129dc1SMichał Winiarski pmu->events_attr_group.name = "events"; 117446129dc1SMichał Winiarski pmu->events_attr_group.attrs = create_event_attributes(pmu); 117546129dc1SMichał Winiarski if (!pmu->events_attr_group.attrs) 1176c442292aSChris Wilson goto err_name; 1177c442292aSChris Wilson 117846129dc1SMichał Winiarski pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups), 117946129dc1SMichał Winiarski GFP_KERNEL); 118046129dc1SMichał Winiarski if (!pmu->base.attr_groups) 118146129dc1SMichał Winiarski goto err_attr; 118246129dc1SMichał Winiarski 1183df3ab3cbSChris Wilson pmu->base.module = THIS_MODULE; 1184c442292aSChris Wilson pmu->base.task_ctx_nr = perf_invalid_context; 1185c442292aSChris Wilson pmu->base.event_init = i915_pmu_event_init; 1186c442292aSChris Wilson pmu->base.add = i915_pmu_event_add; 1187c442292aSChris Wilson pmu->base.del = i915_pmu_event_del; 1188c442292aSChris Wilson pmu->base.start = i915_pmu_event_start; 1189c442292aSChris Wilson pmu->base.stop = i915_pmu_event_stop; 1190c442292aSChris Wilson pmu->base.read = i915_pmu_event_read; 1191c442292aSChris Wilson pmu->base.event_idx = i915_pmu_event_event_idx; 1192c442292aSChris Wilson 119305488673STvrtko Ursulin ret = perf_pmu_register(&pmu->base, pmu->name, -1); 119405488673STvrtko Ursulin if (ret) 119546129dc1SMichał Winiarski goto err_groups; 119605488673STvrtko Ursulin 1197908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1198b46a33e2STvrtko Ursulin if (ret) 1199b46a33e2STvrtko Ursulin goto err_unreg; 1200b46a33e2STvrtko Ursulin 1201b46a33e2STvrtko Ursulin return; 1202b46a33e2STvrtko Ursulin 1203b46a33e2STvrtko Ursulin err_unreg: 1204908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 120546129dc1SMichał Winiarski err_groups: 120646129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 1207c442292aSChris Wilson err_attr: 1208c442292aSChris Wilson pmu->base.event_init = NULL; 1209c442292aSChris Wilson free_event_attributes(pmu); 121005488673STvrtko Ursulin err_name: 121105488673STvrtko Ursulin if (!is_igp(i915)) 121205488673STvrtko Ursulin kfree(pmu->name); 1213b46a33e2STvrtko Ursulin err: 12141900aba5SJani Nikula drm_notice(&i915->drm, "Failed to register PMU!\n"); 1215b46a33e2STvrtko Ursulin } 1216b46a33e2STvrtko Ursulin 1217b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1218b46a33e2STvrtko Ursulin { 1219908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1220908091c8STvrtko Ursulin 1221908091c8STvrtko Ursulin if (!pmu->base.event_init) 1222b46a33e2STvrtko Ursulin return; 1223b46a33e2STvrtko Ursulin 1224b00bccb3STvrtko Ursulin /* 1225b00bccb3STvrtko Ursulin * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu 1226b00bccb3STvrtko Ursulin * ensures all currently executing ones will have exited before we 1227b00bccb3STvrtko Ursulin * proceed with unregistration. 1228b00bccb3STvrtko Ursulin */ 1229b00bccb3STvrtko Ursulin pmu->closed = true; 1230b00bccb3STvrtko Ursulin synchronize_rcu(); 1231b46a33e2STvrtko Ursulin 1232908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1233b46a33e2STvrtko Ursulin 1234908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1235b46a33e2STvrtko Ursulin 1236908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1237908091c8STvrtko Ursulin pmu->base.event_init = NULL; 123846129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 123905488673STvrtko Ursulin if (!is_igp(i915)) 124005488673STvrtko Ursulin kfree(pmu->name); 1241908091c8STvrtko Ursulin free_event_attributes(pmu); 1242b46a33e2STvrtko Ursulin } 1243