1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 14112ed2d3SChris Wilson 15058a9b43SMichal Wajdeczko #include "i915_drv.h" 16ecbb5fb7SJani Nikula #include "i915_pmu.h" 17ecbb5fb7SJani Nikula #include "intel_pm.h" 18b46a33e2STvrtko Ursulin 19b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 20b46a33e2STvrtko Ursulin #define FREQUENCY 200 21b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 22b46a33e2STvrtko Ursulin 23b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 24b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 25b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 26b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 27b46a33e2STvrtko Ursulin 28b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 29b46a33e2STvrtko Ursulin 30141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 31b46a33e2STvrtko Ursulin 32b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 33b46a33e2STvrtko Ursulin { 34b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 35b46a33e2STvrtko Ursulin } 36b46a33e2STvrtko Ursulin 37b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 38b46a33e2STvrtko Ursulin { 39b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 40b46a33e2STvrtko Ursulin } 41b46a33e2STvrtko Ursulin 42b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 43b46a33e2STvrtko Ursulin { 44b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 45b46a33e2STvrtko Ursulin } 46b46a33e2STvrtko Ursulin 47b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 48b46a33e2STvrtko Ursulin { 49b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 50b46a33e2STvrtko Ursulin } 51b46a33e2STvrtko Ursulin 52b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 53b46a33e2STvrtko Ursulin { 54b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 55b46a33e2STvrtko Ursulin } 56b46a33e2STvrtko Ursulin 57b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 58b46a33e2STvrtko Ursulin { 59b46a33e2STvrtko Ursulin if (is_engine_config(config)) 60b46a33e2STvrtko Ursulin return engine_config_sample(config); 61b46a33e2STvrtko Ursulin else 62b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 63b46a33e2STvrtko Ursulin } 64b46a33e2STvrtko Ursulin 65b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 66b46a33e2STvrtko Ursulin { 67b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 68b46a33e2STvrtko Ursulin } 69b46a33e2STvrtko Ursulin 70b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 71b46a33e2STvrtko Ursulin { 72b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 73b46a33e2STvrtko Ursulin } 74b46a33e2STvrtko Ursulin 75b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 76b46a33e2STvrtko Ursulin { 77b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 78b46a33e2STvrtko Ursulin } 79b46a33e2STvrtko Ursulin 80908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 81feff0dc6STvrtko Ursulin { 82908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 83feff0dc6STvrtko Ursulin u64 enable; 84feff0dc6STvrtko Ursulin 85feff0dc6STvrtko Ursulin /* 86feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 87feff0dc6STvrtko Ursulin * 88feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 89feff0dc6STvrtko Ursulin */ 90908091c8STvrtko Ursulin enable = pmu->enable; 91feff0dc6STvrtko Ursulin 92feff0dc6STvrtko Ursulin /* 93feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 94feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 95feff0dc6STvrtko Ursulin */ 96feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 97feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 98feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 99feff0dc6STvrtko Ursulin 100feff0dc6STvrtko Ursulin /* 101feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 102feff0dc6STvrtko Ursulin * running so clear those bits out. 103feff0dc6STvrtko Ursulin */ 104feff0dc6STvrtko Ursulin if (!gpu_active) 105feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 106b3add01eSTvrtko Ursulin /* 107b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 108b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 109b3add01eSTvrtko Ursulin */ 110bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 111b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 112feff0dc6STvrtko Ursulin 113feff0dc6STvrtko Ursulin /* 114feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 115feff0dc6STvrtko Ursulin */ 116feff0dc6STvrtko Ursulin return enable; 117feff0dc6STvrtko Ursulin } 118feff0dc6STvrtko Ursulin 119feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 120feff0dc6STvrtko Ursulin { 121908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 122908091c8STvrtko Ursulin 123908091c8STvrtko Ursulin if (!pmu->base.event_init) 124feff0dc6STvrtko Ursulin return; 125feff0dc6STvrtko Ursulin 126908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 127feff0dc6STvrtko Ursulin /* 128feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 129feff0dc6STvrtko Ursulin * GPU went idle. 130feff0dc6STvrtko Ursulin */ 131908091c8STvrtko Ursulin pmu->timer_enabled = pmu_needs_timer(pmu, false); 132908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 133feff0dc6STvrtko Ursulin } 134feff0dc6STvrtko Ursulin 135908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 136feff0dc6STvrtko Ursulin { 137908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 138908091c8STvrtko Ursulin pmu->timer_enabled = true; 139908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 140908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 141feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 142feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 143feff0dc6STvrtko Ursulin } 144feff0dc6STvrtko Ursulin } 145feff0dc6STvrtko Ursulin 146feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 147feff0dc6STvrtko Ursulin { 148908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 149908091c8STvrtko Ursulin 150908091c8STvrtko Ursulin if (!pmu->base.event_init) 151feff0dc6STvrtko Ursulin return; 152feff0dc6STvrtko Ursulin 153908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 154feff0dc6STvrtko Ursulin /* 155feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 156feff0dc6STvrtko Ursulin */ 157908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 158908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 159feff0dc6STvrtko Ursulin } 160feff0dc6STvrtko Ursulin 161b46a33e2STvrtko Ursulin static void 1629f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 163b46a33e2STvrtko Ursulin { 1649f473ecfSTvrtko Ursulin sample->cur += val; 165b46a33e2STvrtko Ursulin } 166b46a33e2STvrtko Ursulin 1679f473ecfSTvrtko Ursulin static void 16808ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns) 169b46a33e2STvrtko Ursulin { 17008ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 171b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 172b46a33e2STvrtko Ursulin enum intel_engine_id id; 173b46a33e2STvrtko Ursulin 17428fba096STvrtko Ursulin if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 175b46a33e2STvrtko Ursulin return; 176b46a33e2STvrtko Ursulin 17728fba096STvrtko Ursulin for_each_engine(engine, i915, id) { 178d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 17951fbd8deSChris Wilson unsigned long flags; 180d0aa694bSChris Wilson bool busy; 181b46a33e2STvrtko Ursulin u32 val; 182b46a33e2STvrtko Ursulin 18351fbd8deSChris Wilson if (!intel_engine_pm_get_if_awake(engine)) 18451fbd8deSChris Wilson continue; 18551fbd8deSChris Wilson 18651fbd8deSChris Wilson spin_lock_irqsave(&engine->uncore->lock, flags); 18751fbd8deSChris Wilson 18828fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 189d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 19051fbd8deSChris Wilson goto skip; 191b46a33e2STvrtko Ursulin 1929f473ecfSTvrtko Ursulin if (val & RING_WAIT) 193d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1949f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 195d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 196b46a33e2STvrtko Ursulin 197*54fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 198*54fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 199*54fc577dSTvrtko Ursulin goto skip; 200*54fc577dSTvrtko Ursulin 201d0aa694bSChris Wilson /* 202d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 203d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 204d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 205d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 206d0aa694bSChris Wilson * busy if either waiting or !idle. 207d0aa694bSChris Wilson */ 208d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 209d0aa694bSChris Wilson if (!busy) { 21028fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 211d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 212d0aa694bSChris Wilson } 213d0aa694bSChris Wilson if (busy) 214d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 215b46a33e2STvrtko Ursulin 21651fbd8deSChris Wilson skip: 21751fbd8deSChris Wilson spin_unlock_irqrestore(&engine->uncore->lock, flags); 21851fbd8deSChris Wilson intel_engine_pm_put(engine); 21951fbd8deSChris Wilson } 220b46a33e2STvrtko Ursulin } 221b46a33e2STvrtko Ursulin 2229f473ecfSTvrtko Ursulin static void 2239f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2249f473ecfSTvrtko Ursulin { 2259f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2269f473ecfSTvrtko Ursulin } 2279f473ecfSTvrtko Ursulin 2289f473ecfSTvrtko Ursulin static void 22908ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 230b46a33e2STvrtko Ursulin { 23108ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 23208ce5c64STvrtko Ursulin struct intel_uncore *uncore = gt->uncore; 23308ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 23408ce5c64STvrtko Ursulin 23508ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 236b46a33e2STvrtko Ursulin u32 val; 237b46a33e2STvrtko Ursulin 23808ce5c64STvrtko Ursulin val = i915->gt_pm.rps.cur_freq; 23951fbd8deSChris Wilson if (intel_gt_pm_get_if_awake(gt)) { 24051fbd8deSChris Wilson val = intel_uncore_read_notrace(uncore, GEN6_RPSTAT1); 24108ce5c64STvrtko Ursulin val = intel_get_cagf(i915, val); 24251fbd8deSChris Wilson intel_gt_pm_put(gt); 243b46a33e2STvrtko Ursulin } 244b46a33e2STvrtko Ursulin 24508ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 24608ce5c64STvrtko Ursulin intel_gpu_freq(i915, val), 2479f473ecfSTvrtko Ursulin period_ns / 1000); 248b46a33e2STvrtko Ursulin } 249b46a33e2STvrtko Ursulin 25008ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 25108ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 25208ce5c64STvrtko Ursulin intel_gpu_freq(i915, i915->gt_pm.rps.cur_freq), 2539f473ecfSTvrtko Ursulin period_ns / 1000); 254b46a33e2STvrtko Ursulin } 255b46a33e2STvrtko Ursulin } 256b46a33e2STvrtko Ursulin 257b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 258b46a33e2STvrtko Ursulin { 259b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 260b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 261908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 26208ce5c64STvrtko Ursulin struct intel_gt *gt = &i915->gt; 2639f473ecfSTvrtko Ursulin unsigned int period_ns; 2649f473ecfSTvrtko Ursulin ktime_t now; 265b46a33e2STvrtko Ursulin 266908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 267b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 268b46a33e2STvrtko Ursulin 2699f473ecfSTvrtko Ursulin now = ktime_get(); 270908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 271908091c8STvrtko Ursulin pmu->timer_last = now; 272b46a33e2STvrtko Ursulin 2739f473ecfSTvrtko Ursulin /* 2749f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2759f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2769f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2779f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2789f473ecfSTvrtko Ursulin */ 27908ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 28008ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 2819f473ecfSTvrtko Ursulin 2829f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2839f473ecfSTvrtko Ursulin 284b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 285b46a33e2STvrtko Ursulin } 286b46a33e2STvrtko Ursulin 2870cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2880cd4684dSTvrtko Ursulin { 2890cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2900cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2910cd4684dSTvrtko Ursulin u64 sum = 0; 2920cd4684dSTvrtko Ursulin int cpu; 2930cd4684dSTvrtko Ursulin 2940cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2950cd4684dSTvrtko Ursulin return 0; 2960cd4684dSTvrtko Ursulin 2970cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2980cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2990cd4684dSTvrtko Ursulin 3000cd4684dSTvrtko Ursulin return sum; 3010cd4684dSTvrtko Ursulin } 3020cd4684dSTvrtko Ursulin 303b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 304b2f78cdaSTvrtko Ursulin { 305b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 306b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 307b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 308b2f78cdaSTvrtko Ursulin 309b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 310b2f78cdaSTvrtko Ursulin engine_event_class(event), 311b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 312b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 313b2f78cdaSTvrtko Ursulin return; 314b2f78cdaSTvrtko Ursulin 315b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 316b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 317b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 318b2f78cdaSTvrtko Ursulin } 319b2f78cdaSTvrtko Ursulin 320b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 321b46a33e2STvrtko Ursulin { 322b46a33e2STvrtko Ursulin WARN_ON(event->parent); 323b2f78cdaSTvrtko Ursulin 324b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 325b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 326b46a33e2STvrtko Ursulin } 327b46a33e2STvrtko Ursulin 328109ec558STvrtko Ursulin static int 329109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 330109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 331b46a33e2STvrtko Ursulin { 332109ec558STvrtko Ursulin switch (sample) { 333b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 334b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 335b46a33e2STvrtko Ursulin break; 336b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 337109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 338b46a33e2STvrtko Ursulin return -ENODEV; 339b46a33e2STvrtko Ursulin break; 340b46a33e2STvrtko Ursulin default: 341b46a33e2STvrtko Ursulin return -ENOENT; 342b46a33e2STvrtko Ursulin } 343b46a33e2STvrtko Ursulin 344b46a33e2STvrtko Ursulin return 0; 345b46a33e2STvrtko Ursulin } 346b46a33e2STvrtko Ursulin 347109ec558STvrtko Ursulin static int 348109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 349109ec558STvrtko Ursulin { 350109ec558STvrtko Ursulin switch (config) { 351109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 352109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 353109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 354109ec558STvrtko Ursulin return -ENODEV; 355109ec558STvrtko Ursulin /* Fall-through. */ 356109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 357109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 358109ec558STvrtko Ursulin return -ENODEV; 359109ec558STvrtko Ursulin break; 360109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 361109ec558STvrtko Ursulin break; 362109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 363109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 364109ec558STvrtko Ursulin return -ENODEV; 365109ec558STvrtko Ursulin break; 366109ec558STvrtko Ursulin default: 367109ec558STvrtko Ursulin return -ENOENT; 368109ec558STvrtko Ursulin } 369109ec558STvrtko Ursulin 370109ec558STvrtko Ursulin return 0; 371109ec558STvrtko Ursulin } 372109ec558STvrtko Ursulin 373109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 374109ec558STvrtko Ursulin { 375109ec558STvrtko Ursulin struct drm_i915_private *i915 = 376109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 377109ec558STvrtko Ursulin struct intel_engine_cs *engine; 378b2f78cdaSTvrtko Ursulin u8 sample; 379b2f78cdaSTvrtko Ursulin int ret; 380109ec558STvrtko Ursulin 381109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 382109ec558STvrtko Ursulin engine_event_instance(event)); 383109ec558STvrtko Ursulin if (!engine) 384109ec558STvrtko Ursulin return -ENODEV; 385109ec558STvrtko Ursulin 386b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 387b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 388b2f78cdaSTvrtko Ursulin if (ret) 389b2f78cdaSTvrtko Ursulin return ret; 390b2f78cdaSTvrtko Ursulin 391b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 392b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 393b2f78cdaSTvrtko Ursulin 394b2f78cdaSTvrtko Ursulin return ret; 395109ec558STvrtko Ursulin } 396109ec558STvrtko Ursulin 397b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 398b46a33e2STvrtko Ursulin { 399b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 400b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 4010426c046STvrtko Ursulin int ret; 402b46a33e2STvrtko Ursulin 403b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 404b46a33e2STvrtko Ursulin return -ENOENT; 405b46a33e2STvrtko Ursulin 406b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 407b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 408b46a33e2STvrtko Ursulin return -EINVAL; 409b46a33e2STvrtko Ursulin 410b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 411b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 412b46a33e2STvrtko Ursulin 413b46a33e2STvrtko Ursulin if (event->cpu < 0) 414b46a33e2STvrtko Ursulin return -EINVAL; 415b46a33e2STvrtko Ursulin 4160426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4170426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 41800a79722STvrtko Ursulin return -EINVAL; 419b46a33e2STvrtko Ursulin 420109ec558STvrtko Ursulin if (is_engine_event(event)) 421b46a33e2STvrtko Ursulin ret = engine_event_init(event); 422109ec558STvrtko Ursulin else 423109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 424b46a33e2STvrtko Ursulin if (ret) 425b46a33e2STvrtko Ursulin return ret; 426b46a33e2STvrtko Ursulin 427b46a33e2STvrtko Ursulin if (!event->parent) 428b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 429b46a33e2STvrtko Ursulin 430b46a33e2STvrtko Ursulin return 0; 431b46a33e2STvrtko Ursulin } 432b46a33e2STvrtko Ursulin 433518ea582STvrtko Ursulin static u64 __get_rc6(struct intel_gt *gt) 4341fe699e3STvrtko Ursulin { 435518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 4361fe699e3STvrtko Ursulin u64 val; 4371fe699e3STvrtko Ursulin 43805273c95SChris Wilson val = intel_rc6_residency_ns(i915, 43905273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4401fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4411fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4421fe699e3STvrtko Ursulin 4431fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4441fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4451fe699e3STvrtko Ursulin 4461fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4471fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4481fe699e3STvrtko Ursulin 44905273c95SChris Wilson return val; 45005273c95SChris Wilson } 45105273c95SChris Wilson 452518ea582STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 45305273c95SChris Wilson { 45405273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 455518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 456d858d569SDaniele Ceraolo Spurio struct intel_runtime_pm *rpm = &i915->runtime_pm; 457908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 45800e27cbeSChris Wilson intel_wakeref_t wakeref; 45905273c95SChris Wilson unsigned long flags; 46005273c95SChris Wilson u64 val; 46105273c95SChris Wilson 462d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(rpm); 46300e27cbeSChris Wilson if (wakeref) { 464518ea582STvrtko Ursulin val = __get_rc6(gt); 465d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(rpm, wakeref); 4661fe699e3STvrtko Ursulin 4671fe699e3STvrtko Ursulin /* 4681fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4691fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4701fe699e3STvrtko Ursulin * previously. 4711fe699e3STvrtko Ursulin */ 4721fe699e3STvrtko Ursulin 473908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4741fe699e3STvrtko Ursulin 475908091c8STvrtko Ursulin if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 476908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 477908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 4781fe699e3STvrtko Ursulin } else { 479908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4801fe699e3STvrtko Ursulin } 4811fe699e3STvrtko Ursulin 482908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 4831fe699e3STvrtko Ursulin } else { 484d858d569SDaniele Ceraolo Spurio struct device *kdev = rpm->kdev; 4851fe699e3STvrtko Ursulin 4861fe699e3STvrtko Ursulin /* 4871fe699e3STvrtko Ursulin * We are runtime suspended. 4881fe699e3STvrtko Ursulin * 4891fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4901fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4911fe699e3STvrtko Ursulin * counter value. 4921fe699e3STvrtko Ursulin */ 493908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4941fe699e3STvrtko Ursulin 4952924bdeeSTvrtko Ursulin /* 4962924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4972924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4982924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4992924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 5002924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 5012924bdeeSTvrtko Ursulin * 5022924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 5032924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 5042924bdeeSTvrtko Ursulin * known RC6 value. 5052924bdeeSTvrtko Ursulin */ 5063b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 5073b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 5083b4ed2e2SVincent Guittot 509908091c8STvrtko Ursulin if (!pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 510908091c8STvrtko Ursulin pmu->suspended_time_last = val; 5111fe699e3STvrtko Ursulin 512908091c8STvrtko Ursulin val -= pmu->suspended_time_last; 513908091c8STvrtko Ursulin val += pmu->sample[__I915_SAMPLE_RC6].cur; 5141fe699e3STvrtko Ursulin 515908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 516908091c8STvrtko Ursulin } else if (pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 517908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5182924bdeeSTvrtko Ursulin } else { 519908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6].cur; 5202924bdeeSTvrtko Ursulin } 5212924bdeeSTvrtko Ursulin 522908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 5231fe699e3STvrtko Ursulin } 5241fe699e3STvrtko Ursulin 5251fe699e3STvrtko Ursulin return val; 52605273c95SChris Wilson #else 527518ea582STvrtko Ursulin return __get_rc6(gt); 52805273c95SChris Wilson #endif 5291fe699e3STvrtko Ursulin } 5301fe699e3STvrtko Ursulin 531ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 532b46a33e2STvrtko Ursulin { 533b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 534b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 535908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 536b46a33e2STvrtko Ursulin u64 val = 0; 537b46a33e2STvrtko Ursulin 538b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 539b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 540b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 541b46a33e2STvrtko Ursulin 542b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 543b46a33e2STvrtko Ursulin engine_event_class(event), 544b46a33e2STvrtko Ursulin engine_event_instance(event)); 545b46a33e2STvrtko Ursulin 546b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 547b46a33e2STvrtko Ursulin /* Do nothing */ 548b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 549b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 550b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 551b46a33e2STvrtko Ursulin } else { 552b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 553b46a33e2STvrtko Ursulin } 554b46a33e2STvrtko Ursulin } else { 555b46a33e2STvrtko Ursulin switch (event->attr.config) { 556b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 557b46a33e2STvrtko Ursulin val = 558908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 5599f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 560b46a33e2STvrtko Ursulin break; 561b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 562b46a33e2STvrtko Ursulin val = 563908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 5649f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 565b46a33e2STvrtko Ursulin break; 5660cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5670cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5680cd4684dSTvrtko Ursulin break; 5696060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 570518ea582STvrtko Ursulin val = get_rc6(&i915->gt); 5716060b6aeSTvrtko Ursulin break; 572b46a33e2STvrtko Ursulin } 573b46a33e2STvrtko Ursulin } 574b46a33e2STvrtko Ursulin 575b46a33e2STvrtko Ursulin return val; 576b46a33e2STvrtko Ursulin } 577b46a33e2STvrtko Ursulin 578b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 579b46a33e2STvrtko Ursulin { 580b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 581b46a33e2STvrtko Ursulin u64 prev, new; 582b46a33e2STvrtko Ursulin 583b46a33e2STvrtko Ursulin again: 584b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 585ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 586b46a33e2STvrtko Ursulin 587b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 588b46a33e2STvrtko Ursulin goto again; 589b46a33e2STvrtko Ursulin 590b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 591b46a33e2STvrtko Ursulin } 592b46a33e2STvrtko Ursulin 593b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 594b46a33e2STvrtko Ursulin { 595b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 596b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 597b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 598908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 599b46a33e2STvrtko Ursulin unsigned long flags; 600b46a33e2STvrtko Ursulin 601908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 602b46a33e2STvrtko Ursulin 603b46a33e2STvrtko Ursulin /* 604b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 605b46a33e2STvrtko Ursulin * the event reference counter. 606b46a33e2STvrtko Ursulin */ 607908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 608908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 609908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 610908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 611908091c8STvrtko Ursulin pmu->enable_count[bit]++; 612b46a33e2STvrtko Ursulin 613b46a33e2STvrtko Ursulin /* 614feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 615feff0dc6STvrtko Ursulin */ 616908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 617feff0dc6STvrtko Ursulin 618feff0dc6STvrtko Ursulin /* 619b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 620b46a33e2STvrtko Ursulin * is stored per engine. 621b46a33e2STvrtko Ursulin */ 622b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 623b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 624b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 625b46a33e2STvrtko Ursulin 626b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 627b46a33e2STvrtko Ursulin engine_event_class(event), 628b46a33e2STvrtko Ursulin engine_event_instance(event)); 629b46a33e2STvrtko Ursulin 63026a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 63126a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 63226a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 63326a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 63426a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 63526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 636b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 63726a11deeSTvrtko Ursulin 63826a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 639b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 640b46a33e2STvrtko Ursulin } 641b46a33e2STvrtko Ursulin 642908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 643ad055fb8STvrtko Ursulin 644b46a33e2STvrtko Ursulin /* 645b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 646b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 647b46a33e2STvrtko Ursulin * an existing non-zero value. 648b46a33e2STvrtko Ursulin */ 649ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 650b46a33e2STvrtko Ursulin } 651b46a33e2STvrtko Ursulin 652b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 653b46a33e2STvrtko Ursulin { 654b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 655b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 656b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 657908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 658b46a33e2STvrtko Ursulin unsigned long flags; 659b46a33e2STvrtko Ursulin 660908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 661b46a33e2STvrtko Ursulin 662b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 663b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 664b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 665b46a33e2STvrtko Ursulin 666b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 667b46a33e2STvrtko Ursulin engine_event_class(event), 668b46a33e2STvrtko Ursulin engine_event_instance(event)); 66926a11deeSTvrtko Ursulin 67026a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 67126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 672b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 67326a11deeSTvrtko Ursulin 674b46a33e2STvrtko Ursulin /* 675b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 676b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 677b46a33e2STvrtko Ursulin */ 678b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 679b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 680b46a33e2STvrtko Ursulin } 681b46a33e2STvrtko Ursulin 682908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 683908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 684b46a33e2STvrtko Ursulin /* 685b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 686b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 687b46a33e2STvrtko Ursulin */ 688908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 689908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 690908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 691feff0dc6STvrtko Ursulin } 692b46a33e2STvrtko Ursulin 693908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 694b46a33e2STvrtko Ursulin } 695b46a33e2STvrtko Ursulin 696b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 697b46a33e2STvrtko Ursulin { 698b46a33e2STvrtko Ursulin i915_pmu_enable(event); 699b46a33e2STvrtko Ursulin event->hw.state = 0; 700b46a33e2STvrtko Ursulin } 701b46a33e2STvrtko Ursulin 702b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 703b46a33e2STvrtko Ursulin { 704b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 705b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 706b46a33e2STvrtko Ursulin i915_pmu_disable(event); 707b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 708b46a33e2STvrtko Ursulin } 709b46a33e2STvrtko Ursulin 710b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 711b46a33e2STvrtko Ursulin { 712b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 713b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 714b46a33e2STvrtko Ursulin 715b46a33e2STvrtko Ursulin return 0; 716b46a33e2STvrtko Ursulin } 717b46a33e2STvrtko Ursulin 718b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 719b46a33e2STvrtko Ursulin { 720b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 721b46a33e2STvrtko Ursulin } 722b46a33e2STvrtko Ursulin 723b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 724b46a33e2STvrtko Ursulin { 725b46a33e2STvrtko Ursulin return 0; 726b46a33e2STvrtko Ursulin } 727b46a33e2STvrtko Ursulin 728b7d3aabfSChris Wilson struct i915_str_attribute { 729b7d3aabfSChris Wilson struct device_attribute attr; 730b7d3aabfSChris Wilson const char *str; 731b7d3aabfSChris Wilson }; 732b7d3aabfSChris Wilson 733b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 734b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 735b46a33e2STvrtko Ursulin { 736b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 737b46a33e2STvrtko Ursulin 738b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 739b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 740b46a33e2STvrtko Ursulin } 741b46a33e2STvrtko Ursulin 742b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 743b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 744b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 745b7d3aabfSChris Wilson .str = _config, } \ 746b46a33e2STvrtko Ursulin })[0].attr.attr) 747b46a33e2STvrtko Ursulin 748b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 749b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 750b46a33e2STvrtko Ursulin NULL, 751b46a33e2STvrtko Ursulin }; 752b46a33e2STvrtko Ursulin 753b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 754b46a33e2STvrtko Ursulin .name = "format", 755b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 756b46a33e2STvrtko Ursulin }; 757b46a33e2STvrtko Ursulin 758b7d3aabfSChris Wilson struct i915_ext_attribute { 759b7d3aabfSChris Wilson struct device_attribute attr; 760b7d3aabfSChris Wilson unsigned long val; 761b7d3aabfSChris Wilson }; 762b7d3aabfSChris Wilson 763b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 764b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 765b46a33e2STvrtko Ursulin { 766b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 767b46a33e2STvrtko Ursulin 768b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 769b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 770b46a33e2STvrtko Ursulin } 771b46a33e2STvrtko Ursulin 772109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 773b46a33e2STvrtko Ursulin .name = "events", 774109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 775b46a33e2STvrtko Ursulin }; 776b46a33e2STvrtko Ursulin 777b46a33e2STvrtko Ursulin static ssize_t 778b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 779b46a33e2STvrtko Ursulin struct device_attribute *attr, 780b46a33e2STvrtko Ursulin char *buf) 781b46a33e2STvrtko Ursulin { 782b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 783b46a33e2STvrtko Ursulin } 784b46a33e2STvrtko Ursulin 785b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 786b46a33e2STvrtko Ursulin 787b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 788b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 789b46a33e2STvrtko Ursulin NULL, 790b46a33e2STvrtko Ursulin }; 791b46a33e2STvrtko Ursulin 792109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 793b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 794b46a33e2STvrtko Ursulin }; 795b46a33e2STvrtko Ursulin 796b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 797b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 798b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 799b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 800b46a33e2STvrtko Ursulin NULL 801b46a33e2STvrtko Ursulin }; 802b46a33e2STvrtko Ursulin 803109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 804109ec558STvrtko Ursulin { \ 805109ec558STvrtko Ursulin .config = (__config), \ 806109ec558STvrtko Ursulin .name = (__name), \ 807109ec558STvrtko Ursulin .unit = (__unit), \ 808109ec558STvrtko Ursulin } 809109ec558STvrtko Ursulin 810109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 811109ec558STvrtko Ursulin { \ 812109ec558STvrtko Ursulin .sample = (__sample), \ 813109ec558STvrtko Ursulin .name = (__name), \ 814109ec558STvrtko Ursulin } 815109ec558STvrtko Ursulin 816109ec558STvrtko Ursulin static struct i915_ext_attribute * 817109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 818109ec558STvrtko Ursulin { 8192bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 820109ec558STvrtko Ursulin attr->attr.attr.name = name; 821109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 822109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 823109ec558STvrtko Ursulin attr->val = config; 824109ec558STvrtko Ursulin 825109ec558STvrtko Ursulin return ++attr; 826109ec558STvrtko Ursulin } 827109ec558STvrtko Ursulin 828109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 829109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 830109ec558STvrtko Ursulin const char *str) 831109ec558STvrtko Ursulin { 8322bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 833109ec558STvrtko Ursulin attr->attr.attr.name = name; 834109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 835109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 836109ec558STvrtko Ursulin attr->event_str = str; 837109ec558STvrtko Ursulin 838109ec558STvrtko Ursulin return ++attr; 839109ec558STvrtko Ursulin } 840109ec558STvrtko Ursulin 841109ec558STvrtko Ursulin static struct attribute ** 842908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 843109ec558STvrtko Ursulin { 844908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 845109ec558STvrtko Ursulin static const struct { 846109ec558STvrtko Ursulin u64 config; 847109ec558STvrtko Ursulin const char *name; 848109ec558STvrtko Ursulin const char *unit; 849109ec558STvrtko Ursulin } events[] = { 850109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 851109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 852109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 853109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 854109ec558STvrtko Ursulin }; 855109ec558STvrtko Ursulin static const struct { 856109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 857109ec558STvrtko Ursulin char *name; 858109ec558STvrtko Ursulin } engine_events[] = { 859109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 860109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 861109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 862109ec558STvrtko Ursulin }; 863109ec558STvrtko Ursulin unsigned int count = 0; 864109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 865109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 866109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 867109ec558STvrtko Ursulin struct intel_engine_cs *engine; 868109ec558STvrtko Ursulin unsigned int i; 869109ec558STvrtko Ursulin 870109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 871109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 872109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 873109ec558STvrtko Ursulin count++; 874109ec558STvrtko Ursulin } 875109ec558STvrtko Ursulin 876750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 877109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 878109ec558STvrtko Ursulin if (!engine_event_status(engine, 879109ec558STvrtko Ursulin engine_events[i].sample)) 880109ec558STvrtko Ursulin count++; 881109ec558STvrtko Ursulin } 882109ec558STvrtko Ursulin } 883109ec558STvrtko Ursulin 884109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 885dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 886109ec558STvrtko Ursulin if (!i915_attr) 887109ec558STvrtko Ursulin goto err_alloc; 888109ec558STvrtko Ursulin 889dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 890109ec558STvrtko Ursulin if (!pmu_attr) 891109ec558STvrtko Ursulin goto err_alloc; 892109ec558STvrtko Ursulin 893109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 894dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 895109ec558STvrtko Ursulin if (!attr) 896109ec558STvrtko Ursulin goto err_alloc; 897109ec558STvrtko Ursulin 898109ec558STvrtko Ursulin i915_iter = i915_attr; 899109ec558STvrtko Ursulin pmu_iter = pmu_attr; 900109ec558STvrtko Ursulin attr_iter = attr; 901109ec558STvrtko Ursulin 902109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 903109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 904109ec558STvrtko Ursulin char *str; 905109ec558STvrtko Ursulin 906109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 907109ec558STvrtko Ursulin continue; 908109ec558STvrtko Ursulin 909109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 910109ec558STvrtko Ursulin if (!str) 911109ec558STvrtko Ursulin goto err; 912109ec558STvrtko Ursulin 913109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 914109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 915109ec558STvrtko Ursulin 916109ec558STvrtko Ursulin if (events[i].unit) { 917109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 918109ec558STvrtko Ursulin if (!str) 919109ec558STvrtko Ursulin goto err; 920109ec558STvrtko Ursulin 921109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 922109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 923109ec558STvrtko Ursulin } 924109ec558STvrtko Ursulin } 925109ec558STvrtko Ursulin 926109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 927750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 928109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 929109ec558STvrtko Ursulin char *str; 930109ec558STvrtko Ursulin 931109ec558STvrtko Ursulin if (engine_event_status(engine, 932109ec558STvrtko Ursulin engine_events[i].sample)) 933109ec558STvrtko Ursulin continue; 934109ec558STvrtko Ursulin 935109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 936109ec558STvrtko Ursulin engine->name, engine_events[i].name); 937109ec558STvrtko Ursulin if (!str) 938109ec558STvrtko Ursulin goto err; 939109ec558STvrtko Ursulin 940109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 941109ec558STvrtko Ursulin i915_iter = 942109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9438810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 944750e76b4SChris Wilson engine->uabi_instance, 945109ec558STvrtko Ursulin engine_events[i].sample)); 946109ec558STvrtko Ursulin 947109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 948109ec558STvrtko Ursulin engine->name, engine_events[i].name); 949109ec558STvrtko Ursulin if (!str) 950109ec558STvrtko Ursulin goto err; 951109ec558STvrtko Ursulin 952109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 953109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 954109ec558STvrtko Ursulin } 955109ec558STvrtko Ursulin } 956109ec558STvrtko Ursulin 957908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 958908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 959109ec558STvrtko Ursulin 960109ec558STvrtko Ursulin return attr; 961109ec558STvrtko Ursulin 962109ec558STvrtko Ursulin err:; 963109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 964109ec558STvrtko Ursulin kfree((*attr_iter)->name); 965109ec558STvrtko Ursulin 966109ec558STvrtko Ursulin err_alloc: 967109ec558STvrtko Ursulin kfree(attr); 968109ec558STvrtko Ursulin kfree(i915_attr); 969109ec558STvrtko Ursulin kfree(pmu_attr); 970109ec558STvrtko Ursulin 971109ec558STvrtko Ursulin return NULL; 972109ec558STvrtko Ursulin } 973109ec558STvrtko Ursulin 974908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 975109ec558STvrtko Ursulin { 976109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 977109ec558STvrtko Ursulin 978109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 979109ec558STvrtko Ursulin kfree((*attr_iter)->name); 980109ec558STvrtko Ursulin 981109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 982908091c8STvrtko Ursulin kfree(pmu->i915_attr); 983908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 984109ec558STvrtko Ursulin 985109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 986908091c8STvrtko Ursulin pmu->i915_attr = NULL; 987908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 988109ec558STvrtko Ursulin } 989109ec558STvrtko Ursulin 990b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 991b46a33e2STvrtko Ursulin { 992b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 993b46a33e2STvrtko Ursulin 994b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 995b46a33e2STvrtko Ursulin 996b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9970426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 998b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 999b46a33e2STvrtko Ursulin 1000b46a33e2STvrtko Ursulin return 0; 1001b46a33e2STvrtko Ursulin } 1002b46a33e2STvrtko Ursulin 1003b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1004b46a33e2STvrtko Ursulin { 1005b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1006b46a33e2STvrtko Ursulin unsigned int target; 1007b46a33e2STvrtko Ursulin 1008b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1009b46a33e2STvrtko Ursulin 1010b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1011b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1012b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1013b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1014b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1015b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1016b46a33e2STvrtko Ursulin } 1017b46a33e2STvrtko Ursulin } 1018b46a33e2STvrtko Ursulin 1019b46a33e2STvrtko Ursulin return 0; 1020b46a33e2STvrtko Ursulin } 1021b46a33e2STvrtko Ursulin 1022b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1023b46a33e2STvrtko Ursulin 1024908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1025b46a33e2STvrtko Ursulin { 1026b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1027b46a33e2STvrtko Ursulin int ret; 1028b46a33e2STvrtko Ursulin 1029b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1030b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1031b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1032b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1033b46a33e2STvrtko Ursulin if (ret < 0) 1034b46a33e2STvrtko Ursulin return ret; 1035b46a33e2STvrtko Ursulin 1036b46a33e2STvrtko Ursulin slot = ret; 1037908091c8STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &pmu->node); 1038b46a33e2STvrtko Ursulin if (ret) { 1039b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1040b46a33e2STvrtko Ursulin return ret; 1041b46a33e2STvrtko Ursulin } 1042b46a33e2STvrtko Ursulin 1043b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1044b46a33e2STvrtko Ursulin return 0; 1045b46a33e2STvrtko Ursulin } 1046b46a33e2STvrtko Ursulin 1047908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1048b46a33e2STvrtko Ursulin { 1049b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1050908091c8STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node)); 1051b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1052b46a33e2STvrtko Ursulin } 1053b46a33e2STvrtko Ursulin 1054b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1055b46a33e2STvrtko Ursulin { 1056908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1057b46a33e2STvrtko Ursulin int ret; 1058b46a33e2STvrtko Ursulin 1059b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 106088f8065cSChris Wilson dev_info(i915->drm.dev, "PMU not supported for this GPU."); 1061b46a33e2STvrtko Ursulin return; 1062b46a33e2STvrtko Ursulin } 1063b46a33e2STvrtko Ursulin 1064908091c8STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(pmu); 1065109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1066109ec558STvrtko Ursulin ret = -ENOMEM; 1067109ec558STvrtko Ursulin goto err; 1068109ec558STvrtko Ursulin } 1069109ec558STvrtko Ursulin 1070908091c8STvrtko Ursulin pmu->base.attr_groups = i915_pmu_attr_groups; 1071908091c8STvrtko Ursulin pmu->base.task_ctx_nr = perf_invalid_context; 1072908091c8STvrtko Ursulin pmu->base.event_init = i915_pmu_event_init; 1073908091c8STvrtko Ursulin pmu->base.add = i915_pmu_event_add; 1074908091c8STvrtko Ursulin pmu->base.del = i915_pmu_event_del; 1075908091c8STvrtko Ursulin pmu->base.start = i915_pmu_event_start; 1076908091c8STvrtko Ursulin pmu->base.stop = i915_pmu_event_stop; 1077908091c8STvrtko Ursulin pmu->base.read = i915_pmu_event_read; 1078908091c8STvrtko Ursulin pmu->base.event_idx = i915_pmu_event_event_idx; 1079b46a33e2STvrtko Ursulin 1080908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1081908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1082908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1083b46a33e2STvrtko Ursulin 1084908091c8STvrtko Ursulin ret = perf_pmu_register(&pmu->base, "i915", -1); 1085b46a33e2STvrtko Ursulin if (ret) 1086b46a33e2STvrtko Ursulin goto err; 1087b46a33e2STvrtko Ursulin 1088908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1089b46a33e2STvrtko Ursulin if (ret) 1090b46a33e2STvrtko Ursulin goto err_unreg; 1091b46a33e2STvrtko Ursulin 1092b46a33e2STvrtko Ursulin return; 1093b46a33e2STvrtko Ursulin 1094b46a33e2STvrtko Ursulin err_unreg: 1095908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1096b46a33e2STvrtko Ursulin err: 1097908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1098908091c8STvrtko Ursulin free_event_attributes(pmu); 1099b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1100b46a33e2STvrtko Ursulin } 1101b46a33e2STvrtko Ursulin 1102b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1103b46a33e2STvrtko Ursulin { 1104908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1105908091c8STvrtko Ursulin 1106908091c8STvrtko Ursulin if (!pmu->base.event_init) 1107b46a33e2STvrtko Ursulin return; 1108b46a33e2STvrtko Ursulin 1109908091c8STvrtko Ursulin WARN_ON(pmu->enable); 1110b46a33e2STvrtko Ursulin 1111908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1112b46a33e2STvrtko Ursulin 1113908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1114b46a33e2STvrtko Ursulin 1115908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1116908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1117908091c8STvrtko Ursulin free_event_attributes(pmu); 1118b46a33e2STvrtko Ursulin } 1119