1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 11*51fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 12*51fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 13112ed2d3SChris Wilson 14058a9b43SMichal Wajdeczko #include "i915_drv.h" 15ecbb5fb7SJani Nikula #include "i915_pmu.h" 16ecbb5fb7SJani Nikula #include "intel_pm.h" 17b46a33e2STvrtko Ursulin 18b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 19b46a33e2STvrtko Ursulin #define FREQUENCY 200 20b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 21b46a33e2STvrtko Ursulin 22b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 23b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 24b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 25b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 26b46a33e2STvrtko Ursulin 27b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 28b46a33e2STvrtko Ursulin 29141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 30b46a33e2STvrtko Ursulin 31b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 32b46a33e2STvrtko Ursulin { 33b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 34b46a33e2STvrtko Ursulin } 35b46a33e2STvrtko Ursulin 36b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 37b46a33e2STvrtko Ursulin { 38b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 39b46a33e2STvrtko Ursulin } 40b46a33e2STvrtko Ursulin 41b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 42b46a33e2STvrtko Ursulin { 43b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 44b46a33e2STvrtko Ursulin } 45b46a33e2STvrtko Ursulin 46b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 47b46a33e2STvrtko Ursulin { 48b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 49b46a33e2STvrtko Ursulin } 50b46a33e2STvrtko Ursulin 51b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 52b46a33e2STvrtko Ursulin { 53b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 54b46a33e2STvrtko Ursulin } 55b46a33e2STvrtko Ursulin 56b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 57b46a33e2STvrtko Ursulin { 58b46a33e2STvrtko Ursulin if (is_engine_config(config)) 59b46a33e2STvrtko Ursulin return engine_config_sample(config); 60b46a33e2STvrtko Ursulin else 61b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 62b46a33e2STvrtko Ursulin } 63b46a33e2STvrtko Ursulin 64b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 65b46a33e2STvrtko Ursulin { 66b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 67b46a33e2STvrtko Ursulin } 68b46a33e2STvrtko Ursulin 69b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 70b46a33e2STvrtko Ursulin { 71b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 72b46a33e2STvrtko Ursulin } 73b46a33e2STvrtko Ursulin 74b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 75b46a33e2STvrtko Ursulin { 76b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 77b46a33e2STvrtko Ursulin } 78b46a33e2STvrtko Ursulin 79908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 80feff0dc6STvrtko Ursulin { 81908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 82feff0dc6STvrtko Ursulin u64 enable; 83feff0dc6STvrtko Ursulin 84feff0dc6STvrtko Ursulin /* 85feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 86feff0dc6STvrtko Ursulin * 87feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 88feff0dc6STvrtko Ursulin */ 89908091c8STvrtko Ursulin enable = pmu->enable; 90feff0dc6STvrtko Ursulin 91feff0dc6STvrtko Ursulin /* 92feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 93feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 94feff0dc6STvrtko Ursulin */ 95feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 96feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 97feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 98feff0dc6STvrtko Ursulin 99feff0dc6STvrtko Ursulin /* 100feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 101feff0dc6STvrtko Ursulin * running so clear those bits out. 102feff0dc6STvrtko Ursulin */ 103feff0dc6STvrtko Ursulin if (!gpu_active) 104feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 105b3add01eSTvrtko Ursulin /* 106b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 107b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 108b3add01eSTvrtko Ursulin */ 109bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 110b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 111feff0dc6STvrtko Ursulin 112feff0dc6STvrtko Ursulin /* 113feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 114feff0dc6STvrtko Ursulin */ 115feff0dc6STvrtko Ursulin return enable; 116feff0dc6STvrtko Ursulin } 117feff0dc6STvrtko Ursulin 118feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 119feff0dc6STvrtko Ursulin { 120908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 121908091c8STvrtko Ursulin 122908091c8STvrtko Ursulin if (!pmu->base.event_init) 123feff0dc6STvrtko Ursulin return; 124feff0dc6STvrtko Ursulin 125908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 126feff0dc6STvrtko Ursulin /* 127feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 128feff0dc6STvrtko Ursulin * GPU went idle. 129feff0dc6STvrtko Ursulin */ 130908091c8STvrtko Ursulin pmu->timer_enabled = pmu_needs_timer(pmu, false); 131908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 132feff0dc6STvrtko Ursulin } 133feff0dc6STvrtko Ursulin 134908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 135feff0dc6STvrtko Ursulin { 136908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 137908091c8STvrtko Ursulin pmu->timer_enabled = true; 138908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 139908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 140feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 141feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 142feff0dc6STvrtko Ursulin } 143feff0dc6STvrtko Ursulin } 144feff0dc6STvrtko Ursulin 145feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 146feff0dc6STvrtko Ursulin { 147908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 148908091c8STvrtko Ursulin 149908091c8STvrtko Ursulin if (!pmu->base.event_init) 150feff0dc6STvrtko Ursulin return; 151feff0dc6STvrtko Ursulin 152908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 153feff0dc6STvrtko Ursulin /* 154feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 155feff0dc6STvrtko Ursulin */ 156908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 157908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 158feff0dc6STvrtko Ursulin } 159feff0dc6STvrtko Ursulin 160b46a33e2STvrtko Ursulin static void 1619f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 162b46a33e2STvrtko Ursulin { 1639f473ecfSTvrtko Ursulin sample->cur += val; 164b46a33e2STvrtko Ursulin } 165b46a33e2STvrtko Ursulin 1669f473ecfSTvrtko Ursulin static void 16708ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns) 168b46a33e2STvrtko Ursulin { 16908ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 170b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 171b46a33e2STvrtko Ursulin enum intel_engine_id id; 172b46a33e2STvrtko Ursulin 17328fba096STvrtko Ursulin if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 174b46a33e2STvrtko Ursulin return; 175b46a33e2STvrtko Ursulin 17628fba096STvrtko Ursulin for_each_engine(engine, i915, id) { 177d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 178*51fbd8deSChris Wilson unsigned long flags; 179d0aa694bSChris Wilson bool busy; 180b46a33e2STvrtko Ursulin u32 val; 181b46a33e2STvrtko Ursulin 182*51fbd8deSChris Wilson if (!intel_engine_pm_get_if_awake(engine)) 183*51fbd8deSChris Wilson continue; 184*51fbd8deSChris Wilson 185*51fbd8deSChris Wilson spin_lock_irqsave(&engine->uncore->lock, flags); 186*51fbd8deSChris Wilson 18728fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 188d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 189*51fbd8deSChris Wilson goto skip; 190b46a33e2STvrtko Ursulin 1919f473ecfSTvrtko Ursulin if (val & RING_WAIT) 192d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1939f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 194d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 195b46a33e2STvrtko Ursulin 196d0aa694bSChris Wilson /* 197d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 198d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 199d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 200d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 201d0aa694bSChris Wilson * busy if either waiting or !idle. 202d0aa694bSChris Wilson */ 203d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 204d0aa694bSChris Wilson if (!busy) { 20528fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 206d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 207d0aa694bSChris Wilson } 208d0aa694bSChris Wilson if (busy) 209d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 210b46a33e2STvrtko Ursulin 211*51fbd8deSChris Wilson skip: 212*51fbd8deSChris Wilson spin_unlock_irqrestore(&engine->uncore->lock, flags); 213*51fbd8deSChris Wilson intel_engine_pm_put(engine); 214*51fbd8deSChris Wilson } 215b46a33e2STvrtko Ursulin } 216b46a33e2STvrtko Ursulin 2179f473ecfSTvrtko Ursulin static void 2189f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2199f473ecfSTvrtko Ursulin { 2209f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2219f473ecfSTvrtko Ursulin } 2229f473ecfSTvrtko Ursulin 2239f473ecfSTvrtko Ursulin static void 22408ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 225b46a33e2STvrtko Ursulin { 22608ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 22708ce5c64STvrtko Ursulin struct intel_uncore *uncore = gt->uncore; 22808ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 22908ce5c64STvrtko Ursulin 23008ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 231b46a33e2STvrtko Ursulin u32 val; 232b46a33e2STvrtko Ursulin 23308ce5c64STvrtko Ursulin val = i915->gt_pm.rps.cur_freq; 234*51fbd8deSChris Wilson if (intel_gt_pm_get_if_awake(gt)) { 235*51fbd8deSChris Wilson val = intel_uncore_read_notrace(uncore, GEN6_RPSTAT1); 23608ce5c64STvrtko Ursulin val = intel_get_cagf(i915, val); 237*51fbd8deSChris Wilson intel_gt_pm_put(gt); 238b46a33e2STvrtko Ursulin } 239b46a33e2STvrtko Ursulin 24008ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 24108ce5c64STvrtko Ursulin intel_gpu_freq(i915, val), 2429f473ecfSTvrtko Ursulin period_ns / 1000); 243b46a33e2STvrtko Ursulin } 244b46a33e2STvrtko Ursulin 24508ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 24608ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 24708ce5c64STvrtko Ursulin intel_gpu_freq(i915, i915->gt_pm.rps.cur_freq), 2489f473ecfSTvrtko Ursulin period_ns / 1000); 249b46a33e2STvrtko Ursulin } 250b46a33e2STvrtko Ursulin } 251b46a33e2STvrtko Ursulin 252b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 253b46a33e2STvrtko Ursulin { 254b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 255b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 256908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 25708ce5c64STvrtko Ursulin struct intel_gt *gt = &i915->gt; 2589f473ecfSTvrtko Ursulin unsigned int period_ns; 2599f473ecfSTvrtko Ursulin ktime_t now; 260b46a33e2STvrtko Ursulin 261908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 262b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 263b46a33e2STvrtko Ursulin 2649f473ecfSTvrtko Ursulin now = ktime_get(); 265908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 266908091c8STvrtko Ursulin pmu->timer_last = now; 267b46a33e2STvrtko Ursulin 2689f473ecfSTvrtko Ursulin /* 2699f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2709f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2719f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2729f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2739f473ecfSTvrtko Ursulin */ 27408ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 27508ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 2769f473ecfSTvrtko Ursulin 2779f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2789f473ecfSTvrtko Ursulin 279b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 280b46a33e2STvrtko Ursulin } 281b46a33e2STvrtko Ursulin 2820cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2830cd4684dSTvrtko Ursulin { 2840cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2850cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2860cd4684dSTvrtko Ursulin u64 sum = 0; 2870cd4684dSTvrtko Ursulin int cpu; 2880cd4684dSTvrtko Ursulin 2890cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2900cd4684dSTvrtko Ursulin return 0; 2910cd4684dSTvrtko Ursulin 2920cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2930cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2940cd4684dSTvrtko Ursulin 2950cd4684dSTvrtko Ursulin return sum; 2960cd4684dSTvrtko Ursulin } 2970cd4684dSTvrtko Ursulin 298b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 299b2f78cdaSTvrtko Ursulin { 300b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 301b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 302b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 303b2f78cdaSTvrtko Ursulin 304b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 305b2f78cdaSTvrtko Ursulin engine_event_class(event), 306b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 307b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 308b2f78cdaSTvrtko Ursulin return; 309b2f78cdaSTvrtko Ursulin 310b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 311b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 312b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 313b2f78cdaSTvrtko Ursulin } 314b2f78cdaSTvrtko Ursulin 315b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 316b46a33e2STvrtko Ursulin { 317b46a33e2STvrtko Ursulin WARN_ON(event->parent); 318b2f78cdaSTvrtko Ursulin 319b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 320b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 321b46a33e2STvrtko Ursulin } 322b46a33e2STvrtko Ursulin 323109ec558STvrtko Ursulin static int 324109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 325109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 326b46a33e2STvrtko Ursulin { 327109ec558STvrtko Ursulin switch (sample) { 328b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 329b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 330b46a33e2STvrtko Ursulin break; 331b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 332109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 333b46a33e2STvrtko Ursulin return -ENODEV; 334b46a33e2STvrtko Ursulin break; 335b46a33e2STvrtko Ursulin default: 336b46a33e2STvrtko Ursulin return -ENOENT; 337b46a33e2STvrtko Ursulin } 338b46a33e2STvrtko Ursulin 339b46a33e2STvrtko Ursulin return 0; 340b46a33e2STvrtko Ursulin } 341b46a33e2STvrtko Ursulin 342109ec558STvrtko Ursulin static int 343109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 344109ec558STvrtko Ursulin { 345109ec558STvrtko Ursulin switch (config) { 346109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 347109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 348109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 349109ec558STvrtko Ursulin return -ENODEV; 350109ec558STvrtko Ursulin /* Fall-through. */ 351109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 352109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 353109ec558STvrtko Ursulin return -ENODEV; 354109ec558STvrtko Ursulin break; 355109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 356109ec558STvrtko Ursulin break; 357109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 358109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 359109ec558STvrtko Ursulin return -ENODEV; 360109ec558STvrtko Ursulin break; 361109ec558STvrtko Ursulin default: 362109ec558STvrtko Ursulin return -ENOENT; 363109ec558STvrtko Ursulin } 364109ec558STvrtko Ursulin 365109ec558STvrtko Ursulin return 0; 366109ec558STvrtko Ursulin } 367109ec558STvrtko Ursulin 368109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 369109ec558STvrtko Ursulin { 370109ec558STvrtko Ursulin struct drm_i915_private *i915 = 371109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 372109ec558STvrtko Ursulin struct intel_engine_cs *engine; 373b2f78cdaSTvrtko Ursulin u8 sample; 374b2f78cdaSTvrtko Ursulin int ret; 375109ec558STvrtko Ursulin 376109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 377109ec558STvrtko Ursulin engine_event_instance(event)); 378109ec558STvrtko Ursulin if (!engine) 379109ec558STvrtko Ursulin return -ENODEV; 380109ec558STvrtko Ursulin 381b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 382b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 383b2f78cdaSTvrtko Ursulin if (ret) 384b2f78cdaSTvrtko Ursulin return ret; 385b2f78cdaSTvrtko Ursulin 386b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 387b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 388b2f78cdaSTvrtko Ursulin 389b2f78cdaSTvrtko Ursulin return ret; 390109ec558STvrtko Ursulin } 391109ec558STvrtko Ursulin 392b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 393b46a33e2STvrtko Ursulin { 394b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 395b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 3960426c046STvrtko Ursulin int ret; 397b46a33e2STvrtko Ursulin 398b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 399b46a33e2STvrtko Ursulin return -ENOENT; 400b46a33e2STvrtko Ursulin 401b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 402b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 403b46a33e2STvrtko Ursulin return -EINVAL; 404b46a33e2STvrtko Ursulin 405b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 406b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 407b46a33e2STvrtko Ursulin 408b46a33e2STvrtko Ursulin if (event->cpu < 0) 409b46a33e2STvrtko Ursulin return -EINVAL; 410b46a33e2STvrtko Ursulin 4110426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4120426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 41300a79722STvrtko Ursulin return -EINVAL; 414b46a33e2STvrtko Ursulin 415109ec558STvrtko Ursulin if (is_engine_event(event)) 416b46a33e2STvrtko Ursulin ret = engine_event_init(event); 417109ec558STvrtko Ursulin else 418109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 419b46a33e2STvrtko Ursulin if (ret) 420b46a33e2STvrtko Ursulin return ret; 421b46a33e2STvrtko Ursulin 422b46a33e2STvrtko Ursulin if (!event->parent) 423b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 424b46a33e2STvrtko Ursulin 425b46a33e2STvrtko Ursulin return 0; 426b46a33e2STvrtko Ursulin } 427b46a33e2STvrtko Ursulin 428518ea582STvrtko Ursulin static u64 __get_rc6(struct intel_gt *gt) 4291fe699e3STvrtko Ursulin { 430518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 4311fe699e3STvrtko Ursulin u64 val; 4321fe699e3STvrtko Ursulin 43305273c95SChris Wilson val = intel_rc6_residency_ns(i915, 43405273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4351fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4361fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4371fe699e3STvrtko Ursulin 4381fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4391fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4401fe699e3STvrtko Ursulin 4411fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4421fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4431fe699e3STvrtko Ursulin 44405273c95SChris Wilson return val; 44505273c95SChris Wilson } 44605273c95SChris Wilson 447518ea582STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 44805273c95SChris Wilson { 44905273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 450518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 451d858d569SDaniele Ceraolo Spurio struct intel_runtime_pm *rpm = &i915->runtime_pm; 452908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 45300e27cbeSChris Wilson intel_wakeref_t wakeref; 45405273c95SChris Wilson unsigned long flags; 45505273c95SChris Wilson u64 val; 45605273c95SChris Wilson 457d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(rpm); 45800e27cbeSChris Wilson if (wakeref) { 459518ea582STvrtko Ursulin val = __get_rc6(gt); 460d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(rpm, wakeref); 4611fe699e3STvrtko Ursulin 4621fe699e3STvrtko Ursulin /* 4631fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4641fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4651fe699e3STvrtko Ursulin * previously. 4661fe699e3STvrtko Ursulin */ 4671fe699e3STvrtko Ursulin 468908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4691fe699e3STvrtko Ursulin 470908091c8STvrtko Ursulin if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 471908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 472908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 4731fe699e3STvrtko Ursulin } else { 474908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4751fe699e3STvrtko Ursulin } 4761fe699e3STvrtko Ursulin 477908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 4781fe699e3STvrtko Ursulin } else { 479d858d569SDaniele Ceraolo Spurio struct device *kdev = rpm->kdev; 4801fe699e3STvrtko Ursulin 4811fe699e3STvrtko Ursulin /* 4821fe699e3STvrtko Ursulin * We are runtime suspended. 4831fe699e3STvrtko Ursulin * 4841fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4851fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4861fe699e3STvrtko Ursulin * counter value. 4871fe699e3STvrtko Ursulin */ 488908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4891fe699e3STvrtko Ursulin 4902924bdeeSTvrtko Ursulin /* 4912924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4922924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4932924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4942924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 4952924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 4962924bdeeSTvrtko Ursulin * 4972924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 4982924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 4992924bdeeSTvrtko Ursulin * known RC6 value. 5002924bdeeSTvrtko Ursulin */ 5013b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 5023b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 5033b4ed2e2SVincent Guittot 504908091c8STvrtko Ursulin if (!pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 505908091c8STvrtko Ursulin pmu->suspended_time_last = val; 5061fe699e3STvrtko Ursulin 507908091c8STvrtko Ursulin val -= pmu->suspended_time_last; 508908091c8STvrtko Ursulin val += pmu->sample[__I915_SAMPLE_RC6].cur; 5091fe699e3STvrtko Ursulin 510908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 511908091c8STvrtko Ursulin } else if (pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 512908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5132924bdeeSTvrtko Ursulin } else { 514908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6].cur; 5152924bdeeSTvrtko Ursulin } 5162924bdeeSTvrtko Ursulin 517908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 5181fe699e3STvrtko Ursulin } 5191fe699e3STvrtko Ursulin 5201fe699e3STvrtko Ursulin return val; 52105273c95SChris Wilson #else 522518ea582STvrtko Ursulin return __get_rc6(gt); 52305273c95SChris Wilson #endif 5241fe699e3STvrtko Ursulin } 5251fe699e3STvrtko Ursulin 526ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 527b46a33e2STvrtko Ursulin { 528b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 529b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 530908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 531b46a33e2STvrtko Ursulin u64 val = 0; 532b46a33e2STvrtko Ursulin 533b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 534b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 535b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 536b46a33e2STvrtko Ursulin 537b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 538b46a33e2STvrtko Ursulin engine_event_class(event), 539b46a33e2STvrtko Ursulin engine_event_instance(event)); 540b46a33e2STvrtko Ursulin 541b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 542b46a33e2STvrtko Ursulin /* Do nothing */ 543b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 544b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 545b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 546b46a33e2STvrtko Ursulin } else { 547b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 548b46a33e2STvrtko Ursulin } 549b46a33e2STvrtko Ursulin } else { 550b46a33e2STvrtko Ursulin switch (event->attr.config) { 551b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 552b46a33e2STvrtko Ursulin val = 553908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 5549f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 555b46a33e2STvrtko Ursulin break; 556b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 557b46a33e2STvrtko Ursulin val = 558908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 5599f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 560b46a33e2STvrtko Ursulin break; 5610cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5620cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5630cd4684dSTvrtko Ursulin break; 5646060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 565518ea582STvrtko Ursulin val = get_rc6(&i915->gt); 5666060b6aeSTvrtko Ursulin break; 567b46a33e2STvrtko Ursulin } 568b46a33e2STvrtko Ursulin } 569b46a33e2STvrtko Ursulin 570b46a33e2STvrtko Ursulin return val; 571b46a33e2STvrtko Ursulin } 572b46a33e2STvrtko Ursulin 573b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 574b46a33e2STvrtko Ursulin { 575b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 576b46a33e2STvrtko Ursulin u64 prev, new; 577b46a33e2STvrtko Ursulin 578b46a33e2STvrtko Ursulin again: 579b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 580ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 581b46a33e2STvrtko Ursulin 582b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 583b46a33e2STvrtko Ursulin goto again; 584b46a33e2STvrtko Ursulin 585b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 586b46a33e2STvrtko Ursulin } 587b46a33e2STvrtko Ursulin 588b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 589b46a33e2STvrtko Ursulin { 590b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 591b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 592b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 593908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 594b46a33e2STvrtko Ursulin unsigned long flags; 595b46a33e2STvrtko Ursulin 596908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 597b46a33e2STvrtko Ursulin 598b46a33e2STvrtko Ursulin /* 599b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 600b46a33e2STvrtko Ursulin * the event reference counter. 601b46a33e2STvrtko Ursulin */ 602908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 603908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 604908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 605908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 606908091c8STvrtko Ursulin pmu->enable_count[bit]++; 607b46a33e2STvrtko Ursulin 608b46a33e2STvrtko Ursulin /* 609feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 610feff0dc6STvrtko Ursulin */ 611908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 612feff0dc6STvrtko Ursulin 613feff0dc6STvrtko Ursulin /* 614b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 615b46a33e2STvrtko Ursulin * is stored per engine. 616b46a33e2STvrtko Ursulin */ 617b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 618b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 619b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 620b46a33e2STvrtko Ursulin 621b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 622b46a33e2STvrtko Ursulin engine_event_class(event), 623b46a33e2STvrtko Ursulin engine_event_instance(event)); 624b46a33e2STvrtko Ursulin 62526a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 62626a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 62726a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 62826a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 62926a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 63026a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 631b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 63226a11deeSTvrtko Ursulin 63326a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 634b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 635b46a33e2STvrtko Ursulin } 636b46a33e2STvrtko Ursulin 637908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 638ad055fb8STvrtko Ursulin 639b46a33e2STvrtko Ursulin /* 640b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 641b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 642b46a33e2STvrtko Ursulin * an existing non-zero value. 643b46a33e2STvrtko Ursulin */ 644ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 645b46a33e2STvrtko Ursulin } 646b46a33e2STvrtko Ursulin 647b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 648b46a33e2STvrtko Ursulin { 649b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 650b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 651b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 652908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 653b46a33e2STvrtko Ursulin unsigned long flags; 654b46a33e2STvrtko Ursulin 655908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 656b46a33e2STvrtko Ursulin 657b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 658b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 659b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 660b46a33e2STvrtko Ursulin 661b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 662b46a33e2STvrtko Ursulin engine_event_class(event), 663b46a33e2STvrtko Ursulin engine_event_instance(event)); 66426a11deeSTvrtko Ursulin 66526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 66626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 667b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 66826a11deeSTvrtko Ursulin 669b46a33e2STvrtko Ursulin /* 670b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 671b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 672b46a33e2STvrtko Ursulin */ 673b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 674b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 675b46a33e2STvrtko Ursulin } 676b46a33e2STvrtko Ursulin 677908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 678908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 679b46a33e2STvrtko Ursulin /* 680b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 681b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 682b46a33e2STvrtko Ursulin */ 683908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 684908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 685908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 686feff0dc6STvrtko Ursulin } 687b46a33e2STvrtko Ursulin 688908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 689b46a33e2STvrtko Ursulin } 690b46a33e2STvrtko Ursulin 691b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 692b46a33e2STvrtko Ursulin { 693b46a33e2STvrtko Ursulin i915_pmu_enable(event); 694b46a33e2STvrtko Ursulin event->hw.state = 0; 695b46a33e2STvrtko Ursulin } 696b46a33e2STvrtko Ursulin 697b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 698b46a33e2STvrtko Ursulin { 699b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 700b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 701b46a33e2STvrtko Ursulin i915_pmu_disable(event); 702b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 703b46a33e2STvrtko Ursulin } 704b46a33e2STvrtko Ursulin 705b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 706b46a33e2STvrtko Ursulin { 707b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 708b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 709b46a33e2STvrtko Ursulin 710b46a33e2STvrtko Ursulin return 0; 711b46a33e2STvrtko Ursulin } 712b46a33e2STvrtko Ursulin 713b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 714b46a33e2STvrtko Ursulin { 715b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 716b46a33e2STvrtko Ursulin } 717b46a33e2STvrtko Ursulin 718b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 719b46a33e2STvrtko Ursulin { 720b46a33e2STvrtko Ursulin return 0; 721b46a33e2STvrtko Ursulin } 722b46a33e2STvrtko Ursulin 723b7d3aabfSChris Wilson struct i915_str_attribute { 724b7d3aabfSChris Wilson struct device_attribute attr; 725b7d3aabfSChris Wilson const char *str; 726b7d3aabfSChris Wilson }; 727b7d3aabfSChris Wilson 728b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 729b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 730b46a33e2STvrtko Ursulin { 731b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 732b46a33e2STvrtko Ursulin 733b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 734b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 735b46a33e2STvrtko Ursulin } 736b46a33e2STvrtko Ursulin 737b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 738b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 739b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 740b7d3aabfSChris Wilson .str = _config, } \ 741b46a33e2STvrtko Ursulin })[0].attr.attr) 742b46a33e2STvrtko Ursulin 743b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 744b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 745b46a33e2STvrtko Ursulin NULL, 746b46a33e2STvrtko Ursulin }; 747b46a33e2STvrtko Ursulin 748b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 749b46a33e2STvrtko Ursulin .name = "format", 750b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 751b46a33e2STvrtko Ursulin }; 752b46a33e2STvrtko Ursulin 753b7d3aabfSChris Wilson struct i915_ext_attribute { 754b7d3aabfSChris Wilson struct device_attribute attr; 755b7d3aabfSChris Wilson unsigned long val; 756b7d3aabfSChris Wilson }; 757b7d3aabfSChris Wilson 758b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 759b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 760b46a33e2STvrtko Ursulin { 761b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 762b46a33e2STvrtko Ursulin 763b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 764b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 765b46a33e2STvrtko Ursulin } 766b46a33e2STvrtko Ursulin 767109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 768b46a33e2STvrtko Ursulin .name = "events", 769109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 770b46a33e2STvrtko Ursulin }; 771b46a33e2STvrtko Ursulin 772b46a33e2STvrtko Ursulin static ssize_t 773b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 774b46a33e2STvrtko Ursulin struct device_attribute *attr, 775b46a33e2STvrtko Ursulin char *buf) 776b46a33e2STvrtko Ursulin { 777b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 778b46a33e2STvrtko Ursulin } 779b46a33e2STvrtko Ursulin 780b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 781b46a33e2STvrtko Ursulin 782b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 783b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 784b46a33e2STvrtko Ursulin NULL, 785b46a33e2STvrtko Ursulin }; 786b46a33e2STvrtko Ursulin 787109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 788b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 789b46a33e2STvrtko Ursulin }; 790b46a33e2STvrtko Ursulin 791b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 792b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 793b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 794b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 795b46a33e2STvrtko Ursulin NULL 796b46a33e2STvrtko Ursulin }; 797b46a33e2STvrtko Ursulin 798109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 799109ec558STvrtko Ursulin { \ 800109ec558STvrtko Ursulin .config = (__config), \ 801109ec558STvrtko Ursulin .name = (__name), \ 802109ec558STvrtko Ursulin .unit = (__unit), \ 803109ec558STvrtko Ursulin } 804109ec558STvrtko Ursulin 805109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 806109ec558STvrtko Ursulin { \ 807109ec558STvrtko Ursulin .sample = (__sample), \ 808109ec558STvrtko Ursulin .name = (__name), \ 809109ec558STvrtko Ursulin } 810109ec558STvrtko Ursulin 811109ec558STvrtko Ursulin static struct i915_ext_attribute * 812109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 813109ec558STvrtko Ursulin { 8142bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 815109ec558STvrtko Ursulin attr->attr.attr.name = name; 816109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 817109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 818109ec558STvrtko Ursulin attr->val = config; 819109ec558STvrtko Ursulin 820109ec558STvrtko Ursulin return ++attr; 821109ec558STvrtko Ursulin } 822109ec558STvrtko Ursulin 823109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 824109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 825109ec558STvrtko Ursulin const char *str) 826109ec558STvrtko Ursulin { 8272bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 828109ec558STvrtko Ursulin attr->attr.attr.name = name; 829109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 830109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 831109ec558STvrtko Ursulin attr->event_str = str; 832109ec558STvrtko Ursulin 833109ec558STvrtko Ursulin return ++attr; 834109ec558STvrtko Ursulin } 835109ec558STvrtko Ursulin 836109ec558STvrtko Ursulin static struct attribute ** 837908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 838109ec558STvrtko Ursulin { 839908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 840109ec558STvrtko Ursulin static const struct { 841109ec558STvrtko Ursulin u64 config; 842109ec558STvrtko Ursulin const char *name; 843109ec558STvrtko Ursulin const char *unit; 844109ec558STvrtko Ursulin } events[] = { 845109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 846109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 847109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 848109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 849109ec558STvrtko Ursulin }; 850109ec558STvrtko Ursulin static const struct { 851109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 852109ec558STvrtko Ursulin char *name; 853109ec558STvrtko Ursulin } engine_events[] = { 854109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 855109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 856109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 857109ec558STvrtko Ursulin }; 858109ec558STvrtko Ursulin unsigned int count = 0; 859109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 860109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 861109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 862109ec558STvrtko Ursulin struct intel_engine_cs *engine; 863109ec558STvrtko Ursulin enum intel_engine_id id; 864109ec558STvrtko Ursulin unsigned int i; 865109ec558STvrtko Ursulin 866109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 867109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 868109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 869109ec558STvrtko Ursulin count++; 870109ec558STvrtko Ursulin } 871109ec558STvrtko Ursulin 872109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 873109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 874109ec558STvrtko Ursulin if (!engine_event_status(engine, 875109ec558STvrtko Ursulin engine_events[i].sample)) 876109ec558STvrtko Ursulin count++; 877109ec558STvrtko Ursulin } 878109ec558STvrtko Ursulin } 879109ec558STvrtko Ursulin 880109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 881dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 882109ec558STvrtko Ursulin if (!i915_attr) 883109ec558STvrtko Ursulin goto err_alloc; 884109ec558STvrtko Ursulin 885dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 886109ec558STvrtko Ursulin if (!pmu_attr) 887109ec558STvrtko Ursulin goto err_alloc; 888109ec558STvrtko Ursulin 889109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 890dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 891109ec558STvrtko Ursulin if (!attr) 892109ec558STvrtko Ursulin goto err_alloc; 893109ec558STvrtko Ursulin 894109ec558STvrtko Ursulin i915_iter = i915_attr; 895109ec558STvrtko Ursulin pmu_iter = pmu_attr; 896109ec558STvrtko Ursulin attr_iter = attr; 897109ec558STvrtko Ursulin 898109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 899109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 900109ec558STvrtko Ursulin char *str; 901109ec558STvrtko Ursulin 902109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 903109ec558STvrtko Ursulin continue; 904109ec558STvrtko Ursulin 905109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 906109ec558STvrtko Ursulin if (!str) 907109ec558STvrtko Ursulin goto err; 908109ec558STvrtko Ursulin 909109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 910109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 911109ec558STvrtko Ursulin 912109ec558STvrtko Ursulin if (events[i].unit) { 913109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 914109ec558STvrtko Ursulin if (!str) 915109ec558STvrtko Ursulin goto err; 916109ec558STvrtko Ursulin 917109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 918109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 919109ec558STvrtko Ursulin } 920109ec558STvrtko Ursulin } 921109ec558STvrtko Ursulin 922109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 923109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 924109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 925109ec558STvrtko Ursulin char *str; 926109ec558STvrtko Ursulin 927109ec558STvrtko Ursulin if (engine_event_status(engine, 928109ec558STvrtko Ursulin engine_events[i].sample)) 929109ec558STvrtko Ursulin continue; 930109ec558STvrtko Ursulin 931109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 932109ec558STvrtko Ursulin engine->name, engine_events[i].name); 933109ec558STvrtko Ursulin if (!str) 934109ec558STvrtko Ursulin goto err; 935109ec558STvrtko Ursulin 936109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 937109ec558STvrtko Ursulin i915_iter = 938109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9398810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 940109ec558STvrtko Ursulin engine->instance, 941109ec558STvrtko Ursulin engine_events[i].sample)); 942109ec558STvrtko Ursulin 943109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 944109ec558STvrtko Ursulin engine->name, engine_events[i].name); 945109ec558STvrtko Ursulin if (!str) 946109ec558STvrtko Ursulin goto err; 947109ec558STvrtko Ursulin 948109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 949109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 950109ec558STvrtko Ursulin } 951109ec558STvrtko Ursulin } 952109ec558STvrtko Ursulin 953908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 954908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 955109ec558STvrtko Ursulin 956109ec558STvrtko Ursulin return attr; 957109ec558STvrtko Ursulin 958109ec558STvrtko Ursulin err:; 959109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 960109ec558STvrtko Ursulin kfree((*attr_iter)->name); 961109ec558STvrtko Ursulin 962109ec558STvrtko Ursulin err_alloc: 963109ec558STvrtko Ursulin kfree(attr); 964109ec558STvrtko Ursulin kfree(i915_attr); 965109ec558STvrtko Ursulin kfree(pmu_attr); 966109ec558STvrtko Ursulin 967109ec558STvrtko Ursulin return NULL; 968109ec558STvrtko Ursulin } 969109ec558STvrtko Ursulin 970908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 971109ec558STvrtko Ursulin { 972109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 973109ec558STvrtko Ursulin 974109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 975109ec558STvrtko Ursulin kfree((*attr_iter)->name); 976109ec558STvrtko Ursulin 977109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 978908091c8STvrtko Ursulin kfree(pmu->i915_attr); 979908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 980109ec558STvrtko Ursulin 981109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 982908091c8STvrtko Ursulin pmu->i915_attr = NULL; 983908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 984109ec558STvrtko Ursulin } 985109ec558STvrtko Ursulin 986b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 987b46a33e2STvrtko Ursulin { 988b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 989b46a33e2STvrtko Ursulin 990b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 991b46a33e2STvrtko Ursulin 992b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9930426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 994b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 995b46a33e2STvrtko Ursulin 996b46a33e2STvrtko Ursulin return 0; 997b46a33e2STvrtko Ursulin } 998b46a33e2STvrtko Ursulin 999b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1000b46a33e2STvrtko Ursulin { 1001b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1002b46a33e2STvrtko Ursulin unsigned int target; 1003b46a33e2STvrtko Ursulin 1004b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1005b46a33e2STvrtko Ursulin 1006b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1007b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1008b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1009b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1010b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1011b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1012b46a33e2STvrtko Ursulin } 1013b46a33e2STvrtko Ursulin } 1014b46a33e2STvrtko Ursulin 1015b46a33e2STvrtko Ursulin return 0; 1016b46a33e2STvrtko Ursulin } 1017b46a33e2STvrtko Ursulin 1018b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1019b46a33e2STvrtko Ursulin 1020908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1021b46a33e2STvrtko Ursulin { 1022b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1023b46a33e2STvrtko Ursulin int ret; 1024b46a33e2STvrtko Ursulin 1025b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1026b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1027b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1028b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1029b46a33e2STvrtko Ursulin if (ret < 0) 1030b46a33e2STvrtko Ursulin return ret; 1031b46a33e2STvrtko Ursulin 1032b46a33e2STvrtko Ursulin slot = ret; 1033908091c8STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &pmu->node); 1034b46a33e2STvrtko Ursulin if (ret) { 1035b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1036b46a33e2STvrtko Ursulin return ret; 1037b46a33e2STvrtko Ursulin } 1038b46a33e2STvrtko Ursulin 1039b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1040b46a33e2STvrtko Ursulin return 0; 1041b46a33e2STvrtko Ursulin } 1042b46a33e2STvrtko Ursulin 1043908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1044b46a33e2STvrtko Ursulin { 1045b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1046908091c8STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node)); 1047b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1048b46a33e2STvrtko Ursulin } 1049b46a33e2STvrtko Ursulin 1050b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1051b46a33e2STvrtko Ursulin { 1052908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1053b46a33e2STvrtko Ursulin int ret; 1054b46a33e2STvrtko Ursulin 1055b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1056b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1057b46a33e2STvrtko Ursulin return; 1058b46a33e2STvrtko Ursulin } 1059b46a33e2STvrtko Ursulin 1060908091c8STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(pmu); 1061109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1062109ec558STvrtko Ursulin ret = -ENOMEM; 1063109ec558STvrtko Ursulin goto err; 1064109ec558STvrtko Ursulin } 1065109ec558STvrtko Ursulin 1066908091c8STvrtko Ursulin pmu->base.attr_groups = i915_pmu_attr_groups; 1067908091c8STvrtko Ursulin pmu->base.task_ctx_nr = perf_invalid_context; 1068908091c8STvrtko Ursulin pmu->base.event_init = i915_pmu_event_init; 1069908091c8STvrtko Ursulin pmu->base.add = i915_pmu_event_add; 1070908091c8STvrtko Ursulin pmu->base.del = i915_pmu_event_del; 1071908091c8STvrtko Ursulin pmu->base.start = i915_pmu_event_start; 1072908091c8STvrtko Ursulin pmu->base.stop = i915_pmu_event_stop; 1073908091c8STvrtko Ursulin pmu->base.read = i915_pmu_event_read; 1074908091c8STvrtko Ursulin pmu->base.event_idx = i915_pmu_event_event_idx; 1075b46a33e2STvrtko Ursulin 1076908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1077908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1078908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1079b46a33e2STvrtko Ursulin 1080908091c8STvrtko Ursulin ret = perf_pmu_register(&pmu->base, "i915", -1); 1081b46a33e2STvrtko Ursulin if (ret) 1082b46a33e2STvrtko Ursulin goto err; 1083b46a33e2STvrtko Ursulin 1084908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1085b46a33e2STvrtko Ursulin if (ret) 1086b46a33e2STvrtko Ursulin goto err_unreg; 1087b46a33e2STvrtko Ursulin 1088b46a33e2STvrtko Ursulin return; 1089b46a33e2STvrtko Ursulin 1090b46a33e2STvrtko Ursulin err_unreg: 1091908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1092b46a33e2STvrtko Ursulin err: 1093908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1094908091c8STvrtko Ursulin free_event_attributes(pmu); 1095b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1096b46a33e2STvrtko Ursulin } 1097b46a33e2STvrtko Ursulin 1098b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1099b46a33e2STvrtko Ursulin { 1100908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1101908091c8STvrtko Ursulin 1102908091c8STvrtko Ursulin if (!pmu->base.event_init) 1103b46a33e2STvrtko Ursulin return; 1104b46a33e2STvrtko Ursulin 1105908091c8STvrtko Ursulin WARN_ON(pmu->enable); 1106b46a33e2STvrtko Ursulin 1107908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1108b46a33e2STvrtko Ursulin 1109908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1110b46a33e2STvrtko Ursulin 1111908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1112908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1113908091c8STvrtko Ursulin free_event_attributes(pmu); 1114b46a33e2STvrtko Ursulin } 1115