1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 11112ed2d3SChris Wilson 12058a9b43SMichal Wajdeczko #include "i915_drv.h" 13ecbb5fb7SJani Nikula #include "i915_pmu.h" 14ecbb5fb7SJani Nikula #include "intel_pm.h" 15b46a33e2STvrtko Ursulin 16b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 17b46a33e2STvrtko Ursulin #define FREQUENCY 200 18b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 19b46a33e2STvrtko Ursulin 20b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 21b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 22b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 23b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 24b46a33e2STvrtko Ursulin 25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 26b46a33e2STvrtko Ursulin 27141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 28b46a33e2STvrtko Ursulin 29b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 30b46a33e2STvrtko Ursulin { 31b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 32b46a33e2STvrtko Ursulin } 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin if (is_engine_config(config)) 57b46a33e2STvrtko Ursulin return engine_config_sample(config); 58b46a33e2STvrtko Ursulin else 59b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 60b46a33e2STvrtko Ursulin } 61b46a33e2STvrtko Ursulin 62b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 63b46a33e2STvrtko Ursulin { 64b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 65b46a33e2STvrtko Ursulin } 66b46a33e2STvrtko Ursulin 67b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 68b46a33e2STvrtko Ursulin { 69b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 70b46a33e2STvrtko Ursulin } 71b46a33e2STvrtko Ursulin 72b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 73b46a33e2STvrtko Ursulin { 74b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 75b46a33e2STvrtko Ursulin } 76b46a33e2STvrtko Ursulin 77908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 78feff0dc6STvrtko Ursulin { 79908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 80feff0dc6STvrtko Ursulin u64 enable; 81feff0dc6STvrtko Ursulin 82feff0dc6STvrtko Ursulin /* 83feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 84feff0dc6STvrtko Ursulin * 85feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 86feff0dc6STvrtko Ursulin */ 87908091c8STvrtko Ursulin enable = pmu->enable; 88feff0dc6STvrtko Ursulin 89feff0dc6STvrtko Ursulin /* 90feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 91feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 92feff0dc6STvrtko Ursulin */ 93feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 94feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 95feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 96feff0dc6STvrtko Ursulin 97feff0dc6STvrtko Ursulin /* 98feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 99feff0dc6STvrtko Ursulin * running so clear those bits out. 100feff0dc6STvrtko Ursulin */ 101feff0dc6STvrtko Ursulin if (!gpu_active) 102feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 103b3add01eSTvrtko Ursulin /* 104b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 105b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 106b3add01eSTvrtko Ursulin */ 107bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 108b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 109feff0dc6STvrtko Ursulin 110feff0dc6STvrtko Ursulin /* 111feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 112feff0dc6STvrtko Ursulin */ 113feff0dc6STvrtko Ursulin return enable; 114feff0dc6STvrtko Ursulin } 115feff0dc6STvrtko Ursulin 116feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 117feff0dc6STvrtko Ursulin { 118908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 119908091c8STvrtko Ursulin 120908091c8STvrtko Ursulin if (!pmu->base.event_init) 121feff0dc6STvrtko Ursulin return; 122feff0dc6STvrtko Ursulin 123908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 124feff0dc6STvrtko Ursulin /* 125feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 126feff0dc6STvrtko Ursulin * GPU went idle. 127feff0dc6STvrtko Ursulin */ 128908091c8STvrtko Ursulin pmu->timer_enabled = pmu_needs_timer(pmu, false); 129908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 130feff0dc6STvrtko Ursulin } 131feff0dc6STvrtko Ursulin 132908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 133feff0dc6STvrtko Ursulin { 134908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 135908091c8STvrtko Ursulin pmu->timer_enabled = true; 136908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 137908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 138feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 139feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 140feff0dc6STvrtko Ursulin } 141feff0dc6STvrtko Ursulin } 142feff0dc6STvrtko Ursulin 143feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 144feff0dc6STvrtko Ursulin { 145908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 146908091c8STvrtko Ursulin 147908091c8STvrtko Ursulin if (!pmu->base.event_init) 148feff0dc6STvrtko Ursulin return; 149feff0dc6STvrtko Ursulin 150908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 151feff0dc6STvrtko Ursulin /* 152feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 153feff0dc6STvrtko Ursulin */ 154908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 155908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 156feff0dc6STvrtko Ursulin } 157feff0dc6STvrtko Ursulin 158b46a33e2STvrtko Ursulin static void 1599f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 160b46a33e2STvrtko Ursulin { 1619f473ecfSTvrtko Ursulin sample->cur += val; 162b46a33e2STvrtko Ursulin } 163b46a33e2STvrtko Ursulin 1649f473ecfSTvrtko Ursulin static void 16508ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns) 166b46a33e2STvrtko Ursulin { 16708ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 16808ce5c64STvrtko Ursulin struct intel_uncore *uncore = gt->uncore; 169b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 170b46a33e2STvrtko Ursulin enum intel_engine_id id; 17100e27cbeSChris Wilson intel_wakeref_t wakeref; 172d0aa694bSChris Wilson unsigned long flags; 173b46a33e2STvrtko Ursulin 17428fba096STvrtko Ursulin if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 175b46a33e2STvrtko Ursulin return; 176b46a33e2STvrtko Ursulin 177d0aa694bSChris Wilson wakeref = 0; 17808ce5c64STvrtko Ursulin if (READ_ONCE(gt->awake)) 17928fba096STvrtko Ursulin wakeref = intel_runtime_pm_get_if_in_use(&i915->runtime_pm); 18000e27cbeSChris Wilson if (!wakeref) 181b46a33e2STvrtko Ursulin return; 182b46a33e2STvrtko Ursulin 18328fba096STvrtko Ursulin spin_lock_irqsave(&uncore->lock, flags); 18428fba096STvrtko Ursulin for_each_engine(engine, i915, id) { 185d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 186d0aa694bSChris Wilson bool busy; 187b46a33e2STvrtko Ursulin u32 val; 188b46a33e2STvrtko Ursulin 18928fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 190d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 191d0aa694bSChris Wilson continue; 192b46a33e2STvrtko Ursulin 1939f473ecfSTvrtko Ursulin if (val & RING_WAIT) 194d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1959f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 196d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 197b46a33e2STvrtko Ursulin 198d0aa694bSChris Wilson /* 199d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 200d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 201d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 202d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 203d0aa694bSChris Wilson * busy if either waiting or !idle. 204d0aa694bSChris Wilson */ 205d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 206d0aa694bSChris Wilson if (!busy) { 20728fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 208d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 209d0aa694bSChris Wilson } 210d0aa694bSChris Wilson if (busy) 211d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 212d0aa694bSChris Wilson } 21328fba096STvrtko Ursulin spin_unlock_irqrestore(&uncore->lock, flags); 214b46a33e2STvrtko Ursulin 21528fba096STvrtko Ursulin intel_runtime_pm_put(&i915->runtime_pm, wakeref); 216b46a33e2STvrtko Ursulin } 217b46a33e2STvrtko Ursulin 2189f473ecfSTvrtko Ursulin static void 2199f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2209f473ecfSTvrtko Ursulin { 2219f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2229f473ecfSTvrtko Ursulin } 2239f473ecfSTvrtko Ursulin 2249f473ecfSTvrtko Ursulin static void 22508ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 226b46a33e2STvrtko Ursulin { 22708ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 22808ce5c64STvrtko Ursulin struct intel_uncore *uncore = gt->uncore; 22908ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 23008ce5c64STvrtko Ursulin 23108ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 232b46a33e2STvrtko Ursulin u32 val; 233b46a33e2STvrtko Ursulin 23408ce5c64STvrtko Ursulin val = i915->gt_pm.rps.cur_freq; 23508ce5c64STvrtko Ursulin if (gt->awake) { 236d4225a53SChris Wilson intel_wakeref_t wakeref; 23700e27cbeSChris Wilson 23808ce5c64STvrtko Ursulin with_intel_runtime_pm_if_in_use(&i915->runtime_pm, 239c447ff7dSDaniele Ceraolo Spurio wakeref) { 24008ce5c64STvrtko Ursulin val = intel_uncore_read_notrace(uncore, 2415a31d30bSTvrtko Ursulin GEN6_RPSTAT1); 24208ce5c64STvrtko Ursulin val = intel_get_cagf(i915, val); 2435a31d30bSTvrtko Ursulin } 244b46a33e2STvrtko Ursulin } 245b46a33e2STvrtko Ursulin 24608ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 24708ce5c64STvrtko Ursulin intel_gpu_freq(i915, val), 2489f473ecfSTvrtko Ursulin period_ns / 1000); 249b46a33e2STvrtko Ursulin } 250b46a33e2STvrtko Ursulin 25108ce5c64STvrtko Ursulin if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 25208ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 25308ce5c64STvrtko Ursulin intel_gpu_freq(i915, i915->gt_pm.rps.cur_freq), 2549f473ecfSTvrtko Ursulin period_ns / 1000); 255b46a33e2STvrtko Ursulin } 256b46a33e2STvrtko Ursulin } 257b46a33e2STvrtko Ursulin 258b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 259b46a33e2STvrtko Ursulin { 260b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 261b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 262908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 26308ce5c64STvrtko Ursulin struct intel_gt *gt = &i915->gt; 2649f473ecfSTvrtko Ursulin unsigned int period_ns; 2659f473ecfSTvrtko Ursulin ktime_t now; 266b46a33e2STvrtko Ursulin 267908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 268b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 269b46a33e2STvrtko Ursulin 2709f473ecfSTvrtko Ursulin now = ktime_get(); 271908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 272908091c8STvrtko Ursulin pmu->timer_last = now; 273b46a33e2STvrtko Ursulin 2749f473ecfSTvrtko Ursulin /* 2759f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2769f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2779f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2789f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2799f473ecfSTvrtko Ursulin */ 28008ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 28108ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 2829f473ecfSTvrtko Ursulin 2839f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2849f473ecfSTvrtko Ursulin 285b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 286b46a33e2STvrtko Ursulin } 287b46a33e2STvrtko Ursulin 2880cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2890cd4684dSTvrtko Ursulin { 2900cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2910cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2920cd4684dSTvrtko Ursulin u64 sum = 0; 2930cd4684dSTvrtko Ursulin int cpu; 2940cd4684dSTvrtko Ursulin 2950cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2960cd4684dSTvrtko Ursulin return 0; 2970cd4684dSTvrtko Ursulin 2980cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2990cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 3000cd4684dSTvrtko Ursulin 3010cd4684dSTvrtko Ursulin return sum; 3020cd4684dSTvrtko Ursulin } 3030cd4684dSTvrtko Ursulin 304b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 305b2f78cdaSTvrtko Ursulin { 306b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 307b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 308b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 309b2f78cdaSTvrtko Ursulin 310b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 311b2f78cdaSTvrtko Ursulin engine_event_class(event), 312b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 313b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 314b2f78cdaSTvrtko Ursulin return; 315b2f78cdaSTvrtko Ursulin 316b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 317b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 318b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 319b2f78cdaSTvrtko Ursulin } 320b2f78cdaSTvrtko Ursulin 321b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 322b46a33e2STvrtko Ursulin { 323b46a33e2STvrtko Ursulin WARN_ON(event->parent); 324b2f78cdaSTvrtko Ursulin 325b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 326b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 327b46a33e2STvrtko Ursulin } 328b46a33e2STvrtko Ursulin 329109ec558STvrtko Ursulin static int 330109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 331109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 332b46a33e2STvrtko Ursulin { 333109ec558STvrtko Ursulin switch (sample) { 334b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 335b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 336b46a33e2STvrtko Ursulin break; 337b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 338109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 339b46a33e2STvrtko Ursulin return -ENODEV; 340b46a33e2STvrtko Ursulin break; 341b46a33e2STvrtko Ursulin default: 342b46a33e2STvrtko Ursulin return -ENOENT; 343b46a33e2STvrtko Ursulin } 344b46a33e2STvrtko Ursulin 345b46a33e2STvrtko Ursulin return 0; 346b46a33e2STvrtko Ursulin } 347b46a33e2STvrtko Ursulin 348109ec558STvrtko Ursulin static int 349109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 350109ec558STvrtko Ursulin { 351109ec558STvrtko Ursulin switch (config) { 352109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 353109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 354109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 355109ec558STvrtko Ursulin return -ENODEV; 356109ec558STvrtko Ursulin /* Fall-through. */ 357109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 358109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 359109ec558STvrtko Ursulin return -ENODEV; 360109ec558STvrtko Ursulin break; 361109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 362109ec558STvrtko Ursulin break; 363109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 364109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 365109ec558STvrtko Ursulin return -ENODEV; 366109ec558STvrtko Ursulin break; 367109ec558STvrtko Ursulin default: 368109ec558STvrtko Ursulin return -ENOENT; 369109ec558STvrtko Ursulin } 370109ec558STvrtko Ursulin 371109ec558STvrtko Ursulin return 0; 372109ec558STvrtko Ursulin } 373109ec558STvrtko Ursulin 374109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 375109ec558STvrtko Ursulin { 376109ec558STvrtko Ursulin struct drm_i915_private *i915 = 377109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 378109ec558STvrtko Ursulin struct intel_engine_cs *engine; 379b2f78cdaSTvrtko Ursulin u8 sample; 380b2f78cdaSTvrtko Ursulin int ret; 381109ec558STvrtko Ursulin 382109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 383109ec558STvrtko Ursulin engine_event_instance(event)); 384109ec558STvrtko Ursulin if (!engine) 385109ec558STvrtko Ursulin return -ENODEV; 386109ec558STvrtko Ursulin 387b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 388b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 389b2f78cdaSTvrtko Ursulin if (ret) 390b2f78cdaSTvrtko Ursulin return ret; 391b2f78cdaSTvrtko Ursulin 392b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 393b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 394b2f78cdaSTvrtko Ursulin 395b2f78cdaSTvrtko Ursulin return ret; 396109ec558STvrtko Ursulin } 397109ec558STvrtko Ursulin 398b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 399b46a33e2STvrtko Ursulin { 400b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 401b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 4020426c046STvrtko Ursulin int ret; 403b46a33e2STvrtko Ursulin 404b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 405b46a33e2STvrtko Ursulin return -ENOENT; 406b46a33e2STvrtko Ursulin 407b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 408b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 409b46a33e2STvrtko Ursulin return -EINVAL; 410b46a33e2STvrtko Ursulin 411b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 412b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 413b46a33e2STvrtko Ursulin 414b46a33e2STvrtko Ursulin if (event->cpu < 0) 415b46a33e2STvrtko Ursulin return -EINVAL; 416b46a33e2STvrtko Ursulin 4170426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4180426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 41900a79722STvrtko Ursulin return -EINVAL; 420b46a33e2STvrtko Ursulin 421109ec558STvrtko Ursulin if (is_engine_event(event)) 422b46a33e2STvrtko Ursulin ret = engine_event_init(event); 423109ec558STvrtko Ursulin else 424109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 425b46a33e2STvrtko Ursulin if (ret) 426b46a33e2STvrtko Ursulin return ret; 427b46a33e2STvrtko Ursulin 428b46a33e2STvrtko Ursulin if (!event->parent) 429b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 430b46a33e2STvrtko Ursulin 431b46a33e2STvrtko Ursulin return 0; 432b46a33e2STvrtko Ursulin } 433b46a33e2STvrtko Ursulin 434*518ea582STvrtko Ursulin static u64 __get_rc6(struct intel_gt *gt) 4351fe699e3STvrtko Ursulin { 436*518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 4371fe699e3STvrtko Ursulin u64 val; 4381fe699e3STvrtko Ursulin 43905273c95SChris Wilson val = intel_rc6_residency_ns(i915, 44005273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4411fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4421fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4431fe699e3STvrtko Ursulin 4441fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4451fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4461fe699e3STvrtko Ursulin 4471fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4481fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4491fe699e3STvrtko Ursulin 45005273c95SChris Wilson return val; 45105273c95SChris Wilson } 45205273c95SChris Wilson 453*518ea582STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 45405273c95SChris Wilson { 45505273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 456*518ea582STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 457d858d569SDaniele Ceraolo Spurio struct intel_runtime_pm *rpm = &i915->runtime_pm; 458908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 45900e27cbeSChris Wilson intel_wakeref_t wakeref; 46005273c95SChris Wilson unsigned long flags; 46105273c95SChris Wilson u64 val; 46205273c95SChris Wilson 463d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(rpm); 46400e27cbeSChris Wilson if (wakeref) { 465*518ea582STvrtko Ursulin val = __get_rc6(gt); 466d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(rpm, wakeref); 4671fe699e3STvrtko Ursulin 4681fe699e3STvrtko Ursulin /* 4691fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4701fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4711fe699e3STvrtko Ursulin * previously. 4721fe699e3STvrtko Ursulin */ 4731fe699e3STvrtko Ursulin 474908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4751fe699e3STvrtko Ursulin 476908091c8STvrtko Ursulin if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 477908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 478908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 4791fe699e3STvrtko Ursulin } else { 480908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4811fe699e3STvrtko Ursulin } 4821fe699e3STvrtko Ursulin 483908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 4841fe699e3STvrtko Ursulin } else { 485d858d569SDaniele Ceraolo Spurio struct device *kdev = rpm->kdev; 4861fe699e3STvrtko Ursulin 4871fe699e3STvrtko Ursulin /* 4881fe699e3STvrtko Ursulin * We are runtime suspended. 4891fe699e3STvrtko Ursulin * 4901fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4911fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4921fe699e3STvrtko Ursulin * counter value. 4931fe699e3STvrtko Ursulin */ 494908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4951fe699e3STvrtko Ursulin 4962924bdeeSTvrtko Ursulin /* 4972924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4982924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4992924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 5002924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 5012924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 5022924bdeeSTvrtko Ursulin * 5032924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 5042924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 5052924bdeeSTvrtko Ursulin * known RC6 value. 5062924bdeeSTvrtko Ursulin */ 5073b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 5083b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 5093b4ed2e2SVincent Guittot 510908091c8STvrtko Ursulin if (!pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 511908091c8STvrtko Ursulin pmu->suspended_time_last = val; 5121fe699e3STvrtko Ursulin 513908091c8STvrtko Ursulin val -= pmu->suspended_time_last; 514908091c8STvrtko Ursulin val += pmu->sample[__I915_SAMPLE_RC6].cur; 5151fe699e3STvrtko Ursulin 516908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 517908091c8STvrtko Ursulin } else if (pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 518908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5192924bdeeSTvrtko Ursulin } else { 520908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6].cur; 5212924bdeeSTvrtko Ursulin } 5222924bdeeSTvrtko Ursulin 523908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 5241fe699e3STvrtko Ursulin } 5251fe699e3STvrtko Ursulin 5261fe699e3STvrtko Ursulin return val; 52705273c95SChris Wilson #else 528*518ea582STvrtko Ursulin return __get_rc6(gt); 52905273c95SChris Wilson #endif 5301fe699e3STvrtko Ursulin } 5311fe699e3STvrtko Ursulin 532ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 533b46a33e2STvrtko Ursulin { 534b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 535b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 536908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 537b46a33e2STvrtko Ursulin u64 val = 0; 538b46a33e2STvrtko Ursulin 539b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 540b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 541b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 542b46a33e2STvrtko Ursulin 543b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 544b46a33e2STvrtko Ursulin engine_event_class(event), 545b46a33e2STvrtko Ursulin engine_event_instance(event)); 546b46a33e2STvrtko Ursulin 547b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 548b46a33e2STvrtko Ursulin /* Do nothing */ 549b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 550b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 551b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 552b46a33e2STvrtko Ursulin } else { 553b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 554b46a33e2STvrtko Ursulin } 555b46a33e2STvrtko Ursulin } else { 556b46a33e2STvrtko Ursulin switch (event->attr.config) { 557b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 558b46a33e2STvrtko Ursulin val = 559908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 5609f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 561b46a33e2STvrtko Ursulin break; 562b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 563b46a33e2STvrtko Ursulin val = 564908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 5659f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 566b46a33e2STvrtko Ursulin break; 5670cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5680cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5690cd4684dSTvrtko Ursulin break; 5706060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 571*518ea582STvrtko Ursulin val = get_rc6(&i915->gt); 5726060b6aeSTvrtko Ursulin break; 573b46a33e2STvrtko Ursulin } 574b46a33e2STvrtko Ursulin } 575b46a33e2STvrtko Ursulin 576b46a33e2STvrtko Ursulin return val; 577b46a33e2STvrtko Ursulin } 578b46a33e2STvrtko Ursulin 579b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 580b46a33e2STvrtko Ursulin { 581b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 582b46a33e2STvrtko Ursulin u64 prev, new; 583b46a33e2STvrtko Ursulin 584b46a33e2STvrtko Ursulin again: 585b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 586ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 587b46a33e2STvrtko Ursulin 588b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 589b46a33e2STvrtko Ursulin goto again; 590b46a33e2STvrtko Ursulin 591b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 592b46a33e2STvrtko Ursulin } 593b46a33e2STvrtko Ursulin 594b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 595b46a33e2STvrtko Ursulin { 596b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 597b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 598b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 599908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 600b46a33e2STvrtko Ursulin unsigned long flags; 601b46a33e2STvrtko Ursulin 602908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 603b46a33e2STvrtko Ursulin 604b46a33e2STvrtko Ursulin /* 605b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 606b46a33e2STvrtko Ursulin * the event reference counter. 607b46a33e2STvrtko Ursulin */ 608908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 609908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 610908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 611908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 612908091c8STvrtko Ursulin pmu->enable_count[bit]++; 613b46a33e2STvrtko Ursulin 614b46a33e2STvrtko Ursulin /* 615feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 616feff0dc6STvrtko Ursulin */ 617908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 618feff0dc6STvrtko Ursulin 619feff0dc6STvrtko Ursulin /* 620b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 621b46a33e2STvrtko Ursulin * is stored per engine. 622b46a33e2STvrtko Ursulin */ 623b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 624b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 625b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 626b46a33e2STvrtko Ursulin 627b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 628b46a33e2STvrtko Ursulin engine_event_class(event), 629b46a33e2STvrtko Ursulin engine_event_instance(event)); 630b46a33e2STvrtko Ursulin 63126a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 63226a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 63326a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 63426a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 63526a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 63626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 637b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 63826a11deeSTvrtko Ursulin 63926a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 640b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 641b46a33e2STvrtko Ursulin } 642b46a33e2STvrtko Ursulin 643908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 644ad055fb8STvrtko Ursulin 645b46a33e2STvrtko Ursulin /* 646b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 647b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 648b46a33e2STvrtko Ursulin * an existing non-zero value. 649b46a33e2STvrtko Ursulin */ 650ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 651b46a33e2STvrtko Ursulin } 652b46a33e2STvrtko Ursulin 653b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 654b46a33e2STvrtko Ursulin { 655b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 656b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 657b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 658908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 659b46a33e2STvrtko Ursulin unsigned long flags; 660b46a33e2STvrtko Ursulin 661908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 662b46a33e2STvrtko Ursulin 663b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 664b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 665b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 666b46a33e2STvrtko Ursulin 667b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 668b46a33e2STvrtko Ursulin engine_event_class(event), 669b46a33e2STvrtko Ursulin engine_event_instance(event)); 67026a11deeSTvrtko Ursulin 67126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 67226a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 673b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 67426a11deeSTvrtko Ursulin 675b46a33e2STvrtko Ursulin /* 676b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 677b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 678b46a33e2STvrtko Ursulin */ 679b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 680b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 681b46a33e2STvrtko Ursulin } 682b46a33e2STvrtko Ursulin 683908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 684908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 685b46a33e2STvrtko Ursulin /* 686b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 687b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 688b46a33e2STvrtko Ursulin */ 689908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 690908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 691908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 692feff0dc6STvrtko Ursulin } 693b46a33e2STvrtko Ursulin 694908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 695b46a33e2STvrtko Ursulin } 696b46a33e2STvrtko Ursulin 697b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 698b46a33e2STvrtko Ursulin { 699b46a33e2STvrtko Ursulin i915_pmu_enable(event); 700b46a33e2STvrtko Ursulin event->hw.state = 0; 701b46a33e2STvrtko Ursulin } 702b46a33e2STvrtko Ursulin 703b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 704b46a33e2STvrtko Ursulin { 705b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 706b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 707b46a33e2STvrtko Ursulin i915_pmu_disable(event); 708b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 709b46a33e2STvrtko Ursulin } 710b46a33e2STvrtko Ursulin 711b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 712b46a33e2STvrtko Ursulin { 713b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 714b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 715b46a33e2STvrtko Ursulin 716b46a33e2STvrtko Ursulin return 0; 717b46a33e2STvrtko Ursulin } 718b46a33e2STvrtko Ursulin 719b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 720b46a33e2STvrtko Ursulin { 721b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 722b46a33e2STvrtko Ursulin } 723b46a33e2STvrtko Ursulin 724b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 725b46a33e2STvrtko Ursulin { 726b46a33e2STvrtko Ursulin return 0; 727b46a33e2STvrtko Ursulin } 728b46a33e2STvrtko Ursulin 729b7d3aabfSChris Wilson struct i915_str_attribute { 730b7d3aabfSChris Wilson struct device_attribute attr; 731b7d3aabfSChris Wilson const char *str; 732b7d3aabfSChris Wilson }; 733b7d3aabfSChris Wilson 734b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 735b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 736b46a33e2STvrtko Ursulin { 737b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 738b46a33e2STvrtko Ursulin 739b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 740b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 741b46a33e2STvrtko Ursulin } 742b46a33e2STvrtko Ursulin 743b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 744b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 745b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 746b7d3aabfSChris Wilson .str = _config, } \ 747b46a33e2STvrtko Ursulin })[0].attr.attr) 748b46a33e2STvrtko Ursulin 749b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 750b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 751b46a33e2STvrtko Ursulin NULL, 752b46a33e2STvrtko Ursulin }; 753b46a33e2STvrtko Ursulin 754b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 755b46a33e2STvrtko Ursulin .name = "format", 756b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 757b46a33e2STvrtko Ursulin }; 758b46a33e2STvrtko Ursulin 759b7d3aabfSChris Wilson struct i915_ext_attribute { 760b7d3aabfSChris Wilson struct device_attribute attr; 761b7d3aabfSChris Wilson unsigned long val; 762b7d3aabfSChris Wilson }; 763b7d3aabfSChris Wilson 764b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 765b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 766b46a33e2STvrtko Ursulin { 767b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 768b46a33e2STvrtko Ursulin 769b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 770b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 771b46a33e2STvrtko Ursulin } 772b46a33e2STvrtko Ursulin 773109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 774b46a33e2STvrtko Ursulin .name = "events", 775109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 776b46a33e2STvrtko Ursulin }; 777b46a33e2STvrtko Ursulin 778b46a33e2STvrtko Ursulin static ssize_t 779b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 780b46a33e2STvrtko Ursulin struct device_attribute *attr, 781b46a33e2STvrtko Ursulin char *buf) 782b46a33e2STvrtko Ursulin { 783b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 784b46a33e2STvrtko Ursulin } 785b46a33e2STvrtko Ursulin 786b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 787b46a33e2STvrtko Ursulin 788b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 789b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 790b46a33e2STvrtko Ursulin NULL, 791b46a33e2STvrtko Ursulin }; 792b46a33e2STvrtko Ursulin 793109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 794b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 795b46a33e2STvrtko Ursulin }; 796b46a33e2STvrtko Ursulin 797b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 798b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 799b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 800b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 801b46a33e2STvrtko Ursulin NULL 802b46a33e2STvrtko Ursulin }; 803b46a33e2STvrtko Ursulin 804109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 805109ec558STvrtko Ursulin { \ 806109ec558STvrtko Ursulin .config = (__config), \ 807109ec558STvrtko Ursulin .name = (__name), \ 808109ec558STvrtko Ursulin .unit = (__unit), \ 809109ec558STvrtko Ursulin } 810109ec558STvrtko Ursulin 811109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 812109ec558STvrtko Ursulin { \ 813109ec558STvrtko Ursulin .sample = (__sample), \ 814109ec558STvrtko Ursulin .name = (__name), \ 815109ec558STvrtko Ursulin } 816109ec558STvrtko Ursulin 817109ec558STvrtko Ursulin static struct i915_ext_attribute * 818109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 819109ec558STvrtko Ursulin { 8202bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 821109ec558STvrtko Ursulin attr->attr.attr.name = name; 822109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 823109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 824109ec558STvrtko Ursulin attr->val = config; 825109ec558STvrtko Ursulin 826109ec558STvrtko Ursulin return ++attr; 827109ec558STvrtko Ursulin } 828109ec558STvrtko Ursulin 829109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 830109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 831109ec558STvrtko Ursulin const char *str) 832109ec558STvrtko Ursulin { 8332bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 834109ec558STvrtko Ursulin attr->attr.attr.name = name; 835109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 836109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 837109ec558STvrtko Ursulin attr->event_str = str; 838109ec558STvrtko Ursulin 839109ec558STvrtko Ursulin return ++attr; 840109ec558STvrtko Ursulin } 841109ec558STvrtko Ursulin 842109ec558STvrtko Ursulin static struct attribute ** 843908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 844109ec558STvrtko Ursulin { 845908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 846109ec558STvrtko Ursulin static const struct { 847109ec558STvrtko Ursulin u64 config; 848109ec558STvrtko Ursulin const char *name; 849109ec558STvrtko Ursulin const char *unit; 850109ec558STvrtko Ursulin } events[] = { 851109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 852109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 853109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 854109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 855109ec558STvrtko Ursulin }; 856109ec558STvrtko Ursulin static const struct { 857109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 858109ec558STvrtko Ursulin char *name; 859109ec558STvrtko Ursulin } engine_events[] = { 860109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 861109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 862109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 863109ec558STvrtko Ursulin }; 864109ec558STvrtko Ursulin unsigned int count = 0; 865109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 866109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 867109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 868109ec558STvrtko Ursulin struct intel_engine_cs *engine; 869109ec558STvrtko Ursulin enum intel_engine_id id; 870109ec558STvrtko Ursulin unsigned int i; 871109ec558STvrtko Ursulin 872109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 873109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 874109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 875109ec558STvrtko Ursulin count++; 876109ec558STvrtko Ursulin } 877109ec558STvrtko Ursulin 878109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 879109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 880109ec558STvrtko Ursulin if (!engine_event_status(engine, 881109ec558STvrtko Ursulin engine_events[i].sample)) 882109ec558STvrtko Ursulin count++; 883109ec558STvrtko Ursulin } 884109ec558STvrtko Ursulin } 885109ec558STvrtko Ursulin 886109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 887dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 888109ec558STvrtko Ursulin if (!i915_attr) 889109ec558STvrtko Ursulin goto err_alloc; 890109ec558STvrtko Ursulin 891dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 892109ec558STvrtko Ursulin if (!pmu_attr) 893109ec558STvrtko Ursulin goto err_alloc; 894109ec558STvrtko Ursulin 895109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 896dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 897109ec558STvrtko Ursulin if (!attr) 898109ec558STvrtko Ursulin goto err_alloc; 899109ec558STvrtko Ursulin 900109ec558STvrtko Ursulin i915_iter = i915_attr; 901109ec558STvrtko Ursulin pmu_iter = pmu_attr; 902109ec558STvrtko Ursulin attr_iter = attr; 903109ec558STvrtko Ursulin 904109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 905109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 906109ec558STvrtko Ursulin char *str; 907109ec558STvrtko Ursulin 908109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 909109ec558STvrtko Ursulin continue; 910109ec558STvrtko Ursulin 911109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 912109ec558STvrtko Ursulin if (!str) 913109ec558STvrtko Ursulin goto err; 914109ec558STvrtko Ursulin 915109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 916109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 917109ec558STvrtko Ursulin 918109ec558STvrtko Ursulin if (events[i].unit) { 919109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 920109ec558STvrtko Ursulin if (!str) 921109ec558STvrtko Ursulin goto err; 922109ec558STvrtko Ursulin 923109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 924109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 925109ec558STvrtko Ursulin } 926109ec558STvrtko Ursulin } 927109ec558STvrtko Ursulin 928109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 929109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 930109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 931109ec558STvrtko Ursulin char *str; 932109ec558STvrtko Ursulin 933109ec558STvrtko Ursulin if (engine_event_status(engine, 934109ec558STvrtko Ursulin engine_events[i].sample)) 935109ec558STvrtko Ursulin continue; 936109ec558STvrtko Ursulin 937109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 938109ec558STvrtko Ursulin engine->name, engine_events[i].name); 939109ec558STvrtko Ursulin if (!str) 940109ec558STvrtko Ursulin goto err; 941109ec558STvrtko Ursulin 942109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 943109ec558STvrtko Ursulin i915_iter = 944109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9458810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 946109ec558STvrtko Ursulin engine->instance, 947109ec558STvrtko Ursulin engine_events[i].sample)); 948109ec558STvrtko Ursulin 949109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 950109ec558STvrtko Ursulin engine->name, engine_events[i].name); 951109ec558STvrtko Ursulin if (!str) 952109ec558STvrtko Ursulin goto err; 953109ec558STvrtko Ursulin 954109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 955109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 956109ec558STvrtko Ursulin } 957109ec558STvrtko Ursulin } 958109ec558STvrtko Ursulin 959908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 960908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 961109ec558STvrtko Ursulin 962109ec558STvrtko Ursulin return attr; 963109ec558STvrtko Ursulin 964109ec558STvrtko Ursulin err:; 965109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 966109ec558STvrtko Ursulin kfree((*attr_iter)->name); 967109ec558STvrtko Ursulin 968109ec558STvrtko Ursulin err_alloc: 969109ec558STvrtko Ursulin kfree(attr); 970109ec558STvrtko Ursulin kfree(i915_attr); 971109ec558STvrtko Ursulin kfree(pmu_attr); 972109ec558STvrtko Ursulin 973109ec558STvrtko Ursulin return NULL; 974109ec558STvrtko Ursulin } 975109ec558STvrtko Ursulin 976908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 977109ec558STvrtko Ursulin { 978109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 979109ec558STvrtko Ursulin 980109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 981109ec558STvrtko Ursulin kfree((*attr_iter)->name); 982109ec558STvrtko Ursulin 983109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 984908091c8STvrtko Ursulin kfree(pmu->i915_attr); 985908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 986109ec558STvrtko Ursulin 987109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 988908091c8STvrtko Ursulin pmu->i915_attr = NULL; 989908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 990109ec558STvrtko Ursulin } 991109ec558STvrtko Ursulin 992b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 993b46a33e2STvrtko Ursulin { 994b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 995b46a33e2STvrtko Ursulin 996b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 997b46a33e2STvrtko Ursulin 998b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9990426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 1000b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1001b46a33e2STvrtko Ursulin 1002b46a33e2STvrtko Ursulin return 0; 1003b46a33e2STvrtko Ursulin } 1004b46a33e2STvrtko Ursulin 1005b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1006b46a33e2STvrtko Ursulin { 1007b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1008b46a33e2STvrtko Ursulin unsigned int target; 1009b46a33e2STvrtko Ursulin 1010b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1011b46a33e2STvrtko Ursulin 1012b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1013b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1014b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1015b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1016b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1017b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1018b46a33e2STvrtko Ursulin } 1019b46a33e2STvrtko Ursulin } 1020b46a33e2STvrtko Ursulin 1021b46a33e2STvrtko Ursulin return 0; 1022b46a33e2STvrtko Ursulin } 1023b46a33e2STvrtko Ursulin 1024b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1025b46a33e2STvrtko Ursulin 1026908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1027b46a33e2STvrtko Ursulin { 1028b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1029b46a33e2STvrtko Ursulin int ret; 1030b46a33e2STvrtko Ursulin 1031b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1032b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1033b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1034b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1035b46a33e2STvrtko Ursulin if (ret < 0) 1036b46a33e2STvrtko Ursulin return ret; 1037b46a33e2STvrtko Ursulin 1038b46a33e2STvrtko Ursulin slot = ret; 1039908091c8STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &pmu->node); 1040b46a33e2STvrtko Ursulin if (ret) { 1041b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1042b46a33e2STvrtko Ursulin return ret; 1043b46a33e2STvrtko Ursulin } 1044b46a33e2STvrtko Ursulin 1045b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1046b46a33e2STvrtko Ursulin return 0; 1047b46a33e2STvrtko Ursulin } 1048b46a33e2STvrtko Ursulin 1049908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1050b46a33e2STvrtko Ursulin { 1051b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1052908091c8STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node)); 1053b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1054b46a33e2STvrtko Ursulin } 1055b46a33e2STvrtko Ursulin 1056b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1057b46a33e2STvrtko Ursulin { 1058908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1059b46a33e2STvrtko Ursulin int ret; 1060b46a33e2STvrtko Ursulin 1061b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1062b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1063b46a33e2STvrtko Ursulin return; 1064b46a33e2STvrtko Ursulin } 1065b46a33e2STvrtko Ursulin 1066908091c8STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(pmu); 1067109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1068109ec558STvrtko Ursulin ret = -ENOMEM; 1069109ec558STvrtko Ursulin goto err; 1070109ec558STvrtko Ursulin } 1071109ec558STvrtko Ursulin 1072908091c8STvrtko Ursulin pmu->base.attr_groups = i915_pmu_attr_groups; 1073908091c8STvrtko Ursulin pmu->base.task_ctx_nr = perf_invalid_context; 1074908091c8STvrtko Ursulin pmu->base.event_init = i915_pmu_event_init; 1075908091c8STvrtko Ursulin pmu->base.add = i915_pmu_event_add; 1076908091c8STvrtko Ursulin pmu->base.del = i915_pmu_event_del; 1077908091c8STvrtko Ursulin pmu->base.start = i915_pmu_event_start; 1078908091c8STvrtko Ursulin pmu->base.stop = i915_pmu_event_stop; 1079908091c8STvrtko Ursulin pmu->base.read = i915_pmu_event_read; 1080908091c8STvrtko Ursulin pmu->base.event_idx = i915_pmu_event_event_idx; 1081b46a33e2STvrtko Ursulin 1082908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1083908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1084908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1085b46a33e2STvrtko Ursulin 1086908091c8STvrtko Ursulin ret = perf_pmu_register(&pmu->base, "i915", -1); 1087b46a33e2STvrtko Ursulin if (ret) 1088b46a33e2STvrtko Ursulin goto err; 1089b46a33e2STvrtko Ursulin 1090908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1091b46a33e2STvrtko Ursulin if (ret) 1092b46a33e2STvrtko Ursulin goto err_unreg; 1093b46a33e2STvrtko Ursulin 1094b46a33e2STvrtko Ursulin return; 1095b46a33e2STvrtko Ursulin 1096b46a33e2STvrtko Ursulin err_unreg: 1097908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1098b46a33e2STvrtko Ursulin err: 1099908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1100908091c8STvrtko Ursulin free_event_attributes(pmu); 1101b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1102b46a33e2STvrtko Ursulin } 1103b46a33e2STvrtko Ursulin 1104b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1105b46a33e2STvrtko Ursulin { 1106908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1107908091c8STvrtko Ursulin 1108908091c8STvrtko Ursulin if (!pmu->base.event_init) 1109b46a33e2STvrtko Ursulin return; 1110b46a33e2STvrtko Ursulin 1111908091c8STvrtko Ursulin WARN_ON(pmu->enable); 1112b46a33e2STvrtko Ursulin 1113908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1114b46a33e2STvrtko Ursulin 1115908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1116b46a33e2STvrtko Ursulin 1117908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1118908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1119908091c8STvrtko Ursulin free_event_attributes(pmu); 1120b46a33e2STvrtko Ursulin } 1121