xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 3e7abf8141935ded77abeb622480bf4a14241ece)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14c1132367SAndi Shyti #include "gt/intel_rc6.h"
15*3e7abf81SAndi Shyti #include "gt/intel_rps.h"
16112ed2d3SChris Wilson 
17058a9b43SMichal Wajdeczko #include "i915_drv.h"
18ecbb5fb7SJani Nikula #include "i915_pmu.h"
19ecbb5fb7SJani Nikula #include "intel_pm.h"
20b46a33e2STvrtko Ursulin 
21b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
22b46a33e2STvrtko Ursulin #define FREQUENCY 200
23b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
26b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
27b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
28b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
29b46a33e2STvrtko Ursulin 
30b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
31b46a33e2STvrtko Ursulin 
32141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
33b46a33e2STvrtko Ursulin 
34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
35b46a33e2STvrtko Ursulin {
36b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
37b46a33e2STvrtko Ursulin }
38b46a33e2STvrtko Ursulin 
39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
40b46a33e2STvrtko Ursulin {
41b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
42b46a33e2STvrtko Ursulin }
43b46a33e2STvrtko Ursulin 
44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
45b46a33e2STvrtko Ursulin {
46b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
47b46a33e2STvrtko Ursulin }
48b46a33e2STvrtko Ursulin 
49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
50b46a33e2STvrtko Ursulin {
51b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
52b46a33e2STvrtko Ursulin }
53b46a33e2STvrtko Ursulin 
54b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
55b46a33e2STvrtko Ursulin {
56b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
57b46a33e2STvrtko Ursulin }
58b46a33e2STvrtko Ursulin 
59b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
60b46a33e2STvrtko Ursulin {
61b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
62b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
63b46a33e2STvrtko Ursulin 	else
64b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
65b46a33e2STvrtko Ursulin }
66b46a33e2STvrtko Ursulin 
67b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
68b46a33e2STvrtko Ursulin {
69b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
70b46a33e2STvrtko Ursulin }
71b46a33e2STvrtko Ursulin 
72b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
73b46a33e2STvrtko Ursulin {
74b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
75b46a33e2STvrtko Ursulin }
76b46a33e2STvrtko Ursulin 
77b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
78b46a33e2STvrtko Ursulin {
79b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
80b46a33e2STvrtko Ursulin }
81b46a33e2STvrtko Ursulin 
82908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
83feff0dc6STvrtko Ursulin {
84908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
85feff0dc6STvrtko Ursulin 	u64 enable;
86feff0dc6STvrtko Ursulin 
87feff0dc6STvrtko Ursulin 	/*
88feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
89feff0dc6STvrtko Ursulin 	 *
90feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
91feff0dc6STvrtko Ursulin 	 */
92908091c8STvrtko Ursulin 	enable = pmu->enable;
93feff0dc6STvrtko Ursulin 
94feff0dc6STvrtko Ursulin 	/*
95feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
96feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
97feff0dc6STvrtko Ursulin 	 */
98feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
99feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
100feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
101feff0dc6STvrtko Ursulin 
102feff0dc6STvrtko Ursulin 	/*
103feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
104feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
105feff0dc6STvrtko Ursulin 	 */
106feff0dc6STvrtko Ursulin 	if (!gpu_active)
107feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
108b3add01eSTvrtko Ursulin 	/*
109b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
110b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
111b3add01eSTvrtko Ursulin 	 */
112bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
113b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
114feff0dc6STvrtko Ursulin 
115feff0dc6STvrtko Ursulin 	/*
116feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
117feff0dc6STvrtko Ursulin 	 */
118feff0dc6STvrtko Ursulin 	return enable;
119feff0dc6STvrtko Ursulin }
120feff0dc6STvrtko Ursulin 
121c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt)
12216ffe73cSChris Wilson {
12316ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
12416ffe73cSChris Wilson 	u64 val;
12516ffe73cSChris Wilson 
126c1132367SAndi Shyti 	val = intel_rc6_residency_ns(&gt->rc6,
12716ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
12816ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
12916ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
13016ffe73cSChris Wilson 
13116ffe73cSChris Wilson 	if (HAS_RC6p(i915))
132c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
13316ffe73cSChris Wilson 
13416ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
135c1132367SAndi Shyti 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
13616ffe73cSChris Wilson 
13716ffe73cSChris Wilson 	return val;
13816ffe73cSChris Wilson }
13916ffe73cSChris Wilson 
14016ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
14116ffe73cSChris Wilson 
14216ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
14316ffe73cSChris Wilson {
14416ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
14516ffe73cSChris Wilson }
14616ffe73cSChris Wilson 
14716ffe73cSChris Wilson static u64 __pmu_estimate_rc6(struct i915_pmu *pmu)
14816ffe73cSChris Wilson {
14916ffe73cSChris Wilson 	u64 val;
15016ffe73cSChris Wilson 
15116ffe73cSChris Wilson 	/*
15216ffe73cSChris Wilson 	 * We think we are runtime suspended.
15316ffe73cSChris Wilson 	 *
15416ffe73cSChris Wilson 	 * Report the delta from when the device was suspended to now,
15516ffe73cSChris Wilson 	 * on top of the last known real value, as the approximated RC6
15616ffe73cSChris Wilson 	 * counter value.
15716ffe73cSChris Wilson 	 */
15816ffe73cSChris Wilson 	val = ktime_since(pmu->sleep_last);
15916ffe73cSChris Wilson 	val += pmu->sample[__I915_SAMPLE_RC6].cur;
16016ffe73cSChris Wilson 
16116ffe73cSChris Wilson 	pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
16216ffe73cSChris Wilson 
16316ffe73cSChris Wilson 	return val;
16416ffe73cSChris Wilson }
16516ffe73cSChris Wilson 
16616ffe73cSChris Wilson static u64 __pmu_update_rc6(struct i915_pmu *pmu, u64 val)
16716ffe73cSChris Wilson {
16816ffe73cSChris Wilson 	/*
16916ffe73cSChris Wilson 	 * If we are coming back from being runtime suspended we must
17016ffe73cSChris Wilson 	 * be careful not to report a larger value than returned
17116ffe73cSChris Wilson 	 * previously.
17216ffe73cSChris Wilson 	 */
17316ffe73cSChris Wilson 	if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
17416ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
17516ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
17616ffe73cSChris Wilson 	} else {
17716ffe73cSChris Wilson 		val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
17816ffe73cSChris Wilson 	}
17916ffe73cSChris Wilson 
18016ffe73cSChris Wilson 	return val;
18116ffe73cSChris Wilson }
18216ffe73cSChris Wilson 
18316ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
18416ffe73cSChris Wilson {
18516ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
18616ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
18716ffe73cSChris Wilson 	unsigned long flags;
18816ffe73cSChris Wilson 	u64 val;
18916ffe73cSChris Wilson 
19016ffe73cSChris Wilson 	val = 0;
19116ffe73cSChris Wilson 	if (intel_gt_pm_get_if_awake(gt)) {
19216ffe73cSChris Wilson 		val = __get_rc6(gt);
19316ffe73cSChris Wilson 		intel_gt_pm_put(gt);
19416ffe73cSChris Wilson 	}
19516ffe73cSChris Wilson 
19616ffe73cSChris Wilson 	spin_lock_irqsave(&pmu->lock, flags);
19716ffe73cSChris Wilson 
19816ffe73cSChris Wilson 	if (val)
19916ffe73cSChris Wilson 		val = __pmu_update_rc6(pmu, val);
20016ffe73cSChris Wilson 	else
20116ffe73cSChris Wilson 		val = __pmu_estimate_rc6(pmu);
20216ffe73cSChris Wilson 
20316ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
20416ffe73cSChris Wilson 
20516ffe73cSChris Wilson 	return val;
20616ffe73cSChris Wilson }
20716ffe73cSChris Wilson 
20816ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
209feff0dc6STvrtko Ursulin {
210908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
211908091c8STvrtko Ursulin 
21216ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
21316ffe73cSChris Wilson 		__pmu_update_rc6(pmu, __get_rc6(&i915->gt));
214feff0dc6STvrtko Ursulin 
21516ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
216feff0dc6STvrtko Ursulin }
217feff0dc6STvrtko Ursulin 
21816ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915)
21916ffe73cSChris Wilson {
22016ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
22116ffe73cSChris Wilson 
22216ffe73cSChris Wilson 	/* Estimate how long we slept and accumulate that into rc6 counters */
22316ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
22416ffe73cSChris Wilson 		__pmu_estimate_rc6(pmu);
22516ffe73cSChris Wilson }
22616ffe73cSChris Wilson 
22716ffe73cSChris Wilson #else
22816ffe73cSChris Wilson 
22916ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
23016ffe73cSChris Wilson {
23116ffe73cSChris Wilson 	return __get_rc6(gt);
23216ffe73cSChris Wilson }
23316ffe73cSChris Wilson 
23416ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
23516ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) {}
23616ffe73cSChris Wilson 
23716ffe73cSChris Wilson #endif
23816ffe73cSChris Wilson 
239908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
240feff0dc6STvrtko Ursulin {
241908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
242908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
243908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
244908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
245feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
246feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
247feff0dc6STvrtko Ursulin 	}
248feff0dc6STvrtko Ursulin }
249feff0dc6STvrtko Ursulin 
25016ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
25116ffe73cSChris Wilson {
25216ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
25316ffe73cSChris Wilson 
25416ffe73cSChris Wilson 	if (!pmu->base.event_init)
25516ffe73cSChris Wilson 		return;
25616ffe73cSChris Wilson 
25716ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
25816ffe73cSChris Wilson 
25916ffe73cSChris Wilson 	park_rc6(i915);
26016ffe73cSChris Wilson 
26116ffe73cSChris Wilson 	/*
26216ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
26316ffe73cSChris Wilson 	 * GPU went idle.
26416ffe73cSChris Wilson 	 */
26516ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
26616ffe73cSChris Wilson 
26716ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
26816ffe73cSChris Wilson }
26916ffe73cSChris Wilson 
270feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
271feff0dc6STvrtko Ursulin {
272908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
273908091c8STvrtko Ursulin 
274908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
275feff0dc6STvrtko Ursulin 		return;
276feff0dc6STvrtko Ursulin 
277908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
27816ffe73cSChris Wilson 
279feff0dc6STvrtko Ursulin 	/*
280feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
281feff0dc6STvrtko Ursulin 	 */
282908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
28316ffe73cSChris Wilson 
28416ffe73cSChris Wilson 	unpark_rc6(i915);
28516ffe73cSChris Wilson 
286908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
287feff0dc6STvrtko Ursulin }
288feff0dc6STvrtko Ursulin 
289b46a33e2STvrtko Ursulin static void
2909f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
291b46a33e2STvrtko Ursulin {
2929f473ecfSTvrtko Ursulin 	sample->cur += val;
293b46a33e2STvrtko Ursulin }
294b46a33e2STvrtko Ursulin 
2959f473ecfSTvrtko Ursulin static void
29608ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns)
297b46a33e2STvrtko Ursulin {
29808ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
299b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
300b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
301b46a33e2STvrtko Ursulin 
30228fba096STvrtko Ursulin 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
303b46a33e2STvrtko Ursulin 		return;
304b46a33e2STvrtko Ursulin 
305c6e07adaSChris Wilson 	for_each_engine(engine, gt, id) {
306d0aa694bSChris Wilson 		struct intel_engine_pmu *pmu = &engine->pmu;
30751fbd8deSChris Wilson 		unsigned long flags;
308d0aa694bSChris Wilson 		bool busy;
309b46a33e2STvrtko Ursulin 		u32 val;
310b46a33e2STvrtko Ursulin 
31151fbd8deSChris Wilson 		if (!intel_engine_pm_get_if_awake(engine))
31251fbd8deSChris Wilson 			continue;
31351fbd8deSChris Wilson 
31451fbd8deSChris Wilson 		spin_lock_irqsave(&engine->uncore->lock, flags);
31551fbd8deSChris Wilson 
31628fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_CTL);
317d0aa694bSChris Wilson 		if (val == 0) /* powerwell off => engine idle */
31851fbd8deSChris Wilson 			goto skip;
319b46a33e2STvrtko Ursulin 
3209f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
321d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3229f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
323d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
324b46a33e2STvrtko Ursulin 
32554fc577dSTvrtko Ursulin 		/* No need to sample when busy stats are supported. */
32654fc577dSTvrtko Ursulin 		if (intel_engine_supports_stats(engine))
32754fc577dSTvrtko Ursulin 			goto skip;
32854fc577dSTvrtko Ursulin 
329d0aa694bSChris Wilson 		/*
330d0aa694bSChris Wilson 		 * While waiting on a semaphore or event, MI_MODE reports the
331d0aa694bSChris Wilson 		 * ring as idle. However, previously using the seqno, and with
332d0aa694bSChris Wilson 		 * execlists sampling, we account for the ring waiting as the
333d0aa694bSChris Wilson 		 * engine being busy. Therefore, we record the sample as being
334d0aa694bSChris Wilson 		 * busy if either waiting or !idle.
335d0aa694bSChris Wilson 		 */
336d0aa694bSChris Wilson 		busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
337d0aa694bSChris Wilson 		if (!busy) {
33828fba096STvrtko Ursulin 			val = ENGINE_READ_FW(engine, RING_MI_MODE);
339d0aa694bSChris Wilson 			busy = !(val & MODE_IDLE);
340d0aa694bSChris Wilson 		}
341d0aa694bSChris Wilson 		if (busy)
342d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
343b46a33e2STvrtko Ursulin 
34451fbd8deSChris Wilson skip:
34551fbd8deSChris Wilson 		spin_unlock_irqrestore(&engine->uncore->lock, flags);
34651fbd8deSChris Wilson 		intel_engine_pm_put(engine);
34751fbd8deSChris Wilson 	}
348b46a33e2STvrtko Ursulin }
349b46a33e2STvrtko Ursulin 
3509f473ecfSTvrtko Ursulin static void
3519f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3529f473ecfSTvrtko Ursulin {
3539f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3549f473ecfSTvrtko Ursulin }
3559f473ecfSTvrtko Ursulin 
3569f473ecfSTvrtko Ursulin static void
35708ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
358b46a33e2STvrtko Ursulin {
35908ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
36008ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
36108ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
362*3e7abf81SAndi Shyti 	struct intel_rps *rps = &gt->rps;
36308ce5c64STvrtko Ursulin 
36408ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
365b46a33e2STvrtko Ursulin 		u32 val;
366b46a33e2STvrtko Ursulin 
367*3e7abf81SAndi Shyti 		val = rps->cur_freq;
36851fbd8deSChris Wilson 		if (intel_gt_pm_get_if_awake(gt)) {
36951fbd8deSChris Wilson 			val = intel_uncore_read_notrace(uncore, GEN6_RPSTAT1);
370*3e7abf81SAndi Shyti 			val = intel_get_cagf(rps, val);
37151fbd8deSChris Wilson 			intel_gt_pm_put(gt);
372b46a33e2STvrtko Ursulin 		}
373b46a33e2STvrtko Ursulin 
37408ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
375*3e7abf81SAndi Shyti 				intel_gpu_freq(rps, val),
3769f473ecfSTvrtko Ursulin 				period_ns / 1000);
377b46a33e2STvrtko Ursulin 	}
378b46a33e2STvrtko Ursulin 
37908ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
38008ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
381*3e7abf81SAndi Shyti 				intel_gpu_freq(rps, rps->cur_freq),
3829f473ecfSTvrtko Ursulin 				period_ns / 1000);
383b46a33e2STvrtko Ursulin 	}
384b46a33e2STvrtko Ursulin }
385b46a33e2STvrtko Ursulin 
386b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
387b46a33e2STvrtko Ursulin {
388b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
389b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
390908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
39108ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
3929f473ecfSTvrtko Ursulin 	unsigned int period_ns;
3939f473ecfSTvrtko Ursulin 	ktime_t now;
394b46a33e2STvrtko Ursulin 
395908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
396b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
397b46a33e2STvrtko Ursulin 
3989f473ecfSTvrtko Ursulin 	now = ktime_get();
399908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
400908091c8STvrtko Ursulin 	pmu->timer_last = now;
401b46a33e2STvrtko Ursulin 
4029f473ecfSTvrtko Ursulin 	/*
4039f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4049f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4059f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4069f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4079f473ecfSTvrtko Ursulin 	 */
40808ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
40908ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4109f473ecfSTvrtko Ursulin 
4119f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4129f473ecfSTvrtko Ursulin 
413b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
414b46a33e2STvrtko Ursulin }
415b46a33e2STvrtko Ursulin 
4160cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4170cd4684dSTvrtko Ursulin {
4180cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4190cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4200cd4684dSTvrtko Ursulin 	u64 sum = 0;
4210cd4684dSTvrtko Ursulin 	int cpu;
4220cd4684dSTvrtko Ursulin 
4230cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4240cd4684dSTvrtko Ursulin 		return 0;
4250cd4684dSTvrtko Ursulin 
4260cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4270cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4280cd4684dSTvrtko Ursulin 
4290cd4684dSTvrtko Ursulin 	return sum;
4300cd4684dSTvrtko Ursulin }
4310cd4684dSTvrtko Ursulin 
432b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
433b2f78cdaSTvrtko Ursulin {
434b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
435b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
436b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
437b2f78cdaSTvrtko Ursulin 
438b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
439b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
440b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
441b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
442b2f78cdaSTvrtko Ursulin 		return;
443b2f78cdaSTvrtko Ursulin 
444b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
445b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
446b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
447b2f78cdaSTvrtko Ursulin }
448b2f78cdaSTvrtko Ursulin 
449b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
450b46a33e2STvrtko Ursulin {
451b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
452b2f78cdaSTvrtko Ursulin 
453b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
454b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
455b46a33e2STvrtko Ursulin }
456b46a33e2STvrtko Ursulin 
457109ec558STvrtko Ursulin static int
458109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
459109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
460b46a33e2STvrtko Ursulin {
461109ec558STvrtko Ursulin 	switch (sample) {
462b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
463b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
464b46a33e2STvrtko Ursulin 		break;
465b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
466109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
467b46a33e2STvrtko Ursulin 			return -ENODEV;
468b46a33e2STvrtko Ursulin 		break;
469b46a33e2STvrtko Ursulin 	default:
470b46a33e2STvrtko Ursulin 		return -ENOENT;
471b46a33e2STvrtko Ursulin 	}
472b46a33e2STvrtko Ursulin 
473b46a33e2STvrtko Ursulin 	return 0;
474b46a33e2STvrtko Ursulin }
475b46a33e2STvrtko Ursulin 
476109ec558STvrtko Ursulin static int
477109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
478109ec558STvrtko Ursulin {
479109ec558STvrtko Ursulin 	switch (config) {
480109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
481109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
482109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
483109ec558STvrtko Ursulin 			return -ENODEV;
484109ec558STvrtko Ursulin 		/* Fall-through. */
485109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
486109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
487109ec558STvrtko Ursulin 			return -ENODEV;
488109ec558STvrtko Ursulin 		break;
489109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
490109ec558STvrtko Ursulin 		break;
491109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
492109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
493109ec558STvrtko Ursulin 			return -ENODEV;
494109ec558STvrtko Ursulin 		break;
495109ec558STvrtko Ursulin 	default:
496109ec558STvrtko Ursulin 		return -ENOENT;
497109ec558STvrtko Ursulin 	}
498109ec558STvrtko Ursulin 
499109ec558STvrtko Ursulin 	return 0;
500109ec558STvrtko Ursulin }
501109ec558STvrtko Ursulin 
502109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
503109ec558STvrtko Ursulin {
504109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
505109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
506109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
507b2f78cdaSTvrtko Ursulin 	u8 sample;
508b2f78cdaSTvrtko Ursulin 	int ret;
509109ec558STvrtko Ursulin 
510109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
511109ec558STvrtko Ursulin 					  engine_event_instance(event));
512109ec558STvrtko Ursulin 	if (!engine)
513109ec558STvrtko Ursulin 		return -ENODEV;
514109ec558STvrtko Ursulin 
515b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
516b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
517b2f78cdaSTvrtko Ursulin 	if (ret)
518b2f78cdaSTvrtko Ursulin 		return ret;
519b2f78cdaSTvrtko Ursulin 
520b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
521b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
522b2f78cdaSTvrtko Ursulin 
523b2f78cdaSTvrtko Ursulin 	return ret;
524109ec558STvrtko Ursulin }
525109ec558STvrtko Ursulin 
526b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
527b46a33e2STvrtko Ursulin {
528b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
529b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
5300426c046STvrtko Ursulin 	int ret;
531b46a33e2STvrtko Ursulin 
532b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
533b46a33e2STvrtko Ursulin 		return -ENOENT;
534b46a33e2STvrtko Ursulin 
535b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
536b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
537b46a33e2STvrtko Ursulin 		return -EINVAL;
538b46a33e2STvrtko Ursulin 
539b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
540b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
541b46a33e2STvrtko Ursulin 
542b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
543b46a33e2STvrtko Ursulin 		return -EINVAL;
544b46a33e2STvrtko Ursulin 
5450426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5460426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
54700a79722STvrtko Ursulin 		return -EINVAL;
548b46a33e2STvrtko Ursulin 
549109ec558STvrtko Ursulin 	if (is_engine_event(event))
550b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
551109ec558STvrtko Ursulin 	else
552109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
553b46a33e2STvrtko Ursulin 	if (ret)
554b46a33e2STvrtko Ursulin 		return ret;
555b46a33e2STvrtko Ursulin 
556b46a33e2STvrtko Ursulin 	if (!event->parent)
557b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
558b46a33e2STvrtko Ursulin 
559b46a33e2STvrtko Ursulin 	return 0;
560b46a33e2STvrtko Ursulin }
561b46a33e2STvrtko Ursulin 
562ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
563b46a33e2STvrtko Ursulin {
564b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
565b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
566908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
567b46a33e2STvrtko Ursulin 	u64 val = 0;
568b46a33e2STvrtko Ursulin 
569b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
570b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
571b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
572b46a33e2STvrtko Ursulin 
573b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
574b46a33e2STvrtko Ursulin 						  engine_event_class(event),
575b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
576b46a33e2STvrtko Ursulin 
577b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
578b46a33e2STvrtko Ursulin 			/* Do nothing */
579b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
580b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
581b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
582b46a33e2STvrtko Ursulin 		} else {
583b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
584b46a33e2STvrtko Ursulin 		}
585b46a33e2STvrtko Ursulin 	} else {
586b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
587b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
588b46a33e2STvrtko Ursulin 			val =
589908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
5909f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
591b46a33e2STvrtko Ursulin 			break;
592b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
593b46a33e2STvrtko Ursulin 			val =
594908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
5959f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
596b46a33e2STvrtko Ursulin 			break;
5970cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5980cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5990cd4684dSTvrtko Ursulin 			break;
6006060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
601518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
6026060b6aeSTvrtko Ursulin 			break;
603b46a33e2STvrtko Ursulin 		}
604b46a33e2STvrtko Ursulin 	}
605b46a33e2STvrtko Ursulin 
606b46a33e2STvrtko Ursulin 	return val;
607b46a33e2STvrtko Ursulin }
608b46a33e2STvrtko Ursulin 
609b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
610b46a33e2STvrtko Ursulin {
611b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
612b46a33e2STvrtko Ursulin 	u64 prev, new;
613b46a33e2STvrtko Ursulin 
614b46a33e2STvrtko Ursulin again:
615b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
616ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
617b46a33e2STvrtko Ursulin 
618b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
619b46a33e2STvrtko Ursulin 		goto again;
620b46a33e2STvrtko Ursulin 
621b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
622b46a33e2STvrtko Ursulin }
623b46a33e2STvrtko Ursulin 
624b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
625b46a33e2STvrtko Ursulin {
626b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
627b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
628b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
629908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
630b46a33e2STvrtko Ursulin 	unsigned long flags;
631b46a33e2STvrtko Ursulin 
632908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
633b46a33e2STvrtko Ursulin 
634b46a33e2STvrtko Ursulin 	/*
635b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
636b46a33e2STvrtko Ursulin 	 * the event reference counter.
637b46a33e2STvrtko Ursulin 	 */
638908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
639908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
640908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
641908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
642908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
643b46a33e2STvrtko Ursulin 
644b46a33e2STvrtko Ursulin 	/*
645feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
646feff0dc6STvrtko Ursulin 	 */
647908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
648feff0dc6STvrtko Ursulin 
649feff0dc6STvrtko Ursulin 	/*
650b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
651b46a33e2STvrtko Ursulin 	 * is stored per engine.
652b46a33e2STvrtko Ursulin 	 */
653b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
654b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
655b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
656b46a33e2STvrtko Ursulin 
657b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
658b46a33e2STvrtko Ursulin 						  engine_event_class(event),
659b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
660b46a33e2STvrtko Ursulin 
66126a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
66226a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66326a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
66426a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66526a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
66626a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
667b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
66826a11deeSTvrtko Ursulin 
66926a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
670b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
671b46a33e2STvrtko Ursulin 	}
672b46a33e2STvrtko Ursulin 
673908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
674ad055fb8STvrtko Ursulin 
675b46a33e2STvrtko Ursulin 	/*
676b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
677b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
678b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
679b46a33e2STvrtko Ursulin 	 */
680ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
681b46a33e2STvrtko Ursulin }
682b46a33e2STvrtko Ursulin 
683b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
684b46a33e2STvrtko Ursulin {
685b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
686b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
687b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
688908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
689b46a33e2STvrtko Ursulin 	unsigned long flags;
690b46a33e2STvrtko Ursulin 
691908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
692b46a33e2STvrtko Ursulin 
693b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
694b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
695b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
696b46a33e2STvrtko Ursulin 
697b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
698b46a33e2STvrtko Ursulin 						  engine_event_class(event),
699b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
70026a11deeSTvrtko Ursulin 
70126a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
70226a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
703b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
70426a11deeSTvrtko Ursulin 
705b46a33e2STvrtko Ursulin 		/*
706b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
707b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
708b46a33e2STvrtko Ursulin 		 */
709b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
710b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
711b46a33e2STvrtko Ursulin 	}
712b46a33e2STvrtko Ursulin 
713908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
714908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
715b46a33e2STvrtko Ursulin 	/*
716b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
717b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
718b46a33e2STvrtko Ursulin 	 */
719908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
720908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
721908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
722feff0dc6STvrtko Ursulin 	}
723b46a33e2STvrtko Ursulin 
724908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
725b46a33e2STvrtko Ursulin }
726b46a33e2STvrtko Ursulin 
727b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
728b46a33e2STvrtko Ursulin {
729b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
730b46a33e2STvrtko Ursulin 	event->hw.state = 0;
731b46a33e2STvrtko Ursulin }
732b46a33e2STvrtko Ursulin 
733b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
734b46a33e2STvrtko Ursulin {
735b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
736b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
737b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
738b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
739b46a33e2STvrtko Ursulin }
740b46a33e2STvrtko Ursulin 
741b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
742b46a33e2STvrtko Ursulin {
743b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
744b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
745b46a33e2STvrtko Ursulin 
746b46a33e2STvrtko Ursulin 	return 0;
747b46a33e2STvrtko Ursulin }
748b46a33e2STvrtko Ursulin 
749b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
750b46a33e2STvrtko Ursulin {
751b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
752b46a33e2STvrtko Ursulin }
753b46a33e2STvrtko Ursulin 
754b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
755b46a33e2STvrtko Ursulin {
756b46a33e2STvrtko Ursulin 	return 0;
757b46a33e2STvrtko Ursulin }
758b46a33e2STvrtko Ursulin 
759b7d3aabfSChris Wilson struct i915_str_attribute {
760b7d3aabfSChris Wilson 	struct device_attribute attr;
761b7d3aabfSChris Wilson 	const char *str;
762b7d3aabfSChris Wilson };
763b7d3aabfSChris Wilson 
764b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
765b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
766b46a33e2STvrtko Ursulin {
767b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
768b46a33e2STvrtko Ursulin 
769b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
770b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
771b46a33e2STvrtko Ursulin }
772b46a33e2STvrtko Ursulin 
773b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
774b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
775b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
776b7d3aabfSChris Wilson 		  .str = _config, } \
777b46a33e2STvrtko Ursulin 	})[0].attr.attr)
778b46a33e2STvrtko Ursulin 
779b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
780b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
781b46a33e2STvrtko Ursulin 	NULL,
782b46a33e2STvrtko Ursulin };
783b46a33e2STvrtko Ursulin 
784b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
785b46a33e2STvrtko Ursulin 	.name = "format",
786b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
787b46a33e2STvrtko Ursulin };
788b46a33e2STvrtko Ursulin 
789b7d3aabfSChris Wilson struct i915_ext_attribute {
790b7d3aabfSChris Wilson 	struct device_attribute attr;
791b7d3aabfSChris Wilson 	unsigned long val;
792b7d3aabfSChris Wilson };
793b7d3aabfSChris Wilson 
794b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
795b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
796b46a33e2STvrtko Ursulin {
797b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
798b46a33e2STvrtko Ursulin 
799b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
800b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
801b46a33e2STvrtko Ursulin }
802b46a33e2STvrtko Ursulin 
803109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
804b46a33e2STvrtko Ursulin 	.name = "events",
805109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
806b46a33e2STvrtko Ursulin };
807b46a33e2STvrtko Ursulin 
808b46a33e2STvrtko Ursulin static ssize_t
809b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
810b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
811b46a33e2STvrtko Ursulin 			  char *buf)
812b46a33e2STvrtko Ursulin {
813b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
814b46a33e2STvrtko Ursulin }
815b46a33e2STvrtko Ursulin 
816b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
817b46a33e2STvrtko Ursulin 
818b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
819b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
820b46a33e2STvrtko Ursulin 	NULL,
821b46a33e2STvrtko Ursulin };
822b46a33e2STvrtko Ursulin 
823109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
824b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
825b46a33e2STvrtko Ursulin };
826b46a33e2STvrtko Ursulin 
827b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
828b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
829b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
830b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
831b46a33e2STvrtko Ursulin 	NULL
832b46a33e2STvrtko Ursulin };
833b46a33e2STvrtko Ursulin 
834109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
835109ec558STvrtko Ursulin { \
836109ec558STvrtko Ursulin 	.config = (__config), \
837109ec558STvrtko Ursulin 	.name = (__name), \
838109ec558STvrtko Ursulin 	.unit = (__unit), \
839109ec558STvrtko Ursulin }
840109ec558STvrtko Ursulin 
841109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
842109ec558STvrtko Ursulin { \
843109ec558STvrtko Ursulin 	.sample = (__sample), \
844109ec558STvrtko Ursulin 	.name = (__name), \
845109ec558STvrtko Ursulin }
846109ec558STvrtko Ursulin 
847109ec558STvrtko Ursulin static struct i915_ext_attribute *
848109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
849109ec558STvrtko Ursulin {
8502bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
851109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
852109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
853109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
854109ec558STvrtko Ursulin 	attr->val = config;
855109ec558STvrtko Ursulin 
856109ec558STvrtko Ursulin 	return ++attr;
857109ec558STvrtko Ursulin }
858109ec558STvrtko Ursulin 
859109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
860109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
861109ec558STvrtko Ursulin 	     const char *str)
862109ec558STvrtko Ursulin {
8632bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
864109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
865109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
866109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
867109ec558STvrtko Ursulin 	attr->event_str = str;
868109ec558STvrtko Ursulin 
869109ec558STvrtko Ursulin 	return ++attr;
870109ec558STvrtko Ursulin }
871109ec558STvrtko Ursulin 
872109ec558STvrtko Ursulin static struct attribute **
873908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
874109ec558STvrtko Ursulin {
875908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
876109ec558STvrtko Ursulin 	static const struct {
877109ec558STvrtko Ursulin 		u64 config;
878109ec558STvrtko Ursulin 		const char *name;
879109ec558STvrtko Ursulin 		const char *unit;
880109ec558STvrtko Ursulin 	} events[] = {
881109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
882109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
883109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
884109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
885109ec558STvrtko Ursulin 	};
886109ec558STvrtko Ursulin 	static const struct {
887109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
888109ec558STvrtko Ursulin 		char *name;
889109ec558STvrtko Ursulin 	} engine_events[] = {
890109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
891109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
892109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
893109ec558STvrtko Ursulin 	};
894109ec558STvrtko Ursulin 	unsigned int count = 0;
895109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
896109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
897109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
898109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
899109ec558STvrtko Ursulin 	unsigned int i;
900109ec558STvrtko Ursulin 
901109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
902109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
903109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
904109ec558STvrtko Ursulin 			count++;
905109ec558STvrtko Ursulin 	}
906109ec558STvrtko Ursulin 
907750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
908109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
909109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
910109ec558STvrtko Ursulin 						 engine_events[i].sample))
911109ec558STvrtko Ursulin 				count++;
912109ec558STvrtko Ursulin 		}
913109ec558STvrtko Ursulin 	}
914109ec558STvrtko Ursulin 
915109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
916dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
917109ec558STvrtko Ursulin 	if (!i915_attr)
918109ec558STvrtko Ursulin 		goto err_alloc;
919109ec558STvrtko Ursulin 
920dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
921109ec558STvrtko Ursulin 	if (!pmu_attr)
922109ec558STvrtko Ursulin 		goto err_alloc;
923109ec558STvrtko Ursulin 
924109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
925dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
926109ec558STvrtko Ursulin 	if (!attr)
927109ec558STvrtko Ursulin 		goto err_alloc;
928109ec558STvrtko Ursulin 
929109ec558STvrtko Ursulin 	i915_iter = i915_attr;
930109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
931109ec558STvrtko Ursulin 	attr_iter = attr;
932109ec558STvrtko Ursulin 
933109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
934109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
935109ec558STvrtko Ursulin 		char *str;
936109ec558STvrtko Ursulin 
937109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
938109ec558STvrtko Ursulin 			continue;
939109ec558STvrtko Ursulin 
940109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
941109ec558STvrtko Ursulin 		if (!str)
942109ec558STvrtko Ursulin 			goto err;
943109ec558STvrtko Ursulin 
944109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
945109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
946109ec558STvrtko Ursulin 
947109ec558STvrtko Ursulin 		if (events[i].unit) {
948109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
949109ec558STvrtko Ursulin 			if (!str)
950109ec558STvrtko Ursulin 				goto err;
951109ec558STvrtko Ursulin 
952109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
953109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
954109ec558STvrtko Ursulin 		}
955109ec558STvrtko Ursulin 	}
956109ec558STvrtko Ursulin 
957109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
958750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
959109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
960109ec558STvrtko Ursulin 			char *str;
961109ec558STvrtko Ursulin 
962109ec558STvrtko Ursulin 			if (engine_event_status(engine,
963109ec558STvrtko Ursulin 						engine_events[i].sample))
964109ec558STvrtko Ursulin 				continue;
965109ec558STvrtko Ursulin 
966109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
967109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
968109ec558STvrtko Ursulin 			if (!str)
969109ec558STvrtko Ursulin 				goto err;
970109ec558STvrtko Ursulin 
971109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
972109ec558STvrtko Ursulin 			i915_iter =
973109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9748810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
975750e76b4SChris Wilson 								engine->uabi_instance,
976109ec558STvrtko Ursulin 								engine_events[i].sample));
977109ec558STvrtko Ursulin 
978109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
979109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
980109ec558STvrtko Ursulin 			if (!str)
981109ec558STvrtko Ursulin 				goto err;
982109ec558STvrtko Ursulin 
983109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
984109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
985109ec558STvrtko Ursulin 		}
986109ec558STvrtko Ursulin 	}
987109ec558STvrtko Ursulin 
988908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
989908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
990109ec558STvrtko Ursulin 
991109ec558STvrtko Ursulin 	return attr;
992109ec558STvrtko Ursulin 
993109ec558STvrtko Ursulin err:;
994109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
995109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
996109ec558STvrtko Ursulin 
997109ec558STvrtko Ursulin err_alloc:
998109ec558STvrtko Ursulin 	kfree(attr);
999109ec558STvrtko Ursulin 	kfree(i915_attr);
1000109ec558STvrtko Ursulin 	kfree(pmu_attr);
1001109ec558STvrtko Ursulin 
1002109ec558STvrtko Ursulin 	return NULL;
1003109ec558STvrtko Ursulin }
1004109ec558STvrtko Ursulin 
1005908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1006109ec558STvrtko Ursulin {
1007109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
1008109ec558STvrtko Ursulin 
1009109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1010109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1011109ec558STvrtko Ursulin 
1012109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
1013908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1014908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1015109ec558STvrtko Ursulin 
1016109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
1017908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1018908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1019109ec558STvrtko Ursulin }
1020109ec558STvrtko Ursulin 
1021b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1022b46a33e2STvrtko Ursulin {
1023b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1024b46a33e2STvrtko Ursulin 
1025b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1026b46a33e2STvrtko Ursulin 
1027b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10280426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1029b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1030b46a33e2STvrtko Ursulin 
1031b46a33e2STvrtko Ursulin 	return 0;
1032b46a33e2STvrtko Ursulin }
1033b46a33e2STvrtko Ursulin 
1034b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1035b46a33e2STvrtko Ursulin {
1036b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1037b46a33e2STvrtko Ursulin 	unsigned int target;
1038b46a33e2STvrtko Ursulin 
1039b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1040b46a33e2STvrtko Ursulin 
1041b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1042b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1043b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1044b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1045b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1046b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1047b46a33e2STvrtko Ursulin 		}
1048b46a33e2STvrtko Ursulin 	}
1049b46a33e2STvrtko Ursulin 
1050b46a33e2STvrtko Ursulin 	return 0;
1051b46a33e2STvrtko Ursulin }
1052b46a33e2STvrtko Ursulin 
1053b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1054b46a33e2STvrtko Ursulin 
1055908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1056b46a33e2STvrtko Ursulin {
1057b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1058b46a33e2STvrtko Ursulin 	int ret;
1059b46a33e2STvrtko Ursulin 
1060b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1061b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1062b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1063b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1064b46a33e2STvrtko Ursulin 	if (ret < 0)
1065b46a33e2STvrtko Ursulin 		return ret;
1066b46a33e2STvrtko Ursulin 
1067b46a33e2STvrtko Ursulin 	slot = ret;
1068908091c8STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &pmu->node);
1069b46a33e2STvrtko Ursulin 	if (ret) {
1070b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1071b46a33e2STvrtko Ursulin 		return ret;
1072b46a33e2STvrtko Ursulin 	}
1073b46a33e2STvrtko Ursulin 
1074b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1075b46a33e2STvrtko Ursulin 	return 0;
1076b46a33e2STvrtko Ursulin }
1077b46a33e2STvrtko Ursulin 
1078908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1079b46a33e2STvrtko Ursulin {
1080b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1081908091c8STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node));
1082b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1083b46a33e2STvrtko Ursulin }
1084b46a33e2STvrtko Ursulin 
108505488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915)
108605488673STvrtko Ursulin {
108705488673STvrtko Ursulin 	struct pci_dev *pdev = i915->drm.pdev;
108805488673STvrtko Ursulin 
108905488673STvrtko Ursulin 	/* IGP is 0000:00:02.0 */
109005488673STvrtko Ursulin 	return pci_domain_nr(pdev->bus) == 0 &&
109105488673STvrtko Ursulin 	       pdev->bus->number == 0 &&
109205488673STvrtko Ursulin 	       PCI_SLOT(pdev->devfn) == 2 &&
109305488673STvrtko Ursulin 	       PCI_FUNC(pdev->devfn) == 0;
109405488673STvrtko Ursulin }
109505488673STvrtko Ursulin 
1096b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1097b46a33e2STvrtko Ursulin {
1098908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1099fb26eee0STvrtko Ursulin 	int ret = -ENOMEM;
1100b46a33e2STvrtko Ursulin 
1101b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
110288f8065cSChris Wilson 		dev_info(i915->drm.dev, "PMU not supported for this GPU.");
1103b46a33e2STvrtko Ursulin 		return;
1104b46a33e2STvrtko Ursulin 	}
1105b46a33e2STvrtko Ursulin 
1106908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1107908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1108908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1109b46a33e2STvrtko Ursulin 
111005488673STvrtko Ursulin 	if (!is_igp(i915))
111105488673STvrtko Ursulin 		pmu->name = kasprintf(GFP_KERNEL,
111205488673STvrtko Ursulin 				      "i915-%s",
111305488673STvrtko Ursulin 				      dev_name(i915->drm.dev));
111405488673STvrtko Ursulin 	else
111505488673STvrtko Ursulin 		pmu->name = "i915";
111605488673STvrtko Ursulin 	if (!pmu->name)
1117b46a33e2STvrtko Ursulin 		goto err;
1118b46a33e2STvrtko Ursulin 
1119c442292aSChris Wilson 	i915_pmu_events_attr_group.attrs = create_event_attributes(pmu);
1120c442292aSChris Wilson 	if (!i915_pmu_events_attr_group.attrs)
1121c442292aSChris Wilson 		goto err_name;
1122c442292aSChris Wilson 
1123c442292aSChris Wilson 	pmu->base.attr_groups	= i915_pmu_attr_groups;
1124c442292aSChris Wilson 	pmu->base.task_ctx_nr	= perf_invalid_context;
1125c442292aSChris Wilson 	pmu->base.event_init	= i915_pmu_event_init;
1126c442292aSChris Wilson 	pmu->base.add		= i915_pmu_event_add;
1127c442292aSChris Wilson 	pmu->base.del		= i915_pmu_event_del;
1128c442292aSChris Wilson 	pmu->base.start		= i915_pmu_event_start;
1129c442292aSChris Wilson 	pmu->base.stop		= i915_pmu_event_stop;
1130c442292aSChris Wilson 	pmu->base.read		= i915_pmu_event_read;
1131c442292aSChris Wilson 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1132c442292aSChris Wilson 
113305488673STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
113405488673STvrtko Ursulin 	if (ret)
1135c442292aSChris Wilson 		goto err_attr;
113605488673STvrtko Ursulin 
1137908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1138b46a33e2STvrtko Ursulin 	if (ret)
1139b46a33e2STvrtko Ursulin 		goto err_unreg;
1140b46a33e2STvrtko Ursulin 
1141b46a33e2STvrtko Ursulin 	return;
1142b46a33e2STvrtko Ursulin 
1143b46a33e2STvrtko Ursulin err_unreg:
1144908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1145c442292aSChris Wilson err_attr:
1146c442292aSChris Wilson 	pmu->base.event_init = NULL;
1147c442292aSChris Wilson 	free_event_attributes(pmu);
114805488673STvrtko Ursulin err_name:
114905488673STvrtko Ursulin 	if (!is_igp(i915))
115005488673STvrtko Ursulin 		kfree(pmu->name);
1151b46a33e2STvrtko Ursulin err:
1152c442292aSChris Wilson 	dev_notice(i915->drm.dev, "Failed to register PMU!\n");
1153b46a33e2STvrtko Ursulin }
1154b46a33e2STvrtko Ursulin 
1155b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1156b46a33e2STvrtko Ursulin {
1157908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1158908091c8STvrtko Ursulin 
1159908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1160b46a33e2STvrtko Ursulin 		return;
1161b46a33e2STvrtko Ursulin 
1162908091c8STvrtko Ursulin 	WARN_ON(pmu->enable);
1163b46a33e2STvrtko Ursulin 
1164908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1165b46a33e2STvrtko Ursulin 
1166908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1167b46a33e2STvrtko Ursulin 
1168908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1169908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
117005488673STvrtko Ursulin 	if (!is_igp(i915))
117105488673STvrtko Ursulin 		kfree(pmu->name);
1172908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1173b46a33e2STvrtko Ursulin }
1174