xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 3b4ed2e2eb5583774a1ed4aa4596a5a3c55f2567)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
8*3b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9b46a33e2STvrtko Ursulin #include "i915_pmu.h"
10b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h"
11058a9b43SMichal Wajdeczko #include "i915_drv.h"
12b46a33e2STvrtko Ursulin 
13b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
14b46a33e2STvrtko Ursulin #define FREQUENCY 200
15b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
16b46a33e2STvrtko Ursulin 
17b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
18b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
19b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
20b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
21b46a33e2STvrtko Ursulin 
22b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
23b46a33e2STvrtko Ursulin 
24141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
25b46a33e2STvrtko Ursulin 
26b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
27b46a33e2STvrtko Ursulin {
28b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
29b46a33e2STvrtko Ursulin }
30b46a33e2STvrtko Ursulin 
31b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
32b46a33e2STvrtko Ursulin {
33b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
34b46a33e2STvrtko Ursulin }
35b46a33e2STvrtko Ursulin 
36b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
37b46a33e2STvrtko Ursulin {
38b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
39b46a33e2STvrtko Ursulin }
40b46a33e2STvrtko Ursulin 
41b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
42b46a33e2STvrtko Ursulin {
43b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
44b46a33e2STvrtko Ursulin }
45b46a33e2STvrtko Ursulin 
46b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
47b46a33e2STvrtko Ursulin {
48b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
49b46a33e2STvrtko Ursulin }
50b46a33e2STvrtko Ursulin 
51b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
52b46a33e2STvrtko Ursulin {
53b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
54b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
55b46a33e2STvrtko Ursulin 	else
56b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
57b46a33e2STvrtko Ursulin }
58b46a33e2STvrtko Ursulin 
59b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
60b46a33e2STvrtko Ursulin {
61b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
62b46a33e2STvrtko Ursulin }
63b46a33e2STvrtko Ursulin 
64b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
65b46a33e2STvrtko Ursulin {
66b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
67b46a33e2STvrtko Ursulin }
68b46a33e2STvrtko Ursulin 
69b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
70b46a33e2STvrtko Ursulin {
71b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
72b46a33e2STvrtko Ursulin }
73b46a33e2STvrtko Ursulin 
74feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active)
75feff0dc6STvrtko Ursulin {
76feff0dc6STvrtko Ursulin 	u64 enable;
77feff0dc6STvrtko Ursulin 
78feff0dc6STvrtko Ursulin 	/*
79feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
80feff0dc6STvrtko Ursulin 	 *
81feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
82feff0dc6STvrtko Ursulin 	 */
83feff0dc6STvrtko Ursulin 	enable = i915->pmu.enable;
84feff0dc6STvrtko Ursulin 
85feff0dc6STvrtko Ursulin 	/*
86feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
87feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
88feff0dc6STvrtko Ursulin 	 */
89feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
90feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
91feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
92feff0dc6STvrtko Ursulin 
93feff0dc6STvrtko Ursulin 	/*
94feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
95feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
96feff0dc6STvrtko Ursulin 	 */
97feff0dc6STvrtko Ursulin 	if (!gpu_active)
98feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
99b3add01eSTvrtko Ursulin 	/*
100b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
101b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
102cf669b4eSTvrtko Ursulin 	 *
103cf669b4eSTvrtko Ursulin 	 * Use RCS as proxy for all engines.
104b3add01eSTvrtko Ursulin 	 */
105cf669b4eSTvrtko Ursulin 	else if (intel_engine_supports_stats(i915->engine[RCS]))
106b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
107feff0dc6STvrtko Ursulin 
108feff0dc6STvrtko Ursulin 	/*
109feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
110feff0dc6STvrtko Ursulin 	 */
111feff0dc6STvrtko Ursulin 	return enable;
112feff0dc6STvrtko Ursulin }
113feff0dc6STvrtko Ursulin 
114feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915)
115feff0dc6STvrtko Ursulin {
116feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
117feff0dc6STvrtko Ursulin 		return;
118feff0dc6STvrtko Ursulin 
119feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
120feff0dc6STvrtko Ursulin 	/*
121feff0dc6STvrtko Ursulin 	 * Signal sampling timer to stop if only engine events are enabled and
122feff0dc6STvrtko Ursulin 	 * GPU went idle.
123feff0dc6STvrtko Ursulin 	 */
124feff0dc6STvrtko Ursulin 	i915->pmu.timer_enabled = pmu_needs_timer(i915, false);
125feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
126feff0dc6STvrtko Ursulin }
127feff0dc6STvrtko Ursulin 
128feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915)
129feff0dc6STvrtko Ursulin {
130feff0dc6STvrtko Ursulin 	if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) {
131feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled = true;
1329f473ecfSTvrtko Ursulin 		i915->pmu.timer_last = ktime_get();
133feff0dc6STvrtko Ursulin 		hrtimer_start_range_ns(&i915->pmu.timer,
134feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
135feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
136feff0dc6STvrtko Ursulin 	}
137feff0dc6STvrtko Ursulin }
138feff0dc6STvrtko Ursulin 
139feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
140feff0dc6STvrtko Ursulin {
141feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
142feff0dc6STvrtko Ursulin 		return;
143feff0dc6STvrtko Ursulin 
144feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
145feff0dc6STvrtko Ursulin 	/*
146feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
147feff0dc6STvrtko Ursulin 	 */
148feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
149feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
150feff0dc6STvrtko Ursulin }
151feff0dc6STvrtko Ursulin 
152b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw)
153b46a33e2STvrtko Ursulin {
154b46a33e2STvrtko Ursulin 	if (!fw)
155b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
156b46a33e2STvrtko Ursulin 
157b46a33e2STvrtko Ursulin 	return true;
158b46a33e2STvrtko Ursulin }
159b46a33e2STvrtko Ursulin 
160b46a33e2STvrtko Ursulin static void
1619f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
162b46a33e2STvrtko Ursulin {
1639f473ecfSTvrtko Ursulin 	sample->cur += val;
164b46a33e2STvrtko Ursulin }
165b46a33e2STvrtko Ursulin 
1669f473ecfSTvrtko Ursulin static void
1679f473ecfSTvrtko Ursulin engines_sample(struct drm_i915_private *dev_priv, unsigned int period_ns)
168b46a33e2STvrtko Ursulin {
169b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
170b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
171b46a33e2STvrtko Ursulin 	bool fw = false;
172b46a33e2STvrtko Ursulin 
173b46a33e2STvrtko Ursulin 	if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
174b46a33e2STvrtko Ursulin 		return;
175b46a33e2STvrtko Ursulin 
176b46a33e2STvrtko Ursulin 	if (!dev_priv->gt.awake)
177b46a33e2STvrtko Ursulin 		return;
178b46a33e2STvrtko Ursulin 
179b46a33e2STvrtko Ursulin 	if (!intel_runtime_pm_get_if_in_use(dev_priv))
180b46a33e2STvrtko Ursulin 		return;
181b46a33e2STvrtko Ursulin 
182b46a33e2STvrtko Ursulin 	for_each_engine(engine, dev_priv, id) {
183b46a33e2STvrtko Ursulin 		u32 current_seqno = intel_engine_get_seqno(engine);
184b46a33e2STvrtko Ursulin 		u32 last_seqno = intel_engine_last_submit(engine);
185b46a33e2STvrtko Ursulin 		u32 val;
186b46a33e2STvrtko Ursulin 
187b46a33e2STvrtko Ursulin 		val = !i915_seqno_passed(current_seqno, last_seqno);
188b46a33e2STvrtko Ursulin 
1899f473ecfSTvrtko Ursulin 		if (val)
1909f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_BUSY],
1919f473ecfSTvrtko Ursulin 				   period_ns);
192b46a33e2STvrtko Ursulin 
193b46a33e2STvrtko Ursulin 		if (val && (engine->pmu.enable &
194b46a33e2STvrtko Ursulin 		    (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) {
195b46a33e2STvrtko Ursulin 			fw = grab_forcewake(dev_priv, fw);
196b46a33e2STvrtko Ursulin 
197b46a33e2STvrtko Ursulin 			val = I915_READ_FW(RING_CTL(engine->mmio_base));
198b46a33e2STvrtko Ursulin 		} else {
199b46a33e2STvrtko Ursulin 			val = 0;
200b46a33e2STvrtko Ursulin 		}
201b46a33e2STvrtko Ursulin 
2029f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
2039f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_WAIT],
2049f473ecfSTvrtko Ursulin 				   period_ns);
205b46a33e2STvrtko Ursulin 
2069f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
2079f473ecfSTvrtko Ursulin 			add_sample(&engine->pmu.sample[I915_SAMPLE_SEMA],
2089f473ecfSTvrtko Ursulin 				   period_ns);
209b46a33e2STvrtko Ursulin 	}
210b46a33e2STvrtko Ursulin 
211b46a33e2STvrtko Ursulin 	if (fw)
212b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
213b46a33e2STvrtko Ursulin 
214b46a33e2STvrtko Ursulin 	intel_runtime_pm_put(dev_priv);
215b46a33e2STvrtko Ursulin }
216b46a33e2STvrtko Ursulin 
2179f473ecfSTvrtko Ursulin static void
2189f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
2199f473ecfSTvrtko Ursulin {
2209f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
2219f473ecfSTvrtko Ursulin }
2229f473ecfSTvrtko Ursulin 
2239f473ecfSTvrtko Ursulin static void
2249f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns)
225b46a33e2STvrtko Ursulin {
226b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
227b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
228b46a33e2STvrtko Ursulin 		u32 val;
229b46a33e2STvrtko Ursulin 
230b46a33e2STvrtko Ursulin 		val = dev_priv->gt_pm.rps.cur_freq;
231b46a33e2STvrtko Ursulin 		if (dev_priv->gt.awake &&
232b46a33e2STvrtko Ursulin 		    intel_runtime_pm_get_if_in_use(dev_priv)) {
233b46a33e2STvrtko Ursulin 			val = intel_get_cagf(dev_priv,
234b46a33e2STvrtko Ursulin 					     I915_READ_NOTRACE(GEN6_RPSTAT1));
235b46a33e2STvrtko Ursulin 			intel_runtime_pm_put(dev_priv);
236b46a33e2STvrtko Ursulin 		}
237b46a33e2STvrtko Ursulin 
2389f473ecfSTvrtko Ursulin 		add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT],
2399f473ecfSTvrtko Ursulin 				intel_gpu_freq(dev_priv, val),
2409f473ecfSTvrtko Ursulin 				period_ns / 1000);
241b46a33e2STvrtko Ursulin 	}
242b46a33e2STvrtko Ursulin 
243b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
244b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
2459f473ecfSTvrtko Ursulin 		add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ],
246b46a33e2STvrtko Ursulin 				intel_gpu_freq(dev_priv,
2479f473ecfSTvrtko Ursulin 					       dev_priv->gt_pm.rps.cur_freq),
2489f473ecfSTvrtko Ursulin 				period_ns / 1000);
249b46a33e2STvrtko Ursulin 	}
250b46a33e2STvrtko Ursulin }
251b46a33e2STvrtko Ursulin 
252b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
253b46a33e2STvrtko Ursulin {
254b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
255b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
2569f473ecfSTvrtko Ursulin 	unsigned int period_ns;
2579f473ecfSTvrtko Ursulin 	ktime_t now;
258b46a33e2STvrtko Ursulin 
2598ee4f19cSTvrtko Ursulin 	if (!READ_ONCE(i915->pmu.timer_enabled))
260b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
261b46a33e2STvrtko Ursulin 
2629f473ecfSTvrtko Ursulin 	now = ktime_get();
2639f473ecfSTvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, i915->pmu.timer_last));
2649f473ecfSTvrtko Ursulin 	i915->pmu.timer_last = now;
265b46a33e2STvrtko Ursulin 
2669f473ecfSTvrtko Ursulin 	/*
2679f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
2689f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
2699f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
2709f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
2719f473ecfSTvrtko Ursulin 	 */
2729f473ecfSTvrtko Ursulin 	engines_sample(i915, period_ns);
2739f473ecfSTvrtko Ursulin 	frequency_sample(i915, period_ns);
2749f473ecfSTvrtko Ursulin 
2759f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
2769f473ecfSTvrtko Ursulin 
277b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
278b46a33e2STvrtko Ursulin }
279b46a33e2STvrtko Ursulin 
2800cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
2810cd4684dSTvrtko Ursulin {
2820cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
2830cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
2840cd4684dSTvrtko Ursulin 	u64 sum = 0;
2850cd4684dSTvrtko Ursulin 	int cpu;
2860cd4684dSTvrtko Ursulin 
2870cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
2880cd4684dSTvrtko Ursulin 		return 0;
2890cd4684dSTvrtko Ursulin 
2900cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
2910cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
2920cd4684dSTvrtko Ursulin 
2930cd4684dSTvrtko Ursulin 	return sum;
2940cd4684dSTvrtko Ursulin }
2950cd4684dSTvrtko Ursulin 
296b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
297b2f78cdaSTvrtko Ursulin {
298b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
299b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
300b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
301b2f78cdaSTvrtko Ursulin 
302b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
303b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
304b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
305b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
306b2f78cdaSTvrtko Ursulin 		return;
307b2f78cdaSTvrtko Ursulin 
308b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
309b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
310b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
311b2f78cdaSTvrtko Ursulin }
312b2f78cdaSTvrtko Ursulin 
313b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
314b46a33e2STvrtko Ursulin {
315b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
316b2f78cdaSTvrtko Ursulin 
317b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
318b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
319b46a33e2STvrtko Ursulin }
320b46a33e2STvrtko Ursulin 
321109ec558STvrtko Ursulin static int
322109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
323109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
324b46a33e2STvrtko Ursulin {
325109ec558STvrtko Ursulin 	switch (sample) {
326b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
327b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
328b46a33e2STvrtko Ursulin 		break;
329b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
330109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
331b46a33e2STvrtko Ursulin 			return -ENODEV;
332b46a33e2STvrtko Ursulin 		break;
333b46a33e2STvrtko Ursulin 	default:
334b46a33e2STvrtko Ursulin 		return -ENOENT;
335b46a33e2STvrtko Ursulin 	}
336b46a33e2STvrtko Ursulin 
337b46a33e2STvrtko Ursulin 	return 0;
338b46a33e2STvrtko Ursulin }
339b46a33e2STvrtko Ursulin 
340109ec558STvrtko Ursulin static int
341109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
342109ec558STvrtko Ursulin {
343109ec558STvrtko Ursulin 	switch (config) {
344109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
345109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
346109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
347109ec558STvrtko Ursulin 			return -ENODEV;
348109ec558STvrtko Ursulin 		/* Fall-through. */
349109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
350109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
351109ec558STvrtko Ursulin 			return -ENODEV;
352109ec558STvrtko Ursulin 		break;
353109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
354109ec558STvrtko Ursulin 		break;
355109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
356109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
357109ec558STvrtko Ursulin 			return -ENODEV;
358109ec558STvrtko Ursulin 		break;
359109ec558STvrtko Ursulin 	default:
360109ec558STvrtko Ursulin 		return -ENOENT;
361109ec558STvrtko Ursulin 	}
362109ec558STvrtko Ursulin 
363109ec558STvrtko Ursulin 	return 0;
364109ec558STvrtko Ursulin }
365109ec558STvrtko Ursulin 
366109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
367109ec558STvrtko Ursulin {
368109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
369109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
370109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
371b2f78cdaSTvrtko Ursulin 	u8 sample;
372b2f78cdaSTvrtko Ursulin 	int ret;
373109ec558STvrtko Ursulin 
374109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
375109ec558STvrtko Ursulin 					  engine_event_instance(event));
376109ec558STvrtko Ursulin 	if (!engine)
377109ec558STvrtko Ursulin 		return -ENODEV;
378109ec558STvrtko Ursulin 
379b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
380b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
381b2f78cdaSTvrtko Ursulin 	if (ret)
382b2f78cdaSTvrtko Ursulin 		return ret;
383b2f78cdaSTvrtko Ursulin 
384b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
385b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
386b2f78cdaSTvrtko Ursulin 
387b2f78cdaSTvrtko Ursulin 	return ret;
388109ec558STvrtko Ursulin }
389109ec558STvrtko Ursulin 
390b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
391b46a33e2STvrtko Ursulin {
392b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
393b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
3940426c046STvrtko Ursulin 	int ret;
395b46a33e2STvrtko Ursulin 
396b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
397b46a33e2STvrtko Ursulin 		return -ENOENT;
398b46a33e2STvrtko Ursulin 
399b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
400b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
401b46a33e2STvrtko Ursulin 		return -EINVAL;
402b46a33e2STvrtko Ursulin 
403b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
404b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
405b46a33e2STvrtko Ursulin 
406b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
407b46a33e2STvrtko Ursulin 		return -EINVAL;
408b46a33e2STvrtko Ursulin 
4090426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
4100426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
41100a79722STvrtko Ursulin 		return -EINVAL;
412b46a33e2STvrtko Ursulin 
413109ec558STvrtko Ursulin 	if (is_engine_event(event))
414b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
415109ec558STvrtko Ursulin 	else
416109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
417b46a33e2STvrtko Ursulin 	if (ret)
418b46a33e2STvrtko Ursulin 		return ret;
419b46a33e2STvrtko Ursulin 
420b46a33e2STvrtko Ursulin 	if (!event->parent)
421b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
422b46a33e2STvrtko Ursulin 
423b46a33e2STvrtko Ursulin 	return 0;
424b46a33e2STvrtko Ursulin }
425b46a33e2STvrtko Ursulin 
42605273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915)
4271fe699e3STvrtko Ursulin {
4281fe699e3STvrtko Ursulin 	u64 val;
4291fe699e3STvrtko Ursulin 
43005273c95SChris Wilson 	val = intel_rc6_residency_ns(i915,
43105273c95SChris Wilson 				     IS_VALLEYVIEW(i915) ?
4321fe699e3STvrtko Ursulin 				     VLV_GT_RENDER_RC6 :
4331fe699e3STvrtko Ursulin 				     GEN6_GT_GFX_RC6);
4341fe699e3STvrtko Ursulin 
4351fe699e3STvrtko Ursulin 	if (HAS_RC6p(i915))
4361fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p);
4371fe699e3STvrtko Ursulin 
4381fe699e3STvrtko Ursulin 	if (HAS_RC6pp(i915))
4391fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp);
4401fe699e3STvrtko Ursulin 
44105273c95SChris Wilson 	return val;
44205273c95SChris Wilson }
44305273c95SChris Wilson 
444ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915)
44505273c95SChris Wilson {
44605273c95SChris Wilson #if IS_ENABLED(CONFIG_PM)
44705273c95SChris Wilson 	unsigned long flags;
44805273c95SChris Wilson 	u64 val;
44905273c95SChris Wilson 
45005273c95SChris Wilson 	if (intel_runtime_pm_get_if_in_use(i915)) {
45105273c95SChris Wilson 		val = __get_rc6(i915);
4521fe699e3STvrtko Ursulin 		intel_runtime_pm_put(i915);
4531fe699e3STvrtko Ursulin 
4541fe699e3STvrtko Ursulin 		/*
4551fe699e3STvrtko Ursulin 		 * If we are coming back from being runtime suspended we must
4561fe699e3STvrtko Ursulin 		 * be careful not to report a larger value than returned
4571fe699e3STvrtko Ursulin 		 * previously.
4581fe699e3STvrtko Ursulin 		 */
4591fe699e3STvrtko Ursulin 
4601fe699e3STvrtko Ursulin 		spin_lock_irqsave(&i915->pmu.lock, flags);
4611fe699e3STvrtko Ursulin 
4621fe699e3STvrtko Ursulin 		if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
4631fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
4641fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6].cur = val;
4651fe699e3STvrtko Ursulin 		} else {
4661fe699e3STvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
4671fe699e3STvrtko Ursulin 		}
4681fe699e3STvrtko Ursulin 
4691fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&i915->pmu.lock, flags);
4701fe699e3STvrtko Ursulin 	} else {
4711fe699e3STvrtko Ursulin 		struct pci_dev *pdev = i915->drm.pdev;
4721fe699e3STvrtko Ursulin 		struct device *kdev = &pdev->dev;
4731fe699e3STvrtko Ursulin 
4741fe699e3STvrtko Ursulin 		/*
4751fe699e3STvrtko Ursulin 		 * We are runtime suspended.
4761fe699e3STvrtko Ursulin 		 *
4771fe699e3STvrtko Ursulin 		 * Report the delta from when the device was suspended to now,
4781fe699e3STvrtko Ursulin 		 * on top of the last known real value, as the approximated RC6
4791fe699e3STvrtko Ursulin 		 * counter value.
4801fe699e3STvrtko Ursulin 		 */
4811fe699e3STvrtko Ursulin 		spin_lock_irqsave(&i915->pmu.lock, flags);
4821fe699e3STvrtko Ursulin 
4832924bdeeSTvrtko Ursulin 		/*
4842924bdeeSTvrtko Ursulin 		 * After the above branch intel_runtime_pm_get_if_in_use failed
4852924bdeeSTvrtko Ursulin 		 * to get the runtime PM reference we cannot assume we are in
4862924bdeeSTvrtko Ursulin 		 * runtime suspend since we can either: a) race with coming out
4872924bdeeSTvrtko Ursulin 		 * of it before we took the power.lock, or b) there are other
4882924bdeeSTvrtko Ursulin 		 * states than suspended which can bring us here.
4892924bdeeSTvrtko Ursulin 		 *
4902924bdeeSTvrtko Ursulin 		 * We need to double-check that we are indeed currently runtime
4912924bdeeSTvrtko Ursulin 		 * suspended and if not we cannot do better than report the last
4922924bdeeSTvrtko Ursulin 		 * known RC6 value.
4932924bdeeSTvrtko Ursulin 		 */
494*3b4ed2e2SVincent Guittot 		if (pm_runtime_status_suspended(kdev)) {
495*3b4ed2e2SVincent Guittot 			val = pm_runtime_suspended_time(kdev);
496*3b4ed2e2SVincent Guittot 
4971fe699e3STvrtko Ursulin 			if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur)
498*3b4ed2e2SVincent Guittot 				i915->pmu.suspended_time_last = val;
4991fe699e3STvrtko Ursulin 
500*3b4ed2e2SVincent Guittot 			val -= i915->pmu.suspended_time_last;
5011fe699e3STvrtko Ursulin 			val += i915->pmu.sample[__I915_SAMPLE_RC6].cur;
5021fe699e3STvrtko Ursulin 
5032924bdeeSTvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
5042924bdeeSTvrtko Ursulin 		} else if (i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
5052924bdeeSTvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
5062924bdeeSTvrtko Ursulin 		} else {
5072924bdeeSTvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6].cur;
5082924bdeeSTvrtko Ursulin 		}
5092924bdeeSTvrtko Ursulin 
5101fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&i915->pmu.lock, flags);
5111fe699e3STvrtko Ursulin 	}
5121fe699e3STvrtko Ursulin 
5131fe699e3STvrtko Ursulin 	return val;
51405273c95SChris Wilson #else
51505273c95SChris Wilson 	return __get_rc6(i915);
51605273c95SChris Wilson #endif
5171fe699e3STvrtko Ursulin }
5181fe699e3STvrtko Ursulin 
519ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
520b46a33e2STvrtko Ursulin {
521b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
522b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
523b46a33e2STvrtko Ursulin 	u64 val = 0;
524b46a33e2STvrtko Ursulin 
525b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
526b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
527b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
528b46a33e2STvrtko Ursulin 
529b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
530b46a33e2STvrtko Ursulin 						  engine_event_class(event),
531b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
532b46a33e2STvrtko Ursulin 
533b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
534b46a33e2STvrtko Ursulin 			/* Do nothing */
535b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
536b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
537b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
538b46a33e2STvrtko Ursulin 		} else {
539b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
540b46a33e2STvrtko Ursulin 		}
541b46a33e2STvrtko Ursulin 	} else {
542b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
543b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
544b46a33e2STvrtko Ursulin 			val =
545b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur,
5469f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
547b46a33e2STvrtko Ursulin 			break;
548b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
549b46a33e2STvrtko Ursulin 			val =
550b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur,
5519f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
552b46a33e2STvrtko Ursulin 			break;
5530cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5540cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5550cd4684dSTvrtko Ursulin 			break;
5566060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
557ad055fb8STvrtko Ursulin 			val = get_rc6(i915);
5586060b6aeSTvrtko Ursulin 			break;
559b46a33e2STvrtko Ursulin 		}
560b46a33e2STvrtko Ursulin 	}
561b46a33e2STvrtko Ursulin 
562b46a33e2STvrtko Ursulin 	return val;
563b46a33e2STvrtko Ursulin }
564b46a33e2STvrtko Ursulin 
565b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
566b46a33e2STvrtko Ursulin {
567b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
568b46a33e2STvrtko Ursulin 	u64 prev, new;
569b46a33e2STvrtko Ursulin 
570b46a33e2STvrtko Ursulin again:
571b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
572ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
573b46a33e2STvrtko Ursulin 
574b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
575b46a33e2STvrtko Ursulin 		goto again;
576b46a33e2STvrtko Ursulin 
577b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
578b46a33e2STvrtko Ursulin }
579b46a33e2STvrtko Ursulin 
580b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
581b46a33e2STvrtko Ursulin {
582b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
583b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
584b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
585b46a33e2STvrtko Ursulin 	unsigned long flags;
586b46a33e2STvrtko Ursulin 
587b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
588b46a33e2STvrtko Ursulin 
589b46a33e2STvrtko Ursulin 	/*
590b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
591b46a33e2STvrtko Ursulin 	 * the event reference counter.
592b46a33e2STvrtko Ursulin 	 */
593b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
594b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0);
595b46a33e2STvrtko Ursulin 	i915->pmu.enable |= BIT_ULL(bit);
596b46a33e2STvrtko Ursulin 	i915->pmu.enable_count[bit]++;
597b46a33e2STvrtko Ursulin 
598b46a33e2STvrtko Ursulin 	/*
599feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
600feff0dc6STvrtko Ursulin 	 */
601feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
602feff0dc6STvrtko Ursulin 
603feff0dc6STvrtko Ursulin 	/*
604b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
605b46a33e2STvrtko Ursulin 	 * is stored per engine.
606b46a33e2STvrtko Ursulin 	 */
607b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
608b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
609b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
610b46a33e2STvrtko Ursulin 
611b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
612b46a33e2STvrtko Ursulin 						  engine_event_class(event),
613b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
614b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
615b46a33e2STvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
616b46a33e2STvrtko Ursulin 
617b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
618b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
619b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
620b46a33e2STvrtko Ursulin 	}
621b46a33e2STvrtko Ursulin 
622ad055fb8STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
623ad055fb8STvrtko Ursulin 
624b46a33e2STvrtko Ursulin 	/*
625b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
626b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
627b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
628b46a33e2STvrtko Ursulin 	 */
629ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
630b46a33e2STvrtko Ursulin }
631b46a33e2STvrtko Ursulin 
632b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
633b46a33e2STvrtko Ursulin {
634b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
635b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
636b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
637b46a33e2STvrtko Ursulin 	unsigned long flags;
638b46a33e2STvrtko Ursulin 
639b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
640b46a33e2STvrtko Ursulin 
641b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
642b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
643b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
644b46a33e2STvrtko Ursulin 
645b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
646b46a33e2STvrtko Ursulin 						  engine_event_class(event),
647b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
648b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
649b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
650b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
651b46a33e2STvrtko Ursulin 		/*
652b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
653b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
654b46a33e2STvrtko Ursulin 		 */
655b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
656b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
657b46a33e2STvrtko Ursulin 	}
658b46a33e2STvrtko Ursulin 
659b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
660b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == 0);
661b46a33e2STvrtko Ursulin 	/*
662b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
663b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
664b46a33e2STvrtko Ursulin 	 */
665feff0dc6STvrtko Ursulin 	if (--i915->pmu.enable_count[bit] == 0) {
666b46a33e2STvrtko Ursulin 		i915->pmu.enable &= ~BIT_ULL(bit);
667feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled &= pmu_needs_timer(i915, true);
668feff0dc6STvrtko Ursulin 	}
669b46a33e2STvrtko Ursulin 
670b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
671b46a33e2STvrtko Ursulin }
672b46a33e2STvrtko Ursulin 
673b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
674b46a33e2STvrtko Ursulin {
675b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
676b46a33e2STvrtko Ursulin 	event->hw.state = 0;
677b46a33e2STvrtko Ursulin }
678b46a33e2STvrtko Ursulin 
679b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
680b46a33e2STvrtko Ursulin {
681b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
682b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
683b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
684b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
685b46a33e2STvrtko Ursulin }
686b46a33e2STvrtko Ursulin 
687b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
688b46a33e2STvrtko Ursulin {
689b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
690b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
691b46a33e2STvrtko Ursulin 
692b46a33e2STvrtko Ursulin 	return 0;
693b46a33e2STvrtko Ursulin }
694b46a33e2STvrtko Ursulin 
695b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
696b46a33e2STvrtko Ursulin {
697b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
698b46a33e2STvrtko Ursulin }
699b46a33e2STvrtko Ursulin 
700b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
701b46a33e2STvrtko Ursulin {
702b46a33e2STvrtko Ursulin 	return 0;
703b46a33e2STvrtko Ursulin }
704b46a33e2STvrtko Ursulin 
705b7d3aabfSChris Wilson struct i915_str_attribute {
706b7d3aabfSChris Wilson 	struct device_attribute attr;
707b7d3aabfSChris Wilson 	const char *str;
708b7d3aabfSChris Wilson };
709b7d3aabfSChris Wilson 
710b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
711b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
712b46a33e2STvrtko Ursulin {
713b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
714b46a33e2STvrtko Ursulin 
715b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
716b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
717b46a33e2STvrtko Ursulin }
718b46a33e2STvrtko Ursulin 
719b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
720b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
721b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
722b7d3aabfSChris Wilson 		  .str = _config, } \
723b46a33e2STvrtko Ursulin 	})[0].attr.attr)
724b46a33e2STvrtko Ursulin 
725b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
726b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
727b46a33e2STvrtko Ursulin 	NULL,
728b46a33e2STvrtko Ursulin };
729b46a33e2STvrtko Ursulin 
730b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
731b46a33e2STvrtko Ursulin 	.name = "format",
732b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
733b46a33e2STvrtko Ursulin };
734b46a33e2STvrtko Ursulin 
735b7d3aabfSChris Wilson struct i915_ext_attribute {
736b7d3aabfSChris Wilson 	struct device_attribute attr;
737b7d3aabfSChris Wilson 	unsigned long val;
738b7d3aabfSChris Wilson };
739b7d3aabfSChris Wilson 
740b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
741b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
742b46a33e2STvrtko Ursulin {
743b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
744b46a33e2STvrtko Ursulin 
745b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
746b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
747b46a33e2STvrtko Ursulin }
748b46a33e2STvrtko Ursulin 
749109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
750b46a33e2STvrtko Ursulin 	.name = "events",
751109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
752b46a33e2STvrtko Ursulin };
753b46a33e2STvrtko Ursulin 
754b46a33e2STvrtko Ursulin static ssize_t
755b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
756b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
757b46a33e2STvrtko Ursulin 			  char *buf)
758b46a33e2STvrtko Ursulin {
759b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
760b46a33e2STvrtko Ursulin }
761b46a33e2STvrtko Ursulin 
762b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
763b46a33e2STvrtko Ursulin 
764b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
765b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
766b46a33e2STvrtko Ursulin 	NULL,
767b46a33e2STvrtko Ursulin };
768b46a33e2STvrtko Ursulin 
769109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
770b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
771b46a33e2STvrtko Ursulin };
772b46a33e2STvrtko Ursulin 
773b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
774b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
775b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
776b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
777b46a33e2STvrtko Ursulin 	NULL
778b46a33e2STvrtko Ursulin };
779b46a33e2STvrtko Ursulin 
780109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
781109ec558STvrtko Ursulin { \
782109ec558STvrtko Ursulin 	.config = (__config), \
783109ec558STvrtko Ursulin 	.name = (__name), \
784109ec558STvrtko Ursulin 	.unit = (__unit), \
785109ec558STvrtko Ursulin }
786109ec558STvrtko Ursulin 
787109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
788109ec558STvrtko Ursulin { \
789109ec558STvrtko Ursulin 	.sample = (__sample), \
790109ec558STvrtko Ursulin 	.name = (__name), \
791109ec558STvrtko Ursulin }
792109ec558STvrtko Ursulin 
793109ec558STvrtko Ursulin static struct i915_ext_attribute *
794109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
795109ec558STvrtko Ursulin {
7962bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
797109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
798109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
799109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
800109ec558STvrtko Ursulin 	attr->val = config;
801109ec558STvrtko Ursulin 
802109ec558STvrtko Ursulin 	return ++attr;
803109ec558STvrtko Ursulin }
804109ec558STvrtko Ursulin 
805109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
806109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
807109ec558STvrtko Ursulin 	     const char *str)
808109ec558STvrtko Ursulin {
8092bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
810109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
811109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
812109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
813109ec558STvrtko Ursulin 	attr->event_str = str;
814109ec558STvrtko Ursulin 
815109ec558STvrtko Ursulin 	return ++attr;
816109ec558STvrtko Ursulin }
817109ec558STvrtko Ursulin 
818109ec558STvrtko Ursulin static struct attribute **
819109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915)
820109ec558STvrtko Ursulin {
821109ec558STvrtko Ursulin 	static const struct {
822109ec558STvrtko Ursulin 		u64 config;
823109ec558STvrtko Ursulin 		const char *name;
824109ec558STvrtko Ursulin 		const char *unit;
825109ec558STvrtko Ursulin 	} events[] = {
826109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
827109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
828109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
829109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
830109ec558STvrtko Ursulin 	};
831109ec558STvrtko Ursulin 	static const struct {
832109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
833109ec558STvrtko Ursulin 		char *name;
834109ec558STvrtko Ursulin 	} engine_events[] = {
835109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
836109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
837109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
838109ec558STvrtko Ursulin 	};
839109ec558STvrtko Ursulin 	unsigned int count = 0;
840109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
841109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
842109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
843109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
844109ec558STvrtko Ursulin 	enum intel_engine_id id;
845109ec558STvrtko Ursulin 	unsigned int i;
846109ec558STvrtko Ursulin 
847109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
848109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
849109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
850109ec558STvrtko Ursulin 			count++;
851109ec558STvrtko Ursulin 	}
852109ec558STvrtko Ursulin 
853109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
854109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
855109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
856109ec558STvrtko Ursulin 						 engine_events[i].sample))
857109ec558STvrtko Ursulin 				count++;
858109ec558STvrtko Ursulin 		}
859109ec558STvrtko Ursulin 	}
860109ec558STvrtko Ursulin 
861109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
862dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
863109ec558STvrtko Ursulin 	if (!i915_attr)
864109ec558STvrtko Ursulin 		goto err_alloc;
865109ec558STvrtko Ursulin 
866dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
867109ec558STvrtko Ursulin 	if (!pmu_attr)
868109ec558STvrtko Ursulin 		goto err_alloc;
869109ec558STvrtko Ursulin 
870109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
871dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
872109ec558STvrtko Ursulin 	if (!attr)
873109ec558STvrtko Ursulin 		goto err_alloc;
874109ec558STvrtko Ursulin 
875109ec558STvrtko Ursulin 	i915_iter = i915_attr;
876109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
877109ec558STvrtko Ursulin 	attr_iter = attr;
878109ec558STvrtko Ursulin 
879109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
880109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
881109ec558STvrtko Ursulin 		char *str;
882109ec558STvrtko Ursulin 
883109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
884109ec558STvrtko Ursulin 			continue;
885109ec558STvrtko Ursulin 
886109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
887109ec558STvrtko Ursulin 		if (!str)
888109ec558STvrtko Ursulin 			goto err;
889109ec558STvrtko Ursulin 
890109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
891109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
892109ec558STvrtko Ursulin 
893109ec558STvrtko Ursulin 		if (events[i].unit) {
894109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
895109ec558STvrtko Ursulin 			if (!str)
896109ec558STvrtko Ursulin 				goto err;
897109ec558STvrtko Ursulin 
898109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
899109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
900109ec558STvrtko Ursulin 		}
901109ec558STvrtko Ursulin 	}
902109ec558STvrtko Ursulin 
903109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
904109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
905109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
906109ec558STvrtko Ursulin 			char *str;
907109ec558STvrtko Ursulin 
908109ec558STvrtko Ursulin 			if (engine_event_status(engine,
909109ec558STvrtko Ursulin 						engine_events[i].sample))
910109ec558STvrtko Ursulin 				continue;
911109ec558STvrtko Ursulin 
912109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
913109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
914109ec558STvrtko Ursulin 			if (!str)
915109ec558STvrtko Ursulin 				goto err;
916109ec558STvrtko Ursulin 
917109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
918109ec558STvrtko Ursulin 			i915_iter =
919109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9208810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
921109ec558STvrtko Ursulin 								engine->instance,
922109ec558STvrtko Ursulin 								engine_events[i].sample));
923109ec558STvrtko Ursulin 
924109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
925109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
926109ec558STvrtko Ursulin 			if (!str)
927109ec558STvrtko Ursulin 				goto err;
928109ec558STvrtko Ursulin 
929109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
930109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
931109ec558STvrtko Ursulin 		}
932109ec558STvrtko Ursulin 	}
933109ec558STvrtko Ursulin 
934109ec558STvrtko Ursulin 	i915->pmu.i915_attr = i915_attr;
935109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = pmu_attr;
936109ec558STvrtko Ursulin 
937109ec558STvrtko Ursulin 	return attr;
938109ec558STvrtko Ursulin 
939109ec558STvrtko Ursulin err:;
940109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
941109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
942109ec558STvrtko Ursulin 
943109ec558STvrtko Ursulin err_alloc:
944109ec558STvrtko Ursulin 	kfree(attr);
945109ec558STvrtko Ursulin 	kfree(i915_attr);
946109ec558STvrtko Ursulin 	kfree(pmu_attr);
947109ec558STvrtko Ursulin 
948109ec558STvrtko Ursulin 	return NULL;
949109ec558STvrtko Ursulin }
950109ec558STvrtko Ursulin 
951109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915)
952109ec558STvrtko Ursulin {
953109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
954109ec558STvrtko Ursulin 
955109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
956109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
957109ec558STvrtko Ursulin 
958109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
959109ec558STvrtko Ursulin 	kfree(i915->pmu.i915_attr);
960109ec558STvrtko Ursulin 	kfree(i915->pmu.pmu_attr);
961109ec558STvrtko Ursulin 
962109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
963109ec558STvrtko Ursulin 	i915->pmu.i915_attr = NULL;
964109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = NULL;
965109ec558STvrtko Ursulin }
966109ec558STvrtko Ursulin 
967b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
968b46a33e2STvrtko Ursulin {
969b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
970b46a33e2STvrtko Ursulin 
971b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
972b46a33e2STvrtko Ursulin 
973b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
9740426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
975b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
976b46a33e2STvrtko Ursulin 
977b46a33e2STvrtko Ursulin 	return 0;
978b46a33e2STvrtko Ursulin }
979b46a33e2STvrtko Ursulin 
980b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
981b46a33e2STvrtko Ursulin {
982b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
983b46a33e2STvrtko Ursulin 	unsigned int target;
984b46a33e2STvrtko Ursulin 
985b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
986b46a33e2STvrtko Ursulin 
987b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
988b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
989b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
990b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
991b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
992b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
993b46a33e2STvrtko Ursulin 		}
994b46a33e2STvrtko Ursulin 	}
995b46a33e2STvrtko Ursulin 
996b46a33e2STvrtko Ursulin 	return 0;
997b46a33e2STvrtko Ursulin }
998b46a33e2STvrtko Ursulin 
999b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1000b46a33e2STvrtko Ursulin 
1001b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915)
1002b46a33e2STvrtko Ursulin {
1003b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1004b46a33e2STvrtko Ursulin 	int ret;
1005b46a33e2STvrtko Ursulin 
1006b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1007b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1008b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1009b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1010b46a33e2STvrtko Ursulin 	if (ret < 0)
1011b46a33e2STvrtko Ursulin 		return ret;
1012b46a33e2STvrtko Ursulin 
1013b46a33e2STvrtko Ursulin 	slot = ret;
1014b46a33e2STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &i915->pmu.node);
1015b46a33e2STvrtko Ursulin 	if (ret) {
1016b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1017b46a33e2STvrtko Ursulin 		return ret;
1018b46a33e2STvrtko Ursulin 	}
1019b46a33e2STvrtko Ursulin 
1020b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1021b46a33e2STvrtko Ursulin 	return 0;
1022b46a33e2STvrtko Ursulin }
1023b46a33e2STvrtko Ursulin 
1024b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915)
1025b46a33e2STvrtko Ursulin {
1026b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1027b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node));
1028b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1029b46a33e2STvrtko Ursulin }
1030b46a33e2STvrtko Ursulin 
1031b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1032b46a33e2STvrtko Ursulin {
1033b46a33e2STvrtko Ursulin 	int ret;
1034b46a33e2STvrtko Ursulin 
1035b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
1036b46a33e2STvrtko Ursulin 		DRM_INFO("PMU not supported for this GPU.");
1037b46a33e2STvrtko Ursulin 		return;
1038b46a33e2STvrtko Ursulin 	}
1039b46a33e2STvrtko Ursulin 
1040109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(i915);
1041109ec558STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs) {
1042109ec558STvrtko Ursulin 		ret = -ENOMEM;
1043109ec558STvrtko Ursulin 		goto err;
1044109ec558STvrtko Ursulin 	}
1045109ec558STvrtko Ursulin 
1046b46a33e2STvrtko Ursulin 	i915->pmu.base.attr_groups	= i915_pmu_attr_groups;
1047b46a33e2STvrtko Ursulin 	i915->pmu.base.task_ctx_nr	= perf_invalid_context;
1048b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init	= i915_pmu_event_init;
1049b46a33e2STvrtko Ursulin 	i915->pmu.base.add		= i915_pmu_event_add;
1050b46a33e2STvrtko Ursulin 	i915->pmu.base.del		= i915_pmu_event_del;
1051b46a33e2STvrtko Ursulin 	i915->pmu.base.start		= i915_pmu_event_start;
1052b46a33e2STvrtko Ursulin 	i915->pmu.base.stop		= i915_pmu_event_stop;
1053b46a33e2STvrtko Ursulin 	i915->pmu.base.read		= i915_pmu_event_read;
1054b46a33e2STvrtko Ursulin 	i915->pmu.base.event_idx	= i915_pmu_event_event_idx;
1055b46a33e2STvrtko Ursulin 
1056b46a33e2STvrtko Ursulin 	spin_lock_init(&i915->pmu.lock);
1057b46a33e2STvrtko Ursulin 	hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1058b46a33e2STvrtko Ursulin 	i915->pmu.timer.function = i915_sample;
1059b46a33e2STvrtko Ursulin 
1060b46a33e2STvrtko Ursulin 	ret = perf_pmu_register(&i915->pmu.base, "i915", -1);
1061b46a33e2STvrtko Ursulin 	if (ret)
1062b46a33e2STvrtko Ursulin 		goto err;
1063b46a33e2STvrtko Ursulin 
1064b46a33e2STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(i915);
1065b46a33e2STvrtko Ursulin 	if (ret)
1066b46a33e2STvrtko Ursulin 		goto err_unreg;
1067b46a33e2STvrtko Ursulin 
1068b46a33e2STvrtko Ursulin 	return;
1069b46a33e2STvrtko Ursulin 
1070b46a33e2STvrtko Ursulin err_unreg:
1071b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1072b46a33e2STvrtko Ursulin err:
1073b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1074109ec558STvrtko Ursulin 	free_event_attributes(i915);
1075b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1076b46a33e2STvrtko Ursulin }
1077b46a33e2STvrtko Ursulin 
1078b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1079b46a33e2STvrtko Ursulin {
1080b46a33e2STvrtko Ursulin 	if (!i915->pmu.base.event_init)
1081b46a33e2STvrtko Ursulin 		return;
1082b46a33e2STvrtko Ursulin 
1083b46a33e2STvrtko Ursulin 	WARN_ON(i915->pmu.enable);
1084b46a33e2STvrtko Ursulin 
1085b46a33e2STvrtko Ursulin 	hrtimer_cancel(&i915->pmu.timer);
1086b46a33e2STvrtko Ursulin 
1087b46a33e2STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(i915);
1088b46a33e2STvrtko Ursulin 
1089b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1090b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1091109ec558STvrtko Ursulin 	free_event_attributes(i915);
1092b46a33e2STvrtko Ursulin }
1093