1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9112ed2d3SChris Wilson 10112ed2d3SChris Wilson #include "gt/intel_engine.h" 11112ed2d3SChris Wilson 12058a9b43SMichal Wajdeczko #include "i915_drv.h" 13ecbb5fb7SJani Nikula #include "i915_pmu.h" 14ecbb5fb7SJani Nikula #include "intel_pm.h" 15b46a33e2STvrtko Ursulin 16b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 17b46a33e2STvrtko Ursulin #define FREQUENCY 200 18b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 19b46a33e2STvrtko Ursulin 20b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 21b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 22b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 23b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 24b46a33e2STvrtko Ursulin 25b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 26b46a33e2STvrtko Ursulin 27141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 28b46a33e2STvrtko Ursulin 29b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 30b46a33e2STvrtko Ursulin { 31b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 32b46a33e2STvrtko Ursulin } 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin if (is_engine_config(config)) 57b46a33e2STvrtko Ursulin return engine_config_sample(config); 58b46a33e2STvrtko Ursulin else 59b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 60b46a33e2STvrtko Ursulin } 61b46a33e2STvrtko Ursulin 62b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 63b46a33e2STvrtko Ursulin { 64b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 65b46a33e2STvrtko Ursulin } 66b46a33e2STvrtko Ursulin 67b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 68b46a33e2STvrtko Ursulin { 69b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 70b46a33e2STvrtko Ursulin } 71b46a33e2STvrtko Ursulin 72b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 73b46a33e2STvrtko Ursulin { 74b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 75b46a33e2STvrtko Ursulin } 76b46a33e2STvrtko Ursulin 77908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 78feff0dc6STvrtko Ursulin { 79908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 80feff0dc6STvrtko Ursulin u64 enable; 81feff0dc6STvrtko Ursulin 82feff0dc6STvrtko Ursulin /* 83feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 84feff0dc6STvrtko Ursulin * 85feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 86feff0dc6STvrtko Ursulin */ 87908091c8STvrtko Ursulin enable = pmu->enable; 88feff0dc6STvrtko Ursulin 89feff0dc6STvrtko Ursulin /* 90feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 91feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 92feff0dc6STvrtko Ursulin */ 93feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 94feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 95feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 96feff0dc6STvrtko Ursulin 97feff0dc6STvrtko Ursulin /* 98feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 99feff0dc6STvrtko Ursulin * running so clear those bits out. 100feff0dc6STvrtko Ursulin */ 101feff0dc6STvrtko Ursulin if (!gpu_active) 102feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 103b3add01eSTvrtko Ursulin /* 104b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 105b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 106b3add01eSTvrtko Ursulin */ 107bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 108b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 109feff0dc6STvrtko Ursulin 110feff0dc6STvrtko Ursulin /* 111feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 112feff0dc6STvrtko Ursulin */ 113feff0dc6STvrtko Ursulin return enable; 114feff0dc6STvrtko Ursulin } 115feff0dc6STvrtko Ursulin 116feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 117feff0dc6STvrtko Ursulin { 118908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 119908091c8STvrtko Ursulin 120908091c8STvrtko Ursulin if (!pmu->base.event_init) 121feff0dc6STvrtko Ursulin return; 122feff0dc6STvrtko Ursulin 123908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 124feff0dc6STvrtko Ursulin /* 125feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 126feff0dc6STvrtko Ursulin * GPU went idle. 127feff0dc6STvrtko Ursulin */ 128908091c8STvrtko Ursulin pmu->timer_enabled = pmu_needs_timer(pmu, false); 129908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 130feff0dc6STvrtko Ursulin } 131feff0dc6STvrtko Ursulin 132908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 133feff0dc6STvrtko Ursulin { 134908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 135908091c8STvrtko Ursulin pmu->timer_enabled = true; 136908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 137908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 138feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 139feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 140feff0dc6STvrtko Ursulin } 141feff0dc6STvrtko Ursulin } 142feff0dc6STvrtko Ursulin 143feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 144feff0dc6STvrtko Ursulin { 145908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 146908091c8STvrtko Ursulin 147908091c8STvrtko Ursulin if (!pmu->base.event_init) 148feff0dc6STvrtko Ursulin return; 149feff0dc6STvrtko Ursulin 150908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 151feff0dc6STvrtko Ursulin /* 152feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 153feff0dc6STvrtko Ursulin */ 154908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 155908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 156feff0dc6STvrtko Ursulin } 157feff0dc6STvrtko Ursulin 158b46a33e2STvrtko Ursulin static void 1599f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 160b46a33e2STvrtko Ursulin { 1619f473ecfSTvrtko Ursulin sample->cur += val; 162b46a33e2STvrtko Ursulin } 163b46a33e2STvrtko Ursulin 1649f473ecfSTvrtko Ursulin static void 165*28fba096STvrtko Ursulin engines_sample(struct drm_i915_private *i915, unsigned int period_ns) 166b46a33e2STvrtko Ursulin { 167*28fba096STvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 168b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 169b46a33e2STvrtko Ursulin enum intel_engine_id id; 17000e27cbeSChris Wilson intel_wakeref_t wakeref; 171d0aa694bSChris Wilson unsigned long flags; 172b46a33e2STvrtko Ursulin 173*28fba096STvrtko Ursulin if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 174b46a33e2STvrtko Ursulin return; 175b46a33e2STvrtko Ursulin 176d0aa694bSChris Wilson wakeref = 0; 177*28fba096STvrtko Ursulin if (READ_ONCE(i915->gt.awake)) 178*28fba096STvrtko Ursulin wakeref = intel_runtime_pm_get_if_in_use(&i915->runtime_pm); 17900e27cbeSChris Wilson if (!wakeref) 180b46a33e2STvrtko Ursulin return; 181b46a33e2STvrtko Ursulin 182*28fba096STvrtko Ursulin spin_lock_irqsave(&uncore->lock, flags); 183*28fba096STvrtko Ursulin for_each_engine(engine, i915, id) { 184d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 185d0aa694bSChris Wilson bool busy; 186b46a33e2STvrtko Ursulin u32 val; 187b46a33e2STvrtko Ursulin 188*28fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 189d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 190d0aa694bSChris Wilson continue; 191b46a33e2STvrtko Ursulin 1929f473ecfSTvrtko Ursulin if (val & RING_WAIT) 193d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1949f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 195d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 196b46a33e2STvrtko Ursulin 197d0aa694bSChris Wilson /* 198d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 199d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 200d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 201d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 202d0aa694bSChris Wilson * busy if either waiting or !idle. 203d0aa694bSChris Wilson */ 204d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 205d0aa694bSChris Wilson if (!busy) { 206*28fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 207d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 208d0aa694bSChris Wilson } 209d0aa694bSChris Wilson if (busy) 210d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 211d0aa694bSChris Wilson } 212*28fba096STvrtko Ursulin spin_unlock_irqrestore(&uncore->lock, flags); 213b46a33e2STvrtko Ursulin 214*28fba096STvrtko Ursulin intel_runtime_pm_put(&i915->runtime_pm, wakeref); 215b46a33e2STvrtko Ursulin } 216b46a33e2STvrtko Ursulin 2179f473ecfSTvrtko Ursulin static void 2189f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2199f473ecfSTvrtko Ursulin { 2209f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2219f473ecfSTvrtko Ursulin } 2229f473ecfSTvrtko Ursulin 2239f473ecfSTvrtko Ursulin static void 2249f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 225b46a33e2STvrtko Ursulin { 226b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 227b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 228b46a33e2STvrtko Ursulin u32 val; 229b46a33e2STvrtko Ursulin 230b46a33e2STvrtko Ursulin val = dev_priv->gt_pm.rps.cur_freq; 23100e27cbeSChris Wilson if (dev_priv->gt.awake) { 232d4225a53SChris Wilson intel_wakeref_t wakeref; 23300e27cbeSChris Wilson 234c447ff7dSDaniele Ceraolo Spurio with_intel_runtime_pm_if_in_use(&dev_priv->runtime_pm, 235c447ff7dSDaniele Ceraolo Spurio wakeref) { 2365a31d30bSTvrtko Ursulin val = intel_uncore_read_notrace(&dev_priv->uncore, 2375a31d30bSTvrtko Ursulin GEN6_RPSTAT1); 2385a31d30bSTvrtko Ursulin val = intel_get_cagf(dev_priv, val); 2395a31d30bSTvrtko Ursulin } 240b46a33e2STvrtko Ursulin } 241b46a33e2STvrtko Ursulin 2429f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT], 2439f473ecfSTvrtko Ursulin intel_gpu_freq(dev_priv, val), 2449f473ecfSTvrtko Ursulin period_ns / 1000); 245b46a33e2STvrtko Ursulin } 246b46a33e2STvrtko Ursulin 247b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 248b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 2499f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 250b46a33e2STvrtko Ursulin intel_gpu_freq(dev_priv, 2519f473ecfSTvrtko Ursulin dev_priv->gt_pm.rps.cur_freq), 2529f473ecfSTvrtko Ursulin period_ns / 1000); 253b46a33e2STvrtko Ursulin } 254b46a33e2STvrtko Ursulin } 255b46a33e2STvrtko Ursulin 256b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 257b46a33e2STvrtko Ursulin { 258b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 259b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 260908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 2619f473ecfSTvrtko Ursulin unsigned int period_ns; 2629f473ecfSTvrtko Ursulin ktime_t now; 263b46a33e2STvrtko Ursulin 264908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 265b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 266b46a33e2STvrtko Ursulin 2679f473ecfSTvrtko Ursulin now = ktime_get(); 268908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 269908091c8STvrtko Ursulin pmu->timer_last = now; 270b46a33e2STvrtko Ursulin 2719f473ecfSTvrtko Ursulin /* 2729f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2739f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2749f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2759f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2769f473ecfSTvrtko Ursulin */ 2779f473ecfSTvrtko Ursulin engines_sample(i915, period_ns); 2789f473ecfSTvrtko Ursulin frequency_sample(i915, period_ns); 2799f473ecfSTvrtko Ursulin 2809f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2819f473ecfSTvrtko Ursulin 282b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 283b46a33e2STvrtko Ursulin } 284b46a33e2STvrtko Ursulin 2850cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2860cd4684dSTvrtko Ursulin { 2870cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2880cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2890cd4684dSTvrtko Ursulin u64 sum = 0; 2900cd4684dSTvrtko Ursulin int cpu; 2910cd4684dSTvrtko Ursulin 2920cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2930cd4684dSTvrtko Ursulin return 0; 2940cd4684dSTvrtko Ursulin 2950cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2960cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2970cd4684dSTvrtko Ursulin 2980cd4684dSTvrtko Ursulin return sum; 2990cd4684dSTvrtko Ursulin } 3000cd4684dSTvrtko Ursulin 301b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 302b2f78cdaSTvrtko Ursulin { 303b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 304b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 305b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 306b2f78cdaSTvrtko Ursulin 307b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 308b2f78cdaSTvrtko Ursulin engine_event_class(event), 309b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 310b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 311b2f78cdaSTvrtko Ursulin return; 312b2f78cdaSTvrtko Ursulin 313b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 314b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 315b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 316b2f78cdaSTvrtko Ursulin } 317b2f78cdaSTvrtko Ursulin 318b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 319b46a33e2STvrtko Ursulin { 320b46a33e2STvrtko Ursulin WARN_ON(event->parent); 321b2f78cdaSTvrtko Ursulin 322b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 323b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 324b46a33e2STvrtko Ursulin } 325b46a33e2STvrtko Ursulin 326109ec558STvrtko Ursulin static int 327109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 328109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 329b46a33e2STvrtko Ursulin { 330109ec558STvrtko Ursulin switch (sample) { 331b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 332b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 333b46a33e2STvrtko Ursulin break; 334b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 335109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 336b46a33e2STvrtko Ursulin return -ENODEV; 337b46a33e2STvrtko Ursulin break; 338b46a33e2STvrtko Ursulin default: 339b46a33e2STvrtko Ursulin return -ENOENT; 340b46a33e2STvrtko Ursulin } 341b46a33e2STvrtko Ursulin 342b46a33e2STvrtko Ursulin return 0; 343b46a33e2STvrtko Ursulin } 344b46a33e2STvrtko Ursulin 345109ec558STvrtko Ursulin static int 346109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 347109ec558STvrtko Ursulin { 348109ec558STvrtko Ursulin switch (config) { 349109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 350109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 351109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 352109ec558STvrtko Ursulin return -ENODEV; 353109ec558STvrtko Ursulin /* Fall-through. */ 354109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 355109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 356109ec558STvrtko Ursulin return -ENODEV; 357109ec558STvrtko Ursulin break; 358109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 359109ec558STvrtko Ursulin break; 360109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 361109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 362109ec558STvrtko Ursulin return -ENODEV; 363109ec558STvrtko Ursulin break; 364109ec558STvrtko Ursulin default: 365109ec558STvrtko Ursulin return -ENOENT; 366109ec558STvrtko Ursulin } 367109ec558STvrtko Ursulin 368109ec558STvrtko Ursulin return 0; 369109ec558STvrtko Ursulin } 370109ec558STvrtko Ursulin 371109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 372109ec558STvrtko Ursulin { 373109ec558STvrtko Ursulin struct drm_i915_private *i915 = 374109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 375109ec558STvrtko Ursulin struct intel_engine_cs *engine; 376b2f78cdaSTvrtko Ursulin u8 sample; 377b2f78cdaSTvrtko Ursulin int ret; 378109ec558STvrtko Ursulin 379109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 380109ec558STvrtko Ursulin engine_event_instance(event)); 381109ec558STvrtko Ursulin if (!engine) 382109ec558STvrtko Ursulin return -ENODEV; 383109ec558STvrtko Ursulin 384b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 385b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 386b2f78cdaSTvrtko Ursulin if (ret) 387b2f78cdaSTvrtko Ursulin return ret; 388b2f78cdaSTvrtko Ursulin 389b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 390b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 391b2f78cdaSTvrtko Ursulin 392b2f78cdaSTvrtko Ursulin return ret; 393109ec558STvrtko Ursulin } 394109ec558STvrtko Ursulin 395b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 396b46a33e2STvrtko Ursulin { 397b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 398b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 3990426c046STvrtko Ursulin int ret; 400b46a33e2STvrtko Ursulin 401b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 402b46a33e2STvrtko Ursulin return -ENOENT; 403b46a33e2STvrtko Ursulin 404b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 405b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 406b46a33e2STvrtko Ursulin return -EINVAL; 407b46a33e2STvrtko Ursulin 408b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 409b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 410b46a33e2STvrtko Ursulin 411b46a33e2STvrtko Ursulin if (event->cpu < 0) 412b46a33e2STvrtko Ursulin return -EINVAL; 413b46a33e2STvrtko Ursulin 4140426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4150426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 41600a79722STvrtko Ursulin return -EINVAL; 417b46a33e2STvrtko Ursulin 418109ec558STvrtko Ursulin if (is_engine_event(event)) 419b46a33e2STvrtko Ursulin ret = engine_event_init(event); 420109ec558STvrtko Ursulin else 421109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 422b46a33e2STvrtko Ursulin if (ret) 423b46a33e2STvrtko Ursulin return ret; 424b46a33e2STvrtko Ursulin 425b46a33e2STvrtko Ursulin if (!event->parent) 426b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 427b46a33e2STvrtko Ursulin 428b46a33e2STvrtko Ursulin return 0; 429b46a33e2STvrtko Ursulin } 430b46a33e2STvrtko Ursulin 43105273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915) 4321fe699e3STvrtko Ursulin { 4331fe699e3STvrtko Ursulin u64 val; 4341fe699e3STvrtko Ursulin 43505273c95SChris Wilson val = intel_rc6_residency_ns(i915, 43605273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4371fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4381fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4391fe699e3STvrtko Ursulin 4401fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4411fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4421fe699e3STvrtko Ursulin 4431fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4441fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4451fe699e3STvrtko Ursulin 44605273c95SChris Wilson return val; 44705273c95SChris Wilson } 44805273c95SChris Wilson 449ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915) 45005273c95SChris Wilson { 45105273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 452d858d569SDaniele Ceraolo Spurio struct intel_runtime_pm *rpm = &i915->runtime_pm; 453908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 45400e27cbeSChris Wilson intel_wakeref_t wakeref; 45505273c95SChris Wilson unsigned long flags; 45605273c95SChris Wilson u64 val; 45705273c95SChris Wilson 458d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get_if_in_use(rpm); 45900e27cbeSChris Wilson if (wakeref) { 46005273c95SChris Wilson val = __get_rc6(i915); 461d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(rpm, wakeref); 4621fe699e3STvrtko Ursulin 4631fe699e3STvrtko Ursulin /* 4641fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4651fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4661fe699e3STvrtko Ursulin * previously. 4671fe699e3STvrtko Ursulin */ 4681fe699e3STvrtko Ursulin 469908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4701fe699e3STvrtko Ursulin 471908091c8STvrtko Ursulin if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 472908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 473908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 4741fe699e3STvrtko Ursulin } else { 475908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4761fe699e3STvrtko Ursulin } 4771fe699e3STvrtko Ursulin 478908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 4791fe699e3STvrtko Ursulin } else { 480d858d569SDaniele Ceraolo Spurio struct device *kdev = rpm->kdev; 4811fe699e3STvrtko Ursulin 4821fe699e3STvrtko Ursulin /* 4831fe699e3STvrtko Ursulin * We are runtime suspended. 4841fe699e3STvrtko Ursulin * 4851fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4861fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4871fe699e3STvrtko Ursulin * counter value. 4881fe699e3STvrtko Ursulin */ 489908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 4901fe699e3STvrtko Ursulin 4912924bdeeSTvrtko Ursulin /* 4922924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4932924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4942924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4952924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 4962924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 4972924bdeeSTvrtko Ursulin * 4982924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 4992924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 5002924bdeeSTvrtko Ursulin * known RC6 value. 5012924bdeeSTvrtko Ursulin */ 5023b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 5033b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 5043b4ed2e2SVincent Guittot 505908091c8STvrtko Ursulin if (!pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 506908091c8STvrtko Ursulin pmu->suspended_time_last = val; 5071fe699e3STvrtko Ursulin 508908091c8STvrtko Ursulin val -= pmu->suspended_time_last; 509908091c8STvrtko Ursulin val += pmu->sample[__I915_SAMPLE_RC6].cur; 5101fe699e3STvrtko Ursulin 511908091c8STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 512908091c8STvrtko Ursulin } else if (pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 513908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5142924bdeeSTvrtko Ursulin } else { 515908091c8STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6].cur; 5162924bdeeSTvrtko Ursulin } 5172924bdeeSTvrtko Ursulin 518908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 5191fe699e3STvrtko Ursulin } 5201fe699e3STvrtko Ursulin 5211fe699e3STvrtko Ursulin return val; 52205273c95SChris Wilson #else 52305273c95SChris Wilson return __get_rc6(i915); 52405273c95SChris Wilson #endif 5251fe699e3STvrtko Ursulin } 5261fe699e3STvrtko Ursulin 527ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 528b46a33e2STvrtko Ursulin { 529b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 530b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 531908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 532b46a33e2STvrtko Ursulin u64 val = 0; 533b46a33e2STvrtko Ursulin 534b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 535b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 536b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 537b46a33e2STvrtko Ursulin 538b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 539b46a33e2STvrtko Ursulin engine_event_class(event), 540b46a33e2STvrtko Ursulin engine_event_instance(event)); 541b46a33e2STvrtko Ursulin 542b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 543b46a33e2STvrtko Ursulin /* Do nothing */ 544b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 545b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 546b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 547b46a33e2STvrtko Ursulin } else { 548b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 549b46a33e2STvrtko Ursulin } 550b46a33e2STvrtko Ursulin } else { 551b46a33e2STvrtko Ursulin switch (event->attr.config) { 552b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 553b46a33e2STvrtko Ursulin val = 554908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 5559f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 556b46a33e2STvrtko Ursulin break; 557b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 558b46a33e2STvrtko Ursulin val = 559908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 5609f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 561b46a33e2STvrtko Ursulin break; 5620cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5630cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5640cd4684dSTvrtko Ursulin break; 5656060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 566ad055fb8STvrtko Ursulin val = get_rc6(i915); 5676060b6aeSTvrtko Ursulin break; 568b46a33e2STvrtko Ursulin } 569b46a33e2STvrtko Ursulin } 570b46a33e2STvrtko Ursulin 571b46a33e2STvrtko Ursulin return val; 572b46a33e2STvrtko Ursulin } 573b46a33e2STvrtko Ursulin 574b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 575b46a33e2STvrtko Ursulin { 576b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 577b46a33e2STvrtko Ursulin u64 prev, new; 578b46a33e2STvrtko Ursulin 579b46a33e2STvrtko Ursulin again: 580b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 581ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 582b46a33e2STvrtko Ursulin 583b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 584b46a33e2STvrtko Ursulin goto again; 585b46a33e2STvrtko Ursulin 586b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 587b46a33e2STvrtko Ursulin } 588b46a33e2STvrtko Ursulin 589b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 590b46a33e2STvrtko Ursulin { 591b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 592b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 593b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 594908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 595b46a33e2STvrtko Ursulin unsigned long flags; 596b46a33e2STvrtko Ursulin 597908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 598b46a33e2STvrtko Ursulin 599b46a33e2STvrtko Ursulin /* 600b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 601b46a33e2STvrtko Ursulin * the event reference counter. 602b46a33e2STvrtko Ursulin */ 603908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 604908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 605908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 606908091c8STvrtko Ursulin pmu->enable |= BIT_ULL(bit); 607908091c8STvrtko Ursulin pmu->enable_count[bit]++; 608b46a33e2STvrtko Ursulin 609b46a33e2STvrtko Ursulin /* 610feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 611feff0dc6STvrtko Ursulin */ 612908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 613feff0dc6STvrtko Ursulin 614feff0dc6STvrtko Ursulin /* 615b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 616b46a33e2STvrtko Ursulin * is stored per engine. 617b46a33e2STvrtko Ursulin */ 618b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 619b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 620b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 621b46a33e2STvrtko Ursulin 622b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 623b46a33e2STvrtko Ursulin engine_event_class(event), 624b46a33e2STvrtko Ursulin engine_event_instance(event)); 625b46a33e2STvrtko Ursulin 62626a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 62726a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 62826a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 62926a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 63026a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 63126a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 632b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 63326a11deeSTvrtko Ursulin 63426a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 635b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 636b46a33e2STvrtko Ursulin } 637b46a33e2STvrtko Ursulin 638908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 639ad055fb8STvrtko Ursulin 640b46a33e2STvrtko Ursulin /* 641b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 642b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 643b46a33e2STvrtko Ursulin * an existing non-zero value. 644b46a33e2STvrtko Ursulin */ 645ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 646b46a33e2STvrtko Ursulin } 647b46a33e2STvrtko Ursulin 648b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 649b46a33e2STvrtko Ursulin { 650b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 651b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 652b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 653908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 654b46a33e2STvrtko Ursulin unsigned long flags; 655b46a33e2STvrtko Ursulin 656908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 657b46a33e2STvrtko Ursulin 658b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 659b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 660b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 661b46a33e2STvrtko Ursulin 662b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 663b46a33e2STvrtko Ursulin engine_event_class(event), 664b46a33e2STvrtko Ursulin engine_event_instance(event)); 66526a11deeSTvrtko Ursulin 66626a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 66726a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 668b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 66926a11deeSTvrtko Ursulin 670b46a33e2STvrtko Ursulin /* 671b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 672b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 673b46a33e2STvrtko Ursulin */ 674b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 675b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 676b46a33e2STvrtko Ursulin } 677b46a33e2STvrtko Ursulin 678908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 679908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 680b46a33e2STvrtko Ursulin /* 681b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 682b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 683b46a33e2STvrtko Ursulin */ 684908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 685908091c8STvrtko Ursulin pmu->enable &= ~BIT_ULL(bit); 686908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 687feff0dc6STvrtko Ursulin } 688b46a33e2STvrtko Ursulin 689908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 690b46a33e2STvrtko Ursulin } 691b46a33e2STvrtko Ursulin 692b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 693b46a33e2STvrtko Ursulin { 694b46a33e2STvrtko Ursulin i915_pmu_enable(event); 695b46a33e2STvrtko Ursulin event->hw.state = 0; 696b46a33e2STvrtko Ursulin } 697b46a33e2STvrtko Ursulin 698b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 699b46a33e2STvrtko Ursulin { 700b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 701b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 702b46a33e2STvrtko Ursulin i915_pmu_disable(event); 703b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 704b46a33e2STvrtko Ursulin } 705b46a33e2STvrtko Ursulin 706b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 707b46a33e2STvrtko Ursulin { 708b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 709b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 710b46a33e2STvrtko Ursulin 711b46a33e2STvrtko Ursulin return 0; 712b46a33e2STvrtko Ursulin } 713b46a33e2STvrtko Ursulin 714b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 715b46a33e2STvrtko Ursulin { 716b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 717b46a33e2STvrtko Ursulin } 718b46a33e2STvrtko Ursulin 719b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 720b46a33e2STvrtko Ursulin { 721b46a33e2STvrtko Ursulin return 0; 722b46a33e2STvrtko Ursulin } 723b46a33e2STvrtko Ursulin 724b7d3aabfSChris Wilson struct i915_str_attribute { 725b7d3aabfSChris Wilson struct device_attribute attr; 726b7d3aabfSChris Wilson const char *str; 727b7d3aabfSChris Wilson }; 728b7d3aabfSChris Wilson 729b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 730b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 731b46a33e2STvrtko Ursulin { 732b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 733b46a33e2STvrtko Ursulin 734b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 735b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 736b46a33e2STvrtko Ursulin } 737b46a33e2STvrtko Ursulin 738b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 739b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 740b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 741b7d3aabfSChris Wilson .str = _config, } \ 742b46a33e2STvrtko Ursulin })[0].attr.attr) 743b46a33e2STvrtko Ursulin 744b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 745b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 746b46a33e2STvrtko Ursulin NULL, 747b46a33e2STvrtko Ursulin }; 748b46a33e2STvrtko Ursulin 749b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 750b46a33e2STvrtko Ursulin .name = "format", 751b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 752b46a33e2STvrtko Ursulin }; 753b46a33e2STvrtko Ursulin 754b7d3aabfSChris Wilson struct i915_ext_attribute { 755b7d3aabfSChris Wilson struct device_attribute attr; 756b7d3aabfSChris Wilson unsigned long val; 757b7d3aabfSChris Wilson }; 758b7d3aabfSChris Wilson 759b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 760b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 761b46a33e2STvrtko Ursulin { 762b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 763b46a33e2STvrtko Ursulin 764b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 765b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 766b46a33e2STvrtko Ursulin } 767b46a33e2STvrtko Ursulin 768109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 769b46a33e2STvrtko Ursulin .name = "events", 770109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 771b46a33e2STvrtko Ursulin }; 772b46a33e2STvrtko Ursulin 773b46a33e2STvrtko Ursulin static ssize_t 774b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 775b46a33e2STvrtko Ursulin struct device_attribute *attr, 776b46a33e2STvrtko Ursulin char *buf) 777b46a33e2STvrtko Ursulin { 778b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 779b46a33e2STvrtko Ursulin } 780b46a33e2STvrtko Ursulin 781b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 782b46a33e2STvrtko Ursulin 783b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 784b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 785b46a33e2STvrtko Ursulin NULL, 786b46a33e2STvrtko Ursulin }; 787b46a33e2STvrtko Ursulin 788109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 789b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 790b46a33e2STvrtko Ursulin }; 791b46a33e2STvrtko Ursulin 792b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 793b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 794b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 795b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 796b46a33e2STvrtko Ursulin NULL 797b46a33e2STvrtko Ursulin }; 798b46a33e2STvrtko Ursulin 799109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 800109ec558STvrtko Ursulin { \ 801109ec558STvrtko Ursulin .config = (__config), \ 802109ec558STvrtko Ursulin .name = (__name), \ 803109ec558STvrtko Ursulin .unit = (__unit), \ 804109ec558STvrtko Ursulin } 805109ec558STvrtko Ursulin 806109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 807109ec558STvrtko Ursulin { \ 808109ec558STvrtko Ursulin .sample = (__sample), \ 809109ec558STvrtko Ursulin .name = (__name), \ 810109ec558STvrtko Ursulin } 811109ec558STvrtko Ursulin 812109ec558STvrtko Ursulin static struct i915_ext_attribute * 813109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 814109ec558STvrtko Ursulin { 8152bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 816109ec558STvrtko Ursulin attr->attr.attr.name = name; 817109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 818109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 819109ec558STvrtko Ursulin attr->val = config; 820109ec558STvrtko Ursulin 821109ec558STvrtko Ursulin return ++attr; 822109ec558STvrtko Ursulin } 823109ec558STvrtko Ursulin 824109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 825109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 826109ec558STvrtko Ursulin const char *str) 827109ec558STvrtko Ursulin { 8282bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 829109ec558STvrtko Ursulin attr->attr.attr.name = name; 830109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 831109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 832109ec558STvrtko Ursulin attr->event_str = str; 833109ec558STvrtko Ursulin 834109ec558STvrtko Ursulin return ++attr; 835109ec558STvrtko Ursulin } 836109ec558STvrtko Ursulin 837109ec558STvrtko Ursulin static struct attribute ** 838908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 839109ec558STvrtko Ursulin { 840908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 841109ec558STvrtko Ursulin static const struct { 842109ec558STvrtko Ursulin u64 config; 843109ec558STvrtko Ursulin const char *name; 844109ec558STvrtko Ursulin const char *unit; 845109ec558STvrtko Ursulin } events[] = { 846109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 847109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 848109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 849109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 850109ec558STvrtko Ursulin }; 851109ec558STvrtko Ursulin static const struct { 852109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 853109ec558STvrtko Ursulin char *name; 854109ec558STvrtko Ursulin } engine_events[] = { 855109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 856109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 857109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 858109ec558STvrtko Ursulin }; 859109ec558STvrtko Ursulin unsigned int count = 0; 860109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 861109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 862109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 863109ec558STvrtko Ursulin struct intel_engine_cs *engine; 864109ec558STvrtko Ursulin enum intel_engine_id id; 865109ec558STvrtko Ursulin unsigned int i; 866109ec558STvrtko Ursulin 867109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 868109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 869109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 870109ec558STvrtko Ursulin count++; 871109ec558STvrtko Ursulin } 872109ec558STvrtko Ursulin 873109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 874109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 875109ec558STvrtko Ursulin if (!engine_event_status(engine, 876109ec558STvrtko Ursulin engine_events[i].sample)) 877109ec558STvrtko Ursulin count++; 878109ec558STvrtko Ursulin } 879109ec558STvrtko Ursulin } 880109ec558STvrtko Ursulin 881109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 882dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 883109ec558STvrtko Ursulin if (!i915_attr) 884109ec558STvrtko Ursulin goto err_alloc; 885109ec558STvrtko Ursulin 886dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 887109ec558STvrtko Ursulin if (!pmu_attr) 888109ec558STvrtko Ursulin goto err_alloc; 889109ec558STvrtko Ursulin 890109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 891dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 892109ec558STvrtko Ursulin if (!attr) 893109ec558STvrtko Ursulin goto err_alloc; 894109ec558STvrtko Ursulin 895109ec558STvrtko Ursulin i915_iter = i915_attr; 896109ec558STvrtko Ursulin pmu_iter = pmu_attr; 897109ec558STvrtko Ursulin attr_iter = attr; 898109ec558STvrtko Ursulin 899109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 900109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 901109ec558STvrtko Ursulin char *str; 902109ec558STvrtko Ursulin 903109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 904109ec558STvrtko Ursulin continue; 905109ec558STvrtko Ursulin 906109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 907109ec558STvrtko Ursulin if (!str) 908109ec558STvrtko Ursulin goto err; 909109ec558STvrtko Ursulin 910109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 911109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 912109ec558STvrtko Ursulin 913109ec558STvrtko Ursulin if (events[i].unit) { 914109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 915109ec558STvrtko Ursulin if (!str) 916109ec558STvrtko Ursulin goto err; 917109ec558STvrtko Ursulin 918109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 919109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 920109ec558STvrtko Ursulin } 921109ec558STvrtko Ursulin } 922109ec558STvrtko Ursulin 923109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 924109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 925109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 926109ec558STvrtko Ursulin char *str; 927109ec558STvrtko Ursulin 928109ec558STvrtko Ursulin if (engine_event_status(engine, 929109ec558STvrtko Ursulin engine_events[i].sample)) 930109ec558STvrtko Ursulin continue; 931109ec558STvrtko Ursulin 932109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 933109ec558STvrtko Ursulin engine->name, engine_events[i].name); 934109ec558STvrtko Ursulin if (!str) 935109ec558STvrtko Ursulin goto err; 936109ec558STvrtko Ursulin 937109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 938109ec558STvrtko Ursulin i915_iter = 939109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9408810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 941109ec558STvrtko Ursulin engine->instance, 942109ec558STvrtko Ursulin engine_events[i].sample)); 943109ec558STvrtko Ursulin 944109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 945109ec558STvrtko Ursulin engine->name, engine_events[i].name); 946109ec558STvrtko Ursulin if (!str) 947109ec558STvrtko Ursulin goto err; 948109ec558STvrtko Ursulin 949109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 950109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 951109ec558STvrtko Ursulin } 952109ec558STvrtko Ursulin } 953109ec558STvrtko Ursulin 954908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 955908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 956109ec558STvrtko Ursulin 957109ec558STvrtko Ursulin return attr; 958109ec558STvrtko Ursulin 959109ec558STvrtko Ursulin err:; 960109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 961109ec558STvrtko Ursulin kfree((*attr_iter)->name); 962109ec558STvrtko Ursulin 963109ec558STvrtko Ursulin err_alloc: 964109ec558STvrtko Ursulin kfree(attr); 965109ec558STvrtko Ursulin kfree(i915_attr); 966109ec558STvrtko Ursulin kfree(pmu_attr); 967109ec558STvrtko Ursulin 968109ec558STvrtko Ursulin return NULL; 969109ec558STvrtko Ursulin } 970109ec558STvrtko Ursulin 971908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 972109ec558STvrtko Ursulin { 973109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 974109ec558STvrtko Ursulin 975109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 976109ec558STvrtko Ursulin kfree((*attr_iter)->name); 977109ec558STvrtko Ursulin 978109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 979908091c8STvrtko Ursulin kfree(pmu->i915_attr); 980908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 981109ec558STvrtko Ursulin 982109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 983908091c8STvrtko Ursulin pmu->i915_attr = NULL; 984908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 985109ec558STvrtko Ursulin } 986109ec558STvrtko Ursulin 987b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 988b46a33e2STvrtko Ursulin { 989b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 990b46a33e2STvrtko Ursulin 991b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 992b46a33e2STvrtko Ursulin 993b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9940426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 995b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 996b46a33e2STvrtko Ursulin 997b46a33e2STvrtko Ursulin return 0; 998b46a33e2STvrtko Ursulin } 999b46a33e2STvrtko Ursulin 1000b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1001b46a33e2STvrtko Ursulin { 1002b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 1003b46a33e2STvrtko Ursulin unsigned int target; 1004b46a33e2STvrtko Ursulin 1005b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1006b46a33e2STvrtko Ursulin 1007b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1008b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1009b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1010b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1011b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1012b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1013b46a33e2STvrtko Ursulin } 1014b46a33e2STvrtko Ursulin } 1015b46a33e2STvrtko Ursulin 1016b46a33e2STvrtko Ursulin return 0; 1017b46a33e2STvrtko Ursulin } 1018b46a33e2STvrtko Ursulin 1019b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1020b46a33e2STvrtko Ursulin 1021908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1022b46a33e2STvrtko Ursulin { 1023b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1024b46a33e2STvrtko Ursulin int ret; 1025b46a33e2STvrtko Ursulin 1026b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1027b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1028b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1029b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1030b46a33e2STvrtko Ursulin if (ret < 0) 1031b46a33e2STvrtko Ursulin return ret; 1032b46a33e2STvrtko Ursulin 1033b46a33e2STvrtko Ursulin slot = ret; 1034908091c8STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &pmu->node); 1035b46a33e2STvrtko Ursulin if (ret) { 1036b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1037b46a33e2STvrtko Ursulin return ret; 1038b46a33e2STvrtko Ursulin } 1039b46a33e2STvrtko Ursulin 1040b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1041b46a33e2STvrtko Ursulin return 0; 1042b46a33e2STvrtko Ursulin } 1043b46a33e2STvrtko Ursulin 1044908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1045b46a33e2STvrtko Ursulin { 1046b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1047908091c8STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node)); 1048b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1049b46a33e2STvrtko Ursulin } 1050b46a33e2STvrtko Ursulin 1051b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1052b46a33e2STvrtko Ursulin { 1053908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1054b46a33e2STvrtko Ursulin int ret; 1055b46a33e2STvrtko Ursulin 1056b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1057b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1058b46a33e2STvrtko Ursulin return; 1059b46a33e2STvrtko Ursulin } 1060b46a33e2STvrtko Ursulin 1061908091c8STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(pmu); 1062109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1063109ec558STvrtko Ursulin ret = -ENOMEM; 1064109ec558STvrtko Ursulin goto err; 1065109ec558STvrtko Ursulin } 1066109ec558STvrtko Ursulin 1067908091c8STvrtko Ursulin pmu->base.attr_groups = i915_pmu_attr_groups; 1068908091c8STvrtko Ursulin pmu->base.task_ctx_nr = perf_invalid_context; 1069908091c8STvrtko Ursulin pmu->base.event_init = i915_pmu_event_init; 1070908091c8STvrtko Ursulin pmu->base.add = i915_pmu_event_add; 1071908091c8STvrtko Ursulin pmu->base.del = i915_pmu_event_del; 1072908091c8STvrtko Ursulin pmu->base.start = i915_pmu_event_start; 1073908091c8STvrtko Ursulin pmu->base.stop = i915_pmu_event_stop; 1074908091c8STvrtko Ursulin pmu->base.read = i915_pmu_event_read; 1075908091c8STvrtko Ursulin pmu->base.event_idx = i915_pmu_event_event_idx; 1076b46a33e2STvrtko Ursulin 1077908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1078908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1079908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1080b46a33e2STvrtko Ursulin 1081908091c8STvrtko Ursulin ret = perf_pmu_register(&pmu->base, "i915", -1); 1082b46a33e2STvrtko Ursulin if (ret) 1083b46a33e2STvrtko Ursulin goto err; 1084b46a33e2STvrtko Ursulin 1085908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1086b46a33e2STvrtko Ursulin if (ret) 1087b46a33e2STvrtko Ursulin goto err_unreg; 1088b46a33e2STvrtko Ursulin 1089b46a33e2STvrtko Ursulin return; 1090b46a33e2STvrtko Ursulin 1091b46a33e2STvrtko Ursulin err_unreg: 1092908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1093b46a33e2STvrtko Ursulin err: 1094908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1095908091c8STvrtko Ursulin free_event_attributes(pmu); 1096b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1097b46a33e2STvrtko Ursulin } 1098b46a33e2STvrtko Ursulin 1099b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1100b46a33e2STvrtko Ursulin { 1101908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1102908091c8STvrtko Ursulin 1103908091c8STvrtko Ursulin if (!pmu->base.event_init) 1104b46a33e2STvrtko Ursulin return; 1105b46a33e2STvrtko Ursulin 1106908091c8STvrtko Ursulin WARN_ON(pmu->enable); 1107b46a33e2STvrtko Ursulin 1108908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1109b46a33e2STvrtko Ursulin 1110908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1111b46a33e2STvrtko Ursulin 1112908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1113908091c8STvrtko Ursulin pmu->base.event_init = NULL; 1114908091c8STvrtko Ursulin free_event_attributes(pmu); 1115b46a33e2STvrtko Ursulin } 1116