xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 16ffe73c186b7897a1a6888ffb4949a8b4026624)
1b46a33e2STvrtko Ursulin /*
2058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7447ae316SNicolai Stange #include <linux/irq.h>
83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h>
9112ed2d3SChris Wilson 
10112ed2d3SChris Wilson #include "gt/intel_engine.h"
1151fbd8deSChris Wilson #include "gt/intel_engine_pm.h"
12750e76b4SChris Wilson #include "gt/intel_engine_user.h"
1351fbd8deSChris Wilson #include "gt/intel_gt_pm.h"
14112ed2d3SChris Wilson 
15058a9b43SMichal Wajdeczko #include "i915_drv.h"
16ecbb5fb7SJani Nikula #include "i915_pmu.h"
17ecbb5fb7SJani Nikula #include "intel_pm.h"
18b46a33e2STvrtko Ursulin 
19b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
20b46a33e2STvrtko Ursulin #define FREQUENCY 200
21b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
22b46a33e2STvrtko Ursulin 
23b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
24b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
25b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
26b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
27b46a33e2STvrtko Ursulin 
28b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
29b46a33e2STvrtko Ursulin 
30141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
31b46a33e2STvrtko Ursulin 
32b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
33b46a33e2STvrtko Ursulin {
34b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
35b46a33e2STvrtko Ursulin }
36b46a33e2STvrtko Ursulin 
37b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
38b46a33e2STvrtko Ursulin {
39b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
40b46a33e2STvrtko Ursulin }
41b46a33e2STvrtko Ursulin 
42b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
43b46a33e2STvrtko Ursulin {
44b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
45b46a33e2STvrtko Ursulin }
46b46a33e2STvrtko Ursulin 
47b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
48b46a33e2STvrtko Ursulin {
49b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
50b46a33e2STvrtko Ursulin }
51b46a33e2STvrtko Ursulin 
52b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
53b46a33e2STvrtko Ursulin {
54b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
55b46a33e2STvrtko Ursulin }
56b46a33e2STvrtko Ursulin 
57b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
58b46a33e2STvrtko Ursulin {
59b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
60b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
61b46a33e2STvrtko Ursulin 	else
62b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
63b46a33e2STvrtko Ursulin }
64b46a33e2STvrtko Ursulin 
65b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
66b46a33e2STvrtko Ursulin {
67b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
68b46a33e2STvrtko Ursulin }
69b46a33e2STvrtko Ursulin 
70b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
71b46a33e2STvrtko Ursulin {
72b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
73b46a33e2STvrtko Ursulin }
74b46a33e2STvrtko Ursulin 
75b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
76b46a33e2STvrtko Ursulin {
77b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
78b46a33e2STvrtko Ursulin }
79b46a33e2STvrtko Ursulin 
80908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
81feff0dc6STvrtko Ursulin {
82908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
83feff0dc6STvrtko Ursulin 	u64 enable;
84feff0dc6STvrtko Ursulin 
85feff0dc6STvrtko Ursulin 	/*
86feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
87feff0dc6STvrtko Ursulin 	 *
88feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
89feff0dc6STvrtko Ursulin 	 */
90908091c8STvrtko Ursulin 	enable = pmu->enable;
91feff0dc6STvrtko Ursulin 
92feff0dc6STvrtko Ursulin 	/*
93feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
94feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
95feff0dc6STvrtko Ursulin 	 */
96feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
97feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
98feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
99feff0dc6STvrtko Ursulin 
100feff0dc6STvrtko Ursulin 	/*
101feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
102feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
103feff0dc6STvrtko Ursulin 	 */
104feff0dc6STvrtko Ursulin 	if (!gpu_active)
105feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
106b3add01eSTvrtko Ursulin 	/*
107b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
108b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
109b3add01eSTvrtko Ursulin 	 */
110bf73fc0fSChris Wilson 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
111b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
112feff0dc6STvrtko Ursulin 
113feff0dc6STvrtko Ursulin 	/*
114feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
115feff0dc6STvrtko Ursulin 	 */
116feff0dc6STvrtko Ursulin 	return enable;
117feff0dc6STvrtko Ursulin }
118feff0dc6STvrtko Ursulin 
119*16ffe73cSChris Wilson static u64 __get_rc6(const struct intel_gt *gt)
120*16ffe73cSChris Wilson {
121*16ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
122*16ffe73cSChris Wilson 	u64 val;
123*16ffe73cSChris Wilson 
124*16ffe73cSChris Wilson 	val = intel_rc6_residency_ns(i915,
125*16ffe73cSChris Wilson 				     IS_VALLEYVIEW(i915) ?
126*16ffe73cSChris Wilson 				     VLV_GT_RENDER_RC6 :
127*16ffe73cSChris Wilson 				     GEN6_GT_GFX_RC6);
128*16ffe73cSChris Wilson 
129*16ffe73cSChris Wilson 	if (HAS_RC6p(i915))
130*16ffe73cSChris Wilson 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p);
131*16ffe73cSChris Wilson 
132*16ffe73cSChris Wilson 	if (HAS_RC6pp(i915))
133*16ffe73cSChris Wilson 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp);
134*16ffe73cSChris Wilson 
135*16ffe73cSChris Wilson 	return val;
136*16ffe73cSChris Wilson }
137*16ffe73cSChris Wilson 
138*16ffe73cSChris Wilson #if IS_ENABLED(CONFIG_PM)
139*16ffe73cSChris Wilson 
140*16ffe73cSChris Wilson static inline s64 ktime_since(const ktime_t kt)
141*16ffe73cSChris Wilson {
142*16ffe73cSChris Wilson 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
143*16ffe73cSChris Wilson }
144*16ffe73cSChris Wilson 
145*16ffe73cSChris Wilson static u64 __pmu_estimate_rc6(struct i915_pmu *pmu)
146*16ffe73cSChris Wilson {
147*16ffe73cSChris Wilson 	u64 val;
148*16ffe73cSChris Wilson 
149*16ffe73cSChris Wilson 	/*
150*16ffe73cSChris Wilson 	 * We think we are runtime suspended.
151*16ffe73cSChris Wilson 	 *
152*16ffe73cSChris Wilson 	 * Report the delta from when the device was suspended to now,
153*16ffe73cSChris Wilson 	 * on top of the last known real value, as the approximated RC6
154*16ffe73cSChris Wilson 	 * counter value.
155*16ffe73cSChris Wilson 	 */
156*16ffe73cSChris Wilson 	val = ktime_since(pmu->sleep_last);
157*16ffe73cSChris Wilson 	val += pmu->sample[__I915_SAMPLE_RC6].cur;
158*16ffe73cSChris Wilson 
159*16ffe73cSChris Wilson 	pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
160*16ffe73cSChris Wilson 
161*16ffe73cSChris Wilson 	return val;
162*16ffe73cSChris Wilson }
163*16ffe73cSChris Wilson 
164*16ffe73cSChris Wilson static u64 __pmu_update_rc6(struct i915_pmu *pmu, u64 val)
165*16ffe73cSChris Wilson {
166*16ffe73cSChris Wilson 	/*
167*16ffe73cSChris Wilson 	 * If we are coming back from being runtime suspended we must
168*16ffe73cSChris Wilson 	 * be careful not to report a larger value than returned
169*16ffe73cSChris Wilson 	 * previously.
170*16ffe73cSChris Wilson 	 */
171*16ffe73cSChris Wilson 	if (val >= pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
172*16ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
173*16ffe73cSChris Wilson 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
174*16ffe73cSChris Wilson 	} else {
175*16ffe73cSChris Wilson 		val = pmu->sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
176*16ffe73cSChris Wilson 	}
177*16ffe73cSChris Wilson 
178*16ffe73cSChris Wilson 	return val;
179*16ffe73cSChris Wilson }
180*16ffe73cSChris Wilson 
181*16ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
182*16ffe73cSChris Wilson {
183*16ffe73cSChris Wilson 	struct drm_i915_private *i915 = gt->i915;
184*16ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
185*16ffe73cSChris Wilson 	unsigned long flags;
186*16ffe73cSChris Wilson 	u64 val;
187*16ffe73cSChris Wilson 
188*16ffe73cSChris Wilson 	val = 0;
189*16ffe73cSChris Wilson 	if (intel_gt_pm_get_if_awake(gt)) {
190*16ffe73cSChris Wilson 		val = __get_rc6(gt);
191*16ffe73cSChris Wilson 		intel_gt_pm_put(gt);
192*16ffe73cSChris Wilson 	}
193*16ffe73cSChris Wilson 
194*16ffe73cSChris Wilson 	spin_lock_irqsave(&pmu->lock, flags);
195*16ffe73cSChris Wilson 
196*16ffe73cSChris Wilson 	if (val)
197*16ffe73cSChris Wilson 		val = __pmu_update_rc6(pmu, val);
198*16ffe73cSChris Wilson 	else
199*16ffe73cSChris Wilson 		val = __pmu_estimate_rc6(pmu);
200*16ffe73cSChris Wilson 
201*16ffe73cSChris Wilson 	spin_unlock_irqrestore(&pmu->lock, flags);
202*16ffe73cSChris Wilson 
203*16ffe73cSChris Wilson 	return val;
204*16ffe73cSChris Wilson }
205*16ffe73cSChris Wilson 
206*16ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915)
207feff0dc6STvrtko Ursulin {
208908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
209908091c8STvrtko Ursulin 
210*16ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
211*16ffe73cSChris Wilson 		__pmu_update_rc6(pmu, __get_rc6(&i915->gt));
212feff0dc6STvrtko Ursulin 
213*16ffe73cSChris Wilson 	pmu->sleep_last = ktime_get();
214feff0dc6STvrtko Ursulin }
215feff0dc6STvrtko Ursulin 
216*16ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915)
217*16ffe73cSChris Wilson {
218*16ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
219*16ffe73cSChris Wilson 
220*16ffe73cSChris Wilson 	/* Estimate how long we slept and accumulate that into rc6 counters */
221*16ffe73cSChris Wilson 	if (pmu->enable & config_enabled_mask(I915_PMU_RC6_RESIDENCY))
222*16ffe73cSChris Wilson 		__pmu_estimate_rc6(pmu);
223*16ffe73cSChris Wilson }
224*16ffe73cSChris Wilson 
225*16ffe73cSChris Wilson #else
226*16ffe73cSChris Wilson 
227*16ffe73cSChris Wilson static u64 get_rc6(struct intel_gt *gt)
228*16ffe73cSChris Wilson {
229*16ffe73cSChris Wilson 	return __get_rc6(gt);
230*16ffe73cSChris Wilson }
231*16ffe73cSChris Wilson 
232*16ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) {}
233*16ffe73cSChris Wilson static void unpark_rc6(struct drm_i915_private *i915) {}
234*16ffe73cSChris Wilson 
235*16ffe73cSChris Wilson #endif
236*16ffe73cSChris Wilson 
237908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
238feff0dc6STvrtko Ursulin {
239908091c8STvrtko Ursulin 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
240908091c8STvrtko Ursulin 		pmu->timer_enabled = true;
241908091c8STvrtko Ursulin 		pmu->timer_last = ktime_get();
242908091c8STvrtko Ursulin 		hrtimer_start_range_ns(&pmu->timer,
243feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
244feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
245feff0dc6STvrtko Ursulin 	}
246feff0dc6STvrtko Ursulin }
247feff0dc6STvrtko Ursulin 
248*16ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915)
249*16ffe73cSChris Wilson {
250*16ffe73cSChris Wilson 	struct i915_pmu *pmu = &i915->pmu;
251*16ffe73cSChris Wilson 
252*16ffe73cSChris Wilson 	if (!pmu->base.event_init)
253*16ffe73cSChris Wilson 		return;
254*16ffe73cSChris Wilson 
255*16ffe73cSChris Wilson 	spin_lock_irq(&pmu->lock);
256*16ffe73cSChris Wilson 
257*16ffe73cSChris Wilson 	park_rc6(i915);
258*16ffe73cSChris Wilson 
259*16ffe73cSChris Wilson 	/*
260*16ffe73cSChris Wilson 	 * Signal sampling timer to stop if only engine events are enabled and
261*16ffe73cSChris Wilson 	 * GPU went idle.
262*16ffe73cSChris Wilson 	 */
263*16ffe73cSChris Wilson 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
264*16ffe73cSChris Wilson 
265*16ffe73cSChris Wilson 	spin_unlock_irq(&pmu->lock);
266*16ffe73cSChris Wilson }
267*16ffe73cSChris Wilson 
268feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
269feff0dc6STvrtko Ursulin {
270908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
271908091c8STvrtko Ursulin 
272908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
273feff0dc6STvrtko Ursulin 		return;
274feff0dc6STvrtko Ursulin 
275908091c8STvrtko Ursulin 	spin_lock_irq(&pmu->lock);
276*16ffe73cSChris Wilson 
277feff0dc6STvrtko Ursulin 	/*
278feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
279feff0dc6STvrtko Ursulin 	 */
280908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
281*16ffe73cSChris Wilson 
282*16ffe73cSChris Wilson 	unpark_rc6(i915);
283*16ffe73cSChris Wilson 
284908091c8STvrtko Ursulin 	spin_unlock_irq(&pmu->lock);
285feff0dc6STvrtko Ursulin }
286feff0dc6STvrtko Ursulin 
287b46a33e2STvrtko Ursulin static void
2889f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val)
289b46a33e2STvrtko Ursulin {
2909f473ecfSTvrtko Ursulin 	sample->cur += val;
291b46a33e2STvrtko Ursulin }
292b46a33e2STvrtko Ursulin 
2939f473ecfSTvrtko Ursulin static void
29408ce5c64STvrtko Ursulin engines_sample(struct intel_gt *gt, unsigned int period_ns)
295b46a33e2STvrtko Ursulin {
29608ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
297b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
298b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
299b46a33e2STvrtko Ursulin 
30028fba096STvrtko Ursulin 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
301b46a33e2STvrtko Ursulin 		return;
302b46a33e2STvrtko Ursulin 
30328fba096STvrtko Ursulin 	for_each_engine(engine, i915, id) {
304d0aa694bSChris Wilson 		struct intel_engine_pmu *pmu = &engine->pmu;
30551fbd8deSChris Wilson 		unsigned long flags;
306d0aa694bSChris Wilson 		bool busy;
307b46a33e2STvrtko Ursulin 		u32 val;
308b46a33e2STvrtko Ursulin 
30951fbd8deSChris Wilson 		if (!intel_engine_pm_get_if_awake(engine))
31051fbd8deSChris Wilson 			continue;
31151fbd8deSChris Wilson 
31251fbd8deSChris Wilson 		spin_lock_irqsave(&engine->uncore->lock, flags);
31351fbd8deSChris Wilson 
31428fba096STvrtko Ursulin 		val = ENGINE_READ_FW(engine, RING_CTL);
315d0aa694bSChris Wilson 		if (val == 0) /* powerwell off => engine idle */
31651fbd8deSChris Wilson 			goto skip;
317b46a33e2STvrtko Ursulin 
3189f473ecfSTvrtko Ursulin 		if (val & RING_WAIT)
319d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
3209f473ecfSTvrtko Ursulin 		if (val & RING_WAIT_SEMAPHORE)
321d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
322b46a33e2STvrtko Ursulin 
32354fc577dSTvrtko Ursulin 		/* No need to sample when busy stats are supported. */
32454fc577dSTvrtko Ursulin 		if (intel_engine_supports_stats(engine))
32554fc577dSTvrtko Ursulin 			goto skip;
32654fc577dSTvrtko Ursulin 
327d0aa694bSChris Wilson 		/*
328d0aa694bSChris Wilson 		 * While waiting on a semaphore or event, MI_MODE reports the
329d0aa694bSChris Wilson 		 * ring as idle. However, previously using the seqno, and with
330d0aa694bSChris Wilson 		 * execlists sampling, we account for the ring waiting as the
331d0aa694bSChris Wilson 		 * engine being busy. Therefore, we record the sample as being
332d0aa694bSChris Wilson 		 * busy if either waiting or !idle.
333d0aa694bSChris Wilson 		 */
334d0aa694bSChris Wilson 		busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
335d0aa694bSChris Wilson 		if (!busy) {
33628fba096STvrtko Ursulin 			val = ENGINE_READ_FW(engine, RING_MI_MODE);
337d0aa694bSChris Wilson 			busy = !(val & MODE_IDLE);
338d0aa694bSChris Wilson 		}
339d0aa694bSChris Wilson 		if (busy)
340d0aa694bSChris Wilson 			add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
341b46a33e2STvrtko Ursulin 
34251fbd8deSChris Wilson skip:
34351fbd8deSChris Wilson 		spin_unlock_irqrestore(&engine->uncore->lock, flags);
34451fbd8deSChris Wilson 		intel_engine_pm_put(engine);
34551fbd8deSChris Wilson 	}
346b46a33e2STvrtko Ursulin }
347b46a33e2STvrtko Ursulin 
3489f473ecfSTvrtko Ursulin static void
3499f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
3509f473ecfSTvrtko Ursulin {
3519f473ecfSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, mul);
3529f473ecfSTvrtko Ursulin }
3539f473ecfSTvrtko Ursulin 
3549f473ecfSTvrtko Ursulin static void
35508ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns)
356b46a33e2STvrtko Ursulin {
35708ce5c64STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
35808ce5c64STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
35908ce5c64STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
36008ce5c64STvrtko Ursulin 
36108ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
362b46a33e2STvrtko Ursulin 		u32 val;
363b46a33e2STvrtko Ursulin 
36408ce5c64STvrtko Ursulin 		val = i915->gt_pm.rps.cur_freq;
36551fbd8deSChris Wilson 		if (intel_gt_pm_get_if_awake(gt)) {
36651fbd8deSChris Wilson 			val = intel_uncore_read_notrace(uncore, GEN6_RPSTAT1);
36708ce5c64STvrtko Ursulin 			val = intel_get_cagf(i915, val);
36851fbd8deSChris Wilson 			intel_gt_pm_put(gt);
369b46a33e2STvrtko Ursulin 		}
370b46a33e2STvrtko Ursulin 
37108ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
37208ce5c64STvrtko Ursulin 				intel_gpu_freq(i915, val),
3739f473ecfSTvrtko Ursulin 				period_ns / 1000);
374b46a33e2STvrtko Ursulin 	}
375b46a33e2STvrtko Ursulin 
37608ce5c64STvrtko Ursulin 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
37708ce5c64STvrtko Ursulin 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
37808ce5c64STvrtko Ursulin 				intel_gpu_freq(i915, i915->gt_pm.rps.cur_freq),
3799f473ecfSTvrtko Ursulin 				period_ns / 1000);
380b46a33e2STvrtko Ursulin 	}
381b46a33e2STvrtko Ursulin }
382b46a33e2STvrtko Ursulin 
383b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
384b46a33e2STvrtko Ursulin {
385b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
386b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
387908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
38808ce5c64STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
3899f473ecfSTvrtko Ursulin 	unsigned int period_ns;
3909f473ecfSTvrtko Ursulin 	ktime_t now;
391b46a33e2STvrtko Ursulin 
392908091c8STvrtko Ursulin 	if (!READ_ONCE(pmu->timer_enabled))
393b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
394b46a33e2STvrtko Ursulin 
3959f473ecfSTvrtko Ursulin 	now = ktime_get();
396908091c8STvrtko Ursulin 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
397908091c8STvrtko Ursulin 	pmu->timer_last = now;
398b46a33e2STvrtko Ursulin 
3999f473ecfSTvrtko Ursulin 	/*
4009f473ecfSTvrtko Ursulin 	 * Strictly speaking the passed in period may not be 100% accurate for
4019f473ecfSTvrtko Ursulin 	 * all internal calculation, since some amount of time can be spent on
4029f473ecfSTvrtko Ursulin 	 * grabbing the forcewake. However the potential error from timer call-
4039f473ecfSTvrtko Ursulin 	 * back delay greatly dominates this so we keep it simple.
4049f473ecfSTvrtko Ursulin 	 */
40508ce5c64STvrtko Ursulin 	engines_sample(gt, period_ns);
40608ce5c64STvrtko Ursulin 	frequency_sample(gt, period_ns);
4079f473ecfSTvrtko Ursulin 
4089f473ecfSTvrtko Ursulin 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
4099f473ecfSTvrtko Ursulin 
410b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
411b46a33e2STvrtko Ursulin }
412b46a33e2STvrtko Ursulin 
4130cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
4140cd4684dSTvrtko Ursulin {
4150cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
4160cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
4170cd4684dSTvrtko Ursulin 	u64 sum = 0;
4180cd4684dSTvrtko Ursulin 	int cpu;
4190cd4684dSTvrtko Ursulin 
4200cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
4210cd4684dSTvrtko Ursulin 		return 0;
4220cd4684dSTvrtko Ursulin 
4230cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
4240cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
4250cd4684dSTvrtko Ursulin 
4260cd4684dSTvrtko Ursulin 	return sum;
4270cd4684dSTvrtko Ursulin }
4280cd4684dSTvrtko Ursulin 
429b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
430b2f78cdaSTvrtko Ursulin {
431b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
432b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
433b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
434b2f78cdaSTvrtko Ursulin 
435b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
436b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
437b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
438b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
439b2f78cdaSTvrtko Ursulin 		return;
440b2f78cdaSTvrtko Ursulin 
441b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
442b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
443b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
444b2f78cdaSTvrtko Ursulin }
445b2f78cdaSTvrtko Ursulin 
446b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
447b46a33e2STvrtko Ursulin {
448b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
449b2f78cdaSTvrtko Ursulin 
450b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
451b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
452b46a33e2STvrtko Ursulin }
453b46a33e2STvrtko Ursulin 
454109ec558STvrtko Ursulin static int
455109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
456109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
457b46a33e2STvrtko Ursulin {
458109ec558STvrtko Ursulin 	switch (sample) {
459b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
460b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
461b46a33e2STvrtko Ursulin 		break;
462b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
463109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
464b46a33e2STvrtko Ursulin 			return -ENODEV;
465b46a33e2STvrtko Ursulin 		break;
466b46a33e2STvrtko Ursulin 	default:
467b46a33e2STvrtko Ursulin 		return -ENOENT;
468b46a33e2STvrtko Ursulin 	}
469b46a33e2STvrtko Ursulin 
470b46a33e2STvrtko Ursulin 	return 0;
471b46a33e2STvrtko Ursulin }
472b46a33e2STvrtko Ursulin 
473109ec558STvrtko Ursulin static int
474109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
475109ec558STvrtko Ursulin {
476109ec558STvrtko Ursulin 	switch (config) {
477109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
478109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
479109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
480109ec558STvrtko Ursulin 			return -ENODEV;
481109ec558STvrtko Ursulin 		/* Fall-through. */
482109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
483109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
484109ec558STvrtko Ursulin 			return -ENODEV;
485109ec558STvrtko Ursulin 		break;
486109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
487109ec558STvrtko Ursulin 		break;
488109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
489109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
490109ec558STvrtko Ursulin 			return -ENODEV;
491109ec558STvrtko Ursulin 		break;
492109ec558STvrtko Ursulin 	default:
493109ec558STvrtko Ursulin 		return -ENOENT;
494109ec558STvrtko Ursulin 	}
495109ec558STvrtko Ursulin 
496109ec558STvrtko Ursulin 	return 0;
497109ec558STvrtko Ursulin }
498109ec558STvrtko Ursulin 
499109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
500109ec558STvrtko Ursulin {
501109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
502109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
503109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
504b2f78cdaSTvrtko Ursulin 	u8 sample;
505b2f78cdaSTvrtko Ursulin 	int ret;
506109ec558STvrtko Ursulin 
507109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
508109ec558STvrtko Ursulin 					  engine_event_instance(event));
509109ec558STvrtko Ursulin 	if (!engine)
510109ec558STvrtko Ursulin 		return -ENODEV;
511109ec558STvrtko Ursulin 
512b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
513b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
514b2f78cdaSTvrtko Ursulin 	if (ret)
515b2f78cdaSTvrtko Ursulin 		return ret;
516b2f78cdaSTvrtko Ursulin 
517b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
518b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
519b2f78cdaSTvrtko Ursulin 
520b2f78cdaSTvrtko Ursulin 	return ret;
521109ec558STvrtko Ursulin }
522109ec558STvrtko Ursulin 
523b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
524b46a33e2STvrtko Ursulin {
525b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
526b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
5270426c046STvrtko Ursulin 	int ret;
528b46a33e2STvrtko Ursulin 
529b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
530b46a33e2STvrtko Ursulin 		return -ENOENT;
531b46a33e2STvrtko Ursulin 
532b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
533b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
534b46a33e2STvrtko Ursulin 		return -EINVAL;
535b46a33e2STvrtko Ursulin 
536b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
537b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
538b46a33e2STvrtko Ursulin 
539b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
540b46a33e2STvrtko Ursulin 		return -EINVAL;
541b46a33e2STvrtko Ursulin 
5420426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
5430426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
54400a79722STvrtko Ursulin 		return -EINVAL;
545b46a33e2STvrtko Ursulin 
546109ec558STvrtko Ursulin 	if (is_engine_event(event))
547b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
548109ec558STvrtko Ursulin 	else
549109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
550b46a33e2STvrtko Ursulin 	if (ret)
551b46a33e2STvrtko Ursulin 		return ret;
552b46a33e2STvrtko Ursulin 
553b46a33e2STvrtko Ursulin 	if (!event->parent)
554b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
555b46a33e2STvrtko Ursulin 
556b46a33e2STvrtko Ursulin 	return 0;
557b46a33e2STvrtko Ursulin }
558b46a33e2STvrtko Ursulin 
559ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event)
560b46a33e2STvrtko Ursulin {
561b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
562b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
563908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
564b46a33e2STvrtko Ursulin 	u64 val = 0;
565b46a33e2STvrtko Ursulin 
566b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
567b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
568b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
569b46a33e2STvrtko Ursulin 
570b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
571b46a33e2STvrtko Ursulin 						  engine_event_class(event),
572b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
573b46a33e2STvrtko Ursulin 
574b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
575b46a33e2STvrtko Ursulin 			/* Do nothing */
576b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
577b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
578b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
579b46a33e2STvrtko Ursulin 		} else {
580b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
581b46a33e2STvrtko Ursulin 		}
582b46a33e2STvrtko Ursulin 	} else {
583b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
584b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
585b46a33e2STvrtko Ursulin 			val =
586908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
5879f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
588b46a33e2STvrtko Ursulin 			break;
589b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
590b46a33e2STvrtko Ursulin 			val =
591908091c8STvrtko Ursulin 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
5929f473ecfSTvrtko Ursulin 				   USEC_PER_SEC /* to MHz */);
593b46a33e2STvrtko Ursulin 			break;
5940cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5950cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5960cd4684dSTvrtko Ursulin 			break;
5976060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
598518ea582STvrtko Ursulin 			val = get_rc6(&i915->gt);
5996060b6aeSTvrtko Ursulin 			break;
600b46a33e2STvrtko Ursulin 		}
601b46a33e2STvrtko Ursulin 	}
602b46a33e2STvrtko Ursulin 
603b46a33e2STvrtko Ursulin 	return val;
604b46a33e2STvrtko Ursulin }
605b46a33e2STvrtko Ursulin 
606b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
607b46a33e2STvrtko Ursulin {
608b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
609b46a33e2STvrtko Ursulin 	u64 prev, new;
610b46a33e2STvrtko Ursulin 
611b46a33e2STvrtko Ursulin again:
612b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
613ad055fb8STvrtko Ursulin 	new = __i915_pmu_event_read(event);
614b46a33e2STvrtko Ursulin 
615b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
616b46a33e2STvrtko Ursulin 		goto again;
617b46a33e2STvrtko Ursulin 
618b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
619b46a33e2STvrtko Ursulin }
620b46a33e2STvrtko Ursulin 
621b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
622b46a33e2STvrtko Ursulin {
623b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
624b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
625b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
626908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
627b46a33e2STvrtko Ursulin 	unsigned long flags;
628b46a33e2STvrtko Ursulin 
629908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
630b46a33e2STvrtko Ursulin 
631b46a33e2STvrtko Ursulin 	/*
632b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
633b46a33e2STvrtko Ursulin 	 * the event reference counter.
634b46a33e2STvrtko Ursulin 	 */
635908091c8STvrtko Ursulin 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
636908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
637908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
638908091c8STvrtko Ursulin 	pmu->enable |= BIT_ULL(bit);
639908091c8STvrtko Ursulin 	pmu->enable_count[bit]++;
640b46a33e2STvrtko Ursulin 
641b46a33e2STvrtko Ursulin 	/*
642feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
643feff0dc6STvrtko Ursulin 	 */
644908091c8STvrtko Ursulin 	__i915_pmu_maybe_start_timer(pmu);
645feff0dc6STvrtko Ursulin 
646feff0dc6STvrtko Ursulin 	/*
647b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
648b46a33e2STvrtko Ursulin 	 * is stored per engine.
649b46a33e2STvrtko Ursulin 	 */
650b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
651b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
652b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
653b46a33e2STvrtko Ursulin 
654b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
655b46a33e2STvrtko Ursulin 						  engine_event_class(event),
656b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
657b46a33e2STvrtko Ursulin 
65826a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
65926a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66026a11deeSTvrtko Ursulin 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
66126a11deeSTvrtko Ursulin 			     I915_ENGINE_SAMPLE_COUNT);
66226a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
66326a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
664b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
66526a11deeSTvrtko Ursulin 
66626a11deeSTvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
667b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
668b46a33e2STvrtko Ursulin 	}
669b46a33e2STvrtko Ursulin 
670908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
671ad055fb8STvrtko Ursulin 
672b46a33e2STvrtko Ursulin 	/*
673b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
674b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
675b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
676b46a33e2STvrtko Ursulin 	 */
677ad055fb8STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
678b46a33e2STvrtko Ursulin }
679b46a33e2STvrtko Ursulin 
680b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
681b46a33e2STvrtko Ursulin {
682b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
683b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
684b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
685908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
686b46a33e2STvrtko Ursulin 	unsigned long flags;
687b46a33e2STvrtko Ursulin 
688908091c8STvrtko Ursulin 	spin_lock_irqsave(&pmu->lock, flags);
689b46a33e2STvrtko Ursulin 
690b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
691b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
692b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
693b46a33e2STvrtko Ursulin 
694b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
695b46a33e2STvrtko Ursulin 						  engine_event_class(event),
696b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
69726a11deeSTvrtko Ursulin 
69826a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
69926a11deeSTvrtko Ursulin 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
700b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
70126a11deeSTvrtko Ursulin 
702b46a33e2STvrtko Ursulin 		/*
703b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
704b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
705b46a33e2STvrtko Ursulin 		 */
706b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
707b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
708b46a33e2STvrtko Ursulin 	}
709b46a33e2STvrtko Ursulin 
710908091c8STvrtko Ursulin 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
711908091c8STvrtko Ursulin 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
712b46a33e2STvrtko Ursulin 	/*
713b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
714b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
715b46a33e2STvrtko Ursulin 	 */
716908091c8STvrtko Ursulin 	if (--pmu->enable_count[bit] == 0) {
717908091c8STvrtko Ursulin 		pmu->enable &= ~BIT_ULL(bit);
718908091c8STvrtko Ursulin 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
719feff0dc6STvrtko Ursulin 	}
720b46a33e2STvrtko Ursulin 
721908091c8STvrtko Ursulin 	spin_unlock_irqrestore(&pmu->lock, flags);
722b46a33e2STvrtko Ursulin }
723b46a33e2STvrtko Ursulin 
724b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
725b46a33e2STvrtko Ursulin {
726b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
727b46a33e2STvrtko Ursulin 	event->hw.state = 0;
728b46a33e2STvrtko Ursulin }
729b46a33e2STvrtko Ursulin 
730b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
731b46a33e2STvrtko Ursulin {
732b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
733b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
734b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
735b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
736b46a33e2STvrtko Ursulin }
737b46a33e2STvrtko Ursulin 
738b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
739b46a33e2STvrtko Ursulin {
740b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
741b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
742b46a33e2STvrtko Ursulin 
743b46a33e2STvrtko Ursulin 	return 0;
744b46a33e2STvrtko Ursulin }
745b46a33e2STvrtko Ursulin 
746b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
747b46a33e2STvrtko Ursulin {
748b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
749b46a33e2STvrtko Ursulin }
750b46a33e2STvrtko Ursulin 
751b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
752b46a33e2STvrtko Ursulin {
753b46a33e2STvrtko Ursulin 	return 0;
754b46a33e2STvrtko Ursulin }
755b46a33e2STvrtko Ursulin 
756b7d3aabfSChris Wilson struct i915_str_attribute {
757b7d3aabfSChris Wilson 	struct device_attribute attr;
758b7d3aabfSChris Wilson 	const char *str;
759b7d3aabfSChris Wilson };
760b7d3aabfSChris Wilson 
761b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
762b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
763b46a33e2STvrtko Ursulin {
764b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
765b46a33e2STvrtko Ursulin 
766b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
767b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
768b46a33e2STvrtko Ursulin }
769b46a33e2STvrtko Ursulin 
770b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
771b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
772b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
773b7d3aabfSChris Wilson 		  .str = _config, } \
774b46a33e2STvrtko Ursulin 	})[0].attr.attr)
775b46a33e2STvrtko Ursulin 
776b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
777b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
778b46a33e2STvrtko Ursulin 	NULL,
779b46a33e2STvrtko Ursulin };
780b46a33e2STvrtko Ursulin 
781b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
782b46a33e2STvrtko Ursulin 	.name = "format",
783b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
784b46a33e2STvrtko Ursulin };
785b46a33e2STvrtko Ursulin 
786b7d3aabfSChris Wilson struct i915_ext_attribute {
787b7d3aabfSChris Wilson 	struct device_attribute attr;
788b7d3aabfSChris Wilson 	unsigned long val;
789b7d3aabfSChris Wilson };
790b7d3aabfSChris Wilson 
791b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
792b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
793b46a33e2STvrtko Ursulin {
794b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
795b46a33e2STvrtko Ursulin 
796b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
797b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
798b46a33e2STvrtko Ursulin }
799b46a33e2STvrtko Ursulin 
800109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
801b46a33e2STvrtko Ursulin 	.name = "events",
802109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
803b46a33e2STvrtko Ursulin };
804b46a33e2STvrtko Ursulin 
805b46a33e2STvrtko Ursulin static ssize_t
806b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
807b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
808b46a33e2STvrtko Ursulin 			  char *buf)
809b46a33e2STvrtko Ursulin {
810b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
811b46a33e2STvrtko Ursulin }
812b46a33e2STvrtko Ursulin 
813b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
814b46a33e2STvrtko Ursulin 
815b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
816b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
817b46a33e2STvrtko Ursulin 	NULL,
818b46a33e2STvrtko Ursulin };
819b46a33e2STvrtko Ursulin 
820109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
821b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
822b46a33e2STvrtko Ursulin };
823b46a33e2STvrtko Ursulin 
824b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
825b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
826b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
827b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
828b46a33e2STvrtko Ursulin 	NULL
829b46a33e2STvrtko Ursulin };
830b46a33e2STvrtko Ursulin 
831109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
832109ec558STvrtko Ursulin { \
833109ec558STvrtko Ursulin 	.config = (__config), \
834109ec558STvrtko Ursulin 	.name = (__name), \
835109ec558STvrtko Ursulin 	.unit = (__unit), \
836109ec558STvrtko Ursulin }
837109ec558STvrtko Ursulin 
838109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
839109ec558STvrtko Ursulin { \
840109ec558STvrtko Ursulin 	.sample = (__sample), \
841109ec558STvrtko Ursulin 	.name = (__name), \
842109ec558STvrtko Ursulin }
843109ec558STvrtko Ursulin 
844109ec558STvrtko Ursulin static struct i915_ext_attribute *
845109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
846109ec558STvrtko Ursulin {
8472bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
848109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
849109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
850109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
851109ec558STvrtko Ursulin 	attr->val = config;
852109ec558STvrtko Ursulin 
853109ec558STvrtko Ursulin 	return ++attr;
854109ec558STvrtko Ursulin }
855109ec558STvrtko Ursulin 
856109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
857109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
858109ec558STvrtko Ursulin 	     const char *str)
859109ec558STvrtko Ursulin {
8602bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
861109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
862109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
863109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
864109ec558STvrtko Ursulin 	attr->event_str = str;
865109ec558STvrtko Ursulin 
866109ec558STvrtko Ursulin 	return ++attr;
867109ec558STvrtko Ursulin }
868109ec558STvrtko Ursulin 
869109ec558STvrtko Ursulin static struct attribute **
870908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu)
871109ec558STvrtko Ursulin {
872908091c8STvrtko Ursulin 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
873109ec558STvrtko Ursulin 	static const struct {
874109ec558STvrtko Ursulin 		u64 config;
875109ec558STvrtko Ursulin 		const char *name;
876109ec558STvrtko Ursulin 		const char *unit;
877109ec558STvrtko Ursulin 	} events[] = {
878109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
879109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
880109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
881109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
882109ec558STvrtko Ursulin 	};
883109ec558STvrtko Ursulin 	static const struct {
884109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
885109ec558STvrtko Ursulin 		char *name;
886109ec558STvrtko Ursulin 	} engine_events[] = {
887109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
888109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
889109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
890109ec558STvrtko Ursulin 	};
891109ec558STvrtko Ursulin 	unsigned int count = 0;
892109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
893109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
894109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
895109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
896109ec558STvrtko Ursulin 	unsigned int i;
897109ec558STvrtko Ursulin 
898109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
899109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
900109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
901109ec558STvrtko Ursulin 			count++;
902109ec558STvrtko Ursulin 	}
903109ec558STvrtko Ursulin 
904750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
905109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
906109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
907109ec558STvrtko Ursulin 						 engine_events[i].sample))
908109ec558STvrtko Ursulin 				count++;
909109ec558STvrtko Ursulin 		}
910109ec558STvrtko Ursulin 	}
911109ec558STvrtko Ursulin 
912109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
913dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
914109ec558STvrtko Ursulin 	if (!i915_attr)
915109ec558STvrtko Ursulin 		goto err_alloc;
916109ec558STvrtko Ursulin 
917dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
918109ec558STvrtko Ursulin 	if (!pmu_attr)
919109ec558STvrtko Ursulin 		goto err_alloc;
920109ec558STvrtko Ursulin 
921109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
922dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
923109ec558STvrtko Ursulin 	if (!attr)
924109ec558STvrtko Ursulin 		goto err_alloc;
925109ec558STvrtko Ursulin 
926109ec558STvrtko Ursulin 	i915_iter = i915_attr;
927109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
928109ec558STvrtko Ursulin 	attr_iter = attr;
929109ec558STvrtko Ursulin 
930109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
931109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
932109ec558STvrtko Ursulin 		char *str;
933109ec558STvrtko Ursulin 
934109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
935109ec558STvrtko Ursulin 			continue;
936109ec558STvrtko Ursulin 
937109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
938109ec558STvrtko Ursulin 		if (!str)
939109ec558STvrtko Ursulin 			goto err;
940109ec558STvrtko Ursulin 
941109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
942109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
943109ec558STvrtko Ursulin 
944109ec558STvrtko Ursulin 		if (events[i].unit) {
945109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
946109ec558STvrtko Ursulin 			if (!str)
947109ec558STvrtko Ursulin 				goto err;
948109ec558STvrtko Ursulin 
949109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
950109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
951109ec558STvrtko Ursulin 		}
952109ec558STvrtko Ursulin 	}
953109ec558STvrtko Ursulin 
954109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
955750e76b4SChris Wilson 	for_each_uabi_engine(engine, i915) {
956109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
957109ec558STvrtko Ursulin 			char *str;
958109ec558STvrtko Ursulin 
959109ec558STvrtko Ursulin 			if (engine_event_status(engine,
960109ec558STvrtko Ursulin 						engine_events[i].sample))
961109ec558STvrtko Ursulin 				continue;
962109ec558STvrtko Ursulin 
963109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
964109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
965109ec558STvrtko Ursulin 			if (!str)
966109ec558STvrtko Ursulin 				goto err;
967109ec558STvrtko Ursulin 
968109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
969109ec558STvrtko Ursulin 			i915_iter =
970109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9718810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
972750e76b4SChris Wilson 								engine->uabi_instance,
973109ec558STvrtko Ursulin 								engine_events[i].sample));
974109ec558STvrtko Ursulin 
975109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
976109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
977109ec558STvrtko Ursulin 			if (!str)
978109ec558STvrtko Ursulin 				goto err;
979109ec558STvrtko Ursulin 
980109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
981109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
982109ec558STvrtko Ursulin 		}
983109ec558STvrtko Ursulin 	}
984109ec558STvrtko Ursulin 
985908091c8STvrtko Ursulin 	pmu->i915_attr = i915_attr;
986908091c8STvrtko Ursulin 	pmu->pmu_attr = pmu_attr;
987109ec558STvrtko Ursulin 
988109ec558STvrtko Ursulin 	return attr;
989109ec558STvrtko Ursulin 
990109ec558STvrtko Ursulin err:;
991109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
992109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
993109ec558STvrtko Ursulin 
994109ec558STvrtko Ursulin err_alloc:
995109ec558STvrtko Ursulin 	kfree(attr);
996109ec558STvrtko Ursulin 	kfree(i915_attr);
997109ec558STvrtko Ursulin 	kfree(pmu_attr);
998109ec558STvrtko Ursulin 
999109ec558STvrtko Ursulin 	return NULL;
1000109ec558STvrtko Ursulin }
1001109ec558STvrtko Ursulin 
1002908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu)
1003109ec558STvrtko Ursulin {
1004109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
1005109ec558STvrtko Ursulin 
1006109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
1007109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
1008109ec558STvrtko Ursulin 
1009109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
1010908091c8STvrtko Ursulin 	kfree(pmu->i915_attr);
1011908091c8STvrtko Ursulin 	kfree(pmu->pmu_attr);
1012109ec558STvrtko Ursulin 
1013109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
1014908091c8STvrtko Ursulin 	pmu->i915_attr = NULL;
1015908091c8STvrtko Ursulin 	pmu->pmu_attr = NULL;
1016109ec558STvrtko Ursulin }
1017109ec558STvrtko Ursulin 
1018b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1019b46a33e2STvrtko Ursulin {
1020b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1021b46a33e2STvrtko Ursulin 
1022b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1023b46a33e2STvrtko Ursulin 
1024b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
10250426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
1026b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1027b46a33e2STvrtko Ursulin 
1028b46a33e2STvrtko Ursulin 	return 0;
1029b46a33e2STvrtko Ursulin }
1030b46a33e2STvrtko Ursulin 
1031b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1032b46a33e2STvrtko Ursulin {
1033b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
1034b46a33e2STvrtko Ursulin 	unsigned int target;
1035b46a33e2STvrtko Ursulin 
1036b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
1037b46a33e2STvrtko Ursulin 
1038b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1039b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1040b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
1041b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
1042b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1043b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1044b46a33e2STvrtko Ursulin 		}
1045b46a33e2STvrtko Ursulin 	}
1046b46a33e2STvrtko Ursulin 
1047b46a33e2STvrtko Ursulin 	return 0;
1048b46a33e2STvrtko Ursulin }
1049b46a33e2STvrtko Ursulin 
1050b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
1051b46a33e2STvrtko Ursulin 
1052908091c8STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1053b46a33e2STvrtko Ursulin {
1054b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
1055b46a33e2STvrtko Ursulin 	int ret;
1056b46a33e2STvrtko Ursulin 
1057b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1058b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
1059b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
1060b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
1061b46a33e2STvrtko Ursulin 	if (ret < 0)
1062b46a33e2STvrtko Ursulin 		return ret;
1063b46a33e2STvrtko Ursulin 
1064b46a33e2STvrtko Ursulin 	slot = ret;
1065908091c8STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &pmu->node);
1066b46a33e2STvrtko Ursulin 	if (ret) {
1067b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1068b46a33e2STvrtko Ursulin 		return ret;
1069b46a33e2STvrtko Ursulin 	}
1070b46a33e2STvrtko Ursulin 
1071b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1072b46a33e2STvrtko Ursulin 	return 0;
1073b46a33e2STvrtko Ursulin }
1074b46a33e2STvrtko Ursulin 
1075908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1076b46a33e2STvrtko Ursulin {
1077b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1078908091c8STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &pmu->node));
1079b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1080b46a33e2STvrtko Ursulin }
1081b46a33e2STvrtko Ursulin 
1082b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1083b46a33e2STvrtko Ursulin {
1084908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1085b46a33e2STvrtko Ursulin 	int ret;
1086b46a33e2STvrtko Ursulin 
1087b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
108888f8065cSChris Wilson 		dev_info(i915->drm.dev, "PMU not supported for this GPU.");
1089b46a33e2STvrtko Ursulin 		return;
1090b46a33e2STvrtko Ursulin 	}
1091b46a33e2STvrtko Ursulin 
1092908091c8STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(pmu);
1093109ec558STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs) {
1094109ec558STvrtko Ursulin 		ret = -ENOMEM;
1095109ec558STvrtko Ursulin 		goto err;
1096109ec558STvrtko Ursulin 	}
1097109ec558STvrtko Ursulin 
1098908091c8STvrtko Ursulin 	pmu->base.attr_groups	= i915_pmu_attr_groups;
1099908091c8STvrtko Ursulin 	pmu->base.task_ctx_nr	= perf_invalid_context;
1100908091c8STvrtko Ursulin 	pmu->base.event_init	= i915_pmu_event_init;
1101908091c8STvrtko Ursulin 	pmu->base.add		= i915_pmu_event_add;
1102908091c8STvrtko Ursulin 	pmu->base.del		= i915_pmu_event_del;
1103908091c8STvrtko Ursulin 	pmu->base.start		= i915_pmu_event_start;
1104908091c8STvrtko Ursulin 	pmu->base.stop		= i915_pmu_event_stop;
1105908091c8STvrtko Ursulin 	pmu->base.read		= i915_pmu_event_read;
1106908091c8STvrtko Ursulin 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1107b46a33e2STvrtko Ursulin 
1108908091c8STvrtko Ursulin 	spin_lock_init(&pmu->lock);
1109908091c8STvrtko Ursulin 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1110908091c8STvrtko Ursulin 	pmu->timer.function = i915_sample;
1111b46a33e2STvrtko Ursulin 
1112908091c8STvrtko Ursulin 	ret = perf_pmu_register(&pmu->base, "i915", -1);
1113b46a33e2STvrtko Ursulin 	if (ret)
1114b46a33e2STvrtko Ursulin 		goto err;
1115b46a33e2STvrtko Ursulin 
1116908091c8STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(pmu);
1117b46a33e2STvrtko Ursulin 	if (ret)
1118b46a33e2STvrtko Ursulin 		goto err_unreg;
1119b46a33e2STvrtko Ursulin 
1120b46a33e2STvrtko Ursulin 	return;
1121b46a33e2STvrtko Ursulin 
1122b46a33e2STvrtko Ursulin err_unreg:
1123908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1124b46a33e2STvrtko Ursulin err:
1125908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
1126908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1127b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1128b46a33e2STvrtko Ursulin }
1129b46a33e2STvrtko Ursulin 
1130b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1131b46a33e2STvrtko Ursulin {
1132908091c8STvrtko Ursulin 	struct i915_pmu *pmu = &i915->pmu;
1133908091c8STvrtko Ursulin 
1134908091c8STvrtko Ursulin 	if (!pmu->base.event_init)
1135b46a33e2STvrtko Ursulin 		return;
1136b46a33e2STvrtko Ursulin 
1137908091c8STvrtko Ursulin 	WARN_ON(pmu->enable);
1138b46a33e2STvrtko Ursulin 
1139908091c8STvrtko Ursulin 	hrtimer_cancel(&pmu->timer);
1140b46a33e2STvrtko Ursulin 
1141908091c8STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(pmu);
1142b46a33e2STvrtko Ursulin 
1143908091c8STvrtko Ursulin 	perf_pmu_unregister(&pmu->base);
1144908091c8STvrtko Ursulin 	pmu->base.event_init = NULL;
1145908091c8STvrtko Ursulin 	free_event_attributes(pmu);
1146b46a33e2STvrtko Ursulin }
1147