1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 7447ae316SNicolai Stange #include <linux/irq.h> 83b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 9*112ed2d3SChris Wilson 10*112ed2d3SChris Wilson #include "gt/intel_engine.h" 11*112ed2d3SChris Wilson 12b46a33e2STvrtko Ursulin #include "i915_pmu.h" 13058a9b43SMichal Wajdeczko #include "i915_drv.h" 14b46a33e2STvrtko Ursulin 15b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 16b46a33e2STvrtko Ursulin #define FREQUENCY 200 17b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 18b46a33e2STvrtko Ursulin 19b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 20b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 21b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 22b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 23b46a33e2STvrtko Ursulin 24b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS) 25b46a33e2STvrtko Ursulin 26141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 27b46a33e2STvrtko Ursulin 28b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 29b46a33e2STvrtko Ursulin { 30b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 31b46a33e2STvrtko Ursulin } 32b46a33e2STvrtko Ursulin 33b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 34b46a33e2STvrtko Ursulin { 35b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 36b46a33e2STvrtko Ursulin } 37b46a33e2STvrtko Ursulin 38b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 39b46a33e2STvrtko Ursulin { 40b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 41b46a33e2STvrtko Ursulin } 42b46a33e2STvrtko Ursulin 43b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 44b46a33e2STvrtko Ursulin { 45b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 46b46a33e2STvrtko Ursulin } 47b46a33e2STvrtko Ursulin 48b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config) 49b46a33e2STvrtko Ursulin { 50b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 51b46a33e2STvrtko Ursulin } 52b46a33e2STvrtko Ursulin 53b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config) 54b46a33e2STvrtko Ursulin { 55b46a33e2STvrtko Ursulin if (is_engine_config(config)) 56b46a33e2STvrtko Ursulin return engine_config_sample(config); 57b46a33e2STvrtko Ursulin else 58b46a33e2STvrtko Ursulin return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0)); 59b46a33e2STvrtko Ursulin } 60b46a33e2STvrtko Ursulin 61b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config) 62b46a33e2STvrtko Ursulin { 63b46a33e2STvrtko Ursulin return BIT_ULL(config_enabled_bit(config)); 64b46a33e2STvrtko Ursulin } 65b46a33e2STvrtko Ursulin 66b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 67b46a33e2STvrtko Ursulin { 68b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 69b46a33e2STvrtko Ursulin } 70b46a33e2STvrtko Ursulin 71b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event) 72b46a33e2STvrtko Ursulin { 73b46a33e2STvrtko Ursulin return config_enabled_bit(event->attr.config); 74b46a33e2STvrtko Ursulin } 75b46a33e2STvrtko Ursulin 76feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active) 77feff0dc6STvrtko Ursulin { 78feff0dc6STvrtko Ursulin u64 enable; 79feff0dc6STvrtko Ursulin 80feff0dc6STvrtko Ursulin /* 81feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 82feff0dc6STvrtko Ursulin * 83feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 84feff0dc6STvrtko Ursulin */ 85feff0dc6STvrtko Ursulin enable = i915->pmu.enable; 86feff0dc6STvrtko Ursulin 87feff0dc6STvrtko Ursulin /* 88feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 89feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 90feff0dc6STvrtko Ursulin */ 91feff0dc6STvrtko Ursulin enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) | 92feff0dc6STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) | 93feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 94feff0dc6STvrtko Ursulin 95feff0dc6STvrtko Ursulin /* 96feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 97feff0dc6STvrtko Ursulin * running so clear those bits out. 98feff0dc6STvrtko Ursulin */ 99feff0dc6STvrtko Ursulin if (!gpu_active) 100feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 101b3add01eSTvrtko Ursulin /* 102b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 103b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 104cf669b4eSTvrtko Ursulin * 105cf669b4eSTvrtko Ursulin * Use RCS as proxy for all engines. 106b3add01eSTvrtko Ursulin */ 1078a68d464SChris Wilson else if (intel_engine_supports_stats(i915->engine[RCS0])) 108b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 109feff0dc6STvrtko Ursulin 110feff0dc6STvrtko Ursulin /* 111feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 112feff0dc6STvrtko Ursulin */ 113feff0dc6STvrtko Ursulin return enable; 114feff0dc6STvrtko Ursulin } 115feff0dc6STvrtko Ursulin 116feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915) 117feff0dc6STvrtko Ursulin { 118feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 119feff0dc6STvrtko Ursulin return; 120feff0dc6STvrtko Ursulin 121feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 122feff0dc6STvrtko Ursulin /* 123feff0dc6STvrtko Ursulin * Signal sampling timer to stop if only engine events are enabled and 124feff0dc6STvrtko Ursulin * GPU went idle. 125feff0dc6STvrtko Ursulin */ 126feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = pmu_needs_timer(i915, false); 127feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 128feff0dc6STvrtko Ursulin } 129feff0dc6STvrtko Ursulin 130feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915) 131feff0dc6STvrtko Ursulin { 132feff0dc6STvrtko Ursulin if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) { 133feff0dc6STvrtko Ursulin i915->pmu.timer_enabled = true; 1349f473ecfSTvrtko Ursulin i915->pmu.timer_last = ktime_get(); 135feff0dc6STvrtko Ursulin hrtimer_start_range_ns(&i915->pmu.timer, 136feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 137feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 138feff0dc6STvrtko Ursulin } 139feff0dc6STvrtko Ursulin } 140feff0dc6STvrtko Ursulin 141feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 142feff0dc6STvrtko Ursulin { 143feff0dc6STvrtko Ursulin if (!i915->pmu.base.event_init) 144feff0dc6STvrtko Ursulin return; 145feff0dc6STvrtko Ursulin 146feff0dc6STvrtko Ursulin spin_lock_irq(&i915->pmu.lock); 147feff0dc6STvrtko Ursulin /* 148feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 149feff0dc6STvrtko Ursulin */ 150feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 151feff0dc6STvrtko Ursulin spin_unlock_irq(&i915->pmu.lock); 152feff0dc6STvrtko Ursulin } 153feff0dc6STvrtko Ursulin 154b46a33e2STvrtko Ursulin static void 1559f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 156b46a33e2STvrtko Ursulin { 1579f473ecfSTvrtko Ursulin sample->cur += val; 158b46a33e2STvrtko Ursulin } 159b46a33e2STvrtko Ursulin 1609f473ecfSTvrtko Ursulin static void 1619f473ecfSTvrtko Ursulin engines_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 162b46a33e2STvrtko Ursulin { 163b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 164b46a33e2STvrtko Ursulin enum intel_engine_id id; 16500e27cbeSChris Wilson intel_wakeref_t wakeref; 166d0aa694bSChris Wilson unsigned long flags; 167b46a33e2STvrtko Ursulin 168b46a33e2STvrtko Ursulin if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 169b46a33e2STvrtko Ursulin return; 170b46a33e2STvrtko Ursulin 171d0aa694bSChris Wilson wakeref = 0; 172d0aa694bSChris Wilson if (READ_ONCE(dev_priv->gt.awake)) 17300e27cbeSChris Wilson wakeref = intel_runtime_pm_get_if_in_use(dev_priv); 17400e27cbeSChris Wilson if (!wakeref) 175b46a33e2STvrtko Ursulin return; 176b46a33e2STvrtko Ursulin 177d0aa694bSChris Wilson spin_lock_irqsave(&dev_priv->uncore.lock, flags); 178b46a33e2STvrtko Ursulin for_each_engine(engine, dev_priv, id) { 179d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 180d0aa694bSChris Wilson bool busy; 181b46a33e2STvrtko Ursulin u32 val; 182b46a33e2STvrtko Ursulin 183b46a33e2STvrtko Ursulin val = I915_READ_FW(RING_CTL(engine->mmio_base)); 184d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 185d0aa694bSChris Wilson continue; 186b46a33e2STvrtko Ursulin 1879f473ecfSTvrtko Ursulin if (val & RING_WAIT) 188d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 1899f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 190d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 191b46a33e2STvrtko Ursulin 192d0aa694bSChris Wilson /* 193d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 194d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 195d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 196d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 197d0aa694bSChris Wilson * busy if either waiting or !idle. 198d0aa694bSChris Wilson */ 199d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 200d0aa694bSChris Wilson if (!busy) { 201d0aa694bSChris Wilson val = I915_READ_FW(RING_MI_MODE(engine->mmio_base)); 202d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 203d0aa694bSChris Wilson } 204d0aa694bSChris Wilson if (busy) 205d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 206d0aa694bSChris Wilson } 207d0aa694bSChris Wilson spin_unlock_irqrestore(&dev_priv->uncore.lock, flags); 208b46a33e2STvrtko Ursulin 20900e27cbeSChris Wilson intel_runtime_pm_put(dev_priv, wakeref); 210b46a33e2STvrtko Ursulin } 211b46a33e2STvrtko Ursulin 2129f473ecfSTvrtko Ursulin static void 2139f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 2149f473ecfSTvrtko Ursulin { 2159f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 2169f473ecfSTvrtko Ursulin } 2179f473ecfSTvrtko Ursulin 2189f473ecfSTvrtko Ursulin static void 2199f473ecfSTvrtko Ursulin frequency_sample(struct drm_i915_private *dev_priv, unsigned int period_ns) 220b46a33e2STvrtko Ursulin { 221b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 222b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) { 223b46a33e2STvrtko Ursulin u32 val; 224b46a33e2STvrtko Ursulin 225b46a33e2STvrtko Ursulin val = dev_priv->gt_pm.rps.cur_freq; 22600e27cbeSChris Wilson if (dev_priv->gt.awake) { 227d4225a53SChris Wilson intel_wakeref_t wakeref; 22800e27cbeSChris Wilson 229d4225a53SChris Wilson with_intel_runtime_pm_if_in_use(dev_priv, wakeref) 230b46a33e2STvrtko Ursulin val = intel_get_cagf(dev_priv, 231b46a33e2STvrtko Ursulin I915_READ_NOTRACE(GEN6_RPSTAT1)); 232b46a33e2STvrtko Ursulin } 233b46a33e2STvrtko Ursulin 2349f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT], 2359f473ecfSTvrtko Ursulin intel_gpu_freq(dev_priv, val), 2369f473ecfSTvrtko Ursulin period_ns / 1000); 237b46a33e2STvrtko Ursulin } 238b46a33e2STvrtko Ursulin 239b46a33e2STvrtko Ursulin if (dev_priv->pmu.enable & 240b46a33e2STvrtko Ursulin config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) { 2419f473ecfSTvrtko Ursulin add_sample_mult(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 242b46a33e2STvrtko Ursulin intel_gpu_freq(dev_priv, 2439f473ecfSTvrtko Ursulin dev_priv->gt_pm.rps.cur_freq), 2449f473ecfSTvrtko Ursulin period_ns / 1000); 245b46a33e2STvrtko Ursulin } 246b46a33e2STvrtko Ursulin } 247b46a33e2STvrtko Ursulin 248b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 249b46a33e2STvrtko Ursulin { 250b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 251b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 2529f473ecfSTvrtko Ursulin unsigned int period_ns; 2539f473ecfSTvrtko Ursulin ktime_t now; 254b46a33e2STvrtko Ursulin 2558ee4f19cSTvrtko Ursulin if (!READ_ONCE(i915->pmu.timer_enabled)) 256b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 257b46a33e2STvrtko Ursulin 2589f473ecfSTvrtko Ursulin now = ktime_get(); 2599f473ecfSTvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, i915->pmu.timer_last)); 2609f473ecfSTvrtko Ursulin i915->pmu.timer_last = now; 261b46a33e2STvrtko Ursulin 2629f473ecfSTvrtko Ursulin /* 2639f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 2649f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 2659f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 2669f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 2679f473ecfSTvrtko Ursulin */ 2689f473ecfSTvrtko Ursulin engines_sample(i915, period_ns); 2699f473ecfSTvrtko Ursulin frequency_sample(i915, period_ns); 2709f473ecfSTvrtko Ursulin 2719f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 2729f473ecfSTvrtko Ursulin 273b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 274b46a33e2STvrtko Ursulin } 275b46a33e2STvrtko Ursulin 2760cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915) 2770cd4684dSTvrtko Ursulin { 2780cd4684dSTvrtko Ursulin /* open-coded kstat_irqs() */ 2790cd4684dSTvrtko Ursulin struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq); 2800cd4684dSTvrtko Ursulin u64 sum = 0; 2810cd4684dSTvrtko Ursulin int cpu; 2820cd4684dSTvrtko Ursulin 2830cd4684dSTvrtko Ursulin if (!desc || !desc->kstat_irqs) 2840cd4684dSTvrtko Ursulin return 0; 2850cd4684dSTvrtko Ursulin 2860cd4684dSTvrtko Ursulin for_each_possible_cpu(cpu) 2870cd4684dSTvrtko Ursulin sum += *per_cpu_ptr(desc->kstat_irqs, cpu); 2880cd4684dSTvrtko Ursulin 2890cd4684dSTvrtko Ursulin return sum; 2900cd4684dSTvrtko Ursulin } 2910cd4684dSTvrtko Ursulin 292b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event) 293b2f78cdaSTvrtko Ursulin { 294b2f78cdaSTvrtko Ursulin struct drm_i915_private *i915 = 295b2f78cdaSTvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 296b2f78cdaSTvrtko Ursulin struct intel_engine_cs *engine; 297b2f78cdaSTvrtko Ursulin 298b2f78cdaSTvrtko Ursulin engine = intel_engine_lookup_user(i915, 299b2f78cdaSTvrtko Ursulin engine_event_class(event), 300b2f78cdaSTvrtko Ursulin engine_event_instance(event)); 301b2f78cdaSTvrtko Ursulin if (WARN_ON_ONCE(!engine)) 302b2f78cdaSTvrtko Ursulin return; 303b2f78cdaSTvrtko Ursulin 304b2f78cdaSTvrtko Ursulin if (engine_event_sample(event) == I915_SAMPLE_BUSY && 305b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) 306b2f78cdaSTvrtko Ursulin intel_disable_engine_stats(engine); 307b2f78cdaSTvrtko Ursulin } 308b2f78cdaSTvrtko Ursulin 309b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 310b46a33e2STvrtko Ursulin { 311b46a33e2STvrtko Ursulin WARN_ON(event->parent); 312b2f78cdaSTvrtko Ursulin 313b2f78cdaSTvrtko Ursulin if (is_engine_event(event)) 314b2f78cdaSTvrtko Ursulin engine_event_destroy(event); 315b46a33e2STvrtko Ursulin } 316b46a33e2STvrtko Ursulin 317109ec558STvrtko Ursulin static int 318109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 319109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 320b46a33e2STvrtko Ursulin { 321109ec558STvrtko Ursulin switch (sample) { 322b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 323b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 324b46a33e2STvrtko Ursulin break; 325b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 326109ec558STvrtko Ursulin if (INTEL_GEN(engine->i915) < 6) 327b46a33e2STvrtko Ursulin return -ENODEV; 328b46a33e2STvrtko Ursulin break; 329b46a33e2STvrtko Ursulin default: 330b46a33e2STvrtko Ursulin return -ENOENT; 331b46a33e2STvrtko Ursulin } 332b46a33e2STvrtko Ursulin 333b46a33e2STvrtko Ursulin return 0; 334b46a33e2STvrtko Ursulin } 335b46a33e2STvrtko Ursulin 336109ec558STvrtko Ursulin static int 337109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 338109ec558STvrtko Ursulin { 339109ec558STvrtko Ursulin switch (config) { 340109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 341109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 342109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 343109ec558STvrtko Ursulin return -ENODEV; 344109ec558STvrtko Ursulin /* Fall-through. */ 345109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 346109ec558STvrtko Ursulin if (INTEL_GEN(i915) < 6) 347109ec558STvrtko Ursulin return -ENODEV; 348109ec558STvrtko Ursulin break; 349109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 350109ec558STvrtko Ursulin break; 351109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 352109ec558STvrtko Ursulin if (!HAS_RC6(i915)) 353109ec558STvrtko Ursulin return -ENODEV; 354109ec558STvrtko Ursulin break; 355109ec558STvrtko Ursulin default: 356109ec558STvrtko Ursulin return -ENOENT; 357109ec558STvrtko Ursulin } 358109ec558STvrtko Ursulin 359109ec558STvrtko Ursulin return 0; 360109ec558STvrtko Ursulin } 361109ec558STvrtko Ursulin 362109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 363109ec558STvrtko Ursulin { 364109ec558STvrtko Ursulin struct drm_i915_private *i915 = 365109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 366109ec558STvrtko Ursulin struct intel_engine_cs *engine; 367b2f78cdaSTvrtko Ursulin u8 sample; 368b2f78cdaSTvrtko Ursulin int ret; 369109ec558STvrtko Ursulin 370109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 371109ec558STvrtko Ursulin engine_event_instance(event)); 372109ec558STvrtko Ursulin if (!engine) 373109ec558STvrtko Ursulin return -ENODEV; 374109ec558STvrtko Ursulin 375b2f78cdaSTvrtko Ursulin sample = engine_event_sample(event); 376b2f78cdaSTvrtko Ursulin ret = engine_event_status(engine, sample); 377b2f78cdaSTvrtko Ursulin if (ret) 378b2f78cdaSTvrtko Ursulin return ret; 379b2f78cdaSTvrtko Ursulin 380b2f78cdaSTvrtko Ursulin if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine)) 381b2f78cdaSTvrtko Ursulin ret = intel_enable_engine_stats(engine); 382b2f78cdaSTvrtko Ursulin 383b2f78cdaSTvrtko Ursulin return ret; 384109ec558STvrtko Ursulin } 385109ec558STvrtko Ursulin 386b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 387b46a33e2STvrtko Ursulin { 388b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 389b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 3900426c046STvrtko Ursulin int ret; 391b46a33e2STvrtko Ursulin 392b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 393b46a33e2STvrtko Ursulin return -ENOENT; 394b46a33e2STvrtko Ursulin 395b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 396b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 397b46a33e2STvrtko Ursulin return -EINVAL; 398b46a33e2STvrtko Ursulin 399b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 400b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 401b46a33e2STvrtko Ursulin 402b46a33e2STvrtko Ursulin if (event->cpu < 0) 403b46a33e2STvrtko Ursulin return -EINVAL; 404b46a33e2STvrtko Ursulin 4050426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 4060426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 40700a79722STvrtko Ursulin return -EINVAL; 408b46a33e2STvrtko Ursulin 409109ec558STvrtko Ursulin if (is_engine_event(event)) 410b46a33e2STvrtko Ursulin ret = engine_event_init(event); 411109ec558STvrtko Ursulin else 412109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 413b46a33e2STvrtko Ursulin if (ret) 414b46a33e2STvrtko Ursulin return ret; 415b46a33e2STvrtko Ursulin 416b46a33e2STvrtko Ursulin if (!event->parent) 417b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 418b46a33e2STvrtko Ursulin 419b46a33e2STvrtko Ursulin return 0; 420b46a33e2STvrtko Ursulin } 421b46a33e2STvrtko Ursulin 42205273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915) 4231fe699e3STvrtko Ursulin { 4241fe699e3STvrtko Ursulin u64 val; 4251fe699e3STvrtko Ursulin 42605273c95SChris Wilson val = intel_rc6_residency_ns(i915, 42705273c95SChris Wilson IS_VALLEYVIEW(i915) ? 4281fe699e3STvrtko Ursulin VLV_GT_RENDER_RC6 : 4291fe699e3STvrtko Ursulin GEN6_GT_GFX_RC6); 4301fe699e3STvrtko Ursulin 4311fe699e3STvrtko Ursulin if (HAS_RC6p(i915)) 4321fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p); 4331fe699e3STvrtko Ursulin 4341fe699e3STvrtko Ursulin if (HAS_RC6pp(i915)) 4351fe699e3STvrtko Ursulin val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp); 4361fe699e3STvrtko Ursulin 43705273c95SChris Wilson return val; 43805273c95SChris Wilson } 43905273c95SChris Wilson 440ad055fb8STvrtko Ursulin static u64 get_rc6(struct drm_i915_private *i915) 44105273c95SChris Wilson { 44205273c95SChris Wilson #if IS_ENABLED(CONFIG_PM) 44300e27cbeSChris Wilson intel_wakeref_t wakeref; 44405273c95SChris Wilson unsigned long flags; 44505273c95SChris Wilson u64 val; 44605273c95SChris Wilson 44700e27cbeSChris Wilson wakeref = intel_runtime_pm_get_if_in_use(i915); 44800e27cbeSChris Wilson if (wakeref) { 44905273c95SChris Wilson val = __get_rc6(i915); 45000e27cbeSChris Wilson intel_runtime_pm_put(i915, wakeref); 4511fe699e3STvrtko Ursulin 4521fe699e3STvrtko Ursulin /* 4531fe699e3STvrtko Ursulin * If we are coming back from being runtime suspended we must 4541fe699e3STvrtko Ursulin * be careful not to report a larger value than returned 4551fe699e3STvrtko Ursulin * previously. 4561fe699e3STvrtko Ursulin */ 4571fe699e3STvrtko Ursulin 4581fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 4591fe699e3STvrtko Ursulin 4601fe699e3STvrtko Ursulin if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 4611fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0; 4621fe699e3STvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6].cur = val; 4631fe699e3STvrtko Ursulin } else { 4641fe699e3STvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 4651fe699e3STvrtko Ursulin } 4661fe699e3STvrtko Ursulin 4671fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 4681fe699e3STvrtko Ursulin } else { 4691fe699e3STvrtko Ursulin struct pci_dev *pdev = i915->drm.pdev; 4701fe699e3STvrtko Ursulin struct device *kdev = &pdev->dev; 4711fe699e3STvrtko Ursulin 4721fe699e3STvrtko Ursulin /* 4731fe699e3STvrtko Ursulin * We are runtime suspended. 4741fe699e3STvrtko Ursulin * 4751fe699e3STvrtko Ursulin * Report the delta from when the device was suspended to now, 4761fe699e3STvrtko Ursulin * on top of the last known real value, as the approximated RC6 4771fe699e3STvrtko Ursulin * counter value. 4781fe699e3STvrtko Ursulin */ 4791fe699e3STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 4801fe699e3STvrtko Ursulin 4812924bdeeSTvrtko Ursulin /* 4822924bdeeSTvrtko Ursulin * After the above branch intel_runtime_pm_get_if_in_use failed 4832924bdeeSTvrtko Ursulin * to get the runtime PM reference we cannot assume we are in 4842924bdeeSTvrtko Ursulin * runtime suspend since we can either: a) race with coming out 4852924bdeeSTvrtko Ursulin * of it before we took the power.lock, or b) there are other 4862924bdeeSTvrtko Ursulin * states than suspended which can bring us here. 4872924bdeeSTvrtko Ursulin * 4882924bdeeSTvrtko Ursulin * We need to double-check that we are indeed currently runtime 4892924bdeeSTvrtko Ursulin * suspended and if not we cannot do better than report the last 4902924bdeeSTvrtko Ursulin * known RC6 value. 4912924bdeeSTvrtko Ursulin */ 4923b4ed2e2SVincent Guittot if (pm_runtime_status_suspended(kdev)) { 4933b4ed2e2SVincent Guittot val = pm_runtime_suspended_time(kdev); 4943b4ed2e2SVincent Guittot 4951fe699e3STvrtko Ursulin if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) 4963b4ed2e2SVincent Guittot i915->pmu.suspended_time_last = val; 4971fe699e3STvrtko Ursulin 4983b4ed2e2SVincent Guittot val -= i915->pmu.suspended_time_last; 4991fe699e3STvrtko Ursulin val += i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5001fe699e3STvrtko Ursulin 5012924bdeeSTvrtko Ursulin i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val; 5022924bdeeSTvrtko Ursulin } else if (i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) { 5032924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur; 5042924bdeeSTvrtko Ursulin } else { 5052924bdeeSTvrtko Ursulin val = i915->pmu.sample[__I915_SAMPLE_RC6].cur; 5062924bdeeSTvrtko Ursulin } 5072924bdeeSTvrtko Ursulin 5081fe699e3STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 5091fe699e3STvrtko Ursulin } 5101fe699e3STvrtko Ursulin 5111fe699e3STvrtko Ursulin return val; 51205273c95SChris Wilson #else 51305273c95SChris Wilson return __get_rc6(i915); 51405273c95SChris Wilson #endif 5151fe699e3STvrtko Ursulin } 5161fe699e3STvrtko Ursulin 517ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 518b46a33e2STvrtko Ursulin { 519b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 520b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 521b46a33e2STvrtko Ursulin u64 val = 0; 522b46a33e2STvrtko Ursulin 523b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 524b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 525b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 526b46a33e2STvrtko Ursulin 527b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 528b46a33e2STvrtko Ursulin engine_event_class(event), 529b46a33e2STvrtko Ursulin engine_event_instance(event)); 530b46a33e2STvrtko Ursulin 531b46a33e2STvrtko Ursulin if (WARN_ON_ONCE(!engine)) { 532b46a33e2STvrtko Ursulin /* Do nothing */ 533b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 534b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 535b3add01eSTvrtko Ursulin val = ktime_to_ns(intel_engine_get_busy_time(engine)); 536b46a33e2STvrtko Ursulin } else { 537b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 538b46a33e2STvrtko Ursulin } 539b46a33e2STvrtko Ursulin } else { 540b46a33e2STvrtko Ursulin switch (event->attr.config) { 541b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 542b46a33e2STvrtko Ursulin val = 543b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur, 5449f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 545b46a33e2STvrtko Ursulin break; 546b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 547b46a33e2STvrtko Ursulin val = 548b46a33e2STvrtko Ursulin div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur, 5499f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 550b46a33e2STvrtko Ursulin break; 5510cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 5520cd4684dSTvrtko Ursulin val = count_interrupts(i915); 5530cd4684dSTvrtko Ursulin break; 5546060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 555ad055fb8STvrtko Ursulin val = get_rc6(i915); 5566060b6aeSTvrtko Ursulin break; 557b46a33e2STvrtko Ursulin } 558b46a33e2STvrtko Ursulin } 559b46a33e2STvrtko Ursulin 560b46a33e2STvrtko Ursulin return val; 561b46a33e2STvrtko Ursulin } 562b46a33e2STvrtko Ursulin 563b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 564b46a33e2STvrtko Ursulin { 565b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 566b46a33e2STvrtko Ursulin u64 prev, new; 567b46a33e2STvrtko Ursulin 568b46a33e2STvrtko Ursulin again: 569b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 570ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 571b46a33e2STvrtko Ursulin 572b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 573b46a33e2STvrtko Ursulin goto again; 574b46a33e2STvrtko Ursulin 575b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 576b46a33e2STvrtko Ursulin } 577b46a33e2STvrtko Ursulin 578b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 579b46a33e2STvrtko Ursulin { 580b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 581b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 582b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 583b46a33e2STvrtko Ursulin unsigned long flags; 584b46a33e2STvrtko Ursulin 585b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 586b46a33e2STvrtko Ursulin 587b46a33e2STvrtko Ursulin /* 588b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 589b46a33e2STvrtko Ursulin * the event reference counter. 590b46a33e2STvrtko Ursulin */ 59126a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(i915->pmu.enable_count) != I915_PMU_MASK_BITS); 59226a11deeSTvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(i915->pmu.enable_count)); 593b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0); 594b46a33e2STvrtko Ursulin i915->pmu.enable |= BIT_ULL(bit); 595b46a33e2STvrtko Ursulin i915->pmu.enable_count[bit]++; 596b46a33e2STvrtko Ursulin 597b46a33e2STvrtko Ursulin /* 598feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 599feff0dc6STvrtko Ursulin */ 600feff0dc6STvrtko Ursulin __i915_pmu_maybe_start_timer(i915); 601feff0dc6STvrtko Ursulin 602feff0dc6STvrtko Ursulin /* 603b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 604b46a33e2STvrtko Ursulin * is stored per engine. 605b46a33e2STvrtko Ursulin */ 606b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 607b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 608b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 609b46a33e2STvrtko Ursulin 610b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 611b46a33e2STvrtko Ursulin engine_event_class(event), 612b46a33e2STvrtko Ursulin engine_event_instance(event)); 613b46a33e2STvrtko Ursulin 61426a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 61526a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 61626a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 61726a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 61826a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 61926a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 620b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 62126a11deeSTvrtko Ursulin 62226a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 623b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 624b46a33e2STvrtko Ursulin } 625b46a33e2STvrtko Ursulin 626ad055fb8STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 627ad055fb8STvrtko Ursulin 628b46a33e2STvrtko Ursulin /* 629b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 630b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 631b46a33e2STvrtko Ursulin * an existing non-zero value. 632b46a33e2STvrtko Ursulin */ 633ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 634b46a33e2STvrtko Ursulin } 635b46a33e2STvrtko Ursulin 636b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 637b46a33e2STvrtko Ursulin { 638b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 639b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 640b46a33e2STvrtko Ursulin unsigned int bit = event_enabled_bit(event); 641b46a33e2STvrtko Ursulin unsigned long flags; 642b46a33e2STvrtko Ursulin 643b46a33e2STvrtko Ursulin spin_lock_irqsave(&i915->pmu.lock, flags); 644b46a33e2STvrtko Ursulin 645b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 646b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 647b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 648b46a33e2STvrtko Ursulin 649b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 650b46a33e2STvrtko Ursulin engine_event_class(event), 651b46a33e2STvrtko Ursulin engine_event_instance(event)); 65226a11deeSTvrtko Ursulin 65326a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 65426a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 655b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 65626a11deeSTvrtko Ursulin 657b46a33e2STvrtko Ursulin /* 658b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 659b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 660b46a33e2STvrtko Ursulin */ 661b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 662b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 663b46a33e2STvrtko Ursulin } 664b46a33e2STvrtko Ursulin 66526a11deeSTvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(i915->pmu.enable_count)); 666b46a33e2STvrtko Ursulin GEM_BUG_ON(i915->pmu.enable_count[bit] == 0); 667b46a33e2STvrtko Ursulin /* 668b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 669b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 670b46a33e2STvrtko Ursulin */ 671feff0dc6STvrtko Ursulin if (--i915->pmu.enable_count[bit] == 0) { 672b46a33e2STvrtko Ursulin i915->pmu.enable &= ~BIT_ULL(bit); 673feff0dc6STvrtko Ursulin i915->pmu.timer_enabled &= pmu_needs_timer(i915, true); 674feff0dc6STvrtko Ursulin } 675b46a33e2STvrtko Ursulin 676b46a33e2STvrtko Ursulin spin_unlock_irqrestore(&i915->pmu.lock, flags); 677b46a33e2STvrtko Ursulin } 678b46a33e2STvrtko Ursulin 679b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 680b46a33e2STvrtko Ursulin { 681b46a33e2STvrtko Ursulin i915_pmu_enable(event); 682b46a33e2STvrtko Ursulin event->hw.state = 0; 683b46a33e2STvrtko Ursulin } 684b46a33e2STvrtko Ursulin 685b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 686b46a33e2STvrtko Ursulin { 687b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 688b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 689b46a33e2STvrtko Ursulin i915_pmu_disable(event); 690b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 691b46a33e2STvrtko Ursulin } 692b46a33e2STvrtko Ursulin 693b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 694b46a33e2STvrtko Ursulin { 695b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 696b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 697b46a33e2STvrtko Ursulin 698b46a33e2STvrtko Ursulin return 0; 699b46a33e2STvrtko Ursulin } 700b46a33e2STvrtko Ursulin 701b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 702b46a33e2STvrtko Ursulin { 703b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 704b46a33e2STvrtko Ursulin } 705b46a33e2STvrtko Ursulin 706b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 707b46a33e2STvrtko Ursulin { 708b46a33e2STvrtko Ursulin return 0; 709b46a33e2STvrtko Ursulin } 710b46a33e2STvrtko Ursulin 711b7d3aabfSChris Wilson struct i915_str_attribute { 712b7d3aabfSChris Wilson struct device_attribute attr; 713b7d3aabfSChris Wilson const char *str; 714b7d3aabfSChris Wilson }; 715b7d3aabfSChris Wilson 716b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 717b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 718b46a33e2STvrtko Ursulin { 719b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 720b46a33e2STvrtko Ursulin 721b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 722b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 723b46a33e2STvrtko Ursulin } 724b46a33e2STvrtko Ursulin 725b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 726b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 727b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 728b7d3aabfSChris Wilson .str = _config, } \ 729b46a33e2STvrtko Ursulin })[0].attr.attr) 730b46a33e2STvrtko Ursulin 731b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 732b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 733b46a33e2STvrtko Ursulin NULL, 734b46a33e2STvrtko Ursulin }; 735b46a33e2STvrtko Ursulin 736b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 737b46a33e2STvrtko Ursulin .name = "format", 738b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 739b46a33e2STvrtko Ursulin }; 740b46a33e2STvrtko Ursulin 741b7d3aabfSChris Wilson struct i915_ext_attribute { 742b7d3aabfSChris Wilson struct device_attribute attr; 743b7d3aabfSChris Wilson unsigned long val; 744b7d3aabfSChris Wilson }; 745b7d3aabfSChris Wilson 746b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 747b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 748b46a33e2STvrtko Ursulin { 749b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 750b46a33e2STvrtko Ursulin 751b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 752b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 753b46a33e2STvrtko Ursulin } 754b46a33e2STvrtko Ursulin 755109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = { 756b46a33e2STvrtko Ursulin .name = "events", 757109ec558STvrtko Ursulin /* Patch in attrs at runtime. */ 758b46a33e2STvrtko Ursulin }; 759b46a33e2STvrtko Ursulin 760b46a33e2STvrtko Ursulin static ssize_t 761b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev, 762b46a33e2STvrtko Ursulin struct device_attribute *attr, 763b46a33e2STvrtko Ursulin char *buf) 764b46a33e2STvrtko Ursulin { 765b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 766b46a33e2STvrtko Ursulin } 767b46a33e2STvrtko Ursulin 768b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL); 769b46a33e2STvrtko Ursulin 770b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 771b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 772b46a33e2STvrtko Ursulin NULL, 773b46a33e2STvrtko Ursulin }; 774b46a33e2STvrtko Ursulin 775109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 776b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 777b46a33e2STvrtko Ursulin }; 778b46a33e2STvrtko Ursulin 779b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = { 780b46a33e2STvrtko Ursulin &i915_pmu_format_attr_group, 781b46a33e2STvrtko Ursulin &i915_pmu_events_attr_group, 782b46a33e2STvrtko Ursulin &i915_pmu_cpumask_attr_group, 783b46a33e2STvrtko Ursulin NULL 784b46a33e2STvrtko Ursulin }; 785b46a33e2STvrtko Ursulin 786109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 787109ec558STvrtko Ursulin { \ 788109ec558STvrtko Ursulin .config = (__config), \ 789109ec558STvrtko Ursulin .name = (__name), \ 790109ec558STvrtko Ursulin .unit = (__unit), \ 791109ec558STvrtko Ursulin } 792109ec558STvrtko Ursulin 793109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 794109ec558STvrtko Ursulin { \ 795109ec558STvrtko Ursulin .sample = (__sample), \ 796109ec558STvrtko Ursulin .name = (__name), \ 797109ec558STvrtko Ursulin } 798109ec558STvrtko Ursulin 799109ec558STvrtko Ursulin static struct i915_ext_attribute * 800109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 801109ec558STvrtko Ursulin { 8022bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 803109ec558STvrtko Ursulin attr->attr.attr.name = name; 804109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 805109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 806109ec558STvrtko Ursulin attr->val = config; 807109ec558STvrtko Ursulin 808109ec558STvrtko Ursulin return ++attr; 809109ec558STvrtko Ursulin } 810109ec558STvrtko Ursulin 811109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 812109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 813109ec558STvrtko Ursulin const char *str) 814109ec558STvrtko Ursulin { 8152bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 816109ec558STvrtko Ursulin attr->attr.attr.name = name; 817109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 818109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 819109ec558STvrtko Ursulin attr->event_str = str; 820109ec558STvrtko Ursulin 821109ec558STvrtko Ursulin return ++attr; 822109ec558STvrtko Ursulin } 823109ec558STvrtko Ursulin 824109ec558STvrtko Ursulin static struct attribute ** 825109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915) 826109ec558STvrtko Ursulin { 827109ec558STvrtko Ursulin static const struct { 828109ec558STvrtko Ursulin u64 config; 829109ec558STvrtko Ursulin const char *name; 830109ec558STvrtko Ursulin const char *unit; 831109ec558STvrtko Ursulin } events[] = { 832109ec558STvrtko Ursulin __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"), 833109ec558STvrtko Ursulin __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"), 834109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 835109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 836109ec558STvrtko Ursulin }; 837109ec558STvrtko Ursulin static const struct { 838109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 839109ec558STvrtko Ursulin char *name; 840109ec558STvrtko Ursulin } engine_events[] = { 841109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 842109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 843109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 844109ec558STvrtko Ursulin }; 845109ec558STvrtko Ursulin unsigned int count = 0; 846109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 847109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 848109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 849109ec558STvrtko Ursulin struct intel_engine_cs *engine; 850109ec558STvrtko Ursulin enum intel_engine_id id; 851109ec558STvrtko Ursulin unsigned int i; 852109ec558STvrtko Ursulin 853109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 854109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 855109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 856109ec558STvrtko Ursulin count++; 857109ec558STvrtko Ursulin } 858109ec558STvrtko Ursulin 859109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 860109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 861109ec558STvrtko Ursulin if (!engine_event_status(engine, 862109ec558STvrtko Ursulin engine_events[i].sample)) 863109ec558STvrtko Ursulin count++; 864109ec558STvrtko Ursulin } 865109ec558STvrtko Ursulin } 866109ec558STvrtko Ursulin 867109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 868dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 869109ec558STvrtko Ursulin if (!i915_attr) 870109ec558STvrtko Ursulin goto err_alloc; 871109ec558STvrtko Ursulin 872dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 873109ec558STvrtko Ursulin if (!pmu_attr) 874109ec558STvrtko Ursulin goto err_alloc; 875109ec558STvrtko Ursulin 876109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 877dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 878109ec558STvrtko Ursulin if (!attr) 879109ec558STvrtko Ursulin goto err_alloc; 880109ec558STvrtko Ursulin 881109ec558STvrtko Ursulin i915_iter = i915_attr; 882109ec558STvrtko Ursulin pmu_iter = pmu_attr; 883109ec558STvrtko Ursulin attr_iter = attr; 884109ec558STvrtko Ursulin 885109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 886109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 887109ec558STvrtko Ursulin char *str; 888109ec558STvrtko Ursulin 889109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 890109ec558STvrtko Ursulin continue; 891109ec558STvrtko Ursulin 892109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 893109ec558STvrtko Ursulin if (!str) 894109ec558STvrtko Ursulin goto err; 895109ec558STvrtko Ursulin 896109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 897109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 898109ec558STvrtko Ursulin 899109ec558STvrtko Ursulin if (events[i].unit) { 900109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 901109ec558STvrtko Ursulin if (!str) 902109ec558STvrtko Ursulin goto err; 903109ec558STvrtko Ursulin 904109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 905109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 906109ec558STvrtko Ursulin } 907109ec558STvrtko Ursulin } 908109ec558STvrtko Ursulin 909109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 910109ec558STvrtko Ursulin for_each_engine(engine, i915, id) { 911109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 912109ec558STvrtko Ursulin char *str; 913109ec558STvrtko Ursulin 914109ec558STvrtko Ursulin if (engine_event_status(engine, 915109ec558STvrtko Ursulin engine_events[i].sample)) 916109ec558STvrtko Ursulin continue; 917109ec558STvrtko Ursulin 918109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 919109ec558STvrtko Ursulin engine->name, engine_events[i].name); 920109ec558STvrtko Ursulin if (!str) 921109ec558STvrtko Ursulin goto err; 922109ec558STvrtko Ursulin 923109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 924109ec558STvrtko Ursulin i915_iter = 925109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 9268810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 927109ec558STvrtko Ursulin engine->instance, 928109ec558STvrtko Ursulin engine_events[i].sample)); 929109ec558STvrtko Ursulin 930109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 931109ec558STvrtko Ursulin engine->name, engine_events[i].name); 932109ec558STvrtko Ursulin if (!str) 933109ec558STvrtko Ursulin goto err; 934109ec558STvrtko Ursulin 935109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 936109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 937109ec558STvrtko Ursulin } 938109ec558STvrtko Ursulin } 939109ec558STvrtko Ursulin 940109ec558STvrtko Ursulin i915->pmu.i915_attr = i915_attr; 941109ec558STvrtko Ursulin i915->pmu.pmu_attr = pmu_attr; 942109ec558STvrtko Ursulin 943109ec558STvrtko Ursulin return attr; 944109ec558STvrtko Ursulin 945109ec558STvrtko Ursulin err:; 946109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 947109ec558STvrtko Ursulin kfree((*attr_iter)->name); 948109ec558STvrtko Ursulin 949109ec558STvrtko Ursulin err_alloc: 950109ec558STvrtko Ursulin kfree(attr); 951109ec558STvrtko Ursulin kfree(i915_attr); 952109ec558STvrtko Ursulin kfree(pmu_attr); 953109ec558STvrtko Ursulin 954109ec558STvrtko Ursulin return NULL; 955109ec558STvrtko Ursulin } 956109ec558STvrtko Ursulin 957109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915) 958109ec558STvrtko Ursulin { 959109ec558STvrtko Ursulin struct attribute **attr_iter = i915_pmu_events_attr_group.attrs; 960109ec558STvrtko Ursulin 961109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 962109ec558STvrtko Ursulin kfree((*attr_iter)->name); 963109ec558STvrtko Ursulin 964109ec558STvrtko Ursulin kfree(i915_pmu_events_attr_group.attrs); 965109ec558STvrtko Ursulin kfree(i915->pmu.i915_attr); 966109ec558STvrtko Ursulin kfree(i915->pmu.pmu_attr); 967109ec558STvrtko Ursulin 968109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = NULL; 969109ec558STvrtko Ursulin i915->pmu.i915_attr = NULL; 970109ec558STvrtko Ursulin i915->pmu.pmu_attr = NULL; 971109ec558STvrtko Ursulin } 972109ec558STvrtko Ursulin 973b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 974b46a33e2STvrtko Ursulin { 975b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 976b46a33e2STvrtko Ursulin 977b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 978b46a33e2STvrtko Ursulin 979b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 9800426c046STvrtko Ursulin if (!cpumask_weight(&i915_pmu_cpumask)) 981b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 982b46a33e2STvrtko Ursulin 983b46a33e2STvrtko Ursulin return 0; 984b46a33e2STvrtko Ursulin } 985b46a33e2STvrtko Ursulin 986b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 987b46a33e2STvrtko Ursulin { 988b46a33e2STvrtko Ursulin struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node); 989b46a33e2STvrtko Ursulin unsigned int target; 990b46a33e2STvrtko Ursulin 991b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 992b46a33e2STvrtko Ursulin 993b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 994b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 995b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 996b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 997b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 998b46a33e2STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 999b46a33e2STvrtko Ursulin } 1000b46a33e2STvrtko Ursulin } 1001b46a33e2STvrtko Ursulin 1002b46a33e2STvrtko Ursulin return 0; 1003b46a33e2STvrtko Ursulin } 1004b46a33e2STvrtko Ursulin 1005b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1006b46a33e2STvrtko Ursulin 1007b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915) 1008b46a33e2STvrtko Ursulin { 1009b46a33e2STvrtko Ursulin enum cpuhp_state slot; 1010b46a33e2STvrtko Ursulin int ret; 1011b46a33e2STvrtko Ursulin 1012b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1013b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1014b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1015b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1016b46a33e2STvrtko Ursulin if (ret < 0) 1017b46a33e2STvrtko Ursulin return ret; 1018b46a33e2STvrtko Ursulin 1019b46a33e2STvrtko Ursulin slot = ret; 1020b46a33e2STvrtko Ursulin ret = cpuhp_state_add_instance(slot, &i915->pmu.node); 1021b46a33e2STvrtko Ursulin if (ret) { 1022b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(slot); 1023b46a33e2STvrtko Ursulin return ret; 1024b46a33e2STvrtko Ursulin } 1025b46a33e2STvrtko Ursulin 1026b46a33e2STvrtko Ursulin cpuhp_slot = slot; 1027b46a33e2STvrtko Ursulin return 0; 1028b46a33e2STvrtko Ursulin } 1029b46a33e2STvrtko Ursulin 1030b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915) 1031b46a33e2STvrtko Ursulin { 1032b46a33e2STvrtko Ursulin WARN_ON(cpuhp_slot == CPUHP_INVALID); 1033b46a33e2STvrtko Ursulin WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node)); 1034b46a33e2STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1035b46a33e2STvrtko Ursulin } 1036b46a33e2STvrtko Ursulin 1037b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1038b46a33e2STvrtko Ursulin { 1039b46a33e2STvrtko Ursulin int ret; 1040b46a33e2STvrtko Ursulin 1041b46a33e2STvrtko Ursulin if (INTEL_GEN(i915) <= 2) { 1042b46a33e2STvrtko Ursulin DRM_INFO("PMU not supported for this GPU."); 1043b46a33e2STvrtko Ursulin return; 1044b46a33e2STvrtko Ursulin } 1045b46a33e2STvrtko Ursulin 1046109ec558STvrtko Ursulin i915_pmu_events_attr_group.attrs = create_event_attributes(i915); 1047109ec558STvrtko Ursulin if (!i915_pmu_events_attr_group.attrs) { 1048109ec558STvrtko Ursulin ret = -ENOMEM; 1049109ec558STvrtko Ursulin goto err; 1050109ec558STvrtko Ursulin } 1051109ec558STvrtko Ursulin 1052b46a33e2STvrtko Ursulin i915->pmu.base.attr_groups = i915_pmu_attr_groups; 1053b46a33e2STvrtko Ursulin i915->pmu.base.task_ctx_nr = perf_invalid_context; 1054b46a33e2STvrtko Ursulin i915->pmu.base.event_init = i915_pmu_event_init; 1055b46a33e2STvrtko Ursulin i915->pmu.base.add = i915_pmu_event_add; 1056b46a33e2STvrtko Ursulin i915->pmu.base.del = i915_pmu_event_del; 1057b46a33e2STvrtko Ursulin i915->pmu.base.start = i915_pmu_event_start; 1058b46a33e2STvrtko Ursulin i915->pmu.base.stop = i915_pmu_event_stop; 1059b46a33e2STvrtko Ursulin i915->pmu.base.read = i915_pmu_event_read; 1060b46a33e2STvrtko Ursulin i915->pmu.base.event_idx = i915_pmu_event_event_idx; 1061b46a33e2STvrtko Ursulin 1062b46a33e2STvrtko Ursulin spin_lock_init(&i915->pmu.lock); 1063b46a33e2STvrtko Ursulin hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1064b46a33e2STvrtko Ursulin i915->pmu.timer.function = i915_sample; 1065b46a33e2STvrtko Ursulin 1066b46a33e2STvrtko Ursulin ret = perf_pmu_register(&i915->pmu.base, "i915", -1); 1067b46a33e2STvrtko Ursulin if (ret) 1068b46a33e2STvrtko Ursulin goto err; 1069b46a33e2STvrtko Ursulin 1070b46a33e2STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(i915); 1071b46a33e2STvrtko Ursulin if (ret) 1072b46a33e2STvrtko Ursulin goto err_unreg; 1073b46a33e2STvrtko Ursulin 1074b46a33e2STvrtko Ursulin return; 1075b46a33e2STvrtko Ursulin 1076b46a33e2STvrtko Ursulin err_unreg: 1077b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1078b46a33e2STvrtko Ursulin err: 1079b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1080109ec558STvrtko Ursulin free_event_attributes(i915); 1081b46a33e2STvrtko Ursulin DRM_NOTE("Failed to register PMU! (err=%d)\n", ret); 1082b46a33e2STvrtko Ursulin } 1083b46a33e2STvrtko Ursulin 1084b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1085b46a33e2STvrtko Ursulin { 1086b46a33e2STvrtko Ursulin if (!i915->pmu.base.event_init) 1087b46a33e2STvrtko Ursulin return; 1088b46a33e2STvrtko Ursulin 1089b46a33e2STvrtko Ursulin WARN_ON(i915->pmu.enable); 1090b46a33e2STvrtko Ursulin 1091b46a33e2STvrtko Ursulin hrtimer_cancel(&i915->pmu.timer); 1092b46a33e2STvrtko Ursulin 1093b46a33e2STvrtko Ursulin i915_pmu_unregister_cpuhp_state(i915); 1094b46a33e2STvrtko Ursulin 1095b46a33e2STvrtko Ursulin perf_pmu_unregister(&i915->pmu.base); 1096b46a33e2STvrtko Ursulin i915->pmu.base.event_init = NULL; 1097109ec558STvrtko Ursulin free_event_attributes(i915); 1098b46a33e2STvrtko Ursulin } 1099