1b46a33e2STvrtko Ursulin /* 2058a9b43SMichal Wajdeczko * SPDX-License-Identifier: MIT 3b46a33e2STvrtko Ursulin * 4058a9b43SMichal Wajdeczko * Copyright © 2017-2018 Intel Corporation 5b46a33e2STvrtko Ursulin */ 6b46a33e2STvrtko Ursulin 73b4ed2e2SVincent Guittot #include <linux/pm_runtime.h> 8112ed2d3SChris Wilson 9112ed2d3SChris Wilson #include "gt/intel_engine.h" 1051fbd8deSChris Wilson #include "gt/intel_engine_pm.h" 11202b1f4cSMatt Roper #include "gt/intel_engine_regs.h" 12750e76b4SChris Wilson #include "gt/intel_engine_user.h" 13e367d3c4STvrtko Ursulin #include "gt/intel_gt.h" 1451fbd8deSChris Wilson #include "gt/intel_gt_pm.h" 150d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 16c1132367SAndi Shyti #include "gt/intel_rc6.h" 173e7abf81SAndi Shyti #include "gt/intel_rps.h" 18112ed2d3SChris Wilson 19058a9b43SMichal Wajdeczko #include "i915_drv.h" 20ecbb5fb7SJani Nikula #include "i915_pmu.h" 21b46a33e2STvrtko Ursulin 22b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */ 23b46a33e2STvrtko Ursulin #define FREQUENCY 200 24b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY) 25b46a33e2STvrtko Ursulin 26b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \ 27b46a33e2STvrtko Ursulin (BIT(I915_SAMPLE_BUSY) | \ 28b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_WAIT) | \ 29b46a33e2STvrtko Ursulin BIT(I915_SAMPLE_SEMA)) 30b46a33e2STvrtko Ursulin 31141a0895SChris Wilson static cpumask_t i915_pmu_cpumask; 32537f9c84STvrtko Ursulin static unsigned int i915_pmu_target_cpu = -1; 33b46a33e2STvrtko Ursulin 34b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config) 35b46a33e2STvrtko Ursulin { 36b46a33e2STvrtko Ursulin return config & I915_PMU_SAMPLE_MASK; 37b46a33e2STvrtko Ursulin } 38b46a33e2STvrtko Ursulin 39b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event) 40b46a33e2STvrtko Ursulin { 41b46a33e2STvrtko Ursulin return engine_config_sample(event->attr.config); 42b46a33e2STvrtko Ursulin } 43b46a33e2STvrtko Ursulin 44b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event) 45b46a33e2STvrtko Ursulin { 46b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff; 47b46a33e2STvrtko Ursulin } 48b46a33e2STvrtko Ursulin 49b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event) 50b46a33e2STvrtko Ursulin { 51b46a33e2STvrtko Ursulin return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff; 52b46a33e2STvrtko Ursulin } 53b46a33e2STvrtko Ursulin 54a644fde7STvrtko Ursulin static bool is_engine_config(const u64 config) 55b46a33e2STvrtko Ursulin { 56b46a33e2STvrtko Ursulin return config < __I915_PMU_OTHER(0); 57b46a33e2STvrtko Ursulin } 58b46a33e2STvrtko Ursulin 59348fb0cbSTvrtko Ursulin static unsigned int other_bit(const u64 config) 60348fb0cbSTvrtko Ursulin { 61348fb0cbSTvrtko Ursulin unsigned int val; 62348fb0cbSTvrtko Ursulin 63348fb0cbSTvrtko Ursulin switch (config) { 64348fb0cbSTvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 65348fb0cbSTvrtko Ursulin val = __I915_PMU_ACTUAL_FREQUENCY_ENABLED; 66348fb0cbSTvrtko Ursulin break; 67348fb0cbSTvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 68348fb0cbSTvrtko Ursulin val = __I915_PMU_REQUESTED_FREQUENCY_ENABLED; 69348fb0cbSTvrtko Ursulin break; 70348fb0cbSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 71348fb0cbSTvrtko Ursulin val = __I915_PMU_RC6_RESIDENCY_ENABLED; 72348fb0cbSTvrtko Ursulin break; 73348fb0cbSTvrtko Ursulin default: 74348fb0cbSTvrtko Ursulin /* 75348fb0cbSTvrtko Ursulin * Events that do not require sampling, or tracking state 76348fb0cbSTvrtko Ursulin * transitions between enabled and disabled can be ignored. 77348fb0cbSTvrtko Ursulin */ 78348fb0cbSTvrtko Ursulin return -1; 79348fb0cbSTvrtko Ursulin } 80348fb0cbSTvrtko Ursulin 81348fb0cbSTvrtko Ursulin return I915_ENGINE_SAMPLE_COUNT + val; 82348fb0cbSTvrtko Ursulin } 83348fb0cbSTvrtko Ursulin 84348fb0cbSTvrtko Ursulin static unsigned int config_bit(const u64 config) 85b46a33e2STvrtko Ursulin { 86b46a33e2STvrtko Ursulin if (is_engine_config(config)) 87b46a33e2STvrtko Ursulin return engine_config_sample(config); 88b46a33e2STvrtko Ursulin else 89348fb0cbSTvrtko Ursulin return other_bit(config); 90b46a33e2STvrtko Ursulin } 91b46a33e2STvrtko Ursulin 92a644fde7STvrtko Ursulin static u32 config_mask(const u64 config) 93b46a33e2STvrtko Ursulin { 94a644fde7STvrtko Ursulin unsigned int bit = config_bit(config); 95a644fde7STvrtko Ursulin 96a644fde7STvrtko Ursulin if (__builtin_constant_p(config)) 97a644fde7STvrtko Ursulin BUILD_BUG_ON(bit > 98a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 99a644fde7STvrtko Ursulin enable)) - 1); 100a644fde7STvrtko Ursulin else 101a644fde7STvrtko Ursulin WARN_ON_ONCE(bit > 102a644fde7STvrtko Ursulin BITS_PER_TYPE(typeof_member(struct i915_pmu, 103a644fde7STvrtko Ursulin enable)) - 1); 104a644fde7STvrtko Ursulin 105a644fde7STvrtko Ursulin return BIT(config_bit(config)); 106b46a33e2STvrtko Ursulin } 107b46a33e2STvrtko Ursulin 108b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event) 109b46a33e2STvrtko Ursulin { 110b46a33e2STvrtko Ursulin return is_engine_config(event->attr.config); 111b46a33e2STvrtko Ursulin } 112b46a33e2STvrtko Ursulin 113348fb0cbSTvrtko Ursulin static unsigned int event_bit(struct perf_event *event) 114b46a33e2STvrtko Ursulin { 115348fb0cbSTvrtko Ursulin return config_bit(event->attr.config); 116b46a33e2STvrtko Ursulin } 117b46a33e2STvrtko Ursulin 118908091c8STvrtko Ursulin static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active) 119feff0dc6STvrtko Ursulin { 120908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 121348fb0cbSTvrtko Ursulin u32 enable; 122feff0dc6STvrtko Ursulin 123feff0dc6STvrtko Ursulin /* 124feff0dc6STvrtko Ursulin * Only some counters need the sampling timer. 125feff0dc6STvrtko Ursulin * 126feff0dc6STvrtko Ursulin * We start with a bitmask of all currently enabled events. 127feff0dc6STvrtko Ursulin */ 128908091c8STvrtko Ursulin enable = pmu->enable; 129feff0dc6STvrtko Ursulin 130feff0dc6STvrtko Ursulin /* 131feff0dc6STvrtko Ursulin * Mask out all the ones which do not need the timer, or in 132feff0dc6STvrtko Ursulin * other words keep all the ones that could need the timer. 133feff0dc6STvrtko Ursulin */ 134348fb0cbSTvrtko Ursulin enable &= config_mask(I915_PMU_ACTUAL_FREQUENCY) | 135348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY) | 136feff0dc6STvrtko Ursulin ENGINE_SAMPLE_MASK; 137feff0dc6STvrtko Ursulin 138feff0dc6STvrtko Ursulin /* 139feff0dc6STvrtko Ursulin * When the GPU is idle per-engine counters do not need to be 140feff0dc6STvrtko Ursulin * running so clear those bits out. 141feff0dc6STvrtko Ursulin */ 142feff0dc6STvrtko Ursulin if (!gpu_active) 143feff0dc6STvrtko Ursulin enable &= ~ENGINE_SAMPLE_MASK; 144b3add01eSTvrtko Ursulin /* 145b3add01eSTvrtko Ursulin * Also there is software busyness tracking available we do not 146b3add01eSTvrtko Ursulin * need the timer for I915_SAMPLE_BUSY counter. 147b3add01eSTvrtko Ursulin */ 148bf73fc0fSChris Wilson else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS) 149b3add01eSTvrtko Ursulin enable &= ~BIT(I915_SAMPLE_BUSY); 150feff0dc6STvrtko Ursulin 151feff0dc6STvrtko Ursulin /* 152feff0dc6STvrtko Ursulin * If some bits remain it means we need the sampling timer running. 153feff0dc6STvrtko Ursulin */ 154feff0dc6STvrtko Ursulin return enable; 155feff0dc6STvrtko Ursulin } 156feff0dc6STvrtko Ursulin 157c1132367SAndi Shyti static u64 __get_rc6(struct intel_gt *gt) 15816ffe73cSChris Wilson { 15916ffe73cSChris Wilson struct drm_i915_private *i915 = gt->i915; 16016ffe73cSChris Wilson u64 val; 16116ffe73cSChris Wilson 16278d0b455SAshutosh Dixit val = intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6); 16316ffe73cSChris Wilson 16416ffe73cSChris Wilson if (HAS_RC6p(i915)) 16578d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6p); 16616ffe73cSChris Wilson 16716ffe73cSChris Wilson if (HAS_RC6pp(i915)) 16878d0b455SAshutosh Dixit val += intel_rc6_residency_ns(>->rc6, INTEL_RC6_RES_RC6pp); 16916ffe73cSChris Wilson 17016ffe73cSChris Wilson return val; 17116ffe73cSChris Wilson } 17216ffe73cSChris Wilson 173c51c29fbSTvrtko Ursulin static inline s64 ktime_since_raw(const ktime_t kt) 17416ffe73cSChris Wilson { 175c51c29fbSTvrtko Ursulin return ktime_to_ns(ktime_sub(ktime_get_raw(), kt)); 17616ffe73cSChris Wilson } 17716ffe73cSChris Wilson 178df6a4205STvrtko Ursulin static u64 get_rc6(struct intel_gt *gt) 17916ffe73cSChris Wilson { 180df6a4205STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 181df6a4205STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 182df6a4205STvrtko Ursulin unsigned long flags; 183df6a4205STvrtko Ursulin bool awake = false; 18416ffe73cSChris Wilson u64 val; 18516ffe73cSChris Wilson 186df6a4205STvrtko Ursulin if (intel_gt_pm_get_if_awake(gt)) { 187df6a4205STvrtko Ursulin val = __get_rc6(gt); 188df6a4205STvrtko Ursulin intel_gt_pm_put_async(gt); 189df6a4205STvrtko Ursulin awake = true; 190df6a4205STvrtko Ursulin } 191df6a4205STvrtko Ursulin 192df6a4205STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 193df6a4205STvrtko Ursulin 194df6a4205STvrtko Ursulin if (awake) { 195df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur = val; 196df6a4205STvrtko Ursulin } else { 19716ffe73cSChris Wilson /* 19816ffe73cSChris Wilson * We think we are runtime suspended. 19916ffe73cSChris Wilson * 20016ffe73cSChris Wilson * Report the delta from when the device was suspended to now, 20116ffe73cSChris Wilson * on top of the last known real value, as the approximated RC6 20216ffe73cSChris Wilson * counter value. 20316ffe73cSChris Wilson */ 204c51c29fbSTvrtko Ursulin val = ktime_since_raw(pmu->sleep_last); 20516ffe73cSChris Wilson val += pmu->sample[__I915_SAMPLE_RC6].cur; 20616ffe73cSChris Wilson } 20716ffe73cSChris Wilson 208df6a4205STvrtko Ursulin if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur) 209df6a4205STvrtko Ursulin val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur; 21016ffe73cSChris Wilson else 211df6a4205STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val; 21216ffe73cSChris Wilson 21316ffe73cSChris Wilson spin_unlock_irqrestore(&pmu->lock, flags); 21416ffe73cSChris Wilson 21516ffe73cSChris Wilson return val; 21616ffe73cSChris Wilson } 21716ffe73cSChris Wilson 218dbe13ae1STvrtko Ursulin static void init_rc6(struct i915_pmu *pmu) 219dbe13ae1STvrtko Ursulin { 220dbe13ae1STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 221dbe13ae1STvrtko Ursulin intel_wakeref_t wakeref; 222dbe13ae1STvrtko Ursulin 2232cbc876dSMichał Winiarski with_intel_runtime_pm(to_gt(i915)->uncore->rpm, wakeref) { 2242cbc876dSMichał Winiarski pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915)); 225dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = 226dbe13ae1STvrtko Ursulin pmu->sample[__I915_SAMPLE_RC6].cur; 227c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 228dbe13ae1STvrtko Ursulin } 229dbe13ae1STvrtko Ursulin } 230dbe13ae1STvrtko Ursulin 23116ffe73cSChris Wilson static void park_rc6(struct drm_i915_private *i915) 232feff0dc6STvrtko Ursulin { 233908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 234908091c8STvrtko Ursulin 2352cbc876dSMichał Winiarski pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(to_gt(i915)); 236c51c29fbSTvrtko Ursulin pmu->sleep_last = ktime_get_raw(); 237feff0dc6STvrtko Ursulin } 238feff0dc6STvrtko Ursulin 239908091c8STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu) 240feff0dc6STvrtko Ursulin { 241908091c8STvrtko Ursulin if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) { 242908091c8STvrtko Ursulin pmu->timer_enabled = true; 243908091c8STvrtko Ursulin pmu->timer_last = ktime_get(); 244908091c8STvrtko Ursulin hrtimer_start_range_ns(&pmu->timer, 245feff0dc6STvrtko Ursulin ns_to_ktime(PERIOD), 0, 246feff0dc6STvrtko Ursulin HRTIMER_MODE_REL_PINNED); 247feff0dc6STvrtko Ursulin } 248feff0dc6STvrtko Ursulin } 249feff0dc6STvrtko Ursulin 25016ffe73cSChris Wilson void i915_pmu_gt_parked(struct drm_i915_private *i915) 25116ffe73cSChris Wilson { 25216ffe73cSChris Wilson struct i915_pmu *pmu = &i915->pmu; 25316ffe73cSChris Wilson 25416ffe73cSChris Wilson if (!pmu->base.event_init) 25516ffe73cSChris Wilson return; 25616ffe73cSChris Wilson 25716ffe73cSChris Wilson spin_lock_irq(&pmu->lock); 25816ffe73cSChris Wilson 25916ffe73cSChris Wilson park_rc6(i915); 26016ffe73cSChris Wilson 26116ffe73cSChris Wilson /* 26216ffe73cSChris Wilson * Signal sampling timer to stop if only engine events are enabled and 26316ffe73cSChris Wilson * GPU went idle. 26416ffe73cSChris Wilson */ 26516ffe73cSChris Wilson pmu->timer_enabled = pmu_needs_timer(pmu, false); 26616ffe73cSChris Wilson 26716ffe73cSChris Wilson spin_unlock_irq(&pmu->lock); 26816ffe73cSChris Wilson } 26916ffe73cSChris Wilson 270feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915) 271feff0dc6STvrtko Ursulin { 272908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 273908091c8STvrtko Ursulin 274908091c8STvrtko Ursulin if (!pmu->base.event_init) 275feff0dc6STvrtko Ursulin return; 276feff0dc6STvrtko Ursulin 277908091c8STvrtko Ursulin spin_lock_irq(&pmu->lock); 27816ffe73cSChris Wilson 279feff0dc6STvrtko Ursulin /* 280feff0dc6STvrtko Ursulin * Re-enable sampling timer when GPU goes active. 281feff0dc6STvrtko Ursulin */ 282908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 28316ffe73cSChris Wilson 284908091c8STvrtko Ursulin spin_unlock_irq(&pmu->lock); 285feff0dc6STvrtko Ursulin } 286feff0dc6STvrtko Ursulin 287b46a33e2STvrtko Ursulin static void 2889f473ecfSTvrtko Ursulin add_sample(struct i915_pmu_sample *sample, u32 val) 289b46a33e2STvrtko Ursulin { 2909f473ecfSTvrtko Ursulin sample->cur += val; 291b46a33e2STvrtko Ursulin } 292b46a33e2STvrtko Ursulin 293d79e1bd6SChris Wilson static bool exclusive_mmio_access(const struct drm_i915_private *i915) 294d79e1bd6SChris Wilson { 295d79e1bd6SChris Wilson /* 296d79e1bd6SChris Wilson * We have to avoid concurrent mmio cache line access on gen7 or 297d79e1bd6SChris Wilson * risk a machine hang. For a fun history lesson dig out the old 298d79e1bd6SChris Wilson * userspace intel_gpu_top and run it on Ivybridge or Haswell! 299d79e1bd6SChris Wilson */ 300651e7d48SLucas De Marchi return GRAPHICS_VER(i915) == 7; 301d79e1bd6SChris Wilson } 302d79e1bd6SChris Wilson 3036ec81b82SArnd Bergmann static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns) 304b46a33e2STvrtko Ursulin { 305d0aa694bSChris Wilson struct intel_engine_pmu *pmu = &engine->pmu; 306d0aa694bSChris Wilson bool busy; 307b46a33e2STvrtko Ursulin u32 val; 308b46a33e2STvrtko Ursulin 30928fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_CTL); 310d0aa694bSChris Wilson if (val == 0) /* powerwell off => engine idle */ 3116ec81b82SArnd Bergmann return; 312b46a33e2STvrtko Ursulin 3139f473ecfSTvrtko Ursulin if (val & RING_WAIT) 314d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns); 3159f473ecfSTvrtko Ursulin if (val & RING_WAIT_SEMAPHORE) 316d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns); 317b46a33e2STvrtko Ursulin 31854fc577dSTvrtko Ursulin /* No need to sample when busy stats are supported. */ 31954fc577dSTvrtko Ursulin if (intel_engine_supports_stats(engine)) 3206ec81b82SArnd Bergmann return; 32154fc577dSTvrtko Ursulin 322d0aa694bSChris Wilson /* 323d0aa694bSChris Wilson * While waiting on a semaphore or event, MI_MODE reports the 324d0aa694bSChris Wilson * ring as idle. However, previously using the seqno, and with 325d0aa694bSChris Wilson * execlists sampling, we account for the ring waiting as the 326d0aa694bSChris Wilson * engine being busy. Therefore, we record the sample as being 327d0aa694bSChris Wilson * busy if either waiting or !idle. 328d0aa694bSChris Wilson */ 329d0aa694bSChris Wilson busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT); 330d0aa694bSChris Wilson if (!busy) { 33128fba096STvrtko Ursulin val = ENGINE_READ_FW(engine, RING_MI_MODE); 332d0aa694bSChris Wilson busy = !(val & MODE_IDLE); 333d0aa694bSChris Wilson } 334d0aa694bSChris Wilson if (busy) 335d0aa694bSChris Wilson add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns); 3366ec81b82SArnd Bergmann } 337b46a33e2STvrtko Ursulin 3386ec81b82SArnd Bergmann static void 3396ec81b82SArnd Bergmann engines_sample(struct intel_gt *gt, unsigned int period_ns) 3406ec81b82SArnd Bergmann { 3416ec81b82SArnd Bergmann struct drm_i915_private *i915 = gt->i915; 3426ec81b82SArnd Bergmann struct intel_engine_cs *engine; 3436ec81b82SArnd Bergmann enum intel_engine_id id; 3446ec81b82SArnd Bergmann unsigned long flags; 3456ec81b82SArnd Bergmann 3466ec81b82SArnd Bergmann if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0) 3476ec81b82SArnd Bergmann return; 3486ec81b82SArnd Bergmann 3496ec81b82SArnd Bergmann if (!intel_gt_pm_is_awake(gt)) 3506ec81b82SArnd Bergmann return; 3516ec81b82SArnd Bergmann 3526ec81b82SArnd Bergmann for_each_engine(engine, gt, id) { 353*08322dabSTvrtko Ursulin if (!engine->pmu.enable) 354*08322dabSTvrtko Ursulin continue; 355*08322dabSTvrtko Ursulin 3566ec81b82SArnd Bergmann if (!intel_engine_pm_get_if_awake(engine)) 3576ec81b82SArnd Bergmann continue; 3586ec81b82SArnd Bergmann 3596ec81b82SArnd Bergmann if (exclusive_mmio_access(i915)) { 3606ec81b82SArnd Bergmann spin_lock_irqsave(&engine->uncore->lock, flags); 3616ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3626ec81b82SArnd Bergmann spin_unlock_irqrestore(&engine->uncore->lock, flags); 3636ec81b82SArnd Bergmann } else { 3646ec81b82SArnd Bergmann engine_sample(engine, period_ns); 3656ec81b82SArnd Bergmann } 3666ec81b82SArnd Bergmann 36707779a76SChris Wilson intel_engine_pm_put_async(engine); 36851fbd8deSChris Wilson } 369b46a33e2STvrtko Ursulin } 370b46a33e2STvrtko Ursulin 3719f473ecfSTvrtko Ursulin static void 3729f473ecfSTvrtko Ursulin add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul) 3739f473ecfSTvrtko Ursulin { 3749f473ecfSTvrtko Ursulin sample->cur += mul_u32_u32(val, mul); 3759f473ecfSTvrtko Ursulin } 3769f473ecfSTvrtko Ursulin 377b66ecd04STvrtko Ursulin static bool frequency_sampling_enabled(struct i915_pmu *pmu) 378b66ecd04STvrtko Ursulin { 379b66ecd04STvrtko Ursulin return pmu->enable & 380348fb0cbSTvrtko Ursulin (config_mask(I915_PMU_ACTUAL_FREQUENCY) | 381348fb0cbSTvrtko Ursulin config_mask(I915_PMU_REQUESTED_FREQUENCY)); 382b66ecd04STvrtko Ursulin } 383b66ecd04STvrtko Ursulin 3849f473ecfSTvrtko Ursulin static void 38508ce5c64STvrtko Ursulin frequency_sample(struct intel_gt *gt, unsigned int period_ns) 386b46a33e2STvrtko Ursulin { 38708ce5c64STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 38808ce5c64STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 3893e7abf81SAndi Shyti struct intel_rps *rps = >->rps; 39008ce5c64STvrtko Ursulin 391b66ecd04STvrtko Ursulin if (!frequency_sampling_enabled(pmu)) 392b66ecd04STvrtko Ursulin return; 393b66ecd04STvrtko Ursulin 394b66ecd04STvrtko Ursulin /* Report 0/0 (actual/requested) frequency while parked. */ 395b66ecd04STvrtko Ursulin if (!intel_gt_pm_get_if_awake(gt)) 396b66ecd04STvrtko Ursulin return; 397b66ecd04STvrtko Ursulin 398348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_ACTUAL_FREQUENCY)) { 399b46a33e2STvrtko Ursulin u32 val; 400b46a33e2STvrtko Ursulin 401c1c82d26SChris Wilson /* 402c1c82d26SChris Wilson * We take a quick peek here without using forcewake 403c1c82d26SChris Wilson * so that we don't perturb the system under observation 404c1c82d26SChris Wilson * (forcewake => !rc6 => increased power use). We expect 405c1c82d26SChris Wilson * that if the read fails because it is outside of the 406c1c82d26SChris Wilson * mmio power well, then it will return 0 -- in which 407c1c82d26SChris Wilson * case we assume the system is running at the intended 408c1c82d26SChris Wilson * frequency. Fortunately, the read should rarely fail! 409c1c82d26SChris Wilson */ 41044df42e6SAshutosh Dixit val = intel_rps_read_actual_frequency_fw(rps); 41144df42e6SAshutosh Dixit if (!val) 41244df42e6SAshutosh Dixit val = intel_gpu_freq(rps, rps->cur_freq); 413b46a33e2STvrtko Ursulin 41408ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT], 41544df42e6SAshutosh Dixit val, period_ns / 1000); 416b46a33e2STvrtko Ursulin } 417b46a33e2STvrtko Ursulin 418348fb0cbSTvrtko Ursulin if (pmu->enable & config_mask(I915_PMU_REQUESTED_FREQUENCY)) { 41908ce5c64STvrtko Ursulin add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ], 42041e5c17eSVinay Belgaumkar intel_rps_get_requested_frequency(rps), 4219f473ecfSTvrtko Ursulin period_ns / 1000); 422b46a33e2STvrtko Ursulin } 423b66ecd04STvrtko Ursulin 424b66ecd04STvrtko Ursulin intel_gt_pm_put_async(gt); 425b46a33e2STvrtko Ursulin } 426b46a33e2STvrtko Ursulin 427b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer) 428b46a33e2STvrtko Ursulin { 429b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 430b46a33e2STvrtko Ursulin container_of(hrtimer, struct drm_i915_private, pmu.timer); 431908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 4329f473ecfSTvrtko Ursulin unsigned int period_ns; 433e367d3c4STvrtko Ursulin struct intel_gt *gt; 434e367d3c4STvrtko Ursulin unsigned int i; 4359f473ecfSTvrtko Ursulin ktime_t now; 436b46a33e2STvrtko Ursulin 437908091c8STvrtko Ursulin if (!READ_ONCE(pmu->timer_enabled)) 438b46a33e2STvrtko Ursulin return HRTIMER_NORESTART; 439b46a33e2STvrtko Ursulin 4409f473ecfSTvrtko Ursulin now = ktime_get(); 441908091c8STvrtko Ursulin period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last)); 442908091c8STvrtko Ursulin pmu->timer_last = now; 443b46a33e2STvrtko Ursulin 4449f473ecfSTvrtko Ursulin /* 4459f473ecfSTvrtko Ursulin * Strictly speaking the passed in period may not be 100% accurate for 4469f473ecfSTvrtko Ursulin * all internal calculation, since some amount of time can be spent on 4479f473ecfSTvrtko Ursulin * grabbing the forcewake. However the potential error from timer call- 4489f473ecfSTvrtko Ursulin * back delay greatly dominates this so we keep it simple. 4499f473ecfSTvrtko Ursulin */ 450e367d3c4STvrtko Ursulin 451e367d3c4STvrtko Ursulin for_each_gt(gt, i915, i) { 45208ce5c64STvrtko Ursulin engines_sample(gt, period_ns); 453e367d3c4STvrtko Ursulin 454e367d3c4STvrtko Ursulin if (i == 0) /* FIXME */ 45508ce5c64STvrtko Ursulin frequency_sample(gt, period_ns); 456e367d3c4STvrtko Ursulin } 4579f473ecfSTvrtko Ursulin 4589f473ecfSTvrtko Ursulin hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD)); 4599f473ecfSTvrtko Ursulin 460b46a33e2STvrtko Ursulin return HRTIMER_RESTART; 461b46a33e2STvrtko Ursulin } 462b46a33e2STvrtko Ursulin 463b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event) 464b46a33e2STvrtko Ursulin { 465bf07f6ebSPankaj Bharadiya struct drm_i915_private *i915 = 466bf07f6ebSPankaj Bharadiya container_of(event->pmu, typeof(*i915), pmu.base); 467bf07f6ebSPankaj Bharadiya 468bf07f6ebSPankaj Bharadiya drm_WARN_ON(&i915->drm, event->parent); 469b00bccb3STvrtko Ursulin 470b00bccb3STvrtko Ursulin drm_dev_put(&i915->drm); 471b46a33e2STvrtko Ursulin } 472b46a33e2STvrtko Ursulin 473109ec558STvrtko Ursulin static int 474109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine, 475109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample) 476b46a33e2STvrtko Ursulin { 477109ec558STvrtko Ursulin switch (sample) { 478b46a33e2STvrtko Ursulin case I915_SAMPLE_BUSY: 479b46a33e2STvrtko Ursulin case I915_SAMPLE_WAIT: 480b46a33e2STvrtko Ursulin break; 481b46a33e2STvrtko Ursulin case I915_SAMPLE_SEMA: 482651e7d48SLucas De Marchi if (GRAPHICS_VER(engine->i915) < 6) 483b46a33e2STvrtko Ursulin return -ENODEV; 484b46a33e2STvrtko Ursulin break; 485b46a33e2STvrtko Ursulin default: 486b46a33e2STvrtko Ursulin return -ENOENT; 487b46a33e2STvrtko Ursulin } 488b46a33e2STvrtko Ursulin 489b46a33e2STvrtko Ursulin return 0; 490b46a33e2STvrtko Ursulin } 491b46a33e2STvrtko Ursulin 492109ec558STvrtko Ursulin static int 493109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config) 494109ec558STvrtko Ursulin { 4952cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 496399cd979STvrtko Ursulin 497109ec558STvrtko Ursulin switch (config) { 498109ec558STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 499109ec558STvrtko Ursulin if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) 500109ec558STvrtko Ursulin /* Requires a mutex for sampling! */ 501109ec558STvrtko Ursulin return -ENODEV; 502df561f66SGustavo A. R. Silva fallthrough; 503109ec558STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 504651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) < 6) 505109ec558STvrtko Ursulin return -ENODEV; 506109ec558STvrtko Ursulin break; 507109ec558STvrtko Ursulin case I915_PMU_INTERRUPTS: 508109ec558STvrtko Ursulin break; 509109ec558STvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 510399cd979STvrtko Ursulin if (!gt->rc6.supported) 511109ec558STvrtko Ursulin return -ENODEV; 512109ec558STvrtko Ursulin break; 5138c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 5148c3b1ba0SChris Wilson break; 515109ec558STvrtko Ursulin default: 516109ec558STvrtko Ursulin return -ENOENT; 517109ec558STvrtko Ursulin } 518109ec558STvrtko Ursulin 519109ec558STvrtko Ursulin return 0; 520109ec558STvrtko Ursulin } 521109ec558STvrtko Ursulin 522109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event) 523109ec558STvrtko Ursulin { 524109ec558STvrtko Ursulin struct drm_i915_private *i915 = 525109ec558STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 526109ec558STvrtko Ursulin struct intel_engine_cs *engine; 527109ec558STvrtko Ursulin 528109ec558STvrtko Ursulin engine = intel_engine_lookup_user(i915, engine_event_class(event), 529109ec558STvrtko Ursulin engine_event_instance(event)); 530109ec558STvrtko Ursulin if (!engine) 531109ec558STvrtko Ursulin return -ENODEV; 532109ec558STvrtko Ursulin 533426d0073SChris Wilson return engine_event_status(engine, engine_event_sample(event)); 534109ec558STvrtko Ursulin } 535109ec558STvrtko Ursulin 536b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event) 537b46a33e2STvrtko Ursulin { 538b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 539b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 540b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 5410426c046STvrtko Ursulin int ret; 542b46a33e2STvrtko Ursulin 543b00bccb3STvrtko Ursulin if (pmu->closed) 544b00bccb3STvrtko Ursulin return -ENODEV; 545b00bccb3STvrtko Ursulin 546b46a33e2STvrtko Ursulin if (event->attr.type != event->pmu->type) 547b46a33e2STvrtko Ursulin return -ENOENT; 548b46a33e2STvrtko Ursulin 549b46a33e2STvrtko Ursulin /* unsupported modes and filters */ 550b46a33e2STvrtko Ursulin if (event->attr.sample_period) /* no sampling */ 551b46a33e2STvrtko Ursulin return -EINVAL; 552b46a33e2STvrtko Ursulin 553b46a33e2STvrtko Ursulin if (has_branch_stack(event)) 554b46a33e2STvrtko Ursulin return -EOPNOTSUPP; 555b46a33e2STvrtko Ursulin 556b46a33e2STvrtko Ursulin if (event->cpu < 0) 557b46a33e2STvrtko Ursulin return -EINVAL; 558b46a33e2STvrtko Ursulin 5590426c046STvrtko Ursulin /* only allow running on one cpu at a time */ 5600426c046STvrtko Ursulin if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask)) 56100a79722STvrtko Ursulin return -EINVAL; 562b46a33e2STvrtko Ursulin 563109ec558STvrtko Ursulin if (is_engine_event(event)) 564b46a33e2STvrtko Ursulin ret = engine_event_init(event); 565109ec558STvrtko Ursulin else 566109ec558STvrtko Ursulin ret = config_status(i915, event->attr.config); 567b46a33e2STvrtko Ursulin if (ret) 568b46a33e2STvrtko Ursulin return ret; 569b46a33e2STvrtko Ursulin 570b00bccb3STvrtko Ursulin if (!event->parent) { 571b00bccb3STvrtko Ursulin drm_dev_get(&i915->drm); 572b46a33e2STvrtko Ursulin event->destroy = i915_pmu_event_destroy; 573b00bccb3STvrtko Ursulin } 574b46a33e2STvrtko Ursulin 575b46a33e2STvrtko Ursulin return 0; 576b46a33e2STvrtko Ursulin } 577b46a33e2STvrtko Ursulin 578ad055fb8STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event) 579b46a33e2STvrtko Ursulin { 580b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 581b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 582908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 583b46a33e2STvrtko Ursulin u64 val = 0; 584b46a33e2STvrtko Ursulin 585b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 586b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 587b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 588b46a33e2STvrtko Ursulin 589b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 590b46a33e2STvrtko Ursulin engine_event_class(event), 591b46a33e2STvrtko Ursulin engine_event_instance(event)); 592b46a33e2STvrtko Ursulin 59348a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&i915->drm, !engine)) { 594b46a33e2STvrtko Ursulin /* Do nothing */ 595b3add01eSTvrtko Ursulin } else if (sample == I915_SAMPLE_BUSY && 596b2f78cdaSTvrtko Ursulin intel_engine_supports_stats(engine)) { 597810b7ee3SChris Wilson ktime_t unused; 598810b7ee3SChris Wilson 599810b7ee3SChris Wilson val = ktime_to_ns(intel_engine_get_busy_time(engine, 600810b7ee3SChris Wilson &unused)); 601b46a33e2STvrtko Ursulin } else { 602b46a33e2STvrtko Ursulin val = engine->pmu.sample[sample].cur; 603b46a33e2STvrtko Ursulin } 604b46a33e2STvrtko Ursulin } else { 605b46a33e2STvrtko Ursulin switch (event->attr.config) { 606b46a33e2STvrtko Ursulin case I915_PMU_ACTUAL_FREQUENCY: 607b46a33e2STvrtko Ursulin val = 608908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur, 6099f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 610b46a33e2STvrtko Ursulin break; 611b46a33e2STvrtko Ursulin case I915_PMU_REQUESTED_FREQUENCY: 612b46a33e2STvrtko Ursulin val = 613908091c8STvrtko Ursulin div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur, 6149f473ecfSTvrtko Ursulin USEC_PER_SEC /* to MHz */); 615b46a33e2STvrtko Ursulin break; 6160cd4684dSTvrtko Ursulin case I915_PMU_INTERRUPTS: 6179c6508b9SThomas Gleixner val = READ_ONCE(pmu->irq_count); 6180cd4684dSTvrtko Ursulin break; 6196060b6aeSTvrtko Ursulin case I915_PMU_RC6_RESIDENCY: 6202cbc876dSMichał Winiarski val = get_rc6(to_gt(i915)); 6216060b6aeSTvrtko Ursulin break; 6228c3b1ba0SChris Wilson case I915_PMU_SOFTWARE_GT_AWAKE_TIME: 6232cbc876dSMichał Winiarski val = ktime_to_ns(intel_gt_get_awake_time(to_gt(i915))); 6248c3b1ba0SChris Wilson break; 625b46a33e2STvrtko Ursulin } 626b46a33e2STvrtko Ursulin } 627b46a33e2STvrtko Ursulin 628b46a33e2STvrtko Ursulin return val; 629b46a33e2STvrtko Ursulin } 630b46a33e2STvrtko Ursulin 631b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event) 632b46a33e2STvrtko Ursulin { 633b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 634b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 635b46a33e2STvrtko Ursulin struct hw_perf_event *hwc = &event->hw; 636b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 637b46a33e2STvrtko Ursulin u64 prev, new; 638b46a33e2STvrtko Ursulin 639b00bccb3STvrtko Ursulin if (pmu->closed) { 640b00bccb3STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 641b00bccb3STvrtko Ursulin return; 642b00bccb3STvrtko Ursulin } 643b46a33e2STvrtko Ursulin again: 644b46a33e2STvrtko Ursulin prev = local64_read(&hwc->prev_count); 645ad055fb8STvrtko Ursulin new = __i915_pmu_event_read(event); 646b46a33e2STvrtko Ursulin 647b46a33e2STvrtko Ursulin if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev) 648b46a33e2STvrtko Ursulin goto again; 649b46a33e2STvrtko Ursulin 650b46a33e2STvrtko Ursulin local64_add(new - prev, &event->count); 651b46a33e2STvrtko Ursulin } 652b46a33e2STvrtko Ursulin 653b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event) 654b46a33e2STvrtko Ursulin { 655b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 656b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 657a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 658908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 659b46a33e2STvrtko Ursulin unsigned long flags; 660b46a33e2STvrtko Ursulin 661348fb0cbSTvrtko Ursulin if (bit == -1) 662348fb0cbSTvrtko Ursulin goto update; 663348fb0cbSTvrtko Ursulin 664908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 665b46a33e2STvrtko Ursulin 666b46a33e2STvrtko Ursulin /* 667b46a33e2STvrtko Ursulin * Update the bitmask of enabled events and increment 668b46a33e2STvrtko Ursulin * the event reference counter. 669b46a33e2STvrtko Ursulin */ 670908091c8STvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS); 671908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 672908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == ~0); 673f4e9894bSChris Wilson 674a644fde7STvrtko Ursulin pmu->enable |= BIT(bit); 675908091c8STvrtko Ursulin pmu->enable_count[bit]++; 676b46a33e2STvrtko Ursulin 677b46a33e2STvrtko Ursulin /* 678feff0dc6STvrtko Ursulin * Start the sampling timer if needed and not already enabled. 679feff0dc6STvrtko Ursulin */ 680908091c8STvrtko Ursulin __i915_pmu_maybe_start_timer(pmu); 681feff0dc6STvrtko Ursulin 682feff0dc6STvrtko Ursulin /* 683b46a33e2STvrtko Ursulin * For per-engine events the bitmask and reference counting 684b46a33e2STvrtko Ursulin * is stored per engine. 685b46a33e2STvrtko Ursulin */ 686b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 687b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 688b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 689b46a33e2STvrtko Ursulin 690b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 691b46a33e2STvrtko Ursulin engine_event_class(event), 692b46a33e2STvrtko Ursulin engine_event_instance(event)); 693b46a33e2STvrtko Ursulin 69426a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) != 69526a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 69626a11deeSTvrtko Ursulin BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) != 69726a11deeSTvrtko Ursulin I915_ENGINE_SAMPLE_COUNT); 69826a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 69926a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 700b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0); 70126a11deeSTvrtko Ursulin 70226a11deeSTvrtko Ursulin engine->pmu.enable |= BIT(sample); 703b2f78cdaSTvrtko Ursulin engine->pmu.enable_count[sample]++; 704b46a33e2STvrtko Ursulin } 705b46a33e2STvrtko Ursulin 706908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 707ad055fb8STvrtko Ursulin 708348fb0cbSTvrtko Ursulin update: 709b46a33e2STvrtko Ursulin /* 710b46a33e2STvrtko Ursulin * Store the current counter value so we can report the correct delta 711b46a33e2STvrtko Ursulin * for all listeners. Even when the event was already enabled and has 712b46a33e2STvrtko Ursulin * an existing non-zero value. 713b46a33e2STvrtko Ursulin */ 714ad055fb8STvrtko Ursulin local64_set(&event->hw.prev_count, __i915_pmu_event_read(event)); 715b46a33e2STvrtko Ursulin } 716b46a33e2STvrtko Ursulin 717b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event) 718b46a33e2STvrtko Ursulin { 719b46a33e2STvrtko Ursulin struct drm_i915_private *i915 = 720b46a33e2STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 721a644fde7STvrtko Ursulin const unsigned int bit = event_bit(event); 722908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 723b46a33e2STvrtko Ursulin unsigned long flags; 724b46a33e2STvrtko Ursulin 725348fb0cbSTvrtko Ursulin if (bit == -1) 726348fb0cbSTvrtko Ursulin return; 727348fb0cbSTvrtko Ursulin 728908091c8STvrtko Ursulin spin_lock_irqsave(&pmu->lock, flags); 729b46a33e2STvrtko Ursulin 730b46a33e2STvrtko Ursulin if (is_engine_event(event)) { 731b46a33e2STvrtko Ursulin u8 sample = engine_event_sample(event); 732b46a33e2STvrtko Ursulin struct intel_engine_cs *engine; 733b46a33e2STvrtko Ursulin 734b46a33e2STvrtko Ursulin engine = intel_engine_lookup_user(i915, 735b46a33e2STvrtko Ursulin engine_event_class(event), 736b46a33e2STvrtko Ursulin engine_event_instance(event)); 73726a11deeSTvrtko Ursulin 73826a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count)); 73926a11deeSTvrtko Ursulin GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample)); 740b46a33e2STvrtko Ursulin GEM_BUG_ON(engine->pmu.enable_count[sample] == 0); 74126a11deeSTvrtko Ursulin 742b46a33e2STvrtko Ursulin /* 743b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 744b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 745b46a33e2STvrtko Ursulin */ 746b2f78cdaSTvrtko Ursulin if (--engine->pmu.enable_count[sample] == 0) 747b46a33e2STvrtko Ursulin engine->pmu.enable &= ~BIT(sample); 748b46a33e2STvrtko Ursulin } 749b46a33e2STvrtko Ursulin 750908091c8STvrtko Ursulin GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count)); 751908091c8STvrtko Ursulin GEM_BUG_ON(pmu->enable_count[bit] == 0); 752b46a33e2STvrtko Ursulin /* 753b46a33e2STvrtko Ursulin * Decrement the reference count and clear the enabled 754b46a33e2STvrtko Ursulin * bitmask when the last listener on an event goes away. 755b46a33e2STvrtko Ursulin */ 756908091c8STvrtko Ursulin if (--pmu->enable_count[bit] == 0) { 757a644fde7STvrtko Ursulin pmu->enable &= ~BIT(bit); 758908091c8STvrtko Ursulin pmu->timer_enabled &= pmu_needs_timer(pmu, true); 759feff0dc6STvrtko Ursulin } 760b46a33e2STvrtko Ursulin 761908091c8STvrtko Ursulin spin_unlock_irqrestore(&pmu->lock, flags); 762b46a33e2STvrtko Ursulin } 763b46a33e2STvrtko Ursulin 764b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags) 765b46a33e2STvrtko Ursulin { 766b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 767b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 768b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 769b00bccb3STvrtko Ursulin 770b00bccb3STvrtko Ursulin if (pmu->closed) 771b00bccb3STvrtko Ursulin return; 772b00bccb3STvrtko Ursulin 773b46a33e2STvrtko Ursulin i915_pmu_enable(event); 774b46a33e2STvrtko Ursulin event->hw.state = 0; 775b46a33e2STvrtko Ursulin } 776b46a33e2STvrtko Ursulin 777b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags) 778b46a33e2STvrtko Ursulin { 779b46a33e2STvrtko Ursulin if (flags & PERF_EF_UPDATE) 780b46a33e2STvrtko Ursulin i915_pmu_event_read(event); 781b46a33e2STvrtko Ursulin i915_pmu_disable(event); 782b46a33e2STvrtko Ursulin event->hw.state = PERF_HES_STOPPED; 783b46a33e2STvrtko Ursulin } 784b46a33e2STvrtko Ursulin 785b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags) 786b46a33e2STvrtko Ursulin { 787b00bccb3STvrtko Ursulin struct drm_i915_private *i915 = 788b00bccb3STvrtko Ursulin container_of(event->pmu, typeof(*i915), pmu.base); 789b00bccb3STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 790b00bccb3STvrtko Ursulin 791b00bccb3STvrtko Ursulin if (pmu->closed) 792b00bccb3STvrtko Ursulin return -ENODEV; 793b00bccb3STvrtko Ursulin 794b46a33e2STvrtko Ursulin if (flags & PERF_EF_START) 795b46a33e2STvrtko Ursulin i915_pmu_event_start(event, flags); 796b46a33e2STvrtko Ursulin 797b46a33e2STvrtko Ursulin return 0; 798b46a33e2STvrtko Ursulin } 799b46a33e2STvrtko Ursulin 800b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags) 801b46a33e2STvrtko Ursulin { 802b46a33e2STvrtko Ursulin i915_pmu_event_stop(event, PERF_EF_UPDATE); 803b46a33e2STvrtko Ursulin } 804b46a33e2STvrtko Ursulin 805b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event) 806b46a33e2STvrtko Ursulin { 807b46a33e2STvrtko Ursulin return 0; 808b46a33e2STvrtko Ursulin } 809b46a33e2STvrtko Ursulin 810b7d3aabfSChris Wilson struct i915_str_attribute { 811b7d3aabfSChris Wilson struct device_attribute attr; 812b7d3aabfSChris Wilson const char *str; 813b7d3aabfSChris Wilson }; 814b7d3aabfSChris Wilson 815b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev, 816b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 817b46a33e2STvrtko Ursulin { 818b7d3aabfSChris Wilson struct i915_str_attribute *eattr; 819b46a33e2STvrtko Ursulin 820b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_str_attribute, attr); 821b7d3aabfSChris Wilson return sprintf(buf, "%s\n", eattr->str); 822b46a33e2STvrtko Ursulin } 823b46a33e2STvrtko Ursulin 824b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \ 825b7d3aabfSChris Wilson (&((struct i915_str_attribute[]) { \ 826b46a33e2STvrtko Ursulin { .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \ 827b7d3aabfSChris Wilson .str = _config, } \ 828b46a33e2STvrtko Ursulin })[0].attr.attr) 829b46a33e2STvrtko Ursulin 830b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = { 831b46a33e2STvrtko Ursulin I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"), 832b46a33e2STvrtko Ursulin NULL, 833b46a33e2STvrtko Ursulin }; 834b46a33e2STvrtko Ursulin 835b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = { 836b46a33e2STvrtko Ursulin .name = "format", 837b46a33e2STvrtko Ursulin .attrs = i915_pmu_format_attrs, 838b46a33e2STvrtko Ursulin }; 839b46a33e2STvrtko Ursulin 840b7d3aabfSChris Wilson struct i915_ext_attribute { 841b7d3aabfSChris Wilson struct device_attribute attr; 842b7d3aabfSChris Wilson unsigned long val; 843b7d3aabfSChris Wilson }; 844b7d3aabfSChris Wilson 845b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev, 846b46a33e2STvrtko Ursulin struct device_attribute *attr, char *buf) 847b46a33e2STvrtko Ursulin { 848b7d3aabfSChris Wilson struct i915_ext_attribute *eattr; 849b46a33e2STvrtko Ursulin 850b7d3aabfSChris Wilson eattr = container_of(attr, struct i915_ext_attribute, attr); 851b7d3aabfSChris Wilson return sprintf(buf, "config=0x%lx\n", eattr->val); 852b46a33e2STvrtko Ursulin } 853b46a33e2STvrtko Ursulin 854177f30c6SYueHaibing static ssize_t cpumask_show(struct device *dev, 855177f30c6SYueHaibing struct device_attribute *attr, char *buf) 856b46a33e2STvrtko Ursulin { 857b46a33e2STvrtko Ursulin return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask); 858b46a33e2STvrtko Ursulin } 859b46a33e2STvrtko Ursulin 860177f30c6SYueHaibing static DEVICE_ATTR_RO(cpumask); 861b46a33e2STvrtko Ursulin 862b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = { 863b46a33e2STvrtko Ursulin &dev_attr_cpumask.attr, 864b46a33e2STvrtko Ursulin NULL, 865b46a33e2STvrtko Ursulin }; 866b46a33e2STvrtko Ursulin 867109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = { 868b46a33e2STvrtko Ursulin .attrs = i915_cpumask_attrs, 869b46a33e2STvrtko Ursulin }; 870b46a33e2STvrtko Ursulin 871109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \ 872109ec558STvrtko Ursulin { \ 873109ec558STvrtko Ursulin .config = (__config), \ 874109ec558STvrtko Ursulin .name = (__name), \ 875109ec558STvrtko Ursulin .unit = (__unit), \ 876109ec558STvrtko Ursulin } 877109ec558STvrtko Ursulin 878109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \ 879109ec558STvrtko Ursulin { \ 880109ec558STvrtko Ursulin .sample = (__sample), \ 881109ec558STvrtko Ursulin .name = (__name), \ 882109ec558STvrtko Ursulin } 883109ec558STvrtko Ursulin 884109ec558STvrtko Ursulin static struct i915_ext_attribute * 885109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config) 886109ec558STvrtko Ursulin { 8872bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 888109ec558STvrtko Ursulin attr->attr.attr.name = name; 889109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 890109ec558STvrtko Ursulin attr->attr.show = i915_pmu_event_show; 891109ec558STvrtko Ursulin attr->val = config; 892109ec558STvrtko Ursulin 893109ec558STvrtko Ursulin return ++attr; 894109ec558STvrtko Ursulin } 895109ec558STvrtko Ursulin 896109ec558STvrtko Ursulin static struct perf_pmu_events_attr * 897109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name, 898109ec558STvrtko Ursulin const char *str) 899109ec558STvrtko Ursulin { 9002bbba4e9SChris Wilson sysfs_attr_init(&attr->attr.attr); 901109ec558STvrtko Ursulin attr->attr.attr.name = name; 902109ec558STvrtko Ursulin attr->attr.attr.mode = 0444; 903109ec558STvrtko Ursulin attr->attr.show = perf_event_sysfs_show; 904109ec558STvrtko Ursulin attr->event_str = str; 905109ec558STvrtko Ursulin 906109ec558STvrtko Ursulin return ++attr; 907109ec558STvrtko Ursulin } 908109ec558STvrtko Ursulin 909109ec558STvrtko Ursulin static struct attribute ** 910908091c8STvrtko Ursulin create_event_attributes(struct i915_pmu *pmu) 911109ec558STvrtko Ursulin { 912908091c8STvrtko Ursulin struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu); 913109ec558STvrtko Ursulin static const struct { 914109ec558STvrtko Ursulin u64 config; 915109ec558STvrtko Ursulin const char *name; 916109ec558STvrtko Ursulin const char *unit; 917109ec558STvrtko Ursulin } events[] = { 918e88866efSChris Wilson __event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"), 919e88866efSChris Wilson __event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"), 920109ec558STvrtko Ursulin __event(I915_PMU_INTERRUPTS, "interrupts", NULL), 921109ec558STvrtko Ursulin __event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"), 9228c3b1ba0SChris Wilson __event(I915_PMU_SOFTWARE_GT_AWAKE_TIME, "software-gt-awake-time", "ns"), 923109ec558STvrtko Ursulin }; 924109ec558STvrtko Ursulin static const struct { 925109ec558STvrtko Ursulin enum drm_i915_pmu_engine_sample sample; 926109ec558STvrtko Ursulin char *name; 927109ec558STvrtko Ursulin } engine_events[] = { 928109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_BUSY, "busy"), 929109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_SEMA, "sema"), 930109ec558STvrtko Ursulin __engine_event(I915_SAMPLE_WAIT, "wait"), 931109ec558STvrtko Ursulin }; 932109ec558STvrtko Ursulin unsigned int count = 0; 933109ec558STvrtko Ursulin struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter; 934109ec558STvrtko Ursulin struct i915_ext_attribute *i915_attr = NULL, *i915_iter; 935109ec558STvrtko Ursulin struct attribute **attr = NULL, **attr_iter; 936109ec558STvrtko Ursulin struct intel_engine_cs *engine; 937109ec558STvrtko Ursulin unsigned int i; 938109ec558STvrtko Ursulin 939109ec558STvrtko Ursulin /* Count how many counters we will be exposing. */ 940109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 941109ec558STvrtko Ursulin if (!config_status(i915, events[i].config)) 942109ec558STvrtko Ursulin count++; 943109ec558STvrtko Ursulin } 944109ec558STvrtko Ursulin 945750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 946109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 947109ec558STvrtko Ursulin if (!engine_event_status(engine, 948109ec558STvrtko Ursulin engine_events[i].sample)) 949109ec558STvrtko Ursulin count++; 950109ec558STvrtko Ursulin } 951109ec558STvrtko Ursulin } 952109ec558STvrtko Ursulin 953109ec558STvrtko Ursulin /* Allocate attribute objects and table. */ 954dd5fec87STvrtko Ursulin i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL); 955109ec558STvrtko Ursulin if (!i915_attr) 956109ec558STvrtko Ursulin goto err_alloc; 957109ec558STvrtko Ursulin 958dd5fec87STvrtko Ursulin pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL); 959109ec558STvrtko Ursulin if (!pmu_attr) 960109ec558STvrtko Ursulin goto err_alloc; 961109ec558STvrtko Ursulin 962109ec558STvrtko Ursulin /* Max one pointer of each attribute type plus a termination entry. */ 963dd5fec87STvrtko Ursulin attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL); 964109ec558STvrtko Ursulin if (!attr) 965109ec558STvrtko Ursulin goto err_alloc; 966109ec558STvrtko Ursulin 967109ec558STvrtko Ursulin i915_iter = i915_attr; 968109ec558STvrtko Ursulin pmu_iter = pmu_attr; 969109ec558STvrtko Ursulin attr_iter = attr; 970109ec558STvrtko Ursulin 971109ec558STvrtko Ursulin /* Initialize supported non-engine counters. */ 972109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(events); i++) { 973109ec558STvrtko Ursulin char *str; 974109ec558STvrtko Ursulin 975109ec558STvrtko Ursulin if (config_status(i915, events[i].config)) 976109ec558STvrtko Ursulin continue; 977109ec558STvrtko Ursulin 978109ec558STvrtko Ursulin str = kstrdup(events[i].name, GFP_KERNEL); 979109ec558STvrtko Ursulin if (!str) 980109ec558STvrtko Ursulin goto err; 981109ec558STvrtko Ursulin 982109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 983109ec558STvrtko Ursulin i915_iter = add_i915_attr(i915_iter, str, events[i].config); 984109ec558STvrtko Ursulin 985109ec558STvrtko Ursulin if (events[i].unit) { 986109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name); 987109ec558STvrtko Ursulin if (!str) 988109ec558STvrtko Ursulin goto err; 989109ec558STvrtko Ursulin 990109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 991109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit); 992109ec558STvrtko Ursulin } 993109ec558STvrtko Ursulin } 994109ec558STvrtko Ursulin 995109ec558STvrtko Ursulin /* Initialize supported engine counters. */ 996750e76b4SChris Wilson for_each_uabi_engine(engine, i915) { 997109ec558STvrtko Ursulin for (i = 0; i < ARRAY_SIZE(engine_events); i++) { 998109ec558STvrtko Ursulin char *str; 999109ec558STvrtko Ursulin 1000109ec558STvrtko Ursulin if (engine_event_status(engine, 1001109ec558STvrtko Ursulin engine_events[i].sample)) 1002109ec558STvrtko Ursulin continue; 1003109ec558STvrtko Ursulin 1004109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s", 1005109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1006109ec558STvrtko Ursulin if (!str) 1007109ec558STvrtko Ursulin goto err; 1008109ec558STvrtko Ursulin 1009109ec558STvrtko Ursulin *attr_iter++ = &i915_iter->attr.attr; 1010109ec558STvrtko Ursulin i915_iter = 1011109ec558STvrtko Ursulin add_i915_attr(i915_iter, str, 10128810bc56STvrtko Ursulin __I915_PMU_ENGINE(engine->uabi_class, 1013750e76b4SChris Wilson engine->uabi_instance, 1014109ec558STvrtko Ursulin engine_events[i].sample)); 1015109ec558STvrtko Ursulin 1016109ec558STvrtko Ursulin str = kasprintf(GFP_KERNEL, "%s-%s.unit", 1017109ec558STvrtko Ursulin engine->name, engine_events[i].name); 1018109ec558STvrtko Ursulin if (!str) 1019109ec558STvrtko Ursulin goto err; 1020109ec558STvrtko Ursulin 1021109ec558STvrtko Ursulin *attr_iter++ = &pmu_iter->attr.attr; 1022109ec558STvrtko Ursulin pmu_iter = add_pmu_attr(pmu_iter, str, "ns"); 1023109ec558STvrtko Ursulin } 1024109ec558STvrtko Ursulin } 1025109ec558STvrtko Ursulin 1026908091c8STvrtko Ursulin pmu->i915_attr = i915_attr; 1027908091c8STvrtko Ursulin pmu->pmu_attr = pmu_attr; 1028109ec558STvrtko Ursulin 1029109ec558STvrtko Ursulin return attr; 1030109ec558STvrtko Ursulin 1031109ec558STvrtko Ursulin err:; 1032109ec558STvrtko Ursulin for (attr_iter = attr; *attr_iter; attr_iter++) 1033109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1034109ec558STvrtko Ursulin 1035109ec558STvrtko Ursulin err_alloc: 1036109ec558STvrtko Ursulin kfree(attr); 1037109ec558STvrtko Ursulin kfree(i915_attr); 1038109ec558STvrtko Ursulin kfree(pmu_attr); 1039109ec558STvrtko Ursulin 1040109ec558STvrtko Ursulin return NULL; 1041109ec558STvrtko Ursulin } 1042109ec558STvrtko Ursulin 1043908091c8STvrtko Ursulin static void free_event_attributes(struct i915_pmu *pmu) 1044109ec558STvrtko Ursulin { 104546129dc1SMichał Winiarski struct attribute **attr_iter = pmu->events_attr_group.attrs; 1046109ec558STvrtko Ursulin 1047109ec558STvrtko Ursulin for (; *attr_iter; attr_iter++) 1048109ec558STvrtko Ursulin kfree((*attr_iter)->name); 1049109ec558STvrtko Ursulin 105046129dc1SMichał Winiarski kfree(pmu->events_attr_group.attrs); 1051908091c8STvrtko Ursulin kfree(pmu->i915_attr); 1052908091c8STvrtko Ursulin kfree(pmu->pmu_attr); 1053109ec558STvrtko Ursulin 105446129dc1SMichał Winiarski pmu->events_attr_group.attrs = NULL; 1055908091c8STvrtko Ursulin pmu->i915_attr = NULL; 1056908091c8STvrtko Ursulin pmu->pmu_attr = NULL; 1057109ec558STvrtko Ursulin } 1058109ec558STvrtko Ursulin 1059b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node) 1060b46a33e2STvrtko Ursulin { 1061f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1062b46a33e2STvrtko Ursulin 1063b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1064b46a33e2STvrtko Ursulin 1065b46a33e2STvrtko Ursulin /* Select the first online CPU as a designated reader. */ 1066a37e94feSYury Norov if (cpumask_empty(&i915_pmu_cpumask)) 1067b46a33e2STvrtko Ursulin cpumask_set_cpu(cpu, &i915_pmu_cpumask); 1068b46a33e2STvrtko Ursulin 1069b46a33e2STvrtko Ursulin return 0; 1070b46a33e2STvrtko Ursulin } 1071b46a33e2STvrtko Ursulin 1072b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node) 1073b46a33e2STvrtko Ursulin { 1074f5a179d4SMichał Winiarski struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node); 1075537f9c84STvrtko Ursulin unsigned int target = i915_pmu_target_cpu; 1076b46a33e2STvrtko Ursulin 1077b46a33e2STvrtko Ursulin GEM_BUG_ON(!pmu->base.event_init); 1078b46a33e2STvrtko Ursulin 1079537f9c84STvrtko Ursulin /* 1080537f9c84STvrtko Ursulin * Unregistering an instance generates a CPU offline event which we must 1081537f9c84STvrtko Ursulin * ignore to avoid incorrectly modifying the shared i915_pmu_cpumask. 1082537f9c84STvrtko Ursulin */ 1083537f9c84STvrtko Ursulin if (pmu->closed) 1084537f9c84STvrtko Ursulin return 0; 1085537f9c84STvrtko Ursulin 1086b46a33e2STvrtko Ursulin if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) { 1087b46a33e2STvrtko Ursulin target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu); 1088537f9c84STvrtko Ursulin 1089b46a33e2STvrtko Ursulin /* Migrate events if there is a valid target */ 1090b46a33e2STvrtko Ursulin if (target < nr_cpu_ids) { 1091b46a33e2STvrtko Ursulin cpumask_set_cpu(target, &i915_pmu_cpumask); 1092537f9c84STvrtko Ursulin i915_pmu_target_cpu = target; 1093b46a33e2STvrtko Ursulin } 1094b46a33e2STvrtko Ursulin } 1095b46a33e2STvrtko Ursulin 1096537f9c84STvrtko Ursulin if (target < nr_cpu_ids && target != pmu->cpuhp.cpu) { 1097537f9c84STvrtko Ursulin perf_pmu_migrate_context(&pmu->base, cpu, target); 1098537f9c84STvrtko Ursulin pmu->cpuhp.cpu = target; 1099537f9c84STvrtko Ursulin } 1100537f9c84STvrtko Ursulin 1101b46a33e2STvrtko Ursulin return 0; 1102b46a33e2STvrtko Ursulin } 1103b46a33e2STvrtko Ursulin 1104537f9c84STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID; 1105537f9c84STvrtko Ursulin 1106a04ea6aeSJason Ekstrand int i915_pmu_init(void) 1107b46a33e2STvrtko Ursulin { 1108b46a33e2STvrtko Ursulin int ret; 1109b46a33e2STvrtko Ursulin 1110b46a33e2STvrtko Ursulin ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 1111b46a33e2STvrtko Ursulin "perf/x86/intel/i915:online", 1112b46a33e2STvrtko Ursulin i915_pmu_cpu_online, 1113b46a33e2STvrtko Ursulin i915_pmu_cpu_offline); 1114b46a33e2STvrtko Ursulin if (ret < 0) 1115537f9c84STvrtko Ursulin pr_notice("Failed to setup cpuhp state for i915 PMU! (%d)\n", 1116537f9c84STvrtko Ursulin ret); 1117537f9c84STvrtko Ursulin else 1118537f9c84STvrtko Ursulin cpuhp_slot = ret; 1119a04ea6aeSJason Ekstrand 1120a04ea6aeSJason Ekstrand return 0; 1121b46a33e2STvrtko Ursulin } 1122b46a33e2STvrtko Ursulin 1123537f9c84STvrtko Ursulin void i915_pmu_exit(void) 1124537f9c84STvrtko Ursulin { 1125537f9c84STvrtko Ursulin if (cpuhp_slot != CPUHP_INVALID) 1126537f9c84STvrtko Ursulin cpuhp_remove_multi_state(cpuhp_slot); 1127537f9c84STvrtko Ursulin } 1128537f9c84STvrtko Ursulin 1129537f9c84STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu) 1130537f9c84STvrtko Ursulin { 1131537f9c84STvrtko Ursulin if (cpuhp_slot == CPUHP_INVALID) 1132537f9c84STvrtko Ursulin return -EINVAL; 1133537f9c84STvrtko Ursulin 1134537f9c84STvrtko Ursulin return cpuhp_state_add_instance(cpuhp_slot, &pmu->cpuhp.node); 1135b46a33e2STvrtko Ursulin } 1136b46a33e2STvrtko Ursulin 1137908091c8STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu) 1138b46a33e2STvrtko Ursulin { 1139537f9c84STvrtko Ursulin cpuhp_state_remove_instance(cpuhp_slot, &pmu->cpuhp.node); 1140b46a33e2STvrtko Ursulin } 1141b46a33e2STvrtko Ursulin 114205488673STvrtko Ursulin static bool is_igp(struct drm_i915_private *i915) 114305488673STvrtko Ursulin { 11448ff5446aSThomas Zimmermann struct pci_dev *pdev = to_pci_dev(i915->drm.dev); 114505488673STvrtko Ursulin 114605488673STvrtko Ursulin /* IGP is 0000:00:02.0 */ 114705488673STvrtko Ursulin return pci_domain_nr(pdev->bus) == 0 && 114805488673STvrtko Ursulin pdev->bus->number == 0 && 114905488673STvrtko Ursulin PCI_SLOT(pdev->devfn) == 2 && 115005488673STvrtko Ursulin PCI_FUNC(pdev->devfn) == 0; 115105488673STvrtko Ursulin } 115205488673STvrtko Ursulin 1153b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915) 1154b46a33e2STvrtko Ursulin { 1155908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 115646129dc1SMichał Winiarski const struct attribute_group *attr_groups[] = { 115746129dc1SMichał Winiarski &i915_pmu_format_attr_group, 115846129dc1SMichał Winiarski &pmu->events_attr_group, 115946129dc1SMichał Winiarski &i915_pmu_cpumask_attr_group, 116046129dc1SMichał Winiarski NULL 116146129dc1SMichał Winiarski }; 116246129dc1SMichał Winiarski 1163fb26eee0STvrtko Ursulin int ret = -ENOMEM; 1164b46a33e2STvrtko Ursulin 1165651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) <= 2) { 11661900aba5SJani Nikula drm_info(&i915->drm, "PMU not supported for this GPU."); 1167b46a33e2STvrtko Ursulin return; 1168b46a33e2STvrtko Ursulin } 1169b46a33e2STvrtko Ursulin 1170908091c8STvrtko Ursulin spin_lock_init(&pmu->lock); 1171908091c8STvrtko Ursulin hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1172908091c8STvrtko Ursulin pmu->timer.function = i915_sample; 1173537f9c84STvrtko Ursulin pmu->cpuhp.cpu = -1; 1174dbe13ae1STvrtko Ursulin init_rc6(pmu); 1175b46a33e2STvrtko Ursulin 1176aebf3b52STvrtko Ursulin if (!is_igp(i915)) { 117705488673STvrtko Ursulin pmu->name = kasprintf(GFP_KERNEL, 1178aebf3b52STvrtko Ursulin "i915_%s", 117905488673STvrtko Ursulin dev_name(i915->drm.dev)); 1180aebf3b52STvrtko Ursulin if (pmu->name) { 1181aebf3b52STvrtko Ursulin /* tools/perf reserves colons as special. */ 1182aebf3b52STvrtko Ursulin strreplace((char *)pmu->name, ':', '_'); 1183aebf3b52STvrtko Ursulin } 1184aebf3b52STvrtko Ursulin } else { 118505488673STvrtko Ursulin pmu->name = "i915"; 1186aebf3b52STvrtko Ursulin } 118705488673STvrtko Ursulin if (!pmu->name) 1188b46a33e2STvrtko Ursulin goto err; 1189b46a33e2STvrtko Ursulin 119046129dc1SMichał Winiarski pmu->events_attr_group.name = "events"; 119146129dc1SMichał Winiarski pmu->events_attr_group.attrs = create_event_attributes(pmu); 119246129dc1SMichał Winiarski if (!pmu->events_attr_group.attrs) 1193c442292aSChris Wilson goto err_name; 1194c442292aSChris Wilson 119546129dc1SMichał Winiarski pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups), 119646129dc1SMichał Winiarski GFP_KERNEL); 119746129dc1SMichał Winiarski if (!pmu->base.attr_groups) 119846129dc1SMichał Winiarski goto err_attr; 119946129dc1SMichał Winiarski 1200df3ab3cbSChris Wilson pmu->base.module = THIS_MODULE; 1201c442292aSChris Wilson pmu->base.task_ctx_nr = perf_invalid_context; 1202c442292aSChris Wilson pmu->base.event_init = i915_pmu_event_init; 1203c442292aSChris Wilson pmu->base.add = i915_pmu_event_add; 1204c442292aSChris Wilson pmu->base.del = i915_pmu_event_del; 1205c442292aSChris Wilson pmu->base.start = i915_pmu_event_start; 1206c442292aSChris Wilson pmu->base.stop = i915_pmu_event_stop; 1207c442292aSChris Wilson pmu->base.read = i915_pmu_event_read; 1208c442292aSChris Wilson pmu->base.event_idx = i915_pmu_event_event_idx; 1209c442292aSChris Wilson 121005488673STvrtko Ursulin ret = perf_pmu_register(&pmu->base, pmu->name, -1); 121105488673STvrtko Ursulin if (ret) 121246129dc1SMichał Winiarski goto err_groups; 121305488673STvrtko Ursulin 1214908091c8STvrtko Ursulin ret = i915_pmu_register_cpuhp_state(pmu); 1215b46a33e2STvrtko Ursulin if (ret) 1216b46a33e2STvrtko Ursulin goto err_unreg; 1217b46a33e2STvrtko Ursulin 1218b46a33e2STvrtko Ursulin return; 1219b46a33e2STvrtko Ursulin 1220b46a33e2STvrtko Ursulin err_unreg: 1221908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 122246129dc1SMichał Winiarski err_groups: 122346129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 1224c442292aSChris Wilson err_attr: 1225c442292aSChris Wilson pmu->base.event_init = NULL; 1226c442292aSChris Wilson free_event_attributes(pmu); 122705488673STvrtko Ursulin err_name: 122805488673STvrtko Ursulin if (!is_igp(i915)) 122905488673STvrtko Ursulin kfree(pmu->name); 1230b46a33e2STvrtko Ursulin err: 12311900aba5SJani Nikula drm_notice(&i915->drm, "Failed to register PMU!\n"); 1232b46a33e2STvrtko Ursulin } 1233b46a33e2STvrtko Ursulin 1234b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915) 1235b46a33e2STvrtko Ursulin { 1236908091c8STvrtko Ursulin struct i915_pmu *pmu = &i915->pmu; 1237908091c8STvrtko Ursulin 1238908091c8STvrtko Ursulin if (!pmu->base.event_init) 1239b46a33e2STvrtko Ursulin return; 1240b46a33e2STvrtko Ursulin 1241b00bccb3STvrtko Ursulin /* 1242b00bccb3STvrtko Ursulin * "Disconnect" the PMU callbacks - since all are atomic synchronize_rcu 1243b00bccb3STvrtko Ursulin * ensures all currently executing ones will have exited before we 1244b00bccb3STvrtko Ursulin * proceed with unregistration. 1245b00bccb3STvrtko Ursulin */ 1246b00bccb3STvrtko Ursulin pmu->closed = true; 1247b00bccb3STvrtko Ursulin synchronize_rcu(); 1248b46a33e2STvrtko Ursulin 1249908091c8STvrtko Ursulin hrtimer_cancel(&pmu->timer); 1250b46a33e2STvrtko Ursulin 1251908091c8STvrtko Ursulin i915_pmu_unregister_cpuhp_state(pmu); 1252b46a33e2STvrtko Ursulin 1253908091c8STvrtko Ursulin perf_pmu_unregister(&pmu->base); 1254908091c8STvrtko Ursulin pmu->base.event_init = NULL; 125546129dc1SMichał Winiarski kfree(pmu->base.attr_groups); 125605488673STvrtko Ursulin if (!is_igp(i915)) 125705488673STvrtko Ursulin kfree(pmu->name); 1258908091c8STvrtko Ursulin free_event_attributes(pmu); 1259b46a33e2STvrtko Ursulin } 1260