xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 058a9b43a37a2406a574752707c5346e7b6444f4)
1b46a33e2STvrtko Ursulin /*
2*058a9b43SMichal Wajdeczko  * SPDX-License-Identifier: MIT
3b46a33e2STvrtko Ursulin  *
4*058a9b43SMichal Wajdeczko  * Copyright © 2017-2018 Intel Corporation
5b46a33e2STvrtko Ursulin  */
6b46a33e2STvrtko Ursulin 
7b46a33e2STvrtko Ursulin #include "i915_pmu.h"
8b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h"
9*058a9b43SMichal Wajdeczko #include "i915_drv.h"
10b46a33e2STvrtko Ursulin 
11b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
12b46a33e2STvrtko Ursulin #define FREQUENCY 200
13b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
14b46a33e2STvrtko Ursulin 
15b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
16b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
17b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
18b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
19b46a33e2STvrtko Ursulin 
20b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
21b46a33e2STvrtko Ursulin 
22141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
23b46a33e2STvrtko Ursulin 
24b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
25b46a33e2STvrtko Ursulin {
26b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
27b46a33e2STvrtko Ursulin }
28b46a33e2STvrtko Ursulin 
29b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
30b46a33e2STvrtko Ursulin {
31b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
32b46a33e2STvrtko Ursulin }
33b46a33e2STvrtko Ursulin 
34b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
35b46a33e2STvrtko Ursulin {
36b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
37b46a33e2STvrtko Ursulin }
38b46a33e2STvrtko Ursulin 
39b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
40b46a33e2STvrtko Ursulin {
41b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
42b46a33e2STvrtko Ursulin }
43b46a33e2STvrtko Ursulin 
44b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
45b46a33e2STvrtko Ursulin {
46b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
47b46a33e2STvrtko Ursulin }
48b46a33e2STvrtko Ursulin 
49b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
50b46a33e2STvrtko Ursulin {
51b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
52b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
53b46a33e2STvrtko Ursulin 	else
54b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
55b46a33e2STvrtko Ursulin }
56b46a33e2STvrtko Ursulin 
57b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
58b46a33e2STvrtko Ursulin {
59b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
60b46a33e2STvrtko Ursulin }
61b46a33e2STvrtko Ursulin 
62b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
63b46a33e2STvrtko Ursulin {
64b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
65b46a33e2STvrtko Ursulin }
66b46a33e2STvrtko Ursulin 
67b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
68b46a33e2STvrtko Ursulin {
69b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
70b46a33e2STvrtko Ursulin }
71b46a33e2STvrtko Ursulin 
72feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active)
73feff0dc6STvrtko Ursulin {
74feff0dc6STvrtko Ursulin 	u64 enable;
75feff0dc6STvrtko Ursulin 
76feff0dc6STvrtko Ursulin 	/*
77feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
78feff0dc6STvrtko Ursulin 	 *
79feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
80feff0dc6STvrtko Ursulin 	 */
81feff0dc6STvrtko Ursulin 	enable = i915->pmu.enable;
82feff0dc6STvrtko Ursulin 
83feff0dc6STvrtko Ursulin 	/*
84feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
85feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
86feff0dc6STvrtko Ursulin 	 */
87feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
88feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
89feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
90feff0dc6STvrtko Ursulin 
91feff0dc6STvrtko Ursulin 	/*
92feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
93feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
94feff0dc6STvrtko Ursulin 	 */
95feff0dc6STvrtko Ursulin 	if (!gpu_active)
96feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
97b3add01eSTvrtko Ursulin 	/*
98b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
99b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
100cf669b4eSTvrtko Ursulin 	 *
101cf669b4eSTvrtko Ursulin 	 * Use RCS as proxy for all engines.
102b3add01eSTvrtko Ursulin 	 */
103cf669b4eSTvrtko Ursulin 	else if (intel_engine_supports_stats(i915->engine[RCS]))
104b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
105feff0dc6STvrtko Ursulin 
106feff0dc6STvrtko Ursulin 	/*
107feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
108feff0dc6STvrtko Ursulin 	 */
109feff0dc6STvrtko Ursulin 	return enable;
110feff0dc6STvrtko Ursulin }
111feff0dc6STvrtko Ursulin 
112feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915)
113feff0dc6STvrtko Ursulin {
114feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
115feff0dc6STvrtko Ursulin 		return;
116feff0dc6STvrtko Ursulin 
117feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
118feff0dc6STvrtko Ursulin 	/*
119feff0dc6STvrtko Ursulin 	 * Signal sampling timer to stop if only engine events are enabled and
120feff0dc6STvrtko Ursulin 	 * GPU went idle.
121feff0dc6STvrtko Ursulin 	 */
122feff0dc6STvrtko Ursulin 	i915->pmu.timer_enabled = pmu_needs_timer(i915, false);
123feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
124feff0dc6STvrtko Ursulin }
125feff0dc6STvrtko Ursulin 
126feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915)
127feff0dc6STvrtko Ursulin {
128feff0dc6STvrtko Ursulin 	if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) {
129feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled = true;
130feff0dc6STvrtko Ursulin 		hrtimer_start_range_ns(&i915->pmu.timer,
131feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
132feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
133feff0dc6STvrtko Ursulin 	}
134feff0dc6STvrtko Ursulin }
135feff0dc6STvrtko Ursulin 
136feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
137feff0dc6STvrtko Ursulin {
138feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
139feff0dc6STvrtko Ursulin 		return;
140feff0dc6STvrtko Ursulin 
141feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
142feff0dc6STvrtko Ursulin 	/*
143feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
144feff0dc6STvrtko Ursulin 	 */
145feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
146feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
147feff0dc6STvrtko Ursulin }
148feff0dc6STvrtko Ursulin 
149b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw)
150b46a33e2STvrtko Ursulin {
151b46a33e2STvrtko Ursulin 	if (!fw)
152b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
153b46a33e2STvrtko Ursulin 
154b46a33e2STvrtko Ursulin 	return true;
155b46a33e2STvrtko Ursulin }
156b46a33e2STvrtko Ursulin 
157b46a33e2STvrtko Ursulin static void
158b46a33e2STvrtko Ursulin update_sample(struct i915_pmu_sample *sample, u32 unit, u32 val)
159b46a33e2STvrtko Ursulin {
1608ee4f19cSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, unit);
161b46a33e2STvrtko Ursulin }
162b46a33e2STvrtko Ursulin 
163b46a33e2STvrtko Ursulin static void engines_sample(struct drm_i915_private *dev_priv)
164b46a33e2STvrtko Ursulin {
165b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
166b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
167b46a33e2STvrtko Ursulin 	bool fw = false;
168b46a33e2STvrtko Ursulin 
169b46a33e2STvrtko Ursulin 	if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
170b46a33e2STvrtko Ursulin 		return;
171b46a33e2STvrtko Ursulin 
172b46a33e2STvrtko Ursulin 	if (!dev_priv->gt.awake)
173b46a33e2STvrtko Ursulin 		return;
174b46a33e2STvrtko Ursulin 
175b46a33e2STvrtko Ursulin 	if (!intel_runtime_pm_get_if_in_use(dev_priv))
176b46a33e2STvrtko Ursulin 		return;
177b46a33e2STvrtko Ursulin 
178b46a33e2STvrtko Ursulin 	for_each_engine(engine, dev_priv, id) {
179b46a33e2STvrtko Ursulin 		u32 current_seqno = intel_engine_get_seqno(engine);
180b46a33e2STvrtko Ursulin 		u32 last_seqno = intel_engine_last_submit(engine);
181b46a33e2STvrtko Ursulin 		u32 val;
182b46a33e2STvrtko Ursulin 
183b46a33e2STvrtko Ursulin 		val = !i915_seqno_passed(current_seqno, last_seqno);
184b46a33e2STvrtko Ursulin 
185b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_BUSY],
186b46a33e2STvrtko Ursulin 			      PERIOD, val);
187b46a33e2STvrtko Ursulin 
188b46a33e2STvrtko Ursulin 		if (val && (engine->pmu.enable &
189b46a33e2STvrtko Ursulin 		    (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) {
190b46a33e2STvrtko Ursulin 			fw = grab_forcewake(dev_priv, fw);
191b46a33e2STvrtko Ursulin 
192b46a33e2STvrtko Ursulin 			val = I915_READ_FW(RING_CTL(engine->mmio_base));
193b46a33e2STvrtko Ursulin 		} else {
194b46a33e2STvrtko Ursulin 			val = 0;
195b46a33e2STvrtko Ursulin 		}
196b46a33e2STvrtko Ursulin 
197b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_WAIT],
198b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT));
199b46a33e2STvrtko Ursulin 
200b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_SEMA],
201b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT_SEMAPHORE));
202b46a33e2STvrtko Ursulin 	}
203b46a33e2STvrtko Ursulin 
204b46a33e2STvrtko Ursulin 	if (fw)
205b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
206b46a33e2STvrtko Ursulin 
207b46a33e2STvrtko Ursulin 	intel_runtime_pm_put(dev_priv);
208b46a33e2STvrtko Ursulin }
209b46a33e2STvrtko Ursulin 
210b46a33e2STvrtko Ursulin static void frequency_sample(struct drm_i915_private *dev_priv)
211b46a33e2STvrtko Ursulin {
212b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
213b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
214b46a33e2STvrtko Ursulin 		u32 val;
215b46a33e2STvrtko Ursulin 
216b46a33e2STvrtko Ursulin 		val = dev_priv->gt_pm.rps.cur_freq;
217b46a33e2STvrtko Ursulin 		if (dev_priv->gt.awake &&
218b46a33e2STvrtko Ursulin 		    intel_runtime_pm_get_if_in_use(dev_priv)) {
219b46a33e2STvrtko Ursulin 			val = intel_get_cagf(dev_priv,
220b46a33e2STvrtko Ursulin 					     I915_READ_NOTRACE(GEN6_RPSTAT1));
221b46a33e2STvrtko Ursulin 			intel_runtime_pm_put(dev_priv);
222b46a33e2STvrtko Ursulin 		}
223b46a33e2STvrtko Ursulin 
224b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT],
225b46a33e2STvrtko Ursulin 			      1, intel_gpu_freq(dev_priv, val));
226b46a33e2STvrtko Ursulin 	}
227b46a33e2STvrtko Ursulin 
228b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
229b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
230b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 1,
231b46a33e2STvrtko Ursulin 			      intel_gpu_freq(dev_priv,
232b46a33e2STvrtko Ursulin 					     dev_priv->gt_pm.rps.cur_freq));
233b46a33e2STvrtko Ursulin 	}
234b46a33e2STvrtko Ursulin }
235b46a33e2STvrtko Ursulin 
236b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
237b46a33e2STvrtko Ursulin {
238b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
239b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
240b46a33e2STvrtko Ursulin 
2418ee4f19cSTvrtko Ursulin 	if (!READ_ONCE(i915->pmu.timer_enabled))
242b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
243b46a33e2STvrtko Ursulin 
244b46a33e2STvrtko Ursulin 	engines_sample(i915);
245b46a33e2STvrtko Ursulin 	frequency_sample(i915);
246b46a33e2STvrtko Ursulin 
247b46a33e2STvrtko Ursulin 	hrtimer_forward_now(hrtimer, ns_to_ktime(PERIOD));
248b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
249b46a33e2STvrtko Ursulin }
250b46a33e2STvrtko Ursulin 
2510cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
2520cd4684dSTvrtko Ursulin {
2530cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
2540cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
2550cd4684dSTvrtko Ursulin 	u64 sum = 0;
2560cd4684dSTvrtko Ursulin 	int cpu;
2570cd4684dSTvrtko Ursulin 
2580cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
2590cd4684dSTvrtko Ursulin 		return 0;
2600cd4684dSTvrtko Ursulin 
2610cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
2620cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
2630cd4684dSTvrtko Ursulin 
2640cd4684dSTvrtko Ursulin 	return sum;
2650cd4684dSTvrtko Ursulin }
2660cd4684dSTvrtko Ursulin 
267b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
268b2f78cdaSTvrtko Ursulin {
269b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
270b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
271b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
272b2f78cdaSTvrtko Ursulin 
273b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
274b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
275b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
276b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
277b2f78cdaSTvrtko Ursulin 		return;
278b2f78cdaSTvrtko Ursulin 
279b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
280b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
281b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
282b2f78cdaSTvrtko Ursulin }
283b2f78cdaSTvrtko Ursulin 
284b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
285b46a33e2STvrtko Ursulin {
286b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
287b2f78cdaSTvrtko Ursulin 
288b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
289b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
290b46a33e2STvrtko Ursulin }
291b46a33e2STvrtko Ursulin 
292109ec558STvrtko Ursulin static int
293109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
294109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
295b46a33e2STvrtko Ursulin {
296109ec558STvrtko Ursulin 	switch (sample) {
297b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
298b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
299b46a33e2STvrtko Ursulin 		break;
300b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
301109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
302b46a33e2STvrtko Ursulin 			return -ENODEV;
303b46a33e2STvrtko Ursulin 		break;
304b46a33e2STvrtko Ursulin 	default:
305b46a33e2STvrtko Ursulin 		return -ENOENT;
306b46a33e2STvrtko Ursulin 	}
307b46a33e2STvrtko Ursulin 
308b46a33e2STvrtko Ursulin 	return 0;
309b46a33e2STvrtko Ursulin }
310b46a33e2STvrtko Ursulin 
311109ec558STvrtko Ursulin static int
312109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
313109ec558STvrtko Ursulin {
314109ec558STvrtko Ursulin 	switch (config) {
315109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
316109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
317109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
318109ec558STvrtko Ursulin 			return -ENODEV;
319109ec558STvrtko Ursulin 		/* Fall-through. */
320109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
321109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
322109ec558STvrtko Ursulin 			return -ENODEV;
323109ec558STvrtko Ursulin 		break;
324109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
325109ec558STvrtko Ursulin 		break;
326109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
327109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
328109ec558STvrtko Ursulin 			return -ENODEV;
329109ec558STvrtko Ursulin 		break;
330109ec558STvrtko Ursulin 	default:
331109ec558STvrtko Ursulin 		return -ENOENT;
332109ec558STvrtko Ursulin 	}
333109ec558STvrtko Ursulin 
334109ec558STvrtko Ursulin 	return 0;
335109ec558STvrtko Ursulin }
336109ec558STvrtko Ursulin 
337109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
338109ec558STvrtko Ursulin {
339109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
340109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
341109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
342b2f78cdaSTvrtko Ursulin 	u8 sample;
343b2f78cdaSTvrtko Ursulin 	int ret;
344109ec558STvrtko Ursulin 
345109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
346109ec558STvrtko Ursulin 					  engine_event_instance(event));
347109ec558STvrtko Ursulin 	if (!engine)
348109ec558STvrtko Ursulin 		return -ENODEV;
349109ec558STvrtko Ursulin 
350b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
351b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
352b2f78cdaSTvrtko Ursulin 	if (ret)
353b2f78cdaSTvrtko Ursulin 		return ret;
354b2f78cdaSTvrtko Ursulin 
355b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
356b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
357b2f78cdaSTvrtko Ursulin 
358b2f78cdaSTvrtko Ursulin 	return ret;
359109ec558STvrtko Ursulin }
360109ec558STvrtko Ursulin 
361b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
362b46a33e2STvrtko Ursulin {
363b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
364b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
3650426c046STvrtko Ursulin 	int ret;
366b46a33e2STvrtko Ursulin 
367b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
368b46a33e2STvrtko Ursulin 		return -ENOENT;
369b46a33e2STvrtko Ursulin 
370b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
371b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
372b46a33e2STvrtko Ursulin 		return -EINVAL;
373b46a33e2STvrtko Ursulin 
374b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
375b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
376b46a33e2STvrtko Ursulin 
377b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
378b46a33e2STvrtko Ursulin 		return -EINVAL;
379b46a33e2STvrtko Ursulin 
3800426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
3810426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
38200a79722STvrtko Ursulin 		return -EINVAL;
383b46a33e2STvrtko Ursulin 
384109ec558STvrtko Ursulin 	if (is_engine_event(event))
385b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
386109ec558STvrtko Ursulin 	else
387109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
388b46a33e2STvrtko Ursulin 	if (ret)
389b46a33e2STvrtko Ursulin 		return ret;
390b46a33e2STvrtko Ursulin 
391b46a33e2STvrtko Ursulin 	if (!event->parent)
392b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
393b46a33e2STvrtko Ursulin 
394b46a33e2STvrtko Ursulin 	return 0;
395b46a33e2STvrtko Ursulin }
396b46a33e2STvrtko Ursulin 
39705273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915)
3981fe699e3STvrtko Ursulin {
3991fe699e3STvrtko Ursulin 	u64 val;
4001fe699e3STvrtko Ursulin 
40105273c95SChris Wilson 	val = intel_rc6_residency_ns(i915,
40205273c95SChris Wilson 				     IS_VALLEYVIEW(i915) ?
4031fe699e3STvrtko Ursulin 				     VLV_GT_RENDER_RC6 :
4041fe699e3STvrtko Ursulin 				     GEN6_GT_GFX_RC6);
4051fe699e3STvrtko Ursulin 
4061fe699e3STvrtko Ursulin 	if (HAS_RC6p(i915))
4071fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p);
4081fe699e3STvrtko Ursulin 
4091fe699e3STvrtko Ursulin 	if (HAS_RC6pp(i915))
4101fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp);
4111fe699e3STvrtko Ursulin 
41205273c95SChris Wilson 	return val;
41305273c95SChris Wilson }
41405273c95SChris Wilson 
41505273c95SChris Wilson static u64 get_rc6(struct drm_i915_private *i915, bool locked)
41605273c95SChris Wilson {
41705273c95SChris Wilson #if IS_ENABLED(CONFIG_PM)
41805273c95SChris Wilson 	unsigned long flags;
41905273c95SChris Wilson 	u64 val;
42005273c95SChris Wilson 
42105273c95SChris Wilson 	if (intel_runtime_pm_get_if_in_use(i915)) {
42205273c95SChris Wilson 		val = __get_rc6(i915);
4231fe699e3STvrtko Ursulin 		intel_runtime_pm_put(i915);
4241fe699e3STvrtko Ursulin 
4251fe699e3STvrtko Ursulin 		/*
4261fe699e3STvrtko Ursulin 		 * If we are coming back from being runtime suspended we must
4271fe699e3STvrtko Ursulin 		 * be careful not to report a larger value than returned
4281fe699e3STvrtko Ursulin 		 * previously.
4291fe699e3STvrtko Ursulin 		 */
4301fe699e3STvrtko Ursulin 
4311fe699e3STvrtko Ursulin 		if (!locked)
4321fe699e3STvrtko Ursulin 			spin_lock_irqsave(&i915->pmu.lock, flags);
4331fe699e3STvrtko Ursulin 
4341fe699e3STvrtko Ursulin 		if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
4351fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
4361fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6].cur = val;
4371fe699e3STvrtko Ursulin 		} else {
4381fe699e3STvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
4391fe699e3STvrtko Ursulin 		}
4401fe699e3STvrtko Ursulin 
4411fe699e3STvrtko Ursulin 		if (!locked)
4421fe699e3STvrtko Ursulin 			spin_unlock_irqrestore(&i915->pmu.lock, flags);
4431fe699e3STvrtko Ursulin 	} else {
4441fe699e3STvrtko Ursulin 		struct pci_dev *pdev = i915->drm.pdev;
4451fe699e3STvrtko Ursulin 		struct device *kdev = &pdev->dev;
4461fe699e3STvrtko Ursulin 		unsigned long flags2;
4471fe699e3STvrtko Ursulin 
4481fe699e3STvrtko Ursulin 		/*
4491fe699e3STvrtko Ursulin 		 * We are runtime suspended.
4501fe699e3STvrtko Ursulin 		 *
4511fe699e3STvrtko Ursulin 		 * Report the delta from when the device was suspended to now,
4521fe699e3STvrtko Ursulin 		 * on top of the last known real value, as the approximated RC6
4531fe699e3STvrtko Ursulin 		 * counter value.
4541fe699e3STvrtko Ursulin 		 */
4551fe699e3STvrtko Ursulin 		if (!locked)
4561fe699e3STvrtko Ursulin 			spin_lock_irqsave(&i915->pmu.lock, flags);
4571fe699e3STvrtko Ursulin 
4581fe699e3STvrtko Ursulin 		spin_lock_irqsave(&kdev->power.lock, flags2);
4591fe699e3STvrtko Ursulin 
4601fe699e3STvrtko Ursulin 		if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur)
4611fe699e3STvrtko Ursulin 			i915->pmu.suspended_jiffies_last =
4621fe699e3STvrtko Ursulin 						kdev->power.suspended_jiffies;
4631fe699e3STvrtko Ursulin 
4641fe699e3STvrtko Ursulin 		val = kdev->power.suspended_jiffies -
4651fe699e3STvrtko Ursulin 		      i915->pmu.suspended_jiffies_last;
4661fe699e3STvrtko Ursulin 		val += jiffies - kdev->power.accounting_timestamp;
4671fe699e3STvrtko Ursulin 
4681fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&kdev->power.lock, flags2);
4691fe699e3STvrtko Ursulin 
4701fe699e3STvrtko Ursulin 		val = jiffies_to_nsecs(val);
4711fe699e3STvrtko Ursulin 		val += i915->pmu.sample[__I915_SAMPLE_RC6].cur;
4721fe699e3STvrtko Ursulin 		i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
4731fe699e3STvrtko Ursulin 
4741fe699e3STvrtko Ursulin 		if (!locked)
4751fe699e3STvrtko Ursulin 			spin_unlock_irqrestore(&i915->pmu.lock, flags);
4761fe699e3STvrtko Ursulin 	}
4771fe699e3STvrtko Ursulin 
4781fe699e3STvrtko Ursulin 	return val;
47905273c95SChris Wilson #else
48005273c95SChris Wilson 	return __get_rc6(i915);
48105273c95SChris Wilson #endif
4821fe699e3STvrtko Ursulin }
4831fe699e3STvrtko Ursulin 
4841fe699e3STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event, bool locked)
485b46a33e2STvrtko Ursulin {
486b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
487b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
488b46a33e2STvrtko Ursulin 	u64 val = 0;
489b46a33e2STvrtko Ursulin 
490b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
491b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
492b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
493b46a33e2STvrtko Ursulin 
494b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
495b46a33e2STvrtko Ursulin 						  engine_event_class(event),
496b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
497b46a33e2STvrtko Ursulin 
498b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
499b46a33e2STvrtko Ursulin 			/* Do nothing */
500b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
501b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
502b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
503b46a33e2STvrtko Ursulin 		} else {
504b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
505b46a33e2STvrtko Ursulin 		}
506b46a33e2STvrtko Ursulin 	} else {
507b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
508b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
509b46a33e2STvrtko Ursulin 			val =
510b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur,
511b46a33e2STvrtko Ursulin 				   FREQUENCY);
512b46a33e2STvrtko Ursulin 			break;
513b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
514b46a33e2STvrtko Ursulin 			val =
515b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur,
516b46a33e2STvrtko Ursulin 				   FREQUENCY);
517b46a33e2STvrtko Ursulin 			break;
5180cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5190cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5200cd4684dSTvrtko Ursulin 			break;
5216060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
5221fe699e3STvrtko Ursulin 			val = get_rc6(i915, locked);
5236060b6aeSTvrtko Ursulin 			break;
524b46a33e2STvrtko Ursulin 		}
525b46a33e2STvrtko Ursulin 	}
526b46a33e2STvrtko Ursulin 
527b46a33e2STvrtko Ursulin 	return val;
528b46a33e2STvrtko Ursulin }
529b46a33e2STvrtko Ursulin 
530b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
531b46a33e2STvrtko Ursulin {
532b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
533b46a33e2STvrtko Ursulin 	u64 prev, new;
534b46a33e2STvrtko Ursulin 
535b46a33e2STvrtko Ursulin again:
536b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
5371fe699e3STvrtko Ursulin 	new = __i915_pmu_event_read(event, false);
538b46a33e2STvrtko Ursulin 
539b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
540b46a33e2STvrtko Ursulin 		goto again;
541b46a33e2STvrtko Ursulin 
542b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
543b46a33e2STvrtko Ursulin }
544b46a33e2STvrtko Ursulin 
545b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
546b46a33e2STvrtko Ursulin {
547b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
548b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
549b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
550b46a33e2STvrtko Ursulin 	unsigned long flags;
551b46a33e2STvrtko Ursulin 
552b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
553b46a33e2STvrtko Ursulin 
554b46a33e2STvrtko Ursulin 	/*
555b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
556b46a33e2STvrtko Ursulin 	 * the event reference counter.
557b46a33e2STvrtko Ursulin 	 */
558b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
559b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0);
560b46a33e2STvrtko Ursulin 	i915->pmu.enable |= BIT_ULL(bit);
561b46a33e2STvrtko Ursulin 	i915->pmu.enable_count[bit]++;
562b46a33e2STvrtko Ursulin 
563b46a33e2STvrtko Ursulin 	/*
564feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
565feff0dc6STvrtko Ursulin 	 */
566feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
567feff0dc6STvrtko Ursulin 
568feff0dc6STvrtko Ursulin 	/*
569b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
570b46a33e2STvrtko Ursulin 	 * is stored per engine.
571b46a33e2STvrtko Ursulin 	 */
572b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
573b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
574b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
575b46a33e2STvrtko Ursulin 
576b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
577b46a33e2STvrtko Ursulin 						  engine_event_class(event),
578b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
579b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
580b46a33e2STvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
581b46a33e2STvrtko Ursulin 
582b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
583b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
584b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
585b46a33e2STvrtko Ursulin 	}
586b46a33e2STvrtko Ursulin 
587b46a33e2STvrtko Ursulin 	/*
588b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
589b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
590b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
591b46a33e2STvrtko Ursulin 	 */
5921fe699e3STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event, true));
593b46a33e2STvrtko Ursulin 
594b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
595b46a33e2STvrtko Ursulin }
596b46a33e2STvrtko Ursulin 
597b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
598b46a33e2STvrtko Ursulin {
599b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
600b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
601b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
602b46a33e2STvrtko Ursulin 	unsigned long flags;
603b46a33e2STvrtko Ursulin 
604b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
605b46a33e2STvrtko Ursulin 
606b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
607b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
608b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
609b46a33e2STvrtko Ursulin 
610b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
611b46a33e2STvrtko Ursulin 						  engine_event_class(event),
612b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
613b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
614b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
615b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
616b46a33e2STvrtko Ursulin 		/*
617b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
618b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
619b46a33e2STvrtko Ursulin 		 */
620b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
621b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
622b46a33e2STvrtko Ursulin 	}
623b46a33e2STvrtko Ursulin 
624b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
625b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == 0);
626b46a33e2STvrtko Ursulin 	/*
627b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
628b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
629b46a33e2STvrtko Ursulin 	 */
630feff0dc6STvrtko Ursulin 	if (--i915->pmu.enable_count[bit] == 0) {
631b46a33e2STvrtko Ursulin 		i915->pmu.enable &= ~BIT_ULL(bit);
632feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled &= pmu_needs_timer(i915, true);
633feff0dc6STvrtko Ursulin 	}
634b46a33e2STvrtko Ursulin 
635b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
636b46a33e2STvrtko Ursulin }
637b46a33e2STvrtko Ursulin 
638b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
639b46a33e2STvrtko Ursulin {
640b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
641b46a33e2STvrtko Ursulin 	event->hw.state = 0;
642b46a33e2STvrtko Ursulin }
643b46a33e2STvrtko Ursulin 
644b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
645b46a33e2STvrtko Ursulin {
646b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
647b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
648b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
649b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
650b46a33e2STvrtko Ursulin }
651b46a33e2STvrtko Ursulin 
652b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
653b46a33e2STvrtko Ursulin {
654b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
655b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
656b46a33e2STvrtko Ursulin 
657b46a33e2STvrtko Ursulin 	return 0;
658b46a33e2STvrtko Ursulin }
659b46a33e2STvrtko Ursulin 
660b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
661b46a33e2STvrtko Ursulin {
662b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
663b46a33e2STvrtko Ursulin }
664b46a33e2STvrtko Ursulin 
665b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
666b46a33e2STvrtko Ursulin {
667b46a33e2STvrtko Ursulin 	return 0;
668b46a33e2STvrtko Ursulin }
669b46a33e2STvrtko Ursulin 
670b7d3aabfSChris Wilson struct i915_str_attribute {
671b7d3aabfSChris Wilson 	struct device_attribute attr;
672b7d3aabfSChris Wilson 	const char *str;
673b7d3aabfSChris Wilson };
674b7d3aabfSChris Wilson 
675b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
676b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
677b46a33e2STvrtko Ursulin {
678b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
679b46a33e2STvrtko Ursulin 
680b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
681b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
682b46a33e2STvrtko Ursulin }
683b46a33e2STvrtko Ursulin 
684b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
685b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
686b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
687b7d3aabfSChris Wilson 		  .str = _config, } \
688b46a33e2STvrtko Ursulin 	})[0].attr.attr)
689b46a33e2STvrtko Ursulin 
690b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
691b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
692b46a33e2STvrtko Ursulin 	NULL,
693b46a33e2STvrtko Ursulin };
694b46a33e2STvrtko Ursulin 
695b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
696b46a33e2STvrtko Ursulin 	.name = "format",
697b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
698b46a33e2STvrtko Ursulin };
699b46a33e2STvrtko Ursulin 
700b7d3aabfSChris Wilson struct i915_ext_attribute {
701b7d3aabfSChris Wilson 	struct device_attribute attr;
702b7d3aabfSChris Wilson 	unsigned long val;
703b7d3aabfSChris Wilson };
704b7d3aabfSChris Wilson 
705b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
706b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
707b46a33e2STvrtko Ursulin {
708b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
709b46a33e2STvrtko Ursulin 
710b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
711b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
712b46a33e2STvrtko Ursulin }
713b46a33e2STvrtko Ursulin 
714109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
715b46a33e2STvrtko Ursulin 	.name = "events",
716109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
717b46a33e2STvrtko Ursulin };
718b46a33e2STvrtko Ursulin 
719b46a33e2STvrtko Ursulin static ssize_t
720b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
721b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
722b46a33e2STvrtko Ursulin 			  char *buf)
723b46a33e2STvrtko Ursulin {
724b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
725b46a33e2STvrtko Ursulin }
726b46a33e2STvrtko Ursulin 
727b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
728b46a33e2STvrtko Ursulin 
729b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
730b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
731b46a33e2STvrtko Ursulin 	NULL,
732b46a33e2STvrtko Ursulin };
733b46a33e2STvrtko Ursulin 
734109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
735b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
736b46a33e2STvrtko Ursulin };
737b46a33e2STvrtko Ursulin 
738b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
739b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
740b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
741b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
742b46a33e2STvrtko Ursulin 	NULL
743b46a33e2STvrtko Ursulin };
744b46a33e2STvrtko Ursulin 
745109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
746109ec558STvrtko Ursulin { \
747109ec558STvrtko Ursulin 	.config = (__config), \
748109ec558STvrtko Ursulin 	.name = (__name), \
749109ec558STvrtko Ursulin 	.unit = (__unit), \
750109ec558STvrtko Ursulin }
751109ec558STvrtko Ursulin 
752109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
753109ec558STvrtko Ursulin { \
754109ec558STvrtko Ursulin 	.sample = (__sample), \
755109ec558STvrtko Ursulin 	.name = (__name), \
756109ec558STvrtko Ursulin }
757109ec558STvrtko Ursulin 
758109ec558STvrtko Ursulin static struct i915_ext_attribute *
759109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
760109ec558STvrtko Ursulin {
7612bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
762109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
763109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
764109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
765109ec558STvrtko Ursulin 	attr->val = config;
766109ec558STvrtko Ursulin 
767109ec558STvrtko Ursulin 	return ++attr;
768109ec558STvrtko Ursulin }
769109ec558STvrtko Ursulin 
770109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
771109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
772109ec558STvrtko Ursulin 	     const char *str)
773109ec558STvrtko Ursulin {
7742bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
775109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
776109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
777109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
778109ec558STvrtko Ursulin 	attr->event_str = str;
779109ec558STvrtko Ursulin 
780109ec558STvrtko Ursulin 	return ++attr;
781109ec558STvrtko Ursulin }
782109ec558STvrtko Ursulin 
783109ec558STvrtko Ursulin static struct attribute **
784109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915)
785109ec558STvrtko Ursulin {
786109ec558STvrtko Ursulin 	static const struct {
787109ec558STvrtko Ursulin 		u64 config;
788109ec558STvrtko Ursulin 		const char *name;
789109ec558STvrtko Ursulin 		const char *unit;
790109ec558STvrtko Ursulin 	} events[] = {
791109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
792109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
793109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
794109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
795109ec558STvrtko Ursulin 	};
796109ec558STvrtko Ursulin 	static const struct {
797109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
798109ec558STvrtko Ursulin 		char *name;
799109ec558STvrtko Ursulin 	} engine_events[] = {
800109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
801109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
802109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
803109ec558STvrtko Ursulin 	};
804109ec558STvrtko Ursulin 	unsigned int count = 0;
805109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
806109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
807109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
808109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
809109ec558STvrtko Ursulin 	enum intel_engine_id id;
810109ec558STvrtko Ursulin 	unsigned int i;
811109ec558STvrtko Ursulin 
812109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
813109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
814109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
815109ec558STvrtko Ursulin 			count++;
816109ec558STvrtko Ursulin 	}
817109ec558STvrtko Ursulin 
818109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
819109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
820109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
821109ec558STvrtko Ursulin 						 engine_events[i].sample))
822109ec558STvrtko Ursulin 				count++;
823109ec558STvrtko Ursulin 		}
824109ec558STvrtko Ursulin 	}
825109ec558STvrtko Ursulin 
826109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
827dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
828109ec558STvrtko Ursulin 	if (!i915_attr)
829109ec558STvrtko Ursulin 		goto err_alloc;
830109ec558STvrtko Ursulin 
831dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
832109ec558STvrtko Ursulin 	if (!pmu_attr)
833109ec558STvrtko Ursulin 		goto err_alloc;
834109ec558STvrtko Ursulin 
835109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
836dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
837109ec558STvrtko Ursulin 	if (!attr)
838109ec558STvrtko Ursulin 		goto err_alloc;
839109ec558STvrtko Ursulin 
840109ec558STvrtko Ursulin 	i915_iter = i915_attr;
841109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
842109ec558STvrtko Ursulin 	attr_iter = attr;
843109ec558STvrtko Ursulin 
844109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
845109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
846109ec558STvrtko Ursulin 		char *str;
847109ec558STvrtko Ursulin 
848109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
849109ec558STvrtko Ursulin 			continue;
850109ec558STvrtko Ursulin 
851109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
852109ec558STvrtko Ursulin 		if (!str)
853109ec558STvrtko Ursulin 			goto err;
854109ec558STvrtko Ursulin 
855109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
856109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
857109ec558STvrtko Ursulin 
858109ec558STvrtko Ursulin 		if (events[i].unit) {
859109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
860109ec558STvrtko Ursulin 			if (!str)
861109ec558STvrtko Ursulin 				goto err;
862109ec558STvrtko Ursulin 
863109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
864109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
865109ec558STvrtko Ursulin 		}
866109ec558STvrtko Ursulin 	}
867109ec558STvrtko Ursulin 
868109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
869109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
870109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
871109ec558STvrtko Ursulin 			char *str;
872109ec558STvrtko Ursulin 
873109ec558STvrtko Ursulin 			if (engine_event_status(engine,
874109ec558STvrtko Ursulin 						engine_events[i].sample))
875109ec558STvrtko Ursulin 				continue;
876109ec558STvrtko Ursulin 
877109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
878109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
879109ec558STvrtko Ursulin 			if (!str)
880109ec558STvrtko Ursulin 				goto err;
881109ec558STvrtko Ursulin 
882109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
883109ec558STvrtko Ursulin 			i915_iter =
884109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
8858810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
886109ec558STvrtko Ursulin 								engine->instance,
887109ec558STvrtko Ursulin 								engine_events[i].sample));
888109ec558STvrtko Ursulin 
889109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
890109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
891109ec558STvrtko Ursulin 			if (!str)
892109ec558STvrtko Ursulin 				goto err;
893109ec558STvrtko Ursulin 
894109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
895109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
896109ec558STvrtko Ursulin 		}
897109ec558STvrtko Ursulin 	}
898109ec558STvrtko Ursulin 
899109ec558STvrtko Ursulin 	i915->pmu.i915_attr = i915_attr;
900109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = pmu_attr;
901109ec558STvrtko Ursulin 
902109ec558STvrtko Ursulin 	return attr;
903109ec558STvrtko Ursulin 
904109ec558STvrtko Ursulin err:;
905109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
906109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
907109ec558STvrtko Ursulin 
908109ec558STvrtko Ursulin err_alloc:
909109ec558STvrtko Ursulin 	kfree(attr);
910109ec558STvrtko Ursulin 	kfree(i915_attr);
911109ec558STvrtko Ursulin 	kfree(pmu_attr);
912109ec558STvrtko Ursulin 
913109ec558STvrtko Ursulin 	return NULL;
914109ec558STvrtko Ursulin }
915109ec558STvrtko Ursulin 
916109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915)
917109ec558STvrtko Ursulin {
918109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
919109ec558STvrtko Ursulin 
920109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
921109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
922109ec558STvrtko Ursulin 
923109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
924109ec558STvrtko Ursulin 	kfree(i915->pmu.i915_attr);
925109ec558STvrtko Ursulin 	kfree(i915->pmu.pmu_attr);
926109ec558STvrtko Ursulin 
927109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
928109ec558STvrtko Ursulin 	i915->pmu.i915_attr = NULL;
929109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = NULL;
930109ec558STvrtko Ursulin }
931109ec558STvrtko Ursulin 
932b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
933b46a33e2STvrtko Ursulin {
934b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
935b46a33e2STvrtko Ursulin 
936b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
937b46a33e2STvrtko Ursulin 
938b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
9390426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
940b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
941b46a33e2STvrtko Ursulin 
942b46a33e2STvrtko Ursulin 	return 0;
943b46a33e2STvrtko Ursulin }
944b46a33e2STvrtko Ursulin 
945b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
946b46a33e2STvrtko Ursulin {
947b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
948b46a33e2STvrtko Ursulin 	unsigned int target;
949b46a33e2STvrtko Ursulin 
950b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
951b46a33e2STvrtko Ursulin 
952b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
953b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
954b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
955b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
956b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
957b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
958b46a33e2STvrtko Ursulin 		}
959b46a33e2STvrtko Ursulin 	}
960b46a33e2STvrtko Ursulin 
961b46a33e2STvrtko Ursulin 	return 0;
962b46a33e2STvrtko Ursulin }
963b46a33e2STvrtko Ursulin 
964b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
965b46a33e2STvrtko Ursulin 
966b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915)
967b46a33e2STvrtko Ursulin {
968b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
969b46a33e2STvrtko Ursulin 	int ret;
970b46a33e2STvrtko Ursulin 
971b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
972b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
973b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
974b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
975b46a33e2STvrtko Ursulin 	if (ret < 0)
976b46a33e2STvrtko Ursulin 		return ret;
977b46a33e2STvrtko Ursulin 
978b46a33e2STvrtko Ursulin 	slot = ret;
979b46a33e2STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &i915->pmu.node);
980b46a33e2STvrtko Ursulin 	if (ret) {
981b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
982b46a33e2STvrtko Ursulin 		return ret;
983b46a33e2STvrtko Ursulin 	}
984b46a33e2STvrtko Ursulin 
985b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
986b46a33e2STvrtko Ursulin 	return 0;
987b46a33e2STvrtko Ursulin }
988b46a33e2STvrtko Ursulin 
989b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915)
990b46a33e2STvrtko Ursulin {
991b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
992b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node));
993b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
994b46a33e2STvrtko Ursulin }
995b46a33e2STvrtko Ursulin 
996b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
997b46a33e2STvrtko Ursulin {
998b46a33e2STvrtko Ursulin 	int ret;
999b46a33e2STvrtko Ursulin 
1000b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
1001b46a33e2STvrtko Ursulin 		DRM_INFO("PMU not supported for this GPU.");
1002b46a33e2STvrtko Ursulin 		return;
1003b46a33e2STvrtko Ursulin 	}
1004b46a33e2STvrtko Ursulin 
1005109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(i915);
1006109ec558STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs) {
1007109ec558STvrtko Ursulin 		ret = -ENOMEM;
1008109ec558STvrtko Ursulin 		goto err;
1009109ec558STvrtko Ursulin 	}
1010109ec558STvrtko Ursulin 
1011b46a33e2STvrtko Ursulin 	i915->pmu.base.attr_groups	= i915_pmu_attr_groups;
1012b46a33e2STvrtko Ursulin 	i915->pmu.base.task_ctx_nr	= perf_invalid_context;
1013b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init	= i915_pmu_event_init;
1014b46a33e2STvrtko Ursulin 	i915->pmu.base.add		= i915_pmu_event_add;
1015b46a33e2STvrtko Ursulin 	i915->pmu.base.del		= i915_pmu_event_del;
1016b46a33e2STvrtko Ursulin 	i915->pmu.base.start		= i915_pmu_event_start;
1017b46a33e2STvrtko Ursulin 	i915->pmu.base.stop		= i915_pmu_event_stop;
1018b46a33e2STvrtko Ursulin 	i915->pmu.base.read		= i915_pmu_event_read;
1019b46a33e2STvrtko Ursulin 	i915->pmu.base.event_idx	= i915_pmu_event_event_idx;
1020b46a33e2STvrtko Ursulin 
1021b46a33e2STvrtko Ursulin 	spin_lock_init(&i915->pmu.lock);
1022b46a33e2STvrtko Ursulin 	hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1023b46a33e2STvrtko Ursulin 	i915->pmu.timer.function = i915_sample;
1024b46a33e2STvrtko Ursulin 
1025b46a33e2STvrtko Ursulin 	ret = perf_pmu_register(&i915->pmu.base, "i915", -1);
1026b46a33e2STvrtko Ursulin 	if (ret)
1027b46a33e2STvrtko Ursulin 		goto err;
1028b46a33e2STvrtko Ursulin 
1029b46a33e2STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(i915);
1030b46a33e2STvrtko Ursulin 	if (ret)
1031b46a33e2STvrtko Ursulin 		goto err_unreg;
1032b46a33e2STvrtko Ursulin 
1033b46a33e2STvrtko Ursulin 	return;
1034b46a33e2STvrtko Ursulin 
1035b46a33e2STvrtko Ursulin err_unreg:
1036b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1037b46a33e2STvrtko Ursulin err:
1038b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1039109ec558STvrtko Ursulin 	free_event_attributes(i915);
1040b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1041b46a33e2STvrtko Ursulin }
1042b46a33e2STvrtko Ursulin 
1043b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1044b46a33e2STvrtko Ursulin {
1045b46a33e2STvrtko Ursulin 	if (!i915->pmu.base.event_init)
1046b46a33e2STvrtko Ursulin 		return;
1047b46a33e2STvrtko Ursulin 
1048b46a33e2STvrtko Ursulin 	WARN_ON(i915->pmu.enable);
1049b46a33e2STvrtko Ursulin 
1050b46a33e2STvrtko Ursulin 	hrtimer_cancel(&i915->pmu.timer);
1051b46a33e2STvrtko Ursulin 
1052b46a33e2STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(i915);
1053b46a33e2STvrtko Ursulin 
1054b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1055b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1056109ec558STvrtko Ursulin 	free_event_attributes(i915);
1057b46a33e2STvrtko Ursulin }
1058