xref: /openbmc/linux/drivers/gpu/drm/i915/i915_pmu.c (revision 05273c950a3c93c5f96be8807eaf24f2cc9f1c1e)
1b46a33e2STvrtko Ursulin /*
2b46a33e2STvrtko Ursulin  * Copyright © 2017 Intel Corporation
3b46a33e2STvrtko Ursulin  *
4b46a33e2STvrtko Ursulin  * Permission is hereby granted, free of charge, to any person obtaining a
5b46a33e2STvrtko Ursulin  * copy of this software and associated documentation files (the "Software"),
6b46a33e2STvrtko Ursulin  * to deal in the Software without restriction, including without limitation
7b46a33e2STvrtko Ursulin  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b46a33e2STvrtko Ursulin  * and/or sell copies of the Software, and to permit persons to whom the
9b46a33e2STvrtko Ursulin  * Software is furnished to do so, subject to the following conditions:
10b46a33e2STvrtko Ursulin  *
11b46a33e2STvrtko Ursulin  * The above copyright notice and this permission notice (including the next
12b46a33e2STvrtko Ursulin  * paragraph) shall be included in all copies or substantial portions of the
13b46a33e2STvrtko Ursulin  * Software.
14b46a33e2STvrtko Ursulin  *
15b46a33e2STvrtko Ursulin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16b46a33e2STvrtko Ursulin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17b46a33e2STvrtko Ursulin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18b46a33e2STvrtko Ursulin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19b46a33e2STvrtko Ursulin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20b46a33e2STvrtko Ursulin  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21b46a33e2STvrtko Ursulin  * IN THE SOFTWARE.
22b46a33e2STvrtko Ursulin  *
23b46a33e2STvrtko Ursulin  */
24b46a33e2STvrtko Ursulin 
25b46a33e2STvrtko Ursulin #include <linux/perf_event.h>
26b46a33e2STvrtko Ursulin #include <linux/pm_runtime.h>
27b46a33e2STvrtko Ursulin 
28b46a33e2STvrtko Ursulin #include "i915_drv.h"
29b46a33e2STvrtko Ursulin #include "i915_pmu.h"
30b46a33e2STvrtko Ursulin #include "intel_ringbuffer.h"
31b46a33e2STvrtko Ursulin 
32b46a33e2STvrtko Ursulin /* Frequency for the sampling timer for events which need it. */
33b46a33e2STvrtko Ursulin #define FREQUENCY 200
34b46a33e2STvrtko Ursulin #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
35b46a33e2STvrtko Ursulin 
36b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_MASK \
37b46a33e2STvrtko Ursulin 	(BIT(I915_SAMPLE_BUSY) | \
38b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_WAIT) | \
39b46a33e2STvrtko Ursulin 	 BIT(I915_SAMPLE_SEMA))
40b46a33e2STvrtko Ursulin 
41b46a33e2STvrtko Ursulin #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
42b46a33e2STvrtko Ursulin 
43141a0895SChris Wilson static cpumask_t i915_pmu_cpumask;
44b46a33e2STvrtko Ursulin 
45b46a33e2STvrtko Ursulin static u8 engine_config_sample(u64 config)
46b46a33e2STvrtko Ursulin {
47b46a33e2STvrtko Ursulin 	return config & I915_PMU_SAMPLE_MASK;
48b46a33e2STvrtko Ursulin }
49b46a33e2STvrtko Ursulin 
50b46a33e2STvrtko Ursulin static u8 engine_event_sample(struct perf_event *event)
51b46a33e2STvrtko Ursulin {
52b46a33e2STvrtko Ursulin 	return engine_config_sample(event->attr.config);
53b46a33e2STvrtko Ursulin }
54b46a33e2STvrtko Ursulin 
55b46a33e2STvrtko Ursulin static u8 engine_event_class(struct perf_event *event)
56b46a33e2STvrtko Ursulin {
57b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
58b46a33e2STvrtko Ursulin }
59b46a33e2STvrtko Ursulin 
60b46a33e2STvrtko Ursulin static u8 engine_event_instance(struct perf_event *event)
61b46a33e2STvrtko Ursulin {
62b46a33e2STvrtko Ursulin 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
63b46a33e2STvrtko Ursulin }
64b46a33e2STvrtko Ursulin 
65b46a33e2STvrtko Ursulin static bool is_engine_config(u64 config)
66b46a33e2STvrtko Ursulin {
67b46a33e2STvrtko Ursulin 	return config < __I915_PMU_OTHER(0);
68b46a33e2STvrtko Ursulin }
69b46a33e2STvrtko Ursulin 
70b46a33e2STvrtko Ursulin static unsigned int config_enabled_bit(u64 config)
71b46a33e2STvrtko Ursulin {
72b46a33e2STvrtko Ursulin 	if (is_engine_config(config))
73b46a33e2STvrtko Ursulin 		return engine_config_sample(config);
74b46a33e2STvrtko Ursulin 	else
75b46a33e2STvrtko Ursulin 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
76b46a33e2STvrtko Ursulin }
77b46a33e2STvrtko Ursulin 
78b46a33e2STvrtko Ursulin static u64 config_enabled_mask(u64 config)
79b46a33e2STvrtko Ursulin {
80b46a33e2STvrtko Ursulin 	return BIT_ULL(config_enabled_bit(config));
81b46a33e2STvrtko Ursulin }
82b46a33e2STvrtko Ursulin 
83b46a33e2STvrtko Ursulin static bool is_engine_event(struct perf_event *event)
84b46a33e2STvrtko Ursulin {
85b46a33e2STvrtko Ursulin 	return is_engine_config(event->attr.config);
86b46a33e2STvrtko Ursulin }
87b46a33e2STvrtko Ursulin 
88b46a33e2STvrtko Ursulin static unsigned int event_enabled_bit(struct perf_event *event)
89b46a33e2STvrtko Ursulin {
90b46a33e2STvrtko Ursulin 	return config_enabled_bit(event->attr.config);
91b46a33e2STvrtko Ursulin }
92b46a33e2STvrtko Ursulin 
93feff0dc6STvrtko Ursulin static bool pmu_needs_timer(struct drm_i915_private *i915, bool gpu_active)
94feff0dc6STvrtko Ursulin {
95feff0dc6STvrtko Ursulin 	u64 enable;
96feff0dc6STvrtko Ursulin 
97feff0dc6STvrtko Ursulin 	/*
98feff0dc6STvrtko Ursulin 	 * Only some counters need the sampling timer.
99feff0dc6STvrtko Ursulin 	 *
100feff0dc6STvrtko Ursulin 	 * We start with a bitmask of all currently enabled events.
101feff0dc6STvrtko Ursulin 	 */
102feff0dc6STvrtko Ursulin 	enable = i915->pmu.enable;
103feff0dc6STvrtko Ursulin 
104feff0dc6STvrtko Ursulin 	/*
105feff0dc6STvrtko Ursulin 	 * Mask out all the ones which do not need the timer, or in
106feff0dc6STvrtko Ursulin 	 * other words keep all the ones that could need the timer.
107feff0dc6STvrtko Ursulin 	 */
108feff0dc6STvrtko Ursulin 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
109feff0dc6STvrtko Ursulin 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
110feff0dc6STvrtko Ursulin 		  ENGINE_SAMPLE_MASK;
111feff0dc6STvrtko Ursulin 
112feff0dc6STvrtko Ursulin 	/*
113feff0dc6STvrtko Ursulin 	 * When the GPU is idle per-engine counters do not need to be
114feff0dc6STvrtko Ursulin 	 * running so clear those bits out.
115feff0dc6STvrtko Ursulin 	 */
116feff0dc6STvrtko Ursulin 	if (!gpu_active)
117feff0dc6STvrtko Ursulin 		enable &= ~ENGINE_SAMPLE_MASK;
118b3add01eSTvrtko Ursulin 	/*
119b3add01eSTvrtko Ursulin 	 * Also there is software busyness tracking available we do not
120b3add01eSTvrtko Ursulin 	 * need the timer for I915_SAMPLE_BUSY counter.
121cf669b4eSTvrtko Ursulin 	 *
122cf669b4eSTvrtko Ursulin 	 * Use RCS as proxy for all engines.
123b3add01eSTvrtko Ursulin 	 */
124cf669b4eSTvrtko Ursulin 	else if (intel_engine_supports_stats(i915->engine[RCS]))
125b3add01eSTvrtko Ursulin 		enable &= ~BIT(I915_SAMPLE_BUSY);
126feff0dc6STvrtko Ursulin 
127feff0dc6STvrtko Ursulin 	/*
128feff0dc6STvrtko Ursulin 	 * If some bits remain it means we need the sampling timer running.
129feff0dc6STvrtko Ursulin 	 */
130feff0dc6STvrtko Ursulin 	return enable;
131feff0dc6STvrtko Ursulin }
132feff0dc6STvrtko Ursulin 
133feff0dc6STvrtko Ursulin void i915_pmu_gt_parked(struct drm_i915_private *i915)
134feff0dc6STvrtko Ursulin {
135feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
136feff0dc6STvrtko Ursulin 		return;
137feff0dc6STvrtko Ursulin 
138feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
139feff0dc6STvrtko Ursulin 	/*
140feff0dc6STvrtko Ursulin 	 * Signal sampling timer to stop if only engine events are enabled and
141feff0dc6STvrtko Ursulin 	 * GPU went idle.
142feff0dc6STvrtko Ursulin 	 */
143feff0dc6STvrtko Ursulin 	i915->pmu.timer_enabled = pmu_needs_timer(i915, false);
144feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
145feff0dc6STvrtko Ursulin }
146feff0dc6STvrtko Ursulin 
147feff0dc6STvrtko Ursulin static void __i915_pmu_maybe_start_timer(struct drm_i915_private *i915)
148feff0dc6STvrtko Ursulin {
149feff0dc6STvrtko Ursulin 	if (!i915->pmu.timer_enabled && pmu_needs_timer(i915, true)) {
150feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled = true;
151feff0dc6STvrtko Ursulin 		hrtimer_start_range_ns(&i915->pmu.timer,
152feff0dc6STvrtko Ursulin 				       ns_to_ktime(PERIOD), 0,
153feff0dc6STvrtko Ursulin 				       HRTIMER_MODE_REL_PINNED);
154feff0dc6STvrtko Ursulin 	}
155feff0dc6STvrtko Ursulin }
156feff0dc6STvrtko Ursulin 
157feff0dc6STvrtko Ursulin void i915_pmu_gt_unparked(struct drm_i915_private *i915)
158feff0dc6STvrtko Ursulin {
159feff0dc6STvrtko Ursulin 	if (!i915->pmu.base.event_init)
160feff0dc6STvrtko Ursulin 		return;
161feff0dc6STvrtko Ursulin 
162feff0dc6STvrtko Ursulin 	spin_lock_irq(&i915->pmu.lock);
163feff0dc6STvrtko Ursulin 	/*
164feff0dc6STvrtko Ursulin 	 * Re-enable sampling timer when GPU goes active.
165feff0dc6STvrtko Ursulin 	 */
166feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
167feff0dc6STvrtko Ursulin 	spin_unlock_irq(&i915->pmu.lock);
168feff0dc6STvrtko Ursulin }
169feff0dc6STvrtko Ursulin 
170b46a33e2STvrtko Ursulin static bool grab_forcewake(struct drm_i915_private *i915, bool fw)
171b46a33e2STvrtko Ursulin {
172b46a33e2STvrtko Ursulin 	if (!fw)
173b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
174b46a33e2STvrtko Ursulin 
175b46a33e2STvrtko Ursulin 	return true;
176b46a33e2STvrtko Ursulin }
177b46a33e2STvrtko Ursulin 
178b46a33e2STvrtko Ursulin static void
179b46a33e2STvrtko Ursulin update_sample(struct i915_pmu_sample *sample, u32 unit, u32 val)
180b46a33e2STvrtko Ursulin {
1818ee4f19cSTvrtko Ursulin 	sample->cur += mul_u32_u32(val, unit);
182b46a33e2STvrtko Ursulin }
183b46a33e2STvrtko Ursulin 
184b46a33e2STvrtko Ursulin static void engines_sample(struct drm_i915_private *dev_priv)
185b46a33e2STvrtko Ursulin {
186b46a33e2STvrtko Ursulin 	struct intel_engine_cs *engine;
187b46a33e2STvrtko Ursulin 	enum intel_engine_id id;
188b46a33e2STvrtko Ursulin 	bool fw = false;
189b46a33e2STvrtko Ursulin 
190b46a33e2STvrtko Ursulin 	if ((dev_priv->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
191b46a33e2STvrtko Ursulin 		return;
192b46a33e2STvrtko Ursulin 
193b46a33e2STvrtko Ursulin 	if (!dev_priv->gt.awake)
194b46a33e2STvrtko Ursulin 		return;
195b46a33e2STvrtko Ursulin 
196b46a33e2STvrtko Ursulin 	if (!intel_runtime_pm_get_if_in_use(dev_priv))
197b46a33e2STvrtko Ursulin 		return;
198b46a33e2STvrtko Ursulin 
199b46a33e2STvrtko Ursulin 	for_each_engine(engine, dev_priv, id) {
200b46a33e2STvrtko Ursulin 		u32 current_seqno = intel_engine_get_seqno(engine);
201b46a33e2STvrtko Ursulin 		u32 last_seqno = intel_engine_last_submit(engine);
202b46a33e2STvrtko Ursulin 		u32 val;
203b46a33e2STvrtko Ursulin 
204b46a33e2STvrtko Ursulin 		val = !i915_seqno_passed(current_seqno, last_seqno);
205b46a33e2STvrtko Ursulin 
206b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_BUSY],
207b46a33e2STvrtko Ursulin 			      PERIOD, val);
208b46a33e2STvrtko Ursulin 
209b46a33e2STvrtko Ursulin 		if (val && (engine->pmu.enable &
210b46a33e2STvrtko Ursulin 		    (BIT(I915_SAMPLE_WAIT) | BIT(I915_SAMPLE_SEMA)))) {
211b46a33e2STvrtko Ursulin 			fw = grab_forcewake(dev_priv, fw);
212b46a33e2STvrtko Ursulin 
213b46a33e2STvrtko Ursulin 			val = I915_READ_FW(RING_CTL(engine->mmio_base));
214b46a33e2STvrtko Ursulin 		} else {
215b46a33e2STvrtko Ursulin 			val = 0;
216b46a33e2STvrtko Ursulin 		}
217b46a33e2STvrtko Ursulin 
218b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_WAIT],
219b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT));
220b46a33e2STvrtko Ursulin 
221b46a33e2STvrtko Ursulin 		update_sample(&engine->pmu.sample[I915_SAMPLE_SEMA],
222b46a33e2STvrtko Ursulin 			      PERIOD, !!(val & RING_WAIT_SEMAPHORE));
223b46a33e2STvrtko Ursulin 	}
224b46a33e2STvrtko Ursulin 
225b46a33e2STvrtko Ursulin 	if (fw)
226b46a33e2STvrtko Ursulin 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
227b46a33e2STvrtko Ursulin 
228b46a33e2STvrtko Ursulin 	intel_runtime_pm_put(dev_priv);
229b46a33e2STvrtko Ursulin }
230b46a33e2STvrtko Ursulin 
231b46a33e2STvrtko Ursulin static void frequency_sample(struct drm_i915_private *dev_priv)
232b46a33e2STvrtko Ursulin {
233b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
234b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
235b46a33e2STvrtko Ursulin 		u32 val;
236b46a33e2STvrtko Ursulin 
237b46a33e2STvrtko Ursulin 		val = dev_priv->gt_pm.rps.cur_freq;
238b46a33e2STvrtko Ursulin 		if (dev_priv->gt.awake &&
239b46a33e2STvrtko Ursulin 		    intel_runtime_pm_get_if_in_use(dev_priv)) {
240b46a33e2STvrtko Ursulin 			val = intel_get_cagf(dev_priv,
241b46a33e2STvrtko Ursulin 					     I915_READ_NOTRACE(GEN6_RPSTAT1));
242b46a33e2STvrtko Ursulin 			intel_runtime_pm_put(dev_priv);
243b46a33e2STvrtko Ursulin 		}
244b46a33e2STvrtko Ursulin 
245b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_ACT],
246b46a33e2STvrtko Ursulin 			      1, intel_gpu_freq(dev_priv, val));
247b46a33e2STvrtko Ursulin 	}
248b46a33e2STvrtko Ursulin 
249b46a33e2STvrtko Ursulin 	if (dev_priv->pmu.enable &
250b46a33e2STvrtko Ursulin 	    config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
251b46a33e2STvrtko Ursulin 		update_sample(&dev_priv->pmu.sample[__I915_SAMPLE_FREQ_REQ], 1,
252b46a33e2STvrtko Ursulin 			      intel_gpu_freq(dev_priv,
253b46a33e2STvrtko Ursulin 					     dev_priv->gt_pm.rps.cur_freq));
254b46a33e2STvrtko Ursulin 	}
255b46a33e2STvrtko Ursulin }
256b46a33e2STvrtko Ursulin 
257b46a33e2STvrtko Ursulin static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
258b46a33e2STvrtko Ursulin {
259b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
260b46a33e2STvrtko Ursulin 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
261b46a33e2STvrtko Ursulin 
2628ee4f19cSTvrtko Ursulin 	if (!READ_ONCE(i915->pmu.timer_enabled))
263b46a33e2STvrtko Ursulin 		return HRTIMER_NORESTART;
264b46a33e2STvrtko Ursulin 
265b46a33e2STvrtko Ursulin 	engines_sample(i915);
266b46a33e2STvrtko Ursulin 	frequency_sample(i915);
267b46a33e2STvrtko Ursulin 
268b46a33e2STvrtko Ursulin 	hrtimer_forward_now(hrtimer, ns_to_ktime(PERIOD));
269b46a33e2STvrtko Ursulin 	return HRTIMER_RESTART;
270b46a33e2STvrtko Ursulin }
271b46a33e2STvrtko Ursulin 
2720cd4684dSTvrtko Ursulin static u64 count_interrupts(struct drm_i915_private *i915)
2730cd4684dSTvrtko Ursulin {
2740cd4684dSTvrtko Ursulin 	/* open-coded kstat_irqs() */
2750cd4684dSTvrtko Ursulin 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
2760cd4684dSTvrtko Ursulin 	u64 sum = 0;
2770cd4684dSTvrtko Ursulin 	int cpu;
2780cd4684dSTvrtko Ursulin 
2790cd4684dSTvrtko Ursulin 	if (!desc || !desc->kstat_irqs)
2800cd4684dSTvrtko Ursulin 		return 0;
2810cd4684dSTvrtko Ursulin 
2820cd4684dSTvrtko Ursulin 	for_each_possible_cpu(cpu)
2830cd4684dSTvrtko Ursulin 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
2840cd4684dSTvrtko Ursulin 
2850cd4684dSTvrtko Ursulin 	return sum;
2860cd4684dSTvrtko Ursulin }
2870cd4684dSTvrtko Ursulin 
288b2f78cdaSTvrtko Ursulin static void engine_event_destroy(struct perf_event *event)
289b2f78cdaSTvrtko Ursulin {
290b2f78cdaSTvrtko Ursulin 	struct drm_i915_private *i915 =
291b2f78cdaSTvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
292b2f78cdaSTvrtko Ursulin 	struct intel_engine_cs *engine;
293b2f78cdaSTvrtko Ursulin 
294b2f78cdaSTvrtko Ursulin 	engine = intel_engine_lookup_user(i915,
295b2f78cdaSTvrtko Ursulin 					  engine_event_class(event),
296b2f78cdaSTvrtko Ursulin 					  engine_event_instance(event));
297b2f78cdaSTvrtko Ursulin 	if (WARN_ON_ONCE(!engine))
298b2f78cdaSTvrtko Ursulin 		return;
299b2f78cdaSTvrtko Ursulin 
300b2f78cdaSTvrtko Ursulin 	if (engine_event_sample(event) == I915_SAMPLE_BUSY &&
301b2f78cdaSTvrtko Ursulin 	    intel_engine_supports_stats(engine))
302b2f78cdaSTvrtko Ursulin 		intel_disable_engine_stats(engine);
303b2f78cdaSTvrtko Ursulin }
304b2f78cdaSTvrtko Ursulin 
305b46a33e2STvrtko Ursulin static void i915_pmu_event_destroy(struct perf_event *event)
306b46a33e2STvrtko Ursulin {
307b46a33e2STvrtko Ursulin 	WARN_ON(event->parent);
308b2f78cdaSTvrtko Ursulin 
309b2f78cdaSTvrtko Ursulin 	if (is_engine_event(event))
310b2f78cdaSTvrtko Ursulin 		engine_event_destroy(event);
311b46a33e2STvrtko Ursulin }
312b46a33e2STvrtko Ursulin 
313109ec558STvrtko Ursulin static int
314109ec558STvrtko Ursulin engine_event_status(struct intel_engine_cs *engine,
315109ec558STvrtko Ursulin 		    enum drm_i915_pmu_engine_sample sample)
316b46a33e2STvrtko Ursulin {
317109ec558STvrtko Ursulin 	switch (sample) {
318b46a33e2STvrtko Ursulin 	case I915_SAMPLE_BUSY:
319b46a33e2STvrtko Ursulin 	case I915_SAMPLE_WAIT:
320b46a33e2STvrtko Ursulin 		break;
321b46a33e2STvrtko Ursulin 	case I915_SAMPLE_SEMA:
322109ec558STvrtko Ursulin 		if (INTEL_GEN(engine->i915) < 6)
323b46a33e2STvrtko Ursulin 			return -ENODEV;
324b46a33e2STvrtko Ursulin 		break;
325b46a33e2STvrtko Ursulin 	default:
326b46a33e2STvrtko Ursulin 		return -ENOENT;
327b46a33e2STvrtko Ursulin 	}
328b46a33e2STvrtko Ursulin 
329b46a33e2STvrtko Ursulin 	return 0;
330b46a33e2STvrtko Ursulin }
331b46a33e2STvrtko Ursulin 
332109ec558STvrtko Ursulin static int
333109ec558STvrtko Ursulin config_status(struct drm_i915_private *i915, u64 config)
334109ec558STvrtko Ursulin {
335109ec558STvrtko Ursulin 	switch (config) {
336109ec558STvrtko Ursulin 	case I915_PMU_ACTUAL_FREQUENCY:
337109ec558STvrtko Ursulin 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
338109ec558STvrtko Ursulin 			/* Requires a mutex for sampling! */
339109ec558STvrtko Ursulin 			return -ENODEV;
340109ec558STvrtko Ursulin 		/* Fall-through. */
341109ec558STvrtko Ursulin 	case I915_PMU_REQUESTED_FREQUENCY:
342109ec558STvrtko Ursulin 		if (INTEL_GEN(i915) < 6)
343109ec558STvrtko Ursulin 			return -ENODEV;
344109ec558STvrtko Ursulin 		break;
345109ec558STvrtko Ursulin 	case I915_PMU_INTERRUPTS:
346109ec558STvrtko Ursulin 		break;
347109ec558STvrtko Ursulin 	case I915_PMU_RC6_RESIDENCY:
348109ec558STvrtko Ursulin 		if (!HAS_RC6(i915))
349109ec558STvrtko Ursulin 			return -ENODEV;
350109ec558STvrtko Ursulin 		break;
351109ec558STvrtko Ursulin 	default:
352109ec558STvrtko Ursulin 		return -ENOENT;
353109ec558STvrtko Ursulin 	}
354109ec558STvrtko Ursulin 
355109ec558STvrtko Ursulin 	return 0;
356109ec558STvrtko Ursulin }
357109ec558STvrtko Ursulin 
358109ec558STvrtko Ursulin static int engine_event_init(struct perf_event *event)
359109ec558STvrtko Ursulin {
360109ec558STvrtko Ursulin 	struct drm_i915_private *i915 =
361109ec558STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
362109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
363b2f78cdaSTvrtko Ursulin 	u8 sample;
364b2f78cdaSTvrtko Ursulin 	int ret;
365109ec558STvrtko Ursulin 
366109ec558STvrtko Ursulin 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
367109ec558STvrtko Ursulin 					  engine_event_instance(event));
368109ec558STvrtko Ursulin 	if (!engine)
369109ec558STvrtko Ursulin 		return -ENODEV;
370109ec558STvrtko Ursulin 
371b2f78cdaSTvrtko Ursulin 	sample = engine_event_sample(event);
372b2f78cdaSTvrtko Ursulin 	ret = engine_event_status(engine, sample);
373b2f78cdaSTvrtko Ursulin 	if (ret)
374b2f78cdaSTvrtko Ursulin 		return ret;
375b2f78cdaSTvrtko Ursulin 
376b2f78cdaSTvrtko Ursulin 	if (sample == I915_SAMPLE_BUSY && intel_engine_supports_stats(engine))
377b2f78cdaSTvrtko Ursulin 		ret = intel_enable_engine_stats(engine);
378b2f78cdaSTvrtko Ursulin 
379b2f78cdaSTvrtko Ursulin 	return ret;
380109ec558STvrtko Ursulin }
381109ec558STvrtko Ursulin 
382b46a33e2STvrtko Ursulin static int i915_pmu_event_init(struct perf_event *event)
383b46a33e2STvrtko Ursulin {
384b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
385b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
3860426c046STvrtko Ursulin 	int ret;
387b46a33e2STvrtko Ursulin 
388b46a33e2STvrtko Ursulin 	if (event->attr.type != event->pmu->type)
389b46a33e2STvrtko Ursulin 		return -ENOENT;
390b46a33e2STvrtko Ursulin 
391b46a33e2STvrtko Ursulin 	/* unsupported modes and filters */
392b46a33e2STvrtko Ursulin 	if (event->attr.sample_period) /* no sampling */
393b46a33e2STvrtko Ursulin 		return -EINVAL;
394b46a33e2STvrtko Ursulin 
395b46a33e2STvrtko Ursulin 	if (has_branch_stack(event))
396b46a33e2STvrtko Ursulin 		return -EOPNOTSUPP;
397b46a33e2STvrtko Ursulin 
398b46a33e2STvrtko Ursulin 	if (event->cpu < 0)
399b46a33e2STvrtko Ursulin 		return -EINVAL;
400b46a33e2STvrtko Ursulin 
4010426c046STvrtko Ursulin 	/* only allow running on one cpu at a time */
4020426c046STvrtko Ursulin 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
40300a79722STvrtko Ursulin 		return -EINVAL;
404b46a33e2STvrtko Ursulin 
405109ec558STvrtko Ursulin 	if (is_engine_event(event))
406b46a33e2STvrtko Ursulin 		ret = engine_event_init(event);
407109ec558STvrtko Ursulin 	else
408109ec558STvrtko Ursulin 		ret = config_status(i915, event->attr.config);
409b46a33e2STvrtko Ursulin 	if (ret)
410b46a33e2STvrtko Ursulin 		return ret;
411b46a33e2STvrtko Ursulin 
412b46a33e2STvrtko Ursulin 	if (!event->parent)
413b46a33e2STvrtko Ursulin 		event->destroy = i915_pmu_event_destroy;
414b46a33e2STvrtko Ursulin 
415b46a33e2STvrtko Ursulin 	return 0;
416b46a33e2STvrtko Ursulin }
417b46a33e2STvrtko Ursulin 
418*05273c95SChris Wilson static u64 __get_rc6(struct drm_i915_private *i915)
4191fe699e3STvrtko Ursulin {
4201fe699e3STvrtko Ursulin 	u64 val;
4211fe699e3STvrtko Ursulin 
422*05273c95SChris Wilson 	val = intel_rc6_residency_ns(i915,
423*05273c95SChris Wilson 				     IS_VALLEYVIEW(i915) ?
4241fe699e3STvrtko Ursulin 				     VLV_GT_RENDER_RC6 :
4251fe699e3STvrtko Ursulin 				     GEN6_GT_GFX_RC6);
4261fe699e3STvrtko Ursulin 
4271fe699e3STvrtko Ursulin 	if (HAS_RC6p(i915))
4281fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6p);
4291fe699e3STvrtko Ursulin 
4301fe699e3STvrtko Ursulin 	if (HAS_RC6pp(i915))
4311fe699e3STvrtko Ursulin 		val += intel_rc6_residency_ns(i915, GEN6_GT_GFX_RC6pp);
4321fe699e3STvrtko Ursulin 
433*05273c95SChris Wilson 	return val;
434*05273c95SChris Wilson }
435*05273c95SChris Wilson 
436*05273c95SChris Wilson static u64 get_rc6(struct drm_i915_private *i915, bool locked)
437*05273c95SChris Wilson {
438*05273c95SChris Wilson #if IS_ENABLED(CONFIG_PM)
439*05273c95SChris Wilson 	unsigned long flags;
440*05273c95SChris Wilson 	u64 val;
441*05273c95SChris Wilson 
442*05273c95SChris Wilson 	if (intel_runtime_pm_get_if_in_use(i915)) {
443*05273c95SChris Wilson 		val = __get_rc6(i915);
4441fe699e3STvrtko Ursulin 		intel_runtime_pm_put(i915);
4451fe699e3STvrtko Ursulin 
4461fe699e3STvrtko Ursulin 		/*
4471fe699e3STvrtko Ursulin 		 * If we are coming back from being runtime suspended we must
4481fe699e3STvrtko Ursulin 		 * be careful not to report a larger value than returned
4491fe699e3STvrtko Ursulin 		 * previously.
4501fe699e3STvrtko Ursulin 		 */
4511fe699e3STvrtko Ursulin 
4521fe699e3STvrtko Ursulin 		if (!locked)
4531fe699e3STvrtko Ursulin 			spin_lock_irqsave(&i915->pmu.lock, flags);
4541fe699e3STvrtko Ursulin 
4551fe699e3STvrtko Ursulin 		if (val >= i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur) {
4561fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = 0;
4571fe699e3STvrtko Ursulin 			i915->pmu.sample[__I915_SAMPLE_RC6].cur = val;
4581fe699e3STvrtko Ursulin 		} else {
4591fe699e3STvrtko Ursulin 			val = i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur;
4601fe699e3STvrtko Ursulin 		}
4611fe699e3STvrtko Ursulin 
4621fe699e3STvrtko Ursulin 		if (!locked)
4631fe699e3STvrtko Ursulin 			spin_unlock_irqrestore(&i915->pmu.lock, flags);
4641fe699e3STvrtko Ursulin 	} else {
4651fe699e3STvrtko Ursulin 		struct pci_dev *pdev = i915->drm.pdev;
4661fe699e3STvrtko Ursulin 		struct device *kdev = &pdev->dev;
4671fe699e3STvrtko Ursulin 		unsigned long flags2;
4681fe699e3STvrtko Ursulin 
4691fe699e3STvrtko Ursulin 		/*
4701fe699e3STvrtko Ursulin 		 * We are runtime suspended.
4711fe699e3STvrtko Ursulin 		 *
4721fe699e3STvrtko Ursulin 		 * Report the delta from when the device was suspended to now,
4731fe699e3STvrtko Ursulin 		 * on top of the last known real value, as the approximated RC6
4741fe699e3STvrtko Ursulin 		 * counter value.
4751fe699e3STvrtko Ursulin 		 */
4761fe699e3STvrtko Ursulin 		if (!locked)
4771fe699e3STvrtko Ursulin 			spin_lock_irqsave(&i915->pmu.lock, flags);
4781fe699e3STvrtko Ursulin 
4791fe699e3STvrtko Ursulin 		spin_lock_irqsave(&kdev->power.lock, flags2);
4801fe699e3STvrtko Ursulin 
4811fe699e3STvrtko Ursulin 		if (!i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur)
4821fe699e3STvrtko Ursulin 			i915->pmu.suspended_jiffies_last =
4831fe699e3STvrtko Ursulin 						kdev->power.suspended_jiffies;
4841fe699e3STvrtko Ursulin 
4851fe699e3STvrtko Ursulin 		val = kdev->power.suspended_jiffies -
4861fe699e3STvrtko Ursulin 		      i915->pmu.suspended_jiffies_last;
4871fe699e3STvrtko Ursulin 		val += jiffies - kdev->power.accounting_timestamp;
4881fe699e3STvrtko Ursulin 
4891fe699e3STvrtko Ursulin 		spin_unlock_irqrestore(&kdev->power.lock, flags2);
4901fe699e3STvrtko Ursulin 
4911fe699e3STvrtko Ursulin 		val = jiffies_to_nsecs(val);
4921fe699e3STvrtko Ursulin 		val += i915->pmu.sample[__I915_SAMPLE_RC6].cur;
4931fe699e3STvrtko Ursulin 		i915->pmu.sample[__I915_SAMPLE_RC6_ESTIMATED].cur = val;
4941fe699e3STvrtko Ursulin 
4951fe699e3STvrtko Ursulin 		if (!locked)
4961fe699e3STvrtko Ursulin 			spin_unlock_irqrestore(&i915->pmu.lock, flags);
4971fe699e3STvrtko Ursulin 	}
4981fe699e3STvrtko Ursulin 
4991fe699e3STvrtko Ursulin 	return val;
500*05273c95SChris Wilson #else
501*05273c95SChris Wilson 	return __get_rc6(i915);
502*05273c95SChris Wilson #endif
5031fe699e3STvrtko Ursulin }
5041fe699e3STvrtko Ursulin 
5051fe699e3STvrtko Ursulin static u64 __i915_pmu_event_read(struct perf_event *event, bool locked)
506b46a33e2STvrtko Ursulin {
507b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
508b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
509b46a33e2STvrtko Ursulin 	u64 val = 0;
510b46a33e2STvrtko Ursulin 
511b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
512b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
513b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
514b46a33e2STvrtko Ursulin 
515b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
516b46a33e2STvrtko Ursulin 						  engine_event_class(event),
517b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
518b46a33e2STvrtko Ursulin 
519b46a33e2STvrtko Ursulin 		if (WARN_ON_ONCE(!engine)) {
520b46a33e2STvrtko Ursulin 			/* Do nothing */
521b3add01eSTvrtko Ursulin 		} else if (sample == I915_SAMPLE_BUSY &&
522b2f78cdaSTvrtko Ursulin 			   intel_engine_supports_stats(engine)) {
523b3add01eSTvrtko Ursulin 			val = ktime_to_ns(intel_engine_get_busy_time(engine));
524b46a33e2STvrtko Ursulin 		} else {
525b46a33e2STvrtko Ursulin 			val = engine->pmu.sample[sample].cur;
526b46a33e2STvrtko Ursulin 		}
527b46a33e2STvrtko Ursulin 	} else {
528b46a33e2STvrtko Ursulin 		switch (event->attr.config) {
529b46a33e2STvrtko Ursulin 		case I915_PMU_ACTUAL_FREQUENCY:
530b46a33e2STvrtko Ursulin 			val =
531b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_ACT].cur,
532b46a33e2STvrtko Ursulin 				   FREQUENCY);
533b46a33e2STvrtko Ursulin 			break;
534b46a33e2STvrtko Ursulin 		case I915_PMU_REQUESTED_FREQUENCY:
535b46a33e2STvrtko Ursulin 			val =
536b46a33e2STvrtko Ursulin 			   div_u64(i915->pmu.sample[__I915_SAMPLE_FREQ_REQ].cur,
537b46a33e2STvrtko Ursulin 				   FREQUENCY);
538b46a33e2STvrtko Ursulin 			break;
5390cd4684dSTvrtko Ursulin 		case I915_PMU_INTERRUPTS:
5400cd4684dSTvrtko Ursulin 			val = count_interrupts(i915);
5410cd4684dSTvrtko Ursulin 			break;
5426060b6aeSTvrtko Ursulin 		case I915_PMU_RC6_RESIDENCY:
5431fe699e3STvrtko Ursulin 			val = get_rc6(i915, locked);
5446060b6aeSTvrtko Ursulin 			break;
545b46a33e2STvrtko Ursulin 		}
546b46a33e2STvrtko Ursulin 	}
547b46a33e2STvrtko Ursulin 
548b46a33e2STvrtko Ursulin 	return val;
549b46a33e2STvrtko Ursulin }
550b46a33e2STvrtko Ursulin 
551b46a33e2STvrtko Ursulin static void i915_pmu_event_read(struct perf_event *event)
552b46a33e2STvrtko Ursulin {
553b46a33e2STvrtko Ursulin 	struct hw_perf_event *hwc = &event->hw;
554b46a33e2STvrtko Ursulin 	u64 prev, new;
555b46a33e2STvrtko Ursulin 
556b46a33e2STvrtko Ursulin again:
557b46a33e2STvrtko Ursulin 	prev = local64_read(&hwc->prev_count);
5581fe699e3STvrtko Ursulin 	new = __i915_pmu_event_read(event, false);
559b46a33e2STvrtko Ursulin 
560b46a33e2STvrtko Ursulin 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
561b46a33e2STvrtko Ursulin 		goto again;
562b46a33e2STvrtko Ursulin 
563b46a33e2STvrtko Ursulin 	local64_add(new - prev, &event->count);
564b46a33e2STvrtko Ursulin }
565b46a33e2STvrtko Ursulin 
566b46a33e2STvrtko Ursulin static void i915_pmu_enable(struct perf_event *event)
567b46a33e2STvrtko Ursulin {
568b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
569b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
570b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
571b46a33e2STvrtko Ursulin 	unsigned long flags;
572b46a33e2STvrtko Ursulin 
573b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
574b46a33e2STvrtko Ursulin 
575b46a33e2STvrtko Ursulin 	/*
576b46a33e2STvrtko Ursulin 	 * Update the bitmask of enabled events and increment
577b46a33e2STvrtko Ursulin 	 * the event reference counter.
578b46a33e2STvrtko Ursulin 	 */
579b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
580b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == ~0);
581b46a33e2STvrtko Ursulin 	i915->pmu.enable |= BIT_ULL(bit);
582b46a33e2STvrtko Ursulin 	i915->pmu.enable_count[bit]++;
583b46a33e2STvrtko Ursulin 
584b46a33e2STvrtko Ursulin 	/*
585feff0dc6STvrtko Ursulin 	 * Start the sampling timer if needed and not already enabled.
586feff0dc6STvrtko Ursulin 	 */
587feff0dc6STvrtko Ursulin 	__i915_pmu_maybe_start_timer(i915);
588feff0dc6STvrtko Ursulin 
589feff0dc6STvrtko Ursulin 	/*
590b46a33e2STvrtko Ursulin 	 * For per-engine events the bitmask and reference counting
591b46a33e2STvrtko Ursulin 	 * is stored per engine.
592b46a33e2STvrtko Ursulin 	 */
593b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
594b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
595b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
596b46a33e2STvrtko Ursulin 
597b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
598b46a33e2STvrtko Ursulin 						  engine_event_class(event),
599b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
600b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
601b46a33e2STvrtko Ursulin 		engine->pmu.enable |= BIT(sample);
602b46a33e2STvrtko Ursulin 
603b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
604b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
605b2f78cdaSTvrtko Ursulin 		engine->pmu.enable_count[sample]++;
606b46a33e2STvrtko Ursulin 	}
607b46a33e2STvrtko Ursulin 
608b46a33e2STvrtko Ursulin 	/*
609b46a33e2STvrtko Ursulin 	 * Store the current counter value so we can report the correct delta
610b46a33e2STvrtko Ursulin 	 * for all listeners. Even when the event was already enabled and has
611b46a33e2STvrtko Ursulin 	 * an existing non-zero value.
612b46a33e2STvrtko Ursulin 	 */
6131fe699e3STvrtko Ursulin 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event, true));
614b46a33e2STvrtko Ursulin 
615b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
616b46a33e2STvrtko Ursulin }
617b46a33e2STvrtko Ursulin 
618b46a33e2STvrtko Ursulin static void i915_pmu_disable(struct perf_event *event)
619b46a33e2STvrtko Ursulin {
620b46a33e2STvrtko Ursulin 	struct drm_i915_private *i915 =
621b46a33e2STvrtko Ursulin 		container_of(event->pmu, typeof(*i915), pmu.base);
622b46a33e2STvrtko Ursulin 	unsigned int bit = event_enabled_bit(event);
623b46a33e2STvrtko Ursulin 	unsigned long flags;
624b46a33e2STvrtko Ursulin 
625b46a33e2STvrtko Ursulin 	spin_lock_irqsave(&i915->pmu.lock, flags);
626b46a33e2STvrtko Ursulin 
627b46a33e2STvrtko Ursulin 	if (is_engine_event(event)) {
628b46a33e2STvrtko Ursulin 		u8 sample = engine_event_sample(event);
629b46a33e2STvrtko Ursulin 		struct intel_engine_cs *engine;
630b46a33e2STvrtko Ursulin 
631b46a33e2STvrtko Ursulin 		engine = intel_engine_lookup_user(i915,
632b46a33e2STvrtko Ursulin 						  engine_event_class(event),
633b46a33e2STvrtko Ursulin 						  engine_event_instance(event));
634b46a33e2STvrtko Ursulin 		GEM_BUG_ON(!engine);
635b46a33e2STvrtko Ursulin 		GEM_BUG_ON(sample >= I915_PMU_SAMPLE_BITS);
636b46a33e2STvrtko Ursulin 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
637b46a33e2STvrtko Ursulin 		/*
638b46a33e2STvrtko Ursulin 		 * Decrement the reference count and clear the enabled
639b46a33e2STvrtko Ursulin 		 * bitmask when the last listener on an event goes away.
640b46a33e2STvrtko Ursulin 		 */
641b2f78cdaSTvrtko Ursulin 		if (--engine->pmu.enable_count[sample] == 0)
642b46a33e2STvrtko Ursulin 			engine->pmu.enable &= ~BIT(sample);
643b46a33e2STvrtko Ursulin 	}
644b46a33e2STvrtko Ursulin 
645b46a33e2STvrtko Ursulin 	GEM_BUG_ON(bit >= I915_PMU_MASK_BITS);
646b46a33e2STvrtko Ursulin 	GEM_BUG_ON(i915->pmu.enable_count[bit] == 0);
647b46a33e2STvrtko Ursulin 	/*
648b46a33e2STvrtko Ursulin 	 * Decrement the reference count and clear the enabled
649b46a33e2STvrtko Ursulin 	 * bitmask when the last listener on an event goes away.
650b46a33e2STvrtko Ursulin 	 */
651feff0dc6STvrtko Ursulin 	if (--i915->pmu.enable_count[bit] == 0) {
652b46a33e2STvrtko Ursulin 		i915->pmu.enable &= ~BIT_ULL(bit);
653feff0dc6STvrtko Ursulin 		i915->pmu.timer_enabled &= pmu_needs_timer(i915, true);
654feff0dc6STvrtko Ursulin 	}
655b46a33e2STvrtko Ursulin 
656b46a33e2STvrtko Ursulin 	spin_unlock_irqrestore(&i915->pmu.lock, flags);
657b46a33e2STvrtko Ursulin }
658b46a33e2STvrtko Ursulin 
659b46a33e2STvrtko Ursulin static void i915_pmu_event_start(struct perf_event *event, int flags)
660b46a33e2STvrtko Ursulin {
661b46a33e2STvrtko Ursulin 	i915_pmu_enable(event);
662b46a33e2STvrtko Ursulin 	event->hw.state = 0;
663b46a33e2STvrtko Ursulin }
664b46a33e2STvrtko Ursulin 
665b46a33e2STvrtko Ursulin static void i915_pmu_event_stop(struct perf_event *event, int flags)
666b46a33e2STvrtko Ursulin {
667b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_UPDATE)
668b46a33e2STvrtko Ursulin 		i915_pmu_event_read(event);
669b46a33e2STvrtko Ursulin 	i915_pmu_disable(event);
670b46a33e2STvrtko Ursulin 	event->hw.state = PERF_HES_STOPPED;
671b46a33e2STvrtko Ursulin }
672b46a33e2STvrtko Ursulin 
673b46a33e2STvrtko Ursulin static int i915_pmu_event_add(struct perf_event *event, int flags)
674b46a33e2STvrtko Ursulin {
675b46a33e2STvrtko Ursulin 	if (flags & PERF_EF_START)
676b46a33e2STvrtko Ursulin 		i915_pmu_event_start(event, flags);
677b46a33e2STvrtko Ursulin 
678b46a33e2STvrtko Ursulin 	return 0;
679b46a33e2STvrtko Ursulin }
680b46a33e2STvrtko Ursulin 
681b46a33e2STvrtko Ursulin static void i915_pmu_event_del(struct perf_event *event, int flags)
682b46a33e2STvrtko Ursulin {
683b46a33e2STvrtko Ursulin 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
684b46a33e2STvrtko Ursulin }
685b46a33e2STvrtko Ursulin 
686b46a33e2STvrtko Ursulin static int i915_pmu_event_event_idx(struct perf_event *event)
687b46a33e2STvrtko Ursulin {
688b46a33e2STvrtko Ursulin 	return 0;
689b46a33e2STvrtko Ursulin }
690b46a33e2STvrtko Ursulin 
691b7d3aabfSChris Wilson struct i915_str_attribute {
692b7d3aabfSChris Wilson 	struct device_attribute attr;
693b7d3aabfSChris Wilson 	const char *str;
694b7d3aabfSChris Wilson };
695b7d3aabfSChris Wilson 
696b46a33e2STvrtko Ursulin static ssize_t i915_pmu_format_show(struct device *dev,
697b46a33e2STvrtko Ursulin 				    struct device_attribute *attr, char *buf)
698b46a33e2STvrtko Ursulin {
699b7d3aabfSChris Wilson 	struct i915_str_attribute *eattr;
700b46a33e2STvrtko Ursulin 
701b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_str_attribute, attr);
702b7d3aabfSChris Wilson 	return sprintf(buf, "%s\n", eattr->str);
703b46a33e2STvrtko Ursulin }
704b46a33e2STvrtko Ursulin 
705b46a33e2STvrtko Ursulin #define I915_PMU_FORMAT_ATTR(_name, _config) \
706b7d3aabfSChris Wilson 	(&((struct i915_str_attribute[]) { \
707b46a33e2STvrtko Ursulin 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
708b7d3aabfSChris Wilson 		  .str = _config, } \
709b46a33e2STvrtko Ursulin 	})[0].attr.attr)
710b46a33e2STvrtko Ursulin 
711b46a33e2STvrtko Ursulin static struct attribute *i915_pmu_format_attrs[] = {
712b46a33e2STvrtko Ursulin 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
713b46a33e2STvrtko Ursulin 	NULL,
714b46a33e2STvrtko Ursulin };
715b46a33e2STvrtko Ursulin 
716b46a33e2STvrtko Ursulin static const struct attribute_group i915_pmu_format_attr_group = {
717b46a33e2STvrtko Ursulin 	.name = "format",
718b46a33e2STvrtko Ursulin 	.attrs = i915_pmu_format_attrs,
719b46a33e2STvrtko Ursulin };
720b46a33e2STvrtko Ursulin 
721b7d3aabfSChris Wilson struct i915_ext_attribute {
722b7d3aabfSChris Wilson 	struct device_attribute attr;
723b7d3aabfSChris Wilson 	unsigned long val;
724b7d3aabfSChris Wilson };
725b7d3aabfSChris Wilson 
726b46a33e2STvrtko Ursulin static ssize_t i915_pmu_event_show(struct device *dev,
727b46a33e2STvrtko Ursulin 				   struct device_attribute *attr, char *buf)
728b46a33e2STvrtko Ursulin {
729b7d3aabfSChris Wilson 	struct i915_ext_attribute *eattr;
730b46a33e2STvrtko Ursulin 
731b7d3aabfSChris Wilson 	eattr = container_of(attr, struct i915_ext_attribute, attr);
732b7d3aabfSChris Wilson 	return sprintf(buf, "config=0x%lx\n", eattr->val);
733b46a33e2STvrtko Ursulin }
734b46a33e2STvrtko Ursulin 
735109ec558STvrtko Ursulin static struct attribute_group i915_pmu_events_attr_group = {
736b46a33e2STvrtko Ursulin 	.name = "events",
737109ec558STvrtko Ursulin 	/* Patch in attrs at runtime. */
738b46a33e2STvrtko Ursulin };
739b46a33e2STvrtko Ursulin 
740b46a33e2STvrtko Ursulin static ssize_t
741b46a33e2STvrtko Ursulin i915_pmu_get_attr_cpumask(struct device *dev,
742b46a33e2STvrtko Ursulin 			  struct device_attribute *attr,
743b46a33e2STvrtko Ursulin 			  char *buf)
744b46a33e2STvrtko Ursulin {
745b46a33e2STvrtko Ursulin 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
746b46a33e2STvrtko Ursulin }
747b46a33e2STvrtko Ursulin 
748b46a33e2STvrtko Ursulin static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
749b46a33e2STvrtko Ursulin 
750b46a33e2STvrtko Ursulin static struct attribute *i915_cpumask_attrs[] = {
751b46a33e2STvrtko Ursulin 	&dev_attr_cpumask.attr,
752b46a33e2STvrtko Ursulin 	NULL,
753b46a33e2STvrtko Ursulin };
754b46a33e2STvrtko Ursulin 
755109ec558STvrtko Ursulin static const struct attribute_group i915_pmu_cpumask_attr_group = {
756b46a33e2STvrtko Ursulin 	.attrs = i915_cpumask_attrs,
757b46a33e2STvrtko Ursulin };
758b46a33e2STvrtko Ursulin 
759b46a33e2STvrtko Ursulin static const struct attribute_group *i915_pmu_attr_groups[] = {
760b46a33e2STvrtko Ursulin 	&i915_pmu_format_attr_group,
761b46a33e2STvrtko Ursulin 	&i915_pmu_events_attr_group,
762b46a33e2STvrtko Ursulin 	&i915_pmu_cpumask_attr_group,
763b46a33e2STvrtko Ursulin 	NULL
764b46a33e2STvrtko Ursulin };
765b46a33e2STvrtko Ursulin 
766109ec558STvrtko Ursulin #define __event(__config, __name, __unit) \
767109ec558STvrtko Ursulin { \
768109ec558STvrtko Ursulin 	.config = (__config), \
769109ec558STvrtko Ursulin 	.name = (__name), \
770109ec558STvrtko Ursulin 	.unit = (__unit), \
771109ec558STvrtko Ursulin }
772109ec558STvrtko Ursulin 
773109ec558STvrtko Ursulin #define __engine_event(__sample, __name) \
774109ec558STvrtko Ursulin { \
775109ec558STvrtko Ursulin 	.sample = (__sample), \
776109ec558STvrtko Ursulin 	.name = (__name), \
777109ec558STvrtko Ursulin }
778109ec558STvrtko Ursulin 
779109ec558STvrtko Ursulin static struct i915_ext_attribute *
780109ec558STvrtko Ursulin add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
781109ec558STvrtko Ursulin {
7822bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
783109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
784109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
785109ec558STvrtko Ursulin 	attr->attr.show = i915_pmu_event_show;
786109ec558STvrtko Ursulin 	attr->val = config;
787109ec558STvrtko Ursulin 
788109ec558STvrtko Ursulin 	return ++attr;
789109ec558STvrtko Ursulin }
790109ec558STvrtko Ursulin 
791109ec558STvrtko Ursulin static struct perf_pmu_events_attr *
792109ec558STvrtko Ursulin add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
793109ec558STvrtko Ursulin 	     const char *str)
794109ec558STvrtko Ursulin {
7952bbba4e9SChris Wilson 	sysfs_attr_init(&attr->attr.attr);
796109ec558STvrtko Ursulin 	attr->attr.attr.name = name;
797109ec558STvrtko Ursulin 	attr->attr.attr.mode = 0444;
798109ec558STvrtko Ursulin 	attr->attr.show = perf_event_sysfs_show;
799109ec558STvrtko Ursulin 	attr->event_str = str;
800109ec558STvrtko Ursulin 
801109ec558STvrtko Ursulin 	return ++attr;
802109ec558STvrtko Ursulin }
803109ec558STvrtko Ursulin 
804109ec558STvrtko Ursulin static struct attribute **
805109ec558STvrtko Ursulin create_event_attributes(struct drm_i915_private *i915)
806109ec558STvrtko Ursulin {
807109ec558STvrtko Ursulin 	static const struct {
808109ec558STvrtko Ursulin 		u64 config;
809109ec558STvrtko Ursulin 		const char *name;
810109ec558STvrtko Ursulin 		const char *unit;
811109ec558STvrtko Ursulin 	} events[] = {
812109ec558STvrtko Ursulin 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "MHz"),
813109ec558STvrtko Ursulin 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "MHz"),
814109ec558STvrtko Ursulin 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
815109ec558STvrtko Ursulin 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
816109ec558STvrtko Ursulin 	};
817109ec558STvrtko Ursulin 	static const struct {
818109ec558STvrtko Ursulin 		enum drm_i915_pmu_engine_sample sample;
819109ec558STvrtko Ursulin 		char *name;
820109ec558STvrtko Ursulin 	} engine_events[] = {
821109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_BUSY, "busy"),
822109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_SEMA, "sema"),
823109ec558STvrtko Ursulin 		__engine_event(I915_SAMPLE_WAIT, "wait"),
824109ec558STvrtko Ursulin 	};
825109ec558STvrtko Ursulin 	unsigned int count = 0;
826109ec558STvrtko Ursulin 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
827109ec558STvrtko Ursulin 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
828109ec558STvrtko Ursulin 	struct attribute **attr = NULL, **attr_iter;
829109ec558STvrtko Ursulin 	struct intel_engine_cs *engine;
830109ec558STvrtko Ursulin 	enum intel_engine_id id;
831109ec558STvrtko Ursulin 	unsigned int i;
832109ec558STvrtko Ursulin 
833109ec558STvrtko Ursulin 	/* Count how many counters we will be exposing. */
834109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
835109ec558STvrtko Ursulin 		if (!config_status(i915, events[i].config))
836109ec558STvrtko Ursulin 			count++;
837109ec558STvrtko Ursulin 	}
838109ec558STvrtko Ursulin 
839109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
840109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
841109ec558STvrtko Ursulin 			if (!engine_event_status(engine,
842109ec558STvrtko Ursulin 						 engine_events[i].sample))
843109ec558STvrtko Ursulin 				count++;
844109ec558STvrtko Ursulin 		}
845109ec558STvrtko Ursulin 	}
846109ec558STvrtko Ursulin 
847109ec558STvrtko Ursulin 	/* Allocate attribute objects and table. */
848dd5fec87STvrtko Ursulin 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
849109ec558STvrtko Ursulin 	if (!i915_attr)
850109ec558STvrtko Ursulin 		goto err_alloc;
851109ec558STvrtko Ursulin 
852dd5fec87STvrtko Ursulin 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
853109ec558STvrtko Ursulin 	if (!pmu_attr)
854109ec558STvrtko Ursulin 		goto err_alloc;
855109ec558STvrtko Ursulin 
856109ec558STvrtko Ursulin 	/* Max one pointer of each attribute type plus a termination entry. */
857dd5fec87STvrtko Ursulin 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
858109ec558STvrtko Ursulin 	if (!attr)
859109ec558STvrtko Ursulin 		goto err_alloc;
860109ec558STvrtko Ursulin 
861109ec558STvrtko Ursulin 	i915_iter = i915_attr;
862109ec558STvrtko Ursulin 	pmu_iter = pmu_attr;
863109ec558STvrtko Ursulin 	attr_iter = attr;
864109ec558STvrtko Ursulin 
865109ec558STvrtko Ursulin 	/* Initialize supported non-engine counters. */
866109ec558STvrtko Ursulin 	for (i = 0; i < ARRAY_SIZE(events); i++) {
867109ec558STvrtko Ursulin 		char *str;
868109ec558STvrtko Ursulin 
869109ec558STvrtko Ursulin 		if (config_status(i915, events[i].config))
870109ec558STvrtko Ursulin 			continue;
871109ec558STvrtko Ursulin 
872109ec558STvrtko Ursulin 		str = kstrdup(events[i].name, GFP_KERNEL);
873109ec558STvrtko Ursulin 		if (!str)
874109ec558STvrtko Ursulin 			goto err;
875109ec558STvrtko Ursulin 
876109ec558STvrtko Ursulin 		*attr_iter++ = &i915_iter->attr.attr;
877109ec558STvrtko Ursulin 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
878109ec558STvrtko Ursulin 
879109ec558STvrtko Ursulin 		if (events[i].unit) {
880109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
881109ec558STvrtko Ursulin 			if (!str)
882109ec558STvrtko Ursulin 				goto err;
883109ec558STvrtko Ursulin 
884109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
885109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
886109ec558STvrtko Ursulin 		}
887109ec558STvrtko Ursulin 	}
888109ec558STvrtko Ursulin 
889109ec558STvrtko Ursulin 	/* Initialize supported engine counters. */
890109ec558STvrtko Ursulin 	for_each_engine(engine, i915, id) {
891109ec558STvrtko Ursulin 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
892109ec558STvrtko Ursulin 			char *str;
893109ec558STvrtko Ursulin 
894109ec558STvrtko Ursulin 			if (engine_event_status(engine,
895109ec558STvrtko Ursulin 						engine_events[i].sample))
896109ec558STvrtko Ursulin 				continue;
897109ec558STvrtko Ursulin 
898109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s",
899109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
900109ec558STvrtko Ursulin 			if (!str)
901109ec558STvrtko Ursulin 				goto err;
902109ec558STvrtko Ursulin 
903109ec558STvrtko Ursulin 			*attr_iter++ = &i915_iter->attr.attr;
904109ec558STvrtko Ursulin 			i915_iter =
905109ec558STvrtko Ursulin 				add_i915_attr(i915_iter, str,
9068810bc56STvrtko Ursulin 					      __I915_PMU_ENGINE(engine->uabi_class,
907109ec558STvrtko Ursulin 								engine->instance,
908109ec558STvrtko Ursulin 								engine_events[i].sample));
909109ec558STvrtko Ursulin 
910109ec558STvrtko Ursulin 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
911109ec558STvrtko Ursulin 					engine->name, engine_events[i].name);
912109ec558STvrtko Ursulin 			if (!str)
913109ec558STvrtko Ursulin 				goto err;
914109ec558STvrtko Ursulin 
915109ec558STvrtko Ursulin 			*attr_iter++ = &pmu_iter->attr.attr;
916109ec558STvrtko Ursulin 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
917109ec558STvrtko Ursulin 		}
918109ec558STvrtko Ursulin 	}
919109ec558STvrtko Ursulin 
920109ec558STvrtko Ursulin 	i915->pmu.i915_attr = i915_attr;
921109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = pmu_attr;
922109ec558STvrtko Ursulin 
923109ec558STvrtko Ursulin 	return attr;
924109ec558STvrtko Ursulin 
925109ec558STvrtko Ursulin err:;
926109ec558STvrtko Ursulin 	for (attr_iter = attr; *attr_iter; attr_iter++)
927109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
928109ec558STvrtko Ursulin 
929109ec558STvrtko Ursulin err_alloc:
930109ec558STvrtko Ursulin 	kfree(attr);
931109ec558STvrtko Ursulin 	kfree(i915_attr);
932109ec558STvrtko Ursulin 	kfree(pmu_attr);
933109ec558STvrtko Ursulin 
934109ec558STvrtko Ursulin 	return NULL;
935109ec558STvrtko Ursulin }
936109ec558STvrtko Ursulin 
937109ec558STvrtko Ursulin static void free_event_attributes(struct drm_i915_private *i915)
938109ec558STvrtko Ursulin {
939109ec558STvrtko Ursulin 	struct attribute **attr_iter = i915_pmu_events_attr_group.attrs;
940109ec558STvrtko Ursulin 
941109ec558STvrtko Ursulin 	for (; *attr_iter; attr_iter++)
942109ec558STvrtko Ursulin 		kfree((*attr_iter)->name);
943109ec558STvrtko Ursulin 
944109ec558STvrtko Ursulin 	kfree(i915_pmu_events_attr_group.attrs);
945109ec558STvrtko Ursulin 	kfree(i915->pmu.i915_attr);
946109ec558STvrtko Ursulin 	kfree(i915->pmu.pmu_attr);
947109ec558STvrtko Ursulin 
948109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = NULL;
949109ec558STvrtko Ursulin 	i915->pmu.i915_attr = NULL;
950109ec558STvrtko Ursulin 	i915->pmu.pmu_attr = NULL;
951109ec558STvrtko Ursulin }
952109ec558STvrtko Ursulin 
953b46a33e2STvrtko Ursulin static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
954b46a33e2STvrtko Ursulin {
955b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
956b46a33e2STvrtko Ursulin 
957b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
958b46a33e2STvrtko Ursulin 
959b46a33e2STvrtko Ursulin 	/* Select the first online CPU as a designated reader. */
9600426c046STvrtko Ursulin 	if (!cpumask_weight(&i915_pmu_cpumask))
961b46a33e2STvrtko Ursulin 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
962b46a33e2STvrtko Ursulin 
963b46a33e2STvrtko Ursulin 	return 0;
964b46a33e2STvrtko Ursulin }
965b46a33e2STvrtko Ursulin 
966b46a33e2STvrtko Ursulin static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
967b46a33e2STvrtko Ursulin {
968b46a33e2STvrtko Ursulin 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), node);
969b46a33e2STvrtko Ursulin 	unsigned int target;
970b46a33e2STvrtko Ursulin 
971b46a33e2STvrtko Ursulin 	GEM_BUG_ON(!pmu->base.event_init);
972b46a33e2STvrtko Ursulin 
973b46a33e2STvrtko Ursulin 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
974b46a33e2STvrtko Ursulin 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
975b46a33e2STvrtko Ursulin 		/* Migrate events if there is a valid target */
976b46a33e2STvrtko Ursulin 		if (target < nr_cpu_ids) {
977b46a33e2STvrtko Ursulin 			cpumask_set_cpu(target, &i915_pmu_cpumask);
978b46a33e2STvrtko Ursulin 			perf_pmu_migrate_context(&pmu->base, cpu, target);
979b46a33e2STvrtko Ursulin 		}
980b46a33e2STvrtko Ursulin 	}
981b46a33e2STvrtko Ursulin 
982b46a33e2STvrtko Ursulin 	return 0;
983b46a33e2STvrtko Ursulin }
984b46a33e2STvrtko Ursulin 
985b46a33e2STvrtko Ursulin static enum cpuhp_state cpuhp_slot = CPUHP_INVALID;
986b46a33e2STvrtko Ursulin 
987b46a33e2STvrtko Ursulin static int i915_pmu_register_cpuhp_state(struct drm_i915_private *i915)
988b46a33e2STvrtko Ursulin {
989b46a33e2STvrtko Ursulin 	enum cpuhp_state slot;
990b46a33e2STvrtko Ursulin 	int ret;
991b46a33e2STvrtko Ursulin 
992b46a33e2STvrtko Ursulin 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
993b46a33e2STvrtko Ursulin 				      "perf/x86/intel/i915:online",
994b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_online,
995b46a33e2STvrtko Ursulin 				      i915_pmu_cpu_offline);
996b46a33e2STvrtko Ursulin 	if (ret < 0)
997b46a33e2STvrtko Ursulin 		return ret;
998b46a33e2STvrtko Ursulin 
999b46a33e2STvrtko Ursulin 	slot = ret;
1000b46a33e2STvrtko Ursulin 	ret = cpuhp_state_add_instance(slot, &i915->pmu.node);
1001b46a33e2STvrtko Ursulin 	if (ret) {
1002b46a33e2STvrtko Ursulin 		cpuhp_remove_multi_state(slot);
1003b46a33e2STvrtko Ursulin 		return ret;
1004b46a33e2STvrtko Ursulin 	}
1005b46a33e2STvrtko Ursulin 
1006b46a33e2STvrtko Ursulin 	cpuhp_slot = slot;
1007b46a33e2STvrtko Ursulin 	return 0;
1008b46a33e2STvrtko Ursulin }
1009b46a33e2STvrtko Ursulin 
1010b46a33e2STvrtko Ursulin static void i915_pmu_unregister_cpuhp_state(struct drm_i915_private *i915)
1011b46a33e2STvrtko Ursulin {
1012b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_slot == CPUHP_INVALID);
1013b46a33e2STvrtko Ursulin 	WARN_ON(cpuhp_state_remove_instance(cpuhp_slot, &i915->pmu.node));
1014b46a33e2STvrtko Ursulin 	cpuhp_remove_multi_state(cpuhp_slot);
1015b46a33e2STvrtko Ursulin }
1016b46a33e2STvrtko Ursulin 
1017b46a33e2STvrtko Ursulin void i915_pmu_register(struct drm_i915_private *i915)
1018b46a33e2STvrtko Ursulin {
1019b46a33e2STvrtko Ursulin 	int ret;
1020b46a33e2STvrtko Ursulin 
1021b46a33e2STvrtko Ursulin 	if (INTEL_GEN(i915) <= 2) {
1022b46a33e2STvrtko Ursulin 		DRM_INFO("PMU not supported for this GPU.");
1023b46a33e2STvrtko Ursulin 		return;
1024b46a33e2STvrtko Ursulin 	}
1025b46a33e2STvrtko Ursulin 
1026109ec558STvrtko Ursulin 	i915_pmu_events_attr_group.attrs = create_event_attributes(i915);
1027109ec558STvrtko Ursulin 	if (!i915_pmu_events_attr_group.attrs) {
1028109ec558STvrtko Ursulin 		ret = -ENOMEM;
1029109ec558STvrtko Ursulin 		goto err;
1030109ec558STvrtko Ursulin 	}
1031109ec558STvrtko Ursulin 
1032b46a33e2STvrtko Ursulin 	i915->pmu.base.attr_groups	= i915_pmu_attr_groups;
1033b46a33e2STvrtko Ursulin 	i915->pmu.base.task_ctx_nr	= perf_invalid_context;
1034b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init	= i915_pmu_event_init;
1035b46a33e2STvrtko Ursulin 	i915->pmu.base.add		= i915_pmu_event_add;
1036b46a33e2STvrtko Ursulin 	i915->pmu.base.del		= i915_pmu_event_del;
1037b46a33e2STvrtko Ursulin 	i915->pmu.base.start		= i915_pmu_event_start;
1038b46a33e2STvrtko Ursulin 	i915->pmu.base.stop		= i915_pmu_event_stop;
1039b46a33e2STvrtko Ursulin 	i915->pmu.base.read		= i915_pmu_event_read;
1040b46a33e2STvrtko Ursulin 	i915->pmu.base.event_idx	= i915_pmu_event_event_idx;
1041b46a33e2STvrtko Ursulin 
1042b46a33e2STvrtko Ursulin 	spin_lock_init(&i915->pmu.lock);
1043b46a33e2STvrtko Ursulin 	hrtimer_init(&i915->pmu.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1044b46a33e2STvrtko Ursulin 	i915->pmu.timer.function = i915_sample;
1045b46a33e2STvrtko Ursulin 
1046b46a33e2STvrtko Ursulin 	ret = perf_pmu_register(&i915->pmu.base, "i915", -1);
1047b46a33e2STvrtko Ursulin 	if (ret)
1048b46a33e2STvrtko Ursulin 		goto err;
1049b46a33e2STvrtko Ursulin 
1050b46a33e2STvrtko Ursulin 	ret = i915_pmu_register_cpuhp_state(i915);
1051b46a33e2STvrtko Ursulin 	if (ret)
1052b46a33e2STvrtko Ursulin 		goto err_unreg;
1053b46a33e2STvrtko Ursulin 
1054b46a33e2STvrtko Ursulin 	return;
1055b46a33e2STvrtko Ursulin 
1056b46a33e2STvrtko Ursulin err_unreg:
1057b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1058b46a33e2STvrtko Ursulin err:
1059b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1060109ec558STvrtko Ursulin 	free_event_attributes(i915);
1061b46a33e2STvrtko Ursulin 	DRM_NOTE("Failed to register PMU! (err=%d)\n", ret);
1062b46a33e2STvrtko Ursulin }
1063b46a33e2STvrtko Ursulin 
1064b46a33e2STvrtko Ursulin void i915_pmu_unregister(struct drm_i915_private *i915)
1065b46a33e2STvrtko Ursulin {
1066b46a33e2STvrtko Ursulin 	if (!i915->pmu.base.event_init)
1067b46a33e2STvrtko Ursulin 		return;
1068b46a33e2STvrtko Ursulin 
1069b46a33e2STvrtko Ursulin 	WARN_ON(i915->pmu.enable);
1070b46a33e2STvrtko Ursulin 
1071b46a33e2STvrtko Ursulin 	hrtimer_cancel(&i915->pmu.timer);
1072b46a33e2STvrtko Ursulin 
1073b46a33e2STvrtko Ursulin 	i915_pmu_unregister_cpuhp_state(i915);
1074b46a33e2STvrtko Ursulin 
1075b46a33e2STvrtko Ursulin 	perf_pmu_unregister(&i915->pmu.base);
1076b46a33e2STvrtko Ursulin 	i915->pmu.base.event_init = NULL;
1077109ec558STvrtko Ursulin 	free_event_attributes(i915);
1078b46a33e2STvrtko Ursulin }
1079