xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision ffe02b403dff23798a33a342ab685555aa088786)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
827c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
18615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
18715a17aaeSDaniel Vetter 
1889df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189c67a470bSPaulo Zanoni 		return;
190c67a470bSPaulo Zanoni 
19143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19543eaea13SPaulo Zanoni }
19643eaea13SPaulo Zanoni 
197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19843eaea13SPaulo Zanoni {
19943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20043eaea13SPaulo Zanoni }
20143eaea13SPaulo Zanoni 
202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20343eaea13SPaulo Zanoni {
20443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20543eaea13SPaulo Zanoni }
20643eaea13SPaulo Zanoni 
207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208b900b949SImre Deak {
209b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210b900b949SImre Deak }
211b900b949SImre Deak 
212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213a72fbc3aSImre Deak {
214a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215a72fbc3aSImre Deak }
216a72fbc3aSImre Deak 
217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218b900b949SImre Deak {
219b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220b900b949SImre Deak }
221b900b949SImre Deak 
222edbfdb45SPaulo Zanoni /**
223edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
224edbfdb45SPaulo Zanoni   * @dev_priv: driver private
225edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
226edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
227edbfdb45SPaulo Zanoni   */
228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
230edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
231edbfdb45SPaulo Zanoni {
232605cd25bSPaulo Zanoni 	uint32_t new_val;
233edbfdb45SPaulo Zanoni 
23415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
23515a17aaeSDaniel Vetter 
236edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
237edbfdb45SPaulo Zanoni 
238605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
239f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
240f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
241f52ecbcfSPaulo Zanoni 
242605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
243605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
244a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
246edbfdb45SPaulo Zanoni 	}
247f52ecbcfSPaulo Zanoni }
248edbfdb45SPaulo Zanoni 
249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
250edbfdb45SPaulo Zanoni {
2519939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2529939fba2SImre Deak 		return;
2539939fba2SImre Deak 
254edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
255edbfdb45SPaulo Zanoni }
256edbfdb45SPaulo Zanoni 
2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2589939fba2SImre Deak 				  uint32_t mask)
2599939fba2SImre Deak {
2609939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2619939fba2SImre Deak }
2629939fba2SImre Deak 
263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264edbfdb45SPaulo Zanoni {
2659939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2669939fba2SImre Deak 		return;
2679939fba2SImre Deak 
2689939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
269edbfdb45SPaulo Zanoni }
270edbfdb45SPaulo Zanoni 
2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2723cc134e3SImre Deak {
2733cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2743cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2753cc134e3SImre Deak 
2763cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2773cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2783cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2793cc134e3SImre Deak 	POSTING_READ(reg);
2803cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2813cc134e3SImre Deak }
2823cc134e3SImre Deak 
283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
284b900b949SImre Deak {
285b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
286b900b949SImre Deak 
287b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
28878e68d36SImre Deak 
289b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2903cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
291d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29278e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
29378e68d36SImre Deak 				dev_priv->pm_rps_events);
294b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
29578e68d36SImre Deak 
296b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
297b900b949SImre Deak }
298b900b949SImre Deak 
29959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30059d02a1fSImre Deak {
30159d02a1fSImre Deak 	/*
302f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
30359d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
304f24eeb19SImre Deak 	 *
305f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
30659d02a1fSImre Deak 	 */
30759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
30859d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
30959d02a1fSImre Deak 
31059d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31159d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31259d02a1fSImre Deak 
31359d02a1fSImre Deak 	return mask;
31459d02a1fSImre Deak }
31559d02a1fSImre Deak 
316b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
317b900b949SImre Deak {
318b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
319b900b949SImre Deak 
320d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
321d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
322d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
323d4d70aa5SImre Deak 
324d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
325d4d70aa5SImre Deak 
3269939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3279939fba2SImre Deak 
32859d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3299939fba2SImre Deak 
3309939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
331b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332b900b949SImre Deak 				~dev_priv->pm_rps_events);
333b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3349939fba2SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3359939fba2SImre Deak 
3369939fba2SImre Deak 	dev_priv->rps.pm_iir = 0;
3379939fba2SImre Deak 
3389939fba2SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
339b900b949SImre Deak }
340b900b949SImre Deak 
3410961021aSBen Widawsky /**
342fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
343fee884edSDaniel Vetter  * @dev_priv: driver private
344fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
345fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
346fee884edSDaniel Vetter  */
34747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
349fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
350fee884edSDaniel Vetter {
351fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
352fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
353fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
354fee884edSDaniel Vetter 
35515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
35615a17aaeSDaniel Vetter 
357fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
358fee884edSDaniel Vetter 
3599df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
360c67a470bSPaulo Zanoni 		return;
361c67a470bSPaulo Zanoni 
362fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
363fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
364fee884edSDaniel Vetter }
3658664281bSPaulo Zanoni 
366b5ea642aSDaniel Vetter static void
367755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3697c463586SKeith Packard {
3709db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
371755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3727c463586SKeith Packard 
373b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
374d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
375b79480baSDaniel Vetter 
37604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
37704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
37804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
37904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
380755e9019SImre Deak 		return;
381755e9019SImre Deak 
382755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38346c06a30SVille Syrjälä 		return;
38446c06a30SVille Syrjälä 
38591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
38691d181ddSImre Deak 
3877c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
388755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
38946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3903143a2bfSChris Wilson 	POSTING_READ(reg);
3917c463586SKeith Packard }
3927c463586SKeith Packard 
393b5ea642aSDaniel Vetter static void
394755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3967c463586SKeith Packard {
3979db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
398755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3997c463586SKeith Packard 
400b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
401d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
402b79480baSDaniel Vetter 
40304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
40504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
40604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
40746c06a30SVille Syrjälä 		return;
40846c06a30SVille Syrjälä 
409755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
410755e9019SImre Deak 		return;
411755e9019SImre Deak 
41291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41391d181ddSImre Deak 
414755e9019SImre Deak 	pipestat &= ~enable_mask;
41546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4163143a2bfSChris Wilson 	POSTING_READ(reg);
4177c463586SKeith Packard }
4187c463586SKeith Packard 
41910c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42010c59c51SImre Deak {
42110c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42210c59c51SImre Deak 
42310c59c51SImre Deak 	/*
424724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
425724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
42610c59c51SImre Deak 	 */
42710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
42810c59c51SImre Deak 		return 0;
429724a6905SVille Syrjälä 	/*
430724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
432724a6905SVille Syrjälä 	 */
433724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434724a6905SVille Syrjälä 		return 0;
43510c59c51SImre Deak 
43610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
43710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
43810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
43910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44310c59c51SImre Deak 
44410c59c51SImre Deak 	return enable_mask;
44510c59c51SImre Deak }
44610c59c51SImre Deak 
447755e9019SImre Deak void
448755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449755e9019SImre Deak 		     u32 status_mask)
450755e9019SImre Deak {
451755e9019SImre Deak 	u32 enable_mask;
452755e9019SImre Deak 
45310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
45510c59c51SImre Deak 							   status_mask);
45610c59c51SImre Deak 	else
457755e9019SImre Deak 		enable_mask = status_mask << 16;
458755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459755e9019SImre Deak }
460755e9019SImre Deak 
461755e9019SImre Deak void
462755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463755e9019SImre Deak 		      u32 status_mask)
464755e9019SImre Deak {
465755e9019SImre Deak 	u32 enable_mask;
466755e9019SImre Deak 
46710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
46810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46910c59c51SImre Deak 							   status_mask);
47010c59c51SImre Deak 	else
471755e9019SImre Deak 		enable_mask = status_mask << 16;
472755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473755e9019SImre Deak }
474755e9019SImre Deak 
475c0e09200SDave Airlie /**
476f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47701c66889SZhao Yakui  */
478f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
47901c66889SZhao Yakui {
4802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4811ec14ad3SChris Wilson 
482f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483f49e38ddSJani Nikula 		return;
484f49e38ddSJani Nikula 
48513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
48601c66889SZhao Yakui 
487755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
488a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4893b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
490755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4911ec14ad3SChris Wilson 
49213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49301c66889SZhao Yakui }
49401c66889SZhao Yakui 
49501c66889SZhao Yakui /**
4960a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4970a3e67a4SJesse Barnes  * @dev: DRM device
4980a3e67a4SJesse Barnes  * @pipe: pipe to check
4990a3e67a4SJesse Barnes  *
5000a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5010a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5020a3e67a4SJesse Barnes  * before reading such registers if unsure.
5030a3e67a4SJesse Barnes  */
5040a3e67a4SJesse Barnes static int
5050a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5060a3e67a4SJesse Barnes {
5072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
508702e7a56SPaulo Zanoni 
509a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
511a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51371f8ba6bSPaulo Zanoni 
514a01025afSDaniel Vetter 		return intel_crtc->active;
515a01025afSDaniel Vetter 	} else {
516a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517a01025afSDaniel Vetter 	}
5180a3e67a4SJesse Barnes }
5190a3e67a4SJesse Barnes 
520f75f3746SVille Syrjälä /*
521f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
522f75f3746SVille Syrjälä  * around the vertical blanking period.
523f75f3746SVille Syrjälä  *
524f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
525f75f3746SVille Syrjälä  *  vblank_start >= 3
526f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
527f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
528f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
529f75f3746SVille Syrjälä  *
530f75f3746SVille Syrjälä  *           start of vblank:
531f75f3746SVille Syrjälä  *           latch double buffered registers
532f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
533f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
534f75f3746SVille Syrjälä  *           |
535f75f3746SVille Syrjälä  *           |          frame start:
536f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
537f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
538f75f3746SVille Syrjälä  *           |          |
539f75f3746SVille Syrjälä  *           |          |  start of vsync:
540f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
541f75f3746SVille Syrjälä  *           |          |  |
542f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
543f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
544f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
545f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
546f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549f75f3746SVille Syrjälä  *       |          |                                         |
550f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
551f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
552f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
553f75f3746SVille Syrjälä  *
554f75f3746SVille Syrjälä  * x  = horizontal active
555f75f3746SVille Syrjälä  * _  = horizontal blanking
556f75f3746SVille Syrjälä  * hs = horizontal sync
557f75f3746SVille Syrjälä  * va = vertical active
558f75f3746SVille Syrjälä  * vb = vertical blanking
559f75f3746SVille Syrjälä  * vs = vertical sync
560f75f3746SVille Syrjälä  * vbs = vblank_start (number)
561f75f3746SVille Syrjälä  *
562f75f3746SVille Syrjälä  * Summary:
563f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
564f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
565f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
566f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
567f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
568f75f3746SVille Syrjälä  */
569f75f3746SVille Syrjälä 
5704cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5714cdb83ecSVille Syrjälä {
5724cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5734cdb83ecSVille Syrjälä 	return 0;
5744cdb83ecSVille Syrjälä }
5754cdb83ecSVille Syrjälä 
57642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
57742f52ef8SKeith Packard  * we use as a pipe index
57842f52ef8SKeith Packard  */
579f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5800a3e67a4SJesse Barnes {
5812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5820a3e67a4SJesse Barnes 	unsigned long high_frame;
5830a3e67a4SJesse Barnes 	unsigned long low_frame;
5840b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
5850a3e67a4SJesse Barnes 
5860a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
58744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5889db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5890a3e67a4SJesse Barnes 		return 0;
5900a3e67a4SJesse Barnes 	}
5910a3e67a4SJesse Barnes 
592391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
594391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
5966e3c9717SAnder Conselvan de Oliveira 			&intel_crtc->config->base.adjusted_mode;
597391f75e2SVille Syrjälä 
5980b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5990b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
6000b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
6010b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6020b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
603391f75e2SVille Syrjälä 	} else {
604a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
605391f75e2SVille Syrjälä 
606391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
6070b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
608391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
6090b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
6100b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
6110b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
612391f75e2SVille Syrjälä 	}
613391f75e2SVille Syrjälä 
6140b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6150b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6160b2a8e09SVille Syrjälä 
6170b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6180b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6190b2a8e09SVille Syrjälä 
6209db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6219db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6225eddb70bSChris Wilson 
6230a3e67a4SJesse Barnes 	/*
6240a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6250a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6260a3e67a4SJesse Barnes 	 * register.
6270a3e67a4SJesse Barnes 	 */
6280a3e67a4SJesse Barnes 	do {
6295eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
630391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6315eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6320a3e67a4SJesse Barnes 	} while (high1 != high2);
6330a3e67a4SJesse Barnes 
6345eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
635391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6365eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
637391f75e2SVille Syrjälä 
638391f75e2SVille Syrjälä 	/*
639391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
640391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
641391f75e2SVille Syrjälä 	 * counter against vblank start.
642391f75e2SVille Syrjälä 	 */
643edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6440a3e67a4SJesse Barnes }
6450a3e67a4SJesse Barnes 
646f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6479880b7a5SJesse Barnes {
6482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6499db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6509880b7a5SJesse Barnes 
6519880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
65244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6539db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6549880b7a5SJesse Barnes 		return 0;
6559880b7a5SJesse Barnes 	}
6569880b7a5SJesse Barnes 
6579880b7a5SJesse Barnes 	return I915_READ(reg);
6589880b7a5SJesse Barnes }
6599880b7a5SJesse Barnes 
660ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
661ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
662ad3543edSMario Kleiner 
663a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664a225f079SVille Syrjälä {
665a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
666a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
6676e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
668a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
66980715b2fSVille Syrjälä 	int position, vtotal;
670a225f079SVille Syrjälä 
67180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
672a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673a225f079SVille Syrjälä 		vtotal /= 2;
674a225f079SVille Syrjälä 
675a225f079SVille Syrjälä 	if (IS_GEN2(dev))
676a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677a225f079SVille Syrjälä 	else
678a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679a225f079SVille Syrjälä 
680a225f079SVille Syrjälä 	/*
68180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
68280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
683a225f079SVille Syrjälä 	 */
68480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
685a225f079SVille Syrjälä }
686a225f079SVille Syrjälä 
687f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
688abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
689abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6900af7e4dfSMario Kleiner {
691c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
692c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6946e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
6953aa18df8SVille Syrjälä 	int position;
69678e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6970af7e4dfSMario Kleiner 	bool in_vbl = true;
6980af7e4dfSMario Kleiner 	int ret = 0;
699ad3543edSMario Kleiner 	unsigned long irqflags;
7000af7e4dfSMario Kleiner 
701c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7020af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7039db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7040af7e4dfSMario Kleiner 		return 0;
7050af7e4dfSMario Kleiner 	}
7060af7e4dfSMario Kleiner 
707c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
70878e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
709c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
710c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
711c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7120af7e4dfSMario Kleiner 
713d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
715d31faf65SVille Syrjälä 		vbl_end /= 2;
716d31faf65SVille Syrjälä 		vtotal /= 2;
717d31faf65SVille Syrjälä 	}
718d31faf65SVille Syrjälä 
719c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720c2baf4b7SVille Syrjälä 
721ad3543edSMario Kleiner 	/*
722ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
723ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
724ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
725ad3543edSMario Kleiner 	 */
726ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
727ad3543edSMario Kleiner 
728ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729ad3543edSMario Kleiner 
730ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
731ad3543edSMario Kleiner 	if (stime)
732ad3543edSMario Kleiner 		*stime = ktime_get();
733ad3543edSMario Kleiner 
7347c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7350af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7360af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7370af7e4dfSMario Kleiner 		 */
738a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7390af7e4dfSMario Kleiner 	} else {
7400af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7410af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7420af7e4dfSMario Kleiner 		 * scanout position.
7430af7e4dfSMario Kleiner 		 */
744ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7450af7e4dfSMario Kleiner 
7463aa18df8SVille Syrjälä 		/* convert to pixel counts */
7473aa18df8SVille Syrjälä 		vbl_start *= htotal;
7483aa18df8SVille Syrjälä 		vbl_end *= htotal;
7493aa18df8SVille Syrjälä 		vtotal *= htotal;
75078e8fc6bSVille Syrjälä 
75178e8fc6bSVille Syrjälä 		/*
7527e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7537e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7547e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7557e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7567e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7577e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7587e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7597e78f1cbSVille Syrjälä 		 */
7607e78f1cbSVille Syrjälä 		if (position >= vtotal)
7617e78f1cbSVille Syrjälä 			position = vtotal - 1;
7627e78f1cbSVille Syrjälä 
7637e78f1cbSVille Syrjälä 		/*
76478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
76578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
76678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
76778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
76878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
76978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
77078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
77178e8fc6bSVille Syrjälä 		 */
77278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7733aa18df8SVille Syrjälä 	}
7743aa18df8SVille Syrjälä 
775ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
776ad3543edSMario Kleiner 	if (etime)
777ad3543edSMario Kleiner 		*etime = ktime_get();
778ad3543edSMario Kleiner 
779ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780ad3543edSMario Kleiner 
781ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782ad3543edSMario Kleiner 
7833aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7843aa18df8SVille Syrjälä 
7853aa18df8SVille Syrjälä 	/*
7863aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7873aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7883aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7893aa18df8SVille Syrjälä 	 * up since vbl_end.
7903aa18df8SVille Syrjälä 	 */
7913aa18df8SVille Syrjälä 	if (position >= vbl_start)
7923aa18df8SVille Syrjälä 		position -= vbl_end;
7933aa18df8SVille Syrjälä 	else
7943aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7953aa18df8SVille Syrjälä 
7967c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7973aa18df8SVille Syrjälä 		*vpos = position;
7983aa18df8SVille Syrjälä 		*hpos = 0;
7993aa18df8SVille Syrjälä 	} else {
8000af7e4dfSMario Kleiner 		*vpos = position / htotal;
8010af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8020af7e4dfSMario Kleiner 	}
8030af7e4dfSMario Kleiner 
8040af7e4dfSMario Kleiner 	/* In vblank? */
8050af7e4dfSMario Kleiner 	if (in_vbl)
8063d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8070af7e4dfSMario Kleiner 
8080af7e4dfSMario Kleiner 	return ret;
8090af7e4dfSMario Kleiner }
8100af7e4dfSMario Kleiner 
811a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
812a225f079SVille Syrjälä {
813a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814a225f079SVille Syrjälä 	unsigned long irqflags;
815a225f079SVille Syrjälä 	int position;
816a225f079SVille Syrjälä 
817a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
819a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820a225f079SVille Syrjälä 
821a225f079SVille Syrjälä 	return position;
822a225f079SVille Syrjälä }
823a225f079SVille Syrjälä 
824f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8250af7e4dfSMario Kleiner 			      int *max_error,
8260af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8270af7e4dfSMario Kleiner 			      unsigned flags)
8280af7e4dfSMario Kleiner {
8294041b853SChris Wilson 	struct drm_crtc *crtc;
8300af7e4dfSMario Kleiner 
8317eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8324041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8330af7e4dfSMario Kleiner 		return -EINVAL;
8340af7e4dfSMario Kleiner 	}
8350af7e4dfSMario Kleiner 
8360af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8374041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8384041b853SChris Wilson 	if (crtc == NULL) {
8394041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8404041b853SChris Wilson 		return -EINVAL;
8414041b853SChris Wilson 	}
8424041b853SChris Wilson 
8434041b853SChris Wilson 	if (!crtc->enabled) {
8444041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8454041b853SChris Wilson 		return -EBUSY;
8464041b853SChris Wilson 	}
8470af7e4dfSMario Kleiner 
8480af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8494041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8504041b853SChris Wilson 						     vblank_time, flags,
8517da903efSVille Syrjälä 						     crtc,
8526e3c9717SAnder Conselvan de Oliveira 						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
8530af7e4dfSMario Kleiner }
8540af7e4dfSMario Kleiner 
85567c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
85667c347ffSJani Nikula 				struct drm_connector *connector)
857321a1b30SEgbert Eich {
858321a1b30SEgbert Eich 	enum drm_connector_status old_status;
859321a1b30SEgbert Eich 
860321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861321a1b30SEgbert Eich 	old_status = connector->status;
862321a1b30SEgbert Eich 
863321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
86467c347ffSJani Nikula 	if (old_status == connector->status)
86567c347ffSJani Nikula 		return false;
86667c347ffSJani Nikula 
86767c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
868321a1b30SEgbert Eich 		      connector->base.id,
869c23cc417SJani Nikula 		      connector->name,
87067c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
87167c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
87267c347ffSJani Nikula 
87367c347ffSJani Nikula 	return true;
874321a1b30SEgbert Eich }
875321a1b30SEgbert Eich 
87613cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
87713cf5504SDave Airlie {
87813cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
87913cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
88013cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
88113cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
882b2c5c181SDaniel Vetter 	int i;
88313cf5504SDave Airlie 	u32 old_bits = 0;
88413cf5504SDave Airlie 
8854cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
88613cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
88713cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
88813cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
88913cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8904cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
89113cf5504SDave Airlie 
89213cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
89313cf5504SDave Airlie 		bool valid = false;
89413cf5504SDave Airlie 		bool long_hpd = false;
89513cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
89613cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
89713cf5504SDave Airlie 			continue;
89813cf5504SDave Airlie 
89913cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
90013cf5504SDave Airlie 			valid = true;
90113cf5504SDave Airlie 			long_hpd = true;
90213cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
90313cf5504SDave Airlie 			valid = true;
90413cf5504SDave Airlie 
90513cf5504SDave Airlie 		if (valid) {
906b2c5c181SDaniel Vetter 			enum irqreturn ret;
907b2c5c181SDaniel Vetter 
90813cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
909b2c5c181SDaniel Vetter 			if (ret == IRQ_NONE) {
910b2c5c181SDaniel Vetter 				/* fall back to old school hpd */
91113cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
91213cf5504SDave Airlie 			}
91313cf5504SDave Airlie 		}
91413cf5504SDave Airlie 	}
91513cf5504SDave Airlie 
91613cf5504SDave Airlie 	if (old_bits) {
9174cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
91813cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
9194cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
92013cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
92113cf5504SDave Airlie 	}
92213cf5504SDave Airlie }
92313cf5504SDave Airlie 
9245ca58282SJesse Barnes /*
9255ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9265ca58282SJesse Barnes  */
927ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
928ac4c16c5SEgbert Eich 
9295ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9305ca58282SJesse Barnes {
9312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9322d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9335ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
934c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
935cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
936cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
937cd569aedSEgbert Eich 	struct drm_connector *connector;
938cd569aedSEgbert Eich 	bool hpd_disabled = false;
939321a1b30SEgbert Eich 	bool changed = false;
940142e2398SEgbert Eich 	u32 hpd_event_bits;
9415ca58282SJesse Barnes 
942a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
943e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
944e67189abSJesse Barnes 
9454cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
946142e2398SEgbert Eich 
947142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
948142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
949cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
950cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
95136cd7444SDave Airlie 		if (!intel_connector->encoder)
95236cd7444SDave Airlie 			continue;
953cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
954cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
955cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
956cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
957cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
958cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
959c23cc417SJani Nikula 				connector->name);
960cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
961cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
962cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
963cd569aedSEgbert Eich 			hpd_disabled = true;
964cd569aedSEgbert Eich 		}
965142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
966142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
967c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
968142e2398SEgbert Eich 		}
969cd569aedSEgbert Eich 	}
970cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
971cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
972cd569aedSEgbert Eich 	  * some connectors */
973ac4c16c5SEgbert Eich 	if (hpd_disabled) {
974cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9756323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9766323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
977ac4c16c5SEgbert Eich 	}
978cd569aedSEgbert Eich 
9794cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
980cd569aedSEgbert Eich 
981321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
982321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
98336cd7444SDave Airlie 		if (!intel_connector->encoder)
98436cd7444SDave Airlie 			continue;
985321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
986321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
988cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
989321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
990321a1b30SEgbert Eich 				changed = true;
991321a1b30SEgbert Eich 		}
992321a1b30SEgbert Eich 	}
99340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
99440ee3381SKeith Packard 
995321a1b30SEgbert Eich 	if (changed)
996321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9975ca58282SJesse Barnes }
9985ca58282SJesse Barnes 
999d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1000f97108d1SJesse Barnes {
10012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1002b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10039270388eSDaniel Vetter 	u8 new_delay;
10049270388eSDaniel Vetter 
1005d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1006f97108d1SJesse Barnes 
100773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100873edd18fSDaniel Vetter 
100920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10109270388eSDaniel Vetter 
10117648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1012b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1013b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1014f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1015f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1016f97108d1SJesse Barnes 
1017f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1018b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
102020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
102120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
102220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1023b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1028f97108d1SJesse Barnes 	}
1029f97108d1SJesse Barnes 
10307648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
103120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1032f97108d1SJesse Barnes 
1033d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10349270388eSDaniel Vetter 
1035f97108d1SJesse Barnes 	return;
1036f97108d1SJesse Barnes }
1037f97108d1SJesse Barnes 
1038549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1039a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1040549f7365SChris Wilson {
104193b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1042475553deSChris Wilson 		return;
1043475553deSChris Wilson 
1044bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
10459862e600SChris Wilson 
1046549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1047549f7365SChris Wilson }
1048549f7365SChris Wilson 
104931685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1050bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
105131685c25SDeepak S {
105231685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
105331685c25SDeepak S 	u32 render_count, media_count;
105431685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
105531685c25SDeepak S 	u32 residency = 0;
105631685c25SDeepak S 
105731685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
105831685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
105931685c25SDeepak S 
106031685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
106131685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
106231685c25SDeepak S 
1063bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
1064bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
1065bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
1066bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
106731685c25SDeepak S 
106831685c25SDeepak S 		return dev_priv->rps.cur_freq;
106931685c25SDeepak S 	}
107031685c25SDeepak S 
1071bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
1072bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
107331685c25SDeepak S 
1074bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
1075bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
107631685c25SDeepak S 
1077bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
1078bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
107931685c25SDeepak S 
108031685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
108131685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
108231685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
108331685c25SDeepak S 	elapsed_media /= cz_freq_khz;
108431685c25SDeepak S 
108531685c25SDeepak S 	/*
108631685c25SDeepak S 	 * Calculate overall C0 residency percentage
108731685c25SDeepak S 	 * only if elapsed time is non zero
108831685c25SDeepak S 	 */
108931685c25SDeepak S 	if (elapsed_time) {
109031685c25SDeepak S 		residency =
109131685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
109231685c25SDeepak S 				/ elapsed_time);
109331685c25SDeepak S 	}
109431685c25SDeepak S 
109531685c25SDeepak S 	return residency;
109631685c25SDeepak S }
109731685c25SDeepak S 
109831685c25SDeepak S /**
109931685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
110031685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
110131685c25SDeepak S  * @dev_priv: DRM device private
110231685c25SDeepak S  *
110331685c25SDeepak S  */
11044fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
110531685c25SDeepak S {
110631685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
11074fa79042SDamien Lespiau 	int new_delay, adj;
110831685c25SDeepak S 
110931685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
111031685c25SDeepak S 
111131685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
111231685c25SDeepak S 
111331685c25SDeepak S 
1114bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1115bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1116bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
111731685c25SDeepak S 		return dev_priv->rps.cur_freq;
111831685c25SDeepak S 	}
111931685c25SDeepak S 
112031685c25SDeepak S 
112131685c25SDeepak S 	/*
112231685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
112331685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
112431685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
112531685c25SDeepak S 	 */
112631685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
112731685c25SDeepak S 
112831685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
112931685c25SDeepak S 
113031685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1131bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
113231685c25SDeepak S 	} else {
113331685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1134bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
113531685c25SDeepak S 	}
113631685c25SDeepak S 
113731685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
113831685c25SDeepak S 
113931685c25SDeepak S 	adj = dev_priv->rps.last_adj;
114031685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
114131685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
114231685c25SDeepak S 		if (adj > 0)
114331685c25SDeepak S 			adj *= 2;
114431685c25SDeepak S 		else
114531685c25SDeepak S 			adj = 1;
114631685c25SDeepak S 
114731685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
114831685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
114931685c25SDeepak S 
115031685c25SDeepak S 		/*
115131685c25SDeepak S 		 * For better performance, jump directly
115231685c25SDeepak S 		 * to RPe if we're below it.
115331685c25SDeepak S 		 */
115431685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
115531685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
115631685c25SDeepak S 
115731685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
115831685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
115931685c25SDeepak S 		if (adj < 0)
116031685c25SDeepak S 			adj *= 2;
116131685c25SDeepak S 		else
116231685c25SDeepak S 			adj = -1;
116331685c25SDeepak S 		/*
116431685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
116531685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
116631685c25SDeepak S 		 */
116731685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
116831685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
116931685c25SDeepak S 	}
117031685c25SDeepak S 
117131685c25SDeepak S 	return new_delay;
117231685c25SDeepak S }
117331685c25SDeepak S 
11744912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11753b8d8d91SJesse Barnes {
11762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11772d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1178edbfdb45SPaulo Zanoni 	u32 pm_iir;
1179dd75fdc8SChris Wilson 	int new_delay, adj;
11803b8d8d91SJesse Barnes 
118159cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1182d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1183d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1184d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1185d4d70aa5SImre Deak 		return;
1186d4d70aa5SImre Deak 	}
1187c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1188c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1189a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1190480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
119159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11924912d041SBen Widawsky 
119360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1194a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
119560611c13SPaulo Zanoni 
1196a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11973b8d8d91SJesse Barnes 		return;
11983b8d8d91SJesse Barnes 
11994fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
12007b9e0ae6SChris Wilson 
1201dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
12027425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1203dd75fdc8SChris Wilson 		if (adj > 0)
1204dd75fdc8SChris Wilson 			adj *= 2;
120513a5660cSDeepak S 		else {
120613a5660cSDeepak S 			/* CHV needs even encode values */
120713a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
120813a5660cSDeepak S 		}
1209b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
12107425034aSVille Syrjälä 
12117425034aSVille Syrjälä 		/*
12127425034aSVille Syrjälä 		 * For better performance, jump directly
12137425034aSVille Syrjälä 		 * to RPe if we're below it.
12147425034aSVille Syrjälä 		 */
1215b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1216b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1217dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1218b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1219b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1220dd75fdc8SChris Wilson 		else
1221b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1222dd75fdc8SChris Wilson 		adj = 0;
122331685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
122431685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1225dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1226dd75fdc8SChris Wilson 		if (adj < 0)
1227dd75fdc8SChris Wilson 			adj *= 2;
122813a5660cSDeepak S 		else {
122913a5660cSDeepak S 			/* CHV needs even encode values */
123013a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
123113a5660cSDeepak S 		}
1232b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1233dd75fdc8SChris Wilson 	} else { /* unknown event */
1234b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1235dd75fdc8SChris Wilson 	}
12363b8d8d91SJesse Barnes 
123779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
123879249636SBen Widawsky 	 * interrupt
123979249636SBen Widawsky 	 */
12401272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1241b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1242b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
124327544369SDeepak S 
1244b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1245dd75fdc8SChris Wilson 
1246*ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
12473b8d8d91SJesse Barnes 
12484fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12493b8d8d91SJesse Barnes }
12503b8d8d91SJesse Barnes 
1251e3689190SBen Widawsky 
1252e3689190SBen Widawsky /**
1253e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1254e3689190SBen Widawsky  * occurred.
1255e3689190SBen Widawsky  * @work: workqueue struct
1256e3689190SBen Widawsky  *
1257e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1258e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1259e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1260e3689190SBen Widawsky  */
1261e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1262e3689190SBen Widawsky {
12632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12642d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1265e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
126635a85ac6SBen Widawsky 	char *parity_event[6];
1267e3689190SBen Widawsky 	uint32_t misccpctl;
126835a85ac6SBen Widawsky 	uint8_t slice = 0;
1269e3689190SBen Widawsky 
1270e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1271e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1272e3689190SBen Widawsky 	 * any time we access those registers.
1273e3689190SBen Widawsky 	 */
1274e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1275e3689190SBen Widawsky 
127635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
127735a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
127835a85ac6SBen Widawsky 		goto out;
127935a85ac6SBen Widawsky 
1280e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1281e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1282e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1283e3689190SBen Widawsky 
128435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
128535a85ac6SBen Widawsky 		u32 reg;
128635a85ac6SBen Widawsky 
128735a85ac6SBen Widawsky 		slice--;
128835a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
128935a85ac6SBen Widawsky 			break;
129035a85ac6SBen Widawsky 
129135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
129235a85ac6SBen Widawsky 
129335a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
129435a85ac6SBen Widawsky 
129535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1296e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1297e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1298e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1299e3689190SBen Widawsky 
130035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
130135a85ac6SBen Widawsky 		POSTING_READ(reg);
1302e3689190SBen Widawsky 
1303cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1304e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1305e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1306e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
130735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
130835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1309e3689190SBen Widawsky 
13105bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1311e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1312e3689190SBen Widawsky 
131335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
131435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1315e3689190SBen Widawsky 
131635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1317e3689190SBen Widawsky 		kfree(parity_event[3]);
1318e3689190SBen Widawsky 		kfree(parity_event[2]);
1319e3689190SBen Widawsky 		kfree(parity_event[1]);
1320e3689190SBen Widawsky 	}
1321e3689190SBen Widawsky 
132235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
132335a85ac6SBen Widawsky 
132435a85ac6SBen Widawsky out:
132535a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13264cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1327480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
13284cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
132935a85ac6SBen Widawsky 
133035a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
133135a85ac6SBen Widawsky }
133235a85ac6SBen Widawsky 
133335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1334e3689190SBen Widawsky {
13352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1336e3689190SBen Widawsky 
1337040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1338e3689190SBen Widawsky 		return;
1339e3689190SBen Widawsky 
1340d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1341480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1342d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1343e3689190SBen Widawsky 
134435a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
134535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
134635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
134735a85ac6SBen Widawsky 
134835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
134935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
135035a85ac6SBen Widawsky 
1351a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1352e3689190SBen Widawsky }
1353e3689190SBen Widawsky 
1354f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1355f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1356f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1357f1af8fc1SPaulo Zanoni {
1358f1af8fc1SPaulo Zanoni 	if (gt_iir &
1359f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1360f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1361f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1362f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1363f1af8fc1SPaulo Zanoni }
1364f1af8fc1SPaulo Zanoni 
1365e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1366e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1367e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1368e7b4c6b1SDaniel Vetter {
1369e7b4c6b1SDaniel Vetter 
1370cc609d5dSBen Widawsky 	if (gt_iir &
1371cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1372e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1373cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1374e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1375cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1376e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1377e7b4c6b1SDaniel Vetter 
1378cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1379cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1380aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1381aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1382e3689190SBen Widawsky 
138335a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
138435a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1385e7b4c6b1SDaniel Vetter }
1386e7b4c6b1SDaniel Vetter 
1387abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1388abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1389abd58f01SBen Widawsky 				       u32 master_ctl)
1390abd58f01SBen Widawsky {
1391e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1392abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1393abd58f01SBen Widawsky 	uint32_t tmp = 0;
1394abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1395abd58f01SBen Widawsky 
1396abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1397abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1398abd58f01SBen Widawsky 		if (tmp) {
139938cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1400abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1401e981e7b1SThomas Daniel 
1402abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1403e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1404abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1405e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1406e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
14073f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1408e981e7b1SThomas Daniel 
1409e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1410e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1411abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1412e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1413e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
14143f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1415abd58f01SBen Widawsky 		} else
1416abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1417abd58f01SBen Widawsky 	}
1418abd58f01SBen Widawsky 
141985f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1420abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1421abd58f01SBen Widawsky 		if (tmp) {
142238cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1423abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1424e981e7b1SThomas Daniel 
1425abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1426e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1427abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1428e981e7b1SThomas Daniel 				notify_ring(dev, ring);
142973d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14303f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1431e981e7b1SThomas Daniel 
143285f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1433e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
143485f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1435e981e7b1SThomas Daniel 				notify_ring(dev, ring);
143673d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14373f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1438abd58f01SBen Widawsky 		} else
1439abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1440abd58f01SBen Widawsky 	}
1441abd58f01SBen Widawsky 
14420961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14430961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14440961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14450961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14460961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
144738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1448c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
14490961021aSBen Widawsky 		} else
14500961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14510961021aSBen Widawsky 	}
14520961021aSBen Widawsky 
1453abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1454abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1455abd58f01SBen Widawsky 		if (tmp) {
145638cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1457abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1458e981e7b1SThomas Daniel 
1459abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1460e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1461abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1462e981e7b1SThomas Daniel 				notify_ring(dev, ring);
146373d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14643f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1465abd58f01SBen Widawsky 		} else
1466abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1467abd58f01SBen Widawsky 	}
1468abd58f01SBen Widawsky 
1469abd58f01SBen Widawsky 	return ret;
1470abd58f01SBen Widawsky }
1471abd58f01SBen Widawsky 
1472b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1473b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1474b543fb04SEgbert Eich 
147507c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
147613cf5504SDave Airlie {
147713cf5504SDave Airlie 	switch (port) {
147813cf5504SDave Airlie 	case PORT_A:
147913cf5504SDave Airlie 	case PORT_E:
148013cf5504SDave Airlie 	default:
148113cf5504SDave Airlie 		return -1;
148213cf5504SDave Airlie 	case PORT_B:
148313cf5504SDave Airlie 		return 0;
148413cf5504SDave Airlie 	case PORT_C:
148513cf5504SDave Airlie 		return 8;
148613cf5504SDave Airlie 	case PORT_D:
148713cf5504SDave Airlie 		return 16;
148813cf5504SDave Airlie 	}
148913cf5504SDave Airlie }
149013cf5504SDave Airlie 
149107c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
149213cf5504SDave Airlie {
149313cf5504SDave Airlie 	switch (port) {
149413cf5504SDave Airlie 	case PORT_A:
149513cf5504SDave Airlie 	case PORT_E:
149613cf5504SDave Airlie 	default:
149713cf5504SDave Airlie 		return -1;
149813cf5504SDave Airlie 	case PORT_B:
149913cf5504SDave Airlie 		return 17;
150013cf5504SDave Airlie 	case PORT_C:
150113cf5504SDave Airlie 		return 19;
150213cf5504SDave Airlie 	case PORT_D:
150313cf5504SDave Airlie 		return 21;
150413cf5504SDave Airlie 	}
150513cf5504SDave Airlie }
150613cf5504SDave Airlie 
150713cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
150813cf5504SDave Airlie {
150913cf5504SDave Airlie 	switch (pin) {
151013cf5504SDave Airlie 	case HPD_PORT_B:
151113cf5504SDave Airlie 		return PORT_B;
151213cf5504SDave Airlie 	case HPD_PORT_C:
151313cf5504SDave Airlie 		return PORT_C;
151413cf5504SDave Airlie 	case HPD_PORT_D:
151513cf5504SDave Airlie 		return PORT_D;
151613cf5504SDave Airlie 	default:
151713cf5504SDave Airlie 		return PORT_A; /* no hpd */
151813cf5504SDave Airlie 	}
151913cf5504SDave Airlie }
152013cf5504SDave Airlie 
152110a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1522b543fb04SEgbert Eich 					 u32 hotplug_trigger,
152313cf5504SDave Airlie 					 u32 dig_hotplug_reg,
15247c7e10dbSVille Syrjälä 					 const u32 hpd[HPD_NUM_PINS])
1525b543fb04SEgbert Eich {
15262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1527b543fb04SEgbert Eich 	int i;
152813cf5504SDave Airlie 	enum port port;
152910a504deSDaniel Vetter 	bool storm_detected = false;
153013cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
153113cf5504SDave Airlie 	u32 dig_shift;
153213cf5504SDave Airlie 	u32 dig_port_mask = 0;
1533b543fb04SEgbert Eich 
153491d131d2SDaniel Vetter 	if (!hotplug_trigger)
153591d131d2SDaniel Vetter 		return;
153691d131d2SDaniel Vetter 
153713cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
153813cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1539cc9bd499SImre Deak 
1540b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1541b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
154213cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
154313cf5504SDave Airlie 			continue;
1544821450c6SEgbert Eich 
154513cf5504SDave Airlie 		port = get_port_from_pin(i);
154613cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
154713cf5504SDave Airlie 			bool long_hpd;
154813cf5504SDave Airlie 
154907c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
155007c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
155113cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
155207c338ceSJani Nikula 			} else {
155307c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
155407c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
155513cf5504SDave Airlie 			}
155613cf5504SDave Airlie 
155726fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
155826fbb774SVille Syrjälä 					 port_name(port),
155926fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
156013cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
156113cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
156213cf5504SDave Airlie 			if (long_hpd) {
156313cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
156413cf5504SDave Airlie 				dig_port_mask |= hpd[i];
156513cf5504SDave Airlie 			} else {
156613cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
156713cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
156813cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
156913cf5504SDave Airlie 			}
157013cf5504SDave Airlie 			queue_dig = true;
157113cf5504SDave Airlie 		}
157213cf5504SDave Airlie 	}
157313cf5504SDave Airlie 
157413cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
15753ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15763ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15773ff04a16SDaniel Vetter 			/*
15783ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15793ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15803ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15813ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15823ff04a16SDaniel Vetter 			 */
15833ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1584cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1585cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1586b8f102e8SEgbert Eich 
15873ff04a16SDaniel Vetter 			continue;
15883ff04a16SDaniel Vetter 		}
15893ff04a16SDaniel Vetter 
1590b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1591b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1592b543fb04SEgbert Eich 			continue;
1593b543fb04SEgbert Eich 
159413cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1595bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
159613cf5504SDave Airlie 			queue_hp = true;
159713cf5504SDave Airlie 		}
159813cf5504SDave Airlie 
1599b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1600b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1601b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1602b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1603b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1604b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1605b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1606b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1607142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1608b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
160910a504deSDaniel Vetter 			storm_detected = true;
1610b543fb04SEgbert Eich 		} else {
1611b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1612b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1613b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1614b543fb04SEgbert Eich 		}
1615b543fb04SEgbert Eich 	}
1616b543fb04SEgbert Eich 
161710a504deSDaniel Vetter 	if (storm_detected)
161810a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1619b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
16205876fa0dSDaniel Vetter 
1621645416f5SDaniel Vetter 	/*
1622645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1623645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1624645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1625645416f5SDaniel Vetter 	 * deadlock.
1626645416f5SDaniel Vetter 	 */
162713cf5504SDave Airlie 	if (queue_dig)
16280e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
162913cf5504SDave Airlie 	if (queue_hp)
1630645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1631b543fb04SEgbert Eich }
1632b543fb04SEgbert Eich 
1633515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1634515ac2bbSDaniel Vetter {
16352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
163628c70f16SDaniel Vetter 
163728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1638515ac2bbSDaniel Vetter }
1639515ac2bbSDaniel Vetter 
1640ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1641ce99c256SDaniel Vetter {
16422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16439ee32feaSDaniel Vetter 
16449ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1645ce99c256SDaniel Vetter }
1646ce99c256SDaniel Vetter 
16478bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1648277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1649eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1650eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16518bc5e955SDaniel Vetter 					 uint32_t crc4)
16528bf1e9f1SShuang He {
16538bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
16548bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16558bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1656ac2300d4SDamien Lespiau 	int head, tail;
1657b2c88f5bSDamien Lespiau 
1658d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1659d538bbdfSDamien Lespiau 
16600c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1661d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
166234273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
16630c912c79SDamien Lespiau 		return;
16640c912c79SDamien Lespiau 	}
16650c912c79SDamien Lespiau 
1666d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1667d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1668b2c88f5bSDamien Lespiau 
1669b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1670d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1671b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1672b2c88f5bSDamien Lespiau 		return;
1673b2c88f5bSDamien Lespiau 	}
1674b2c88f5bSDamien Lespiau 
1675b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16768bf1e9f1SShuang He 
16778bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1678eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1679eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1680eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1681eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1682eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1683b2c88f5bSDamien Lespiau 
1684b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1685d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1686d538bbdfSDamien Lespiau 
1687d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
168807144428SDamien Lespiau 
168907144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16908bf1e9f1SShuang He }
1691277de95eSDaniel Vetter #else
1692277de95eSDaniel Vetter static inline void
1693277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1694277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1695277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1696277de95eSDaniel Vetter 			     uint32_t crc4) {}
1697277de95eSDaniel Vetter #endif
1698eba94eb9SDaniel Vetter 
1699277de95eSDaniel Vetter 
1700277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17015a69b89fSDaniel Vetter {
17025a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17035a69b89fSDaniel Vetter 
1704277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17055a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
17065a69b89fSDaniel Vetter 				     0, 0, 0, 0);
17075a69b89fSDaniel Vetter }
17085a69b89fSDaniel Vetter 
1709277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1710eba94eb9SDaniel Vetter {
1711eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1712eba94eb9SDaniel Vetter 
1713277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1714eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1715eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1716eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1717eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
17188bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1719eba94eb9SDaniel Vetter }
17205b3a856bSDaniel Vetter 
1721277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17225b3a856bSDaniel Vetter {
17235b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17240b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17250b5c5ed0SDaniel Vetter 
17260b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
17270b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17280b5c5ed0SDaniel Vetter 	else
17290b5c5ed0SDaniel Vetter 		res1 = 0;
17300b5c5ed0SDaniel Vetter 
17310b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
17320b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17330b5c5ed0SDaniel Vetter 	else
17340b5c5ed0SDaniel Vetter 		res2 = 0;
17355b3a856bSDaniel Vetter 
1736277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17370b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17380b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17390b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17400b5c5ed0SDaniel Vetter 				     res1, res2);
17415b3a856bSDaniel Vetter }
17428bf1e9f1SShuang He 
17431403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17441403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17451403c0d4SPaulo Zanoni  * the work queue. */
17461403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1747baf02a1fSBen Widawsky {
17484a74de82SImre Deak 	/* TODO: RPS on GEN9+ is not supported yet. */
17494a74de82SImre Deak 	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
17504a74de82SImre Deak 		      "GEN9+: unexpected RPS IRQ\n"))
1751132f3f17SImre Deak 		return;
1752132f3f17SImre Deak 
1753a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
175459cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1755480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1756d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1757d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
17582adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
175941a05a3aSDaniel Vetter 		}
1760d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1761d4d70aa5SImre Deak 	}
1762baf02a1fSBen Widawsky 
1763c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1764c9a9a268SImre Deak 		return;
1765c9a9a268SImre Deak 
17661403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
176712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
176812638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
176912638c57SBen Widawsky 
1770aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1771aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
177212638c57SBen Widawsky 	}
17731403c0d4SPaulo Zanoni }
1774baf02a1fSBen Widawsky 
17758d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17768d7849dbSVille Syrjälä {
17778d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17788d7849dbSVille Syrjälä 		return false;
17798d7849dbSVille Syrjälä 
17808d7849dbSVille Syrjälä 	return true;
17818d7849dbSVille Syrjälä }
17828d7849dbSVille Syrjälä 
1783c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17847e231dbeSJesse Barnes {
1785c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
178691d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17877e231dbeSJesse Barnes 	int pipe;
17887e231dbeSJesse Barnes 
178958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1790055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
179191d181ddSImre Deak 		int reg;
1792bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
179391d181ddSImre Deak 
1794bbb5eebfSDaniel Vetter 		/*
1795bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1796bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1797bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1798bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1799bbb5eebfSDaniel Vetter 		 * handle.
1800bbb5eebfSDaniel Vetter 		 */
18010f239f4cSDaniel Vetter 
18020f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18030f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1804bbb5eebfSDaniel Vetter 
1805bbb5eebfSDaniel Vetter 		switch (pipe) {
1806bbb5eebfSDaniel Vetter 		case PIPE_A:
1807bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1808bbb5eebfSDaniel Vetter 			break;
1809bbb5eebfSDaniel Vetter 		case PIPE_B:
1810bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1811bbb5eebfSDaniel Vetter 			break;
18123278f67fSVille Syrjälä 		case PIPE_C:
18133278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18143278f67fSVille Syrjälä 			break;
1815bbb5eebfSDaniel Vetter 		}
1816bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1817bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1818bbb5eebfSDaniel Vetter 
1819bbb5eebfSDaniel Vetter 		if (!mask)
182091d181ddSImre Deak 			continue;
182191d181ddSImre Deak 
182291d181ddSImre Deak 		reg = PIPESTAT(pipe);
1823bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1824bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18257e231dbeSJesse Barnes 
18267e231dbeSJesse Barnes 		/*
18277e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18287e231dbeSJesse Barnes 		 */
182991d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
183091d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18317e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18327e231dbeSJesse Barnes 	}
183358ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18347e231dbeSJesse Barnes 
1835055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1836d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1837d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1838d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
183931acc7f5SJesse Barnes 
1840579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
184131acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
184231acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
184331acc7f5SJesse Barnes 		}
18444356d586SDaniel Vetter 
18454356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1846277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18472d9d2b0bSVille Syrjälä 
18481f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18491f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
185031acc7f5SJesse Barnes 	}
185131acc7f5SJesse Barnes 
1852c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1853c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1854c1874ed7SImre Deak }
1855c1874ed7SImre Deak 
185616c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
185716c6c56bSVille Syrjälä {
185816c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
185916c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
186016c6c56bSVille Syrjälä 
18613ff60f89SOscar Mateo 	if (hotplug_status) {
18623ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18633ff60f89SOscar Mateo 		/*
18643ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
18653ff60f89SOscar Mateo 		 * may miss hotplug events.
18663ff60f89SOscar Mateo 		 */
18673ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
18683ff60f89SOscar Mateo 
186916c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
187016c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
187116c6c56bSVille Syrjälä 
187213cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
187316c6c56bSVille Syrjälä 		} else {
187416c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
187516c6c56bSVille Syrjälä 
187613cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
187716c6c56bSVille Syrjälä 		}
187816c6c56bSVille Syrjälä 
187916c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
188016c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
188116c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
18823ff60f89SOscar Mateo 	}
188316c6c56bSVille Syrjälä }
188416c6c56bSVille Syrjälä 
1885c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1886c1874ed7SImre Deak {
188745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1889c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1890c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1891c1874ed7SImre Deak 
1892c1874ed7SImre Deak 	while (true) {
18933ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
18943ff60f89SOscar Mateo 
1895c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18963ff60f89SOscar Mateo 		if (gt_iir)
18973ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
18983ff60f89SOscar Mateo 
1899c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19003ff60f89SOscar Mateo 		if (pm_iir)
19013ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
19023ff60f89SOscar Mateo 
19033ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
19043ff60f89SOscar Mateo 		if (iir) {
19053ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
19063ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
19073ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
19083ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
19093ff60f89SOscar Mateo 		}
1910c1874ed7SImre Deak 
1911c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1912c1874ed7SImre Deak 			goto out;
1913c1874ed7SImre Deak 
1914c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1915c1874ed7SImre Deak 
19163ff60f89SOscar Mateo 		if (gt_iir)
1917c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
191860611c13SPaulo Zanoni 		if (pm_iir)
1919d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
19203ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19213ff60f89SOscar Mateo 		 * signalled in iir */
19223ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
19237e231dbeSJesse Barnes 	}
19247e231dbeSJesse Barnes 
19257e231dbeSJesse Barnes out:
19267e231dbeSJesse Barnes 	return ret;
19277e231dbeSJesse Barnes }
19287e231dbeSJesse Barnes 
192943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
193043f328d7SVille Syrjälä {
193145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
193243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
193343f328d7SVille Syrjälä 	u32 master_ctl, iir;
193443f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
193543f328d7SVille Syrjälä 
19368e5fd599SVille Syrjälä 	for (;;) {
19378e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19383278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19393278f67fSVille Syrjälä 
19403278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19418e5fd599SVille Syrjälä 			break;
194243f328d7SVille Syrjälä 
194327b6c122SOscar Mateo 		ret = IRQ_HANDLED;
194427b6c122SOscar Mateo 
194543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
194643f328d7SVille Syrjälä 
194727b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
194827b6c122SOscar Mateo 
194927b6c122SOscar Mateo 		if (iir) {
195027b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
195127b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
195227b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
195327b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
195427b6c122SOscar Mateo 		}
195527b6c122SOscar Mateo 
19563278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
195743f328d7SVille Syrjälä 
195827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
195927b6c122SOscar Mateo 		 * signalled in iir */
19603278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
196143f328d7SVille Syrjälä 
196243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
196343f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19648e5fd599SVille Syrjälä 	}
19653278f67fSVille Syrjälä 
196643f328d7SVille Syrjälä 	return ret;
196743f328d7SVille Syrjälä }
196843f328d7SVille Syrjälä 
196923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1970776ad806SJesse Barnes {
19712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19729db4a9c7SJesse Barnes 	int pipe;
1973b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
197413cf5504SDave Airlie 	u32 dig_hotplug_reg;
1975776ad806SJesse Barnes 
197613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
197713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
197813cf5504SDave Airlie 
197913cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
198091d131d2SDaniel Vetter 
1981cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1982cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1983776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1984cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1985cfc33bf7SVille Syrjälä 				 port_name(port));
1986cfc33bf7SVille Syrjälä 	}
1987776ad806SJesse Barnes 
1988ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1989ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1990ce99c256SDaniel Vetter 
1991776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1992515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1993776ad806SJesse Barnes 
1994776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1995776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1996776ad806SJesse Barnes 
1997776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1998776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1999776ad806SJesse Barnes 
2000776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2001776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2002776ad806SJesse Barnes 
20039db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2004055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20059db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20069db4a9c7SJesse Barnes 					 pipe_name(pipe),
20079db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2008776ad806SJesse Barnes 
2009776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2010776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2011776ad806SJesse Barnes 
2012776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2013776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2014776ad806SJesse Barnes 
2015776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
20161f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20178664281bSPaulo Zanoni 
20188664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20191f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20208664281bSPaulo Zanoni }
20218664281bSPaulo Zanoni 
20228664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
20238664281bSPaulo Zanoni {
20248664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20258664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20265a69b89fSDaniel Vetter 	enum pipe pipe;
20278664281bSPaulo Zanoni 
2028de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2029de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2030de032bf4SPaulo Zanoni 
2031055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20321f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20331f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20348664281bSPaulo Zanoni 
20355a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
20365a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2037277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
20385a69b89fSDaniel Vetter 			else
2039277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20405a69b89fSDaniel Vetter 		}
20415a69b89fSDaniel Vetter 	}
20428bf1e9f1SShuang He 
20438664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20448664281bSPaulo Zanoni }
20458664281bSPaulo Zanoni 
20468664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
20478664281bSPaulo Zanoni {
20488664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20498664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20508664281bSPaulo Zanoni 
2051de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2052de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2053de032bf4SPaulo Zanoni 
20548664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20551f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20568664281bSPaulo Zanoni 
20578664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20581f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20598664281bSPaulo Zanoni 
20608664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20611f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20628664281bSPaulo Zanoni 
20638664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2064776ad806SJesse Barnes }
2065776ad806SJesse Barnes 
206623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
206723e81d69SAdam Jackson {
20682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
206923e81d69SAdam Jackson 	int pipe;
2070b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
207113cf5504SDave Airlie 	u32 dig_hotplug_reg;
207223e81d69SAdam Jackson 
207313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
207413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
207513cf5504SDave Airlie 
207613cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
207791d131d2SDaniel Vetter 
2078cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2079cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
208023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2081cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2082cfc33bf7SVille Syrjälä 				 port_name(port));
2083cfc33bf7SVille Syrjälä 	}
208423e81d69SAdam Jackson 
208523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2086ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
208723e81d69SAdam Jackson 
208823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2089515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
209023e81d69SAdam Jackson 
209123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
209223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
209323e81d69SAdam Jackson 
209423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
209523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
209623e81d69SAdam Jackson 
209723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2098055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
209923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
210023e81d69SAdam Jackson 					 pipe_name(pipe),
210123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21028664281bSPaulo Zanoni 
21038664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
21048664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
210523e81d69SAdam Jackson }
210623e81d69SAdam Jackson 
2107c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2108c008bc6eSPaulo Zanoni {
2109c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
211040da17c2SDaniel Vetter 	enum pipe pipe;
2111c008bc6eSPaulo Zanoni 
2112c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2113c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2114c008bc6eSPaulo Zanoni 
2115c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2116c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2117c008bc6eSPaulo Zanoni 
2118c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2119c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2120c008bc6eSPaulo Zanoni 
2121055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2122d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2123d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2124d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2125c008bc6eSPaulo Zanoni 
212640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21271f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2128c008bc6eSPaulo Zanoni 
212940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
213040da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21315b3a856bSDaniel Vetter 
213240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
213340da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
213440da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
213540da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2136c008bc6eSPaulo Zanoni 		}
2137c008bc6eSPaulo Zanoni 	}
2138c008bc6eSPaulo Zanoni 
2139c008bc6eSPaulo Zanoni 	/* check event from PCH */
2140c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2141c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2142c008bc6eSPaulo Zanoni 
2143c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2144c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2145c008bc6eSPaulo Zanoni 		else
2146c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2147c008bc6eSPaulo Zanoni 
2148c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2149c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2150c008bc6eSPaulo Zanoni 	}
2151c008bc6eSPaulo Zanoni 
2152c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2153c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2154c008bc6eSPaulo Zanoni }
2155c008bc6eSPaulo Zanoni 
21569719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21579719fb98SPaulo Zanoni {
21589719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
215907d27e20SDamien Lespiau 	enum pipe pipe;
21609719fb98SPaulo Zanoni 
21619719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21629719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21639719fb98SPaulo Zanoni 
21649719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21659719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21669719fb98SPaulo Zanoni 
21679719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21689719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21699719fb98SPaulo Zanoni 
2170055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2171d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2172d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2173d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
217440da17c2SDaniel Vetter 
217540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
217607d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
217707d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
217807d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21799719fb98SPaulo Zanoni 		}
21809719fb98SPaulo Zanoni 	}
21819719fb98SPaulo Zanoni 
21829719fb98SPaulo Zanoni 	/* check event from PCH */
21839719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21849719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21859719fb98SPaulo Zanoni 
21869719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21879719fb98SPaulo Zanoni 
21889719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21899719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21909719fb98SPaulo Zanoni 	}
21919719fb98SPaulo Zanoni }
21929719fb98SPaulo Zanoni 
219372c90f62SOscar Mateo /*
219472c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
219572c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
219672c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
219772c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
219872c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
219972c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
220072c90f62SOscar Mateo  */
2201f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2202b1f14ad0SJesse Barnes {
220345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2205f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22060e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2207b1f14ad0SJesse Barnes 
22088664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
22098664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2210907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
22118664281bSPaulo Zanoni 
2212b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2213b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2214b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
221523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22160e43406bSChris Wilson 
221744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
221844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
221944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
222044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
222144498aeaSPaulo Zanoni 	 * due to its back queue). */
2222ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
222344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
222444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
222544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2226ab5c608bSBen Widawsky 	}
222744498aeaSPaulo Zanoni 
222872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
222972c90f62SOscar Mateo 
22300e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22310e43406bSChris Wilson 	if (gt_iir) {
223272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
223372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2234d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
22350e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2236d8fc8a47SPaulo Zanoni 		else
2237d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
22380e43406bSChris Wilson 	}
2239b1f14ad0SJesse Barnes 
2240b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22410e43406bSChris Wilson 	if (de_iir) {
224272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
224372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2244f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
22459719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2246f1af8fc1SPaulo Zanoni 		else
2247f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
22480e43406bSChris Wilson 	}
22490e43406bSChris Wilson 
2250f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2251f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22520e43406bSChris Wilson 		if (pm_iir) {
2253b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22540e43406bSChris Wilson 			ret = IRQ_HANDLED;
225572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22560e43406bSChris Wilson 		}
2257f1af8fc1SPaulo Zanoni 	}
2258b1f14ad0SJesse Barnes 
2259b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2260b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2261ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
226244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
226344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2264ab5c608bSBen Widawsky 	}
2265b1f14ad0SJesse Barnes 
2266b1f14ad0SJesse Barnes 	return ret;
2267b1f14ad0SJesse Barnes }
2268b1f14ad0SJesse Barnes 
2269abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2270abd58f01SBen Widawsky {
2271abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2272abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2273abd58f01SBen Widawsky 	u32 master_ctl;
2274abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2275abd58f01SBen Widawsky 	uint32_t tmp = 0;
2276c42664ccSDaniel Vetter 	enum pipe pipe;
227788e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
227888e04703SJesse Barnes 
227988e04703SJesse Barnes 	if (IS_GEN9(dev))
228088e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
228188e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2282abd58f01SBen Widawsky 
2283abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2284abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2285abd58f01SBen Widawsky 	if (!master_ctl)
2286abd58f01SBen Widawsky 		return IRQ_NONE;
2287abd58f01SBen Widawsky 
2288abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2289abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2290abd58f01SBen Widawsky 
229138cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
229238cc46d7SOscar Mateo 
2293abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2294abd58f01SBen Widawsky 
2295abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2296abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2297abd58f01SBen Widawsky 		if (tmp) {
2298abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2299abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
230038cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
230138cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
230238cc46d7SOscar Mateo 			else
230338cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2304abd58f01SBen Widawsky 		}
230538cc46d7SOscar Mateo 		else
230638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2307abd58f01SBen Widawsky 	}
2308abd58f01SBen Widawsky 
23096d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
23106d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
23116d766f02SDaniel Vetter 		if (tmp) {
23126d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
23136d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
231488e04703SJesse Barnes 
231588e04703SJesse Barnes 			if (tmp & aux_mask)
231638cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
231738cc46d7SOscar Mateo 			else
231838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23196d766f02SDaniel Vetter 		}
232038cc46d7SOscar Mateo 		else
232138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23226d766f02SDaniel Vetter 	}
23236d766f02SDaniel Vetter 
2324055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2325770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2326abd58f01SBen Widawsky 
2327c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2328c42664ccSDaniel Vetter 			continue;
2329c42664ccSDaniel Vetter 
2330abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
233138cc46d7SOscar Mateo 		if (pipe_iir) {
233238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
233338cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2334770de83dSDamien Lespiau 
2335d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2336d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2337d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2338abd58f01SBen Widawsky 
2339770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2340770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2341770de83dSDamien Lespiau 			else
2342770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2343770de83dSDamien Lespiau 
2344770de83dSDamien Lespiau 			if (flip_done) {
2345abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2346abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2347abd58f01SBen Widawsky 			}
2348abd58f01SBen Widawsky 
23490fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23500fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23510fbe7870SDaniel Vetter 
23521f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23531f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23541f7247c0SDaniel Vetter 								    pipe);
235538d83c96SDaniel Vetter 
2356770de83dSDamien Lespiau 
2357770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2358770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2359770de83dSDamien Lespiau 			else
2360770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2361770de83dSDamien Lespiau 
2362770de83dSDamien Lespiau 			if (fault_errors)
236330100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
236430100f2bSDaniel Vetter 					  pipe_name(pipe),
236530100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2366c42664ccSDaniel Vetter 		} else
2367abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2368abd58f01SBen Widawsky 	}
2369abd58f01SBen Widawsky 
237092d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
237192d03a80SDaniel Vetter 		/*
237292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
237392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
237492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
237592d03a80SDaniel Vetter 		 */
237692d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
237792d03a80SDaniel Vetter 		if (pch_iir) {
237892d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
237992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
238038cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
238138cc46d7SOscar Mateo 		} else
238238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
238338cc46d7SOscar Mateo 
238492d03a80SDaniel Vetter 	}
238592d03a80SDaniel Vetter 
2386abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2387abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2388abd58f01SBen Widawsky 
2389abd58f01SBen Widawsky 	return ret;
2390abd58f01SBen Widawsky }
2391abd58f01SBen Widawsky 
239217e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
239317e1df07SDaniel Vetter 			       bool reset_completed)
239417e1df07SDaniel Vetter {
2395a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
239617e1df07SDaniel Vetter 	int i;
239717e1df07SDaniel Vetter 
239817e1df07SDaniel Vetter 	/*
239917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
240017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
240117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
240217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
240317e1df07SDaniel Vetter 	 */
240417e1df07SDaniel Vetter 
240517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
240617e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
240717e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
240817e1df07SDaniel Vetter 
240917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
241017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
241117e1df07SDaniel Vetter 
241217e1df07SDaniel Vetter 	/*
241317e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
241417e1df07SDaniel Vetter 	 * reset state is cleared.
241517e1df07SDaniel Vetter 	 */
241617e1df07SDaniel Vetter 	if (reset_completed)
241717e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
241817e1df07SDaniel Vetter }
241917e1df07SDaniel Vetter 
24208a905236SJesse Barnes /**
2421b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
24228a905236SJesse Barnes  *
24238a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24248a905236SJesse Barnes  * was detected.
24258a905236SJesse Barnes  */
2426b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
24278a905236SJesse Barnes {
2428b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2429b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2430cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2431cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2432cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
243317e1df07SDaniel Vetter 	int ret;
24348a905236SJesse Barnes 
24355bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24368a905236SJesse Barnes 
24377db0ba24SDaniel Vetter 	/*
24387db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24397db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24407db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24417db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24427db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24437db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24447db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24457db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24467db0ba24SDaniel Vetter 	 */
24477db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
244844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24495bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24507db0ba24SDaniel Vetter 				   reset_event);
24511f83fee0SDaniel Vetter 
245217e1df07SDaniel Vetter 		/*
2453f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2454f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2455f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2456f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2457f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2458f454c694SImre Deak 		 */
2459f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24607514747dSVille Syrjälä 
24617514747dSVille Syrjälä 		intel_prepare_reset(dev);
24627514747dSVille Syrjälä 
2463f454c694SImre Deak 		/*
246417e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
246517e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
246617e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
246717e1df07SDaniel Vetter 		 * deadlocks with the reset work.
246817e1df07SDaniel Vetter 		 */
2469f69061beSDaniel Vetter 		ret = i915_reset(dev);
2470f69061beSDaniel Vetter 
24717514747dSVille Syrjälä 		intel_finish_reset(dev);
247217e1df07SDaniel Vetter 
2473f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2474f454c694SImre Deak 
2475f69061beSDaniel Vetter 		if (ret == 0) {
2476f69061beSDaniel Vetter 			/*
2477f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2478f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2479f69061beSDaniel Vetter 			 * complete.
2480f69061beSDaniel Vetter 			 *
2481f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2482f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2483f69061beSDaniel Vetter 			 * updates before
2484f69061beSDaniel Vetter 			 * the counter increment.
2485f69061beSDaniel Vetter 			 */
24864e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2487f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2488f69061beSDaniel Vetter 
24895bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2490f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24911f83fee0SDaniel Vetter 		} else {
24922ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2493f316a42cSBen Gamari 		}
24941f83fee0SDaniel Vetter 
249517e1df07SDaniel Vetter 		/*
249617e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
249717e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
249817e1df07SDaniel Vetter 		 */
249917e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2500f316a42cSBen Gamari 	}
25018a905236SJesse Barnes }
25028a905236SJesse Barnes 
250335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2504c0e09200SDave Airlie {
25058a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2506bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
250763eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2508050ee91fSBen Widawsky 	int pipe, i;
250963eeaf38SJesse Barnes 
251035aed2e6SChris Wilson 	if (!eir)
251135aed2e6SChris Wilson 		return;
251263eeaf38SJesse Barnes 
2513a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
25148a905236SJesse Barnes 
2515bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2516bd9854f9SBen Widawsky 
25178a905236SJesse Barnes 	if (IS_G4X(dev)) {
25188a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25198a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25208a905236SJesse Barnes 
2521a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2522a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2523050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2524050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2525a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2526a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25278a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25283143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25298a905236SJesse Barnes 		}
25308a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25318a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2532a70491ccSJoe Perches 			pr_err("page table error\n");
2533a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25348a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25353143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25368a905236SJesse Barnes 		}
25378a905236SJesse Barnes 	}
25388a905236SJesse Barnes 
2539a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
254063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
254163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2542a70491ccSJoe Perches 			pr_err("page table error\n");
2543a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
254463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25453143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
254663eeaf38SJesse Barnes 		}
25478a905236SJesse Barnes 	}
25488a905236SJesse Barnes 
254963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2550a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2551055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2552a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25539db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
255463eeaf38SJesse Barnes 		/* pipestat has already been acked */
255563eeaf38SJesse Barnes 	}
255663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2557a70491ccSJoe Perches 		pr_err("instruction error\n");
2558a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2559050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2560050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2561a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
256263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
256363eeaf38SJesse Barnes 
2564a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2565a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2566a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
256763eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25683143a2bfSChris Wilson 			POSTING_READ(IPEIR);
256963eeaf38SJesse Barnes 		} else {
257063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
257163eeaf38SJesse Barnes 
2572a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2573a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2574a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2575a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
257663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25773143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
257863eeaf38SJesse Barnes 		}
257963eeaf38SJesse Barnes 	}
258063eeaf38SJesse Barnes 
258163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25823143a2bfSChris Wilson 	POSTING_READ(EIR);
258363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
258463eeaf38SJesse Barnes 	if (eir) {
258563eeaf38SJesse Barnes 		/*
258663eeaf38SJesse Barnes 		 * some errors might have become stuck,
258763eeaf38SJesse Barnes 		 * mask them.
258863eeaf38SJesse Barnes 		 */
258963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
259063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
259163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
259263eeaf38SJesse Barnes 	}
259335aed2e6SChris Wilson }
259435aed2e6SChris Wilson 
259535aed2e6SChris Wilson /**
2596b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
259735aed2e6SChris Wilson  * @dev: drm device
259835aed2e6SChris Wilson  *
2599b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
260035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
260135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
260235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
260335aed2e6SChris Wilson  * of a ring dump etc.).
260435aed2e6SChris Wilson  */
260558174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
260658174462SMika Kuoppala 		       const char *fmt, ...)
260735aed2e6SChris Wilson {
260835aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
260958174462SMika Kuoppala 	va_list args;
261058174462SMika Kuoppala 	char error_msg[80];
261135aed2e6SChris Wilson 
261258174462SMika Kuoppala 	va_start(args, fmt);
261358174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
261458174462SMika Kuoppala 	va_end(args);
261558174462SMika Kuoppala 
261658174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
261735aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
26188a905236SJesse Barnes 
2619ba1234d1SBen Gamari 	if (wedged) {
2620f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2621f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2622ba1234d1SBen Gamari 
262311ed50ecSBen Gamari 		/*
2624b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2625b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2626b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
262717e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
262817e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
262917e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
263017e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
263117e1df07SDaniel Vetter 		 *
263217e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
263317e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
263417e1df07SDaniel Vetter 		 * counter atomic_t.
263511ed50ecSBen Gamari 		 */
263617e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
263711ed50ecSBen Gamari 	}
263811ed50ecSBen Gamari 
2639b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26408a905236SJesse Barnes }
26418a905236SJesse Barnes 
264242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
264342f52ef8SKeith Packard  * we use as a pipe index
264442f52ef8SKeith Packard  */
2645f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26460a3e67a4SJesse Barnes {
26472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2648e9d21d7fSKeith Packard 	unsigned long irqflags;
264971e0ffa5SJesse Barnes 
26505eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
265171e0ffa5SJesse Barnes 		return -EINVAL;
26520a3e67a4SJesse Barnes 
26531ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2654f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26557c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2656755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26570a3e67a4SJesse Barnes 	else
26587c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2659755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26601ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26618692d00eSChris Wilson 
26620a3e67a4SJesse Barnes 	return 0;
26630a3e67a4SJesse Barnes }
26640a3e67a4SJesse Barnes 
2665f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2666f796cf8fSJesse Barnes {
26672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2668f796cf8fSJesse Barnes 	unsigned long irqflags;
2669b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
267040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2671f796cf8fSJesse Barnes 
2672f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2673f796cf8fSJesse Barnes 		return -EINVAL;
2674f796cf8fSJesse Barnes 
2675f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2676b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2677b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2678b1f14ad0SJesse Barnes 
2679b1f14ad0SJesse Barnes 	return 0;
2680b1f14ad0SJesse Barnes }
2681b1f14ad0SJesse Barnes 
26827e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26837e231dbeSJesse Barnes {
26842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26857e231dbeSJesse Barnes 	unsigned long irqflags;
26867e231dbeSJesse Barnes 
26877e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26887e231dbeSJesse Barnes 		return -EINVAL;
26897e231dbeSJesse Barnes 
26907e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
269131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2692755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26937e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26947e231dbeSJesse Barnes 
26957e231dbeSJesse Barnes 	return 0;
26967e231dbeSJesse Barnes }
26977e231dbeSJesse Barnes 
2698abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2699abd58f01SBen Widawsky {
2700abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2701abd58f01SBen Widawsky 	unsigned long irqflags;
2702abd58f01SBen Widawsky 
2703abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2704abd58f01SBen Widawsky 		return -EINVAL;
2705abd58f01SBen Widawsky 
2706abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27077167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
27087167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2709abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2710abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711abd58f01SBen Widawsky 	return 0;
2712abd58f01SBen Widawsky }
2713abd58f01SBen Widawsky 
271442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
271542f52ef8SKeith Packard  * we use as a pipe index
271642f52ef8SKeith Packard  */
2717f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
27180a3e67a4SJesse Barnes {
27192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2720e9d21d7fSKeith Packard 	unsigned long irqflags;
27210a3e67a4SJesse Barnes 
27221ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27237c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2724755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2725755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27261ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27270a3e67a4SJesse Barnes }
27280a3e67a4SJesse Barnes 
2729f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2730f796cf8fSJesse Barnes {
27312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2732f796cf8fSJesse Barnes 	unsigned long irqflags;
2733b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
273440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2735f796cf8fSJesse Barnes 
2736f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2737b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2738b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2739b1f14ad0SJesse Barnes }
2740b1f14ad0SJesse Barnes 
27417e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27427e231dbeSJesse Barnes {
27432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27447e231dbeSJesse Barnes 	unsigned long irqflags;
27457e231dbeSJesse Barnes 
27467e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
274731acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2748755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27497e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27507e231dbeSJesse Barnes }
27517e231dbeSJesse Barnes 
2752abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2753abd58f01SBen Widawsky {
2754abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2755abd58f01SBen Widawsky 	unsigned long irqflags;
2756abd58f01SBen Widawsky 
2757abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2758abd58f01SBen Widawsky 		return;
2759abd58f01SBen Widawsky 
2760abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27617167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27627167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2763abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2764abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2765abd58f01SBen Widawsky }
2766abd58f01SBen Widawsky 
276744cdd6d2SJohn Harrison static struct drm_i915_gem_request *
276844cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2769852835f3SZou Nan hai {
2770893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
277144cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2772893eead0SChris Wilson }
2773893eead0SChris Wilson 
27749107e9d2SChris Wilson static bool
277544cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2776893eead0SChris Wilson {
27779107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27781b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2779f65d9421SBen Gamari }
2780f65d9421SBen Gamari 
2781a028c4b0SDaniel Vetter static bool
2782a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2783a028c4b0SDaniel Vetter {
2784a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2785a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2786a028c4b0SDaniel Vetter 	} else {
2787a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2788a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2789a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2790a028c4b0SDaniel Vetter 	}
2791a028c4b0SDaniel Vetter }
2792a028c4b0SDaniel Vetter 
2793a4872ba6SOscar Mateo static struct intel_engine_cs *
2794a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2795921d42eaSDaniel Vetter {
2796921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2797a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2798921d42eaSDaniel Vetter 	int i;
2799921d42eaSDaniel Vetter 
2800921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2801a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2802a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2803a6cdb93aSRodrigo Vivi 				continue;
2804a6cdb93aSRodrigo Vivi 
2805a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2806a6cdb93aSRodrigo Vivi 				return signaller;
2807a6cdb93aSRodrigo Vivi 		}
2808921d42eaSDaniel Vetter 	} else {
2809921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2810921d42eaSDaniel Vetter 
2811921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2812921d42eaSDaniel Vetter 			if(ring == signaller)
2813921d42eaSDaniel Vetter 				continue;
2814921d42eaSDaniel Vetter 
2815ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2816921d42eaSDaniel Vetter 				return signaller;
2817921d42eaSDaniel Vetter 		}
2818921d42eaSDaniel Vetter 	}
2819921d42eaSDaniel Vetter 
2820a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2821a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2822921d42eaSDaniel Vetter 
2823921d42eaSDaniel Vetter 	return NULL;
2824921d42eaSDaniel Vetter }
2825921d42eaSDaniel Vetter 
2826a4872ba6SOscar Mateo static struct intel_engine_cs *
2827a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2828a24a11e6SChris Wilson {
2829a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
283088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2831a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2832a6cdb93aSRodrigo Vivi 	int i, backwards;
2833a24a11e6SChris Wilson 
2834a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2835a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28366274f212SChris Wilson 		return NULL;
2837a24a11e6SChris Wilson 
283888fe429dSDaniel Vetter 	/*
283988fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
284088fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2841a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2842a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
284388fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
284488fe429dSDaniel Vetter 	 * ringbuffer itself.
2845a24a11e6SChris Wilson 	 */
284688fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2847a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
284888fe429dSDaniel Vetter 
2849a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
285088fe429dSDaniel Vetter 		/*
285188fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
285288fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
285388fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
285488fe429dSDaniel Vetter 		 */
2855ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
285688fe429dSDaniel Vetter 
285788fe429dSDaniel Vetter 		/* This here seems to blow up */
2858ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2859a24a11e6SChris Wilson 		if (cmd == ipehr)
2860a24a11e6SChris Wilson 			break;
2861a24a11e6SChris Wilson 
286288fe429dSDaniel Vetter 		head -= 4;
286388fe429dSDaniel Vetter 	}
2864a24a11e6SChris Wilson 
286588fe429dSDaniel Vetter 	if (!i)
286688fe429dSDaniel Vetter 		return NULL;
286788fe429dSDaniel Vetter 
2868ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2869a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2870a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2871a6cdb93aSRodrigo Vivi 		offset <<= 32;
2872a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2873a6cdb93aSRodrigo Vivi 	}
2874a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2875a24a11e6SChris Wilson }
2876a24a11e6SChris Wilson 
2877a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28786274f212SChris Wilson {
28796274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2880a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2881a0d036b0SChris Wilson 	u32 seqno;
28826274f212SChris Wilson 
28834be17381SChris Wilson 	ring->hangcheck.deadlock++;
28846274f212SChris Wilson 
28856274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28864be17381SChris Wilson 	if (signaller == NULL)
28874be17381SChris Wilson 		return -1;
28884be17381SChris Wilson 
28894be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28904be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28916274f212SChris Wilson 		return -1;
28926274f212SChris Wilson 
28934be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28944be17381SChris Wilson 		return 1;
28954be17381SChris Wilson 
2896a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2897a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2898a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28994be17381SChris Wilson 		return -1;
29004be17381SChris Wilson 
29014be17381SChris Wilson 	return 0;
29026274f212SChris Wilson }
29036274f212SChris Wilson 
29046274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29056274f212SChris Wilson {
2906a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
29076274f212SChris Wilson 	int i;
29086274f212SChris Wilson 
29096274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
29104be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
29116274f212SChris Wilson }
29126274f212SChris Wilson 
2913ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2914a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
29151ec14ad3SChris Wilson {
29161ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
29171ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29189107e9d2SChris Wilson 	u32 tmp;
29199107e9d2SChris Wilson 
2920f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2921f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2922f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2923f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2924f260fe7bSMika Kuoppala 		}
2925f260fe7bSMika Kuoppala 
2926f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2927f260fe7bSMika Kuoppala 	}
29286274f212SChris Wilson 
29299107e9d2SChris Wilson 	if (IS_GEN2(dev))
2930f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29319107e9d2SChris Wilson 
29329107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29339107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29349107e9d2SChris Wilson 	 * and break the hang. This should work on
29359107e9d2SChris Wilson 	 * all but the second generation chipsets.
29369107e9d2SChris Wilson 	 */
29379107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29381ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
293958174462SMika Kuoppala 		i915_handle_error(dev, false,
294058174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29411ec14ad3SChris Wilson 				  ring->name);
29421ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2943f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29441ec14ad3SChris Wilson 	}
2945a24a11e6SChris Wilson 
29466274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29476274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29486274f212SChris Wilson 		default:
2949f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29506274f212SChris Wilson 		case 1:
295158174462SMika Kuoppala 			i915_handle_error(dev, false,
295258174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2953a24a11e6SChris Wilson 					  ring->name);
2954a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2955f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29566274f212SChris Wilson 		case 0:
2957f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29586274f212SChris Wilson 		}
29599107e9d2SChris Wilson 	}
29609107e9d2SChris Wilson 
2961f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2962a24a11e6SChris Wilson }
2963d1e61e7fSChris Wilson 
2964737b1506SChris Wilson /*
2965f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
296605407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
296705407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
296805407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
296905407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
297005407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2971f65d9421SBen Gamari  */
2972737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2973f65d9421SBen Gamari {
2974737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2975737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2976737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2977737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2978a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2979b4519513SChris Wilson 	int i;
298005407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29819107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29829107e9d2SChris Wilson #define BUSY 1
29839107e9d2SChris Wilson #define KICK 5
29849107e9d2SChris Wilson #define HUNG 20
2985893eead0SChris Wilson 
2986d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29873e0dc6b0SBen Widawsky 		return;
29883e0dc6b0SBen Widawsky 
2989b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
299050877445SChris Wilson 		u64 acthd;
299150877445SChris Wilson 		u32 seqno;
29929107e9d2SChris Wilson 		bool busy = true;
2993b4519513SChris Wilson 
29946274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29956274f212SChris Wilson 
299605407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
299705407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
299805407ff8SMika Kuoppala 
299905407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
300044cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
3001da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
3002da661464SMika Kuoppala 
30039107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
30049107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
3005094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3006f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
30079107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
30089107e9d2SChris Wilson 								  ring->name);
3009f4adcd24SDaniel Vetter 						else
3010f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3011f4adcd24SDaniel Vetter 								 ring->name);
30129107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
3013094f9a54SChris Wilson 					}
3014094f9a54SChris Wilson 					/* Safeguard against driver failure */
3015094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
30169107e9d2SChris Wilson 				} else
30179107e9d2SChris Wilson 					busy = false;
301805407ff8SMika Kuoppala 			} else {
30196274f212SChris Wilson 				/* We always increment the hangcheck score
30206274f212SChris Wilson 				 * if the ring is busy and still processing
30216274f212SChris Wilson 				 * the same request, so that no single request
30226274f212SChris Wilson 				 * can run indefinitely (such as a chain of
30236274f212SChris Wilson 				 * batches). The only time we do not increment
30246274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30256274f212SChris Wilson 				 * ring is in a legitimate wait for another
30266274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30276274f212SChris Wilson 				 * victim and we want to be sure we catch the
30286274f212SChris Wilson 				 * right culprit. Then every time we do kick
30296274f212SChris Wilson 				 * the ring, add a small increment to the
30306274f212SChris Wilson 				 * score so that we can catch a batch that is
30316274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30326274f212SChris Wilson 				 * for stalling the machine.
30339107e9d2SChris Wilson 				 */
3034ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3035ad8beaeaSMika Kuoppala 								    acthd);
3036ad8beaeaSMika Kuoppala 
3037ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3038da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3039f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3040f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3041f260fe7bSMika Kuoppala 					break;
3042f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3043ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30446274f212SChris Wilson 					break;
3045f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3046ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30476274f212SChris Wilson 					break;
3048f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3049ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30506274f212SChris Wilson 					stuck[i] = true;
30516274f212SChris Wilson 					break;
30526274f212SChris Wilson 				}
305305407ff8SMika Kuoppala 			}
30549107e9d2SChris Wilson 		} else {
3055da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3056da661464SMika Kuoppala 
30579107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30589107e9d2SChris Wilson 			 * attempts across multiple batches.
30599107e9d2SChris Wilson 			 */
30609107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30619107e9d2SChris Wilson 				ring->hangcheck.score--;
3062f260fe7bSMika Kuoppala 
3063f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3064cbb465e7SChris Wilson 		}
3065f65d9421SBen Gamari 
306605407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
306705407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30689107e9d2SChris Wilson 		busy_count += busy;
306905407ff8SMika Kuoppala 	}
307005407ff8SMika Kuoppala 
307105407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3072b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3073b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
307405407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3075a43adf07SChris Wilson 				 ring->name);
3076a43adf07SChris Wilson 			rings_hung++;
307705407ff8SMika Kuoppala 		}
307805407ff8SMika Kuoppala 	}
307905407ff8SMika Kuoppala 
308005407ff8SMika Kuoppala 	if (rings_hung)
308158174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
308205407ff8SMika Kuoppala 
308305407ff8SMika Kuoppala 	if (busy_count)
308405407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
308505407ff8SMika Kuoppala 		 * being added */
308610cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
308710cd45b6SMika Kuoppala }
308810cd45b6SMika Kuoppala 
308910cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
309010cd45b6SMika Kuoppala {
3091737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3092672e7b7cSChris Wilson 
3093d330a953SJani Nikula 	if (!i915.enable_hangcheck)
309410cd45b6SMika Kuoppala 		return;
309510cd45b6SMika Kuoppala 
3096737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3097737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3098737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3099737b1506SChris Wilson 	 */
3100737b1506SChris Wilson 
3101737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3102737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3103f65d9421SBen Gamari }
3104f65d9421SBen Gamari 
31051c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
310691738a95SPaulo Zanoni {
310791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
310891738a95SPaulo Zanoni 
310991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
311091738a95SPaulo Zanoni 		return;
311191738a95SPaulo Zanoni 
3112f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3113105b122eSPaulo Zanoni 
3114105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3115105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3116622364b6SPaulo Zanoni }
3117105b122eSPaulo Zanoni 
311891738a95SPaulo Zanoni /*
3119622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3120622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3121622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3122622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3123622364b6SPaulo Zanoni  *
3124622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
312591738a95SPaulo Zanoni  */
3126622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3127622364b6SPaulo Zanoni {
3128622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3129622364b6SPaulo Zanoni 
3130622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3131622364b6SPaulo Zanoni 		return;
3132622364b6SPaulo Zanoni 
3133622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
313491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
313591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
313691738a95SPaulo Zanoni }
313791738a95SPaulo Zanoni 
31387c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3139d18ea1b5SDaniel Vetter {
3140d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3141d18ea1b5SDaniel Vetter 
3142f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3143a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3144f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3145d18ea1b5SDaniel Vetter }
3146d18ea1b5SDaniel Vetter 
3147c0e09200SDave Airlie /* drm_dma.h hooks
3148c0e09200SDave Airlie */
3149be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3150036a4a7dSZhenyu Wang {
31512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3152036a4a7dSZhenyu Wang 
31530c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3154bdfcdb63SDaniel Vetter 
3155f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3156c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3157c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3158036a4a7dSZhenyu Wang 
31597c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3160c650156aSZhenyu Wang 
31611c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31627d99163dSBen Widawsky }
31637d99163dSBen Widawsky 
316470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
316570591a41SVille Syrjälä {
316670591a41SVille Syrjälä 	enum pipe pipe;
316770591a41SVille Syrjälä 
316870591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
316970591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
317070591a41SVille Syrjälä 
317170591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
317270591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
317370591a41SVille Syrjälä 
317470591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
317570591a41SVille Syrjälä }
317670591a41SVille Syrjälä 
31777e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31787e231dbeSJesse Barnes {
31792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31807e231dbeSJesse Barnes 
31817e231dbeSJesse Barnes 	/* VLV magic */
31827e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31837e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31847e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31857e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31867e231dbeSJesse Barnes 
31877c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31887e231dbeSJesse Barnes 
31897c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31907e231dbeSJesse Barnes 
319170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31927e231dbeSJesse Barnes }
31937e231dbeSJesse Barnes 
3194d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3195d6e3cca3SDaniel Vetter {
3196d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3197d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3198d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3199d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3200d6e3cca3SDaniel Vetter }
3201d6e3cca3SDaniel Vetter 
3202823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3203abd58f01SBen Widawsky {
3204abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3205abd58f01SBen Widawsky 	int pipe;
3206abd58f01SBen Widawsky 
3207abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3208abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3209abd58f01SBen Widawsky 
3210d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3211abd58f01SBen Widawsky 
3212055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3213f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3214813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3215f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3216abd58f01SBen Widawsky 
3217f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3218f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3219f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3220abd58f01SBen Widawsky 
32211c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3222abd58f01SBen Widawsky }
3223abd58f01SBen Widawsky 
3224d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3225d49bdb0eSPaulo Zanoni {
32261180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3227d49bdb0eSPaulo Zanoni 
322813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3229d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
32301180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3231d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
32321180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
323313321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3234d49bdb0eSPaulo Zanoni }
3235d49bdb0eSPaulo Zanoni 
323643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
323743f328d7SVille Syrjälä {
323843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
323943f328d7SVille Syrjälä 
324043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
324143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
324243f328d7SVille Syrjälä 
3243d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
324443f328d7SVille Syrjälä 
324543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
324643f328d7SVille Syrjälä 
324743f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
324843f328d7SVille Syrjälä 
324970591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
325043f328d7SVille Syrjälä }
325143f328d7SVille Syrjälä 
325282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
325382a28bcfSDaniel Vetter {
32542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
325582a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3256fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
325782a28bcfSDaniel Vetter 
325882a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3259fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3260b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3261cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3262fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
326382a28bcfSDaniel Vetter 	} else {
3264fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3265b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3266cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3267fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
326882a28bcfSDaniel Vetter 	}
326982a28bcfSDaniel Vetter 
3270fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
327182a28bcfSDaniel Vetter 
32727fe0b973SKeith Packard 	/*
32737fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32747fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32757fe0b973SKeith Packard 	 *
32767fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32777fe0b973SKeith Packard 	 */
32787fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32797fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32807fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32817fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32827fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32837fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32847fe0b973SKeith Packard }
32857fe0b973SKeith Packard 
3286d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3287d46da437SPaulo Zanoni {
32882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
328982a28bcfSDaniel Vetter 	u32 mask;
3290d46da437SPaulo Zanoni 
3291692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3292692a04cfSDaniel Vetter 		return;
3293692a04cfSDaniel Vetter 
3294105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32955c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3296105b122eSPaulo Zanoni 	else
32975c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32988664281bSPaulo Zanoni 
3299337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3300d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3301d46da437SPaulo Zanoni }
3302d46da437SPaulo Zanoni 
33030a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33040a9a8c91SDaniel Vetter {
33050a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
33060a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33070a9a8c91SDaniel Vetter 
33080a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33090a9a8c91SDaniel Vetter 
33100a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3311040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33120a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
331335a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
331435a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33150a9a8c91SDaniel Vetter 	}
33160a9a8c91SDaniel Vetter 
33170a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33180a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33190a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33200a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33210a9a8c91SDaniel Vetter 	} else {
33220a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33230a9a8c91SDaniel Vetter 	}
33240a9a8c91SDaniel Vetter 
332535079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33260a9a8c91SDaniel Vetter 
33270a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
332878e68d36SImre Deak 		/*
332978e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
333078e68d36SImre Deak 		 * itself is enabled/disabled.
333178e68d36SImre Deak 		 */
33320a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33330a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33340a9a8c91SDaniel Vetter 
3335605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
333635079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33370a9a8c91SDaniel Vetter 	}
33380a9a8c91SDaniel Vetter }
33390a9a8c91SDaniel Vetter 
3340f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3341036a4a7dSZhenyu Wang {
33422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33438e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33448e76f8dcSPaulo Zanoni 
33458e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33468e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33478e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33488e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33495c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33508e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33515c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33528e76f8dcSPaulo Zanoni 	} else {
33538e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3354ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33555b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33565b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33575b3a856bSDaniel Vetter 				DE_POISON);
33585c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33595c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33608e76f8dcSPaulo Zanoni 	}
3361036a4a7dSZhenyu Wang 
33621ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3363036a4a7dSZhenyu Wang 
33640c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33650c841212SPaulo Zanoni 
3366622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3367622364b6SPaulo Zanoni 
336835079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3369036a4a7dSZhenyu Wang 
33700a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3371036a4a7dSZhenyu Wang 
3372d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33737fe0b973SKeith Packard 
3374f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33756005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33766005ce42SDaniel Vetter 		 *
33776005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33784bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33794bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3380d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3381f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3382d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3383f97108d1SJesse Barnes 	}
3384f97108d1SJesse Barnes 
3385036a4a7dSZhenyu Wang 	return 0;
3386036a4a7dSZhenyu Wang }
3387036a4a7dSZhenyu Wang 
3388f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3389f8b79e58SImre Deak {
3390f8b79e58SImre Deak 	u32 pipestat_mask;
3391f8b79e58SImre Deak 	u32 iir_mask;
3392120dda4fSVille Syrjälä 	enum pipe pipe;
3393f8b79e58SImre Deak 
3394f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3395f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3396f8b79e58SImre Deak 
3397120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3398120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3399f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3400f8b79e58SImre Deak 
3401f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3402f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3403f8b79e58SImre Deak 
3404120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3405120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3406120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3407f8b79e58SImre Deak 
3408f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3409f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3410f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3411120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3412120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3413f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3414f8b79e58SImre Deak 
3415f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3416f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3417f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
341876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
341976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3420f8b79e58SImre Deak }
3421f8b79e58SImre Deak 
3422f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3423f8b79e58SImre Deak {
3424f8b79e58SImre Deak 	u32 pipestat_mask;
3425f8b79e58SImre Deak 	u32 iir_mask;
3426120dda4fSVille Syrjälä 	enum pipe pipe;
3427f8b79e58SImre Deak 
3428f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3429f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34306c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3431120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3432120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3433f8b79e58SImre Deak 
3434f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3435f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
343676e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3437f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3438f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3439f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3440f8b79e58SImre Deak 
3441f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3442f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3443f8b79e58SImre Deak 
3444120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3445120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3446120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3447f8b79e58SImre Deak 
3448f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3449f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3450120dda4fSVille Syrjälä 
3451120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3452120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3453f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3454f8b79e58SImre Deak }
3455f8b79e58SImre Deak 
3456f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3457f8b79e58SImre Deak {
3458f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3459f8b79e58SImre Deak 
3460f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3461f8b79e58SImre Deak 		return;
3462f8b79e58SImre Deak 
3463f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3464f8b79e58SImre Deak 
3465950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3466f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3467f8b79e58SImre Deak }
3468f8b79e58SImre Deak 
3469f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3470f8b79e58SImre Deak {
3471f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3472f8b79e58SImre Deak 
3473f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3474f8b79e58SImre Deak 		return;
3475f8b79e58SImre Deak 
3476f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3477f8b79e58SImre Deak 
3478950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3479f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3480f8b79e58SImre Deak }
3481f8b79e58SImre Deak 
34820e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34837e231dbeSJesse Barnes {
3484f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34857e231dbeSJesse Barnes 
348620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
348720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
348820afbda2SDaniel Vetter 
34897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
349076e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
349176e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
349276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
349376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34947e231dbeSJesse Barnes 
3495b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3496b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3497d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3498f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3499f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3500d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
35010e6c9a9eSVille Syrjälä }
35020e6c9a9eSVille Syrjälä 
35030e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35040e6c9a9eSVille Syrjälä {
35050e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35060e6c9a9eSVille Syrjälä 
35070e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
35087e231dbeSJesse Barnes 
35090a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35107e231dbeSJesse Barnes 
35117e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
35127e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
35137e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35147e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35157e231dbeSJesse Barnes #endif
35167e231dbeSJesse Barnes 
35177e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
351820afbda2SDaniel Vetter 
351920afbda2SDaniel Vetter 	return 0;
352020afbda2SDaniel Vetter }
352120afbda2SDaniel Vetter 
3522abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3523abd58f01SBen Widawsky {
3524abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3525abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3526abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
352773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3528abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
352973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
353073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3531abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
353273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
353373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
353473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3535abd58f01SBen Widawsky 		0,
353673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
353773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3538abd58f01SBen Widawsky 		};
3539abd58f01SBen Widawsky 
35400961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35419a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35429a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
354378e68d36SImre Deak 	/*
354478e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
354578e68d36SImre Deak 	 * is enabled/disabled.
354678e68d36SImre Deak 	 */
354778e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
35489a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3549abd58f01SBen Widawsky }
3550abd58f01SBen Widawsky 
3551abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3552abd58f01SBen Widawsky {
3553770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3554770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3555abd58f01SBen Widawsky 	int pipe;
355688e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3557770de83dSDamien Lespiau 
355888e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3559770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3560770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
356188e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
356288e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
356388e04703SJesse Barnes 	} else
3564770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3565770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3566770de83dSDamien Lespiau 
3567770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3568770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3569770de83dSDamien Lespiau 
357013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
357113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
357213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3573abd58f01SBen Widawsky 
3574055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3575f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3576813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3577813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3578813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
357935079899SPaulo Zanoni 					  de_pipe_enables);
3580abd58f01SBen Widawsky 
358188e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3582abd58f01SBen Widawsky }
3583abd58f01SBen Widawsky 
3584abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3585abd58f01SBen Widawsky {
3586abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3587abd58f01SBen Widawsky 
3588622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3589622364b6SPaulo Zanoni 
3590abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3591abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3592abd58f01SBen Widawsky 
3593abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3594abd58f01SBen Widawsky 
3595abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3596abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3597abd58f01SBen Widawsky 
3598abd58f01SBen Widawsky 	return 0;
3599abd58f01SBen Widawsky }
3600abd58f01SBen Widawsky 
360143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
360243f328d7SVille Syrjälä {
360343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
360443f328d7SVille Syrjälä 
3605c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
360643f328d7SVille Syrjälä 
360743f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
360843f328d7SVille Syrjälä 
360943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
361043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
361143f328d7SVille Syrjälä 
361243f328d7SVille Syrjälä 	return 0;
361343f328d7SVille Syrjälä }
361443f328d7SVille Syrjälä 
3615abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3616abd58f01SBen Widawsky {
3617abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3618abd58f01SBen Widawsky 
3619abd58f01SBen Widawsky 	if (!dev_priv)
3620abd58f01SBen Widawsky 		return;
3621abd58f01SBen Widawsky 
3622823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3623abd58f01SBen Widawsky }
3624abd58f01SBen Widawsky 
36258ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36268ea0be4fSVille Syrjälä {
36278ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36288ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36298ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36308ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36318ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36328ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36338ea0be4fSVille Syrjälä 
36348ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36358ea0be4fSVille Syrjälä 
3636c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
36378ea0be4fSVille Syrjälä }
36388ea0be4fSVille Syrjälä 
36397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36407e231dbeSJesse Barnes {
36412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36427e231dbeSJesse Barnes 
36437e231dbeSJesse Barnes 	if (!dev_priv)
36447e231dbeSJesse Barnes 		return;
36457e231dbeSJesse Barnes 
3646843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3647843d0e7dSImre Deak 
3648893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3649893fce8eSVille Syrjälä 
36507e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3651f8b79e58SImre Deak 
36528ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36537e231dbeSJesse Barnes }
36547e231dbeSJesse Barnes 
365543f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
365643f328d7SVille Syrjälä {
365743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
365843f328d7SVille Syrjälä 
365943f328d7SVille Syrjälä 	if (!dev_priv)
366043f328d7SVille Syrjälä 		return;
366143f328d7SVille Syrjälä 
366243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
366343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
366443f328d7SVille Syrjälä 
3665a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
366643f328d7SVille Syrjälä 
3667a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
366843f328d7SVille Syrjälä 
3669c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
367043f328d7SVille Syrjälä }
367143f328d7SVille Syrjälä 
3672f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3673036a4a7dSZhenyu Wang {
36742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36754697995bSJesse Barnes 
36764697995bSJesse Barnes 	if (!dev_priv)
36774697995bSJesse Barnes 		return;
36784697995bSJesse Barnes 
3679be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3680036a4a7dSZhenyu Wang }
3681036a4a7dSZhenyu Wang 
3682c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3683c2798b19SChris Wilson {
36842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3685c2798b19SChris Wilson 	int pipe;
3686c2798b19SChris Wilson 
3687055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3688c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3689c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3690c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3691c2798b19SChris Wilson 	POSTING_READ16(IER);
3692c2798b19SChris Wilson }
3693c2798b19SChris Wilson 
3694c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3695c2798b19SChris Wilson {
36962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3697c2798b19SChris Wilson 
3698c2798b19SChris Wilson 	I915_WRITE16(EMR,
3699c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3700c2798b19SChris Wilson 
3701c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3702c2798b19SChris Wilson 	dev_priv->irq_mask =
3703c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3704c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3705c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3706c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3707c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3708c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3709c2798b19SChris Wilson 
3710c2798b19SChris Wilson 	I915_WRITE16(IER,
3711c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3712c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3713c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3714c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3715c2798b19SChris Wilson 	POSTING_READ16(IER);
3716c2798b19SChris Wilson 
3717379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3718379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3719d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3720755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3721755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3722d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3723379ef82dSDaniel Vetter 
3724c2798b19SChris Wilson 	return 0;
3725c2798b19SChris Wilson }
3726c2798b19SChris Wilson 
372790a72f87SVille Syrjälä /*
372890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
372990a72f87SVille Syrjälä  */
373090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37311f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
373290a72f87SVille Syrjälä {
37332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37341f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
373590a72f87SVille Syrjälä 
37368d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
373790a72f87SVille Syrjälä 		return false;
373890a72f87SVille Syrjälä 
373990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3740d6bbafa1SChris Wilson 		goto check_page_flip;
374190a72f87SVille Syrjälä 
374290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
374390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
374490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
374590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
374690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
374790a72f87SVille Syrjälä 	 */
374890a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3749d6bbafa1SChris Wilson 		goto check_page_flip;
375090a72f87SVille Syrjälä 
37517d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
375290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
375390a72f87SVille Syrjälä 	return true;
3754d6bbafa1SChris Wilson 
3755d6bbafa1SChris Wilson check_page_flip:
3756d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3757d6bbafa1SChris Wilson 	return false;
375890a72f87SVille Syrjälä }
375990a72f87SVille Syrjälä 
3760ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3761c2798b19SChris Wilson {
376245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3764c2798b19SChris Wilson 	u16 iir, new_iir;
3765c2798b19SChris Wilson 	u32 pipe_stats[2];
3766c2798b19SChris Wilson 	int pipe;
3767c2798b19SChris Wilson 	u16 flip_mask =
3768c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3769c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3770c2798b19SChris Wilson 
3771c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3772c2798b19SChris Wilson 	if (iir == 0)
3773c2798b19SChris Wilson 		return IRQ_NONE;
3774c2798b19SChris Wilson 
3775c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3776c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3777c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3778c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3779c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3780c2798b19SChris Wilson 		 */
3781222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3782c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3783aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3784c2798b19SChris Wilson 
3785055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3786c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3787c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3788c2798b19SChris Wilson 
3789c2798b19SChris Wilson 			/*
3790c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3791c2798b19SChris Wilson 			 */
37922d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3793c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3794c2798b19SChris Wilson 		}
3795222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3796c2798b19SChris Wilson 
3797c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3798c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3799c2798b19SChris Wilson 
3800c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3801c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3802c2798b19SChris Wilson 
3803055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38041f1c2e24SVille Syrjälä 			int plane = pipe;
38053a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38061f1c2e24SVille Syrjälä 				plane = !plane;
38071f1c2e24SVille Syrjälä 
38084356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38091f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38101f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3811c2798b19SChris Wilson 
38124356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3813277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38142d9d2b0bSVille Syrjälä 
38151f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38161f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38171f7247c0SDaniel Vetter 								    pipe);
38184356d586SDaniel Vetter 		}
3819c2798b19SChris Wilson 
3820c2798b19SChris Wilson 		iir = new_iir;
3821c2798b19SChris Wilson 	}
3822c2798b19SChris Wilson 
3823c2798b19SChris Wilson 	return IRQ_HANDLED;
3824c2798b19SChris Wilson }
3825c2798b19SChris Wilson 
3826c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3827c2798b19SChris Wilson {
38282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3829c2798b19SChris Wilson 	int pipe;
3830c2798b19SChris Wilson 
3831055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3832c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3833c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3834c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3835c2798b19SChris Wilson 	}
3836c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3837c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3838c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3839c2798b19SChris Wilson }
3840c2798b19SChris Wilson 
3841a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3842a266c7d5SChris Wilson {
38432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3844a266c7d5SChris Wilson 	int pipe;
3845a266c7d5SChris Wilson 
3846a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3847a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3848a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3849a266c7d5SChris Wilson 	}
3850a266c7d5SChris Wilson 
385100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3852055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3853a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3854a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3855a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3856a266c7d5SChris Wilson 	POSTING_READ(IER);
3857a266c7d5SChris Wilson }
3858a266c7d5SChris Wilson 
3859a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3860a266c7d5SChris Wilson {
38612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
386238bde180SChris Wilson 	u32 enable_mask;
3863a266c7d5SChris Wilson 
386438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
386538bde180SChris Wilson 
386638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
386738bde180SChris Wilson 	dev_priv->irq_mask =
386838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
386938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
387038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
387138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
387238bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
387338bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
387438bde180SChris Wilson 
387538bde180SChris Wilson 	enable_mask =
387638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
387738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
387838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
387938bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
388038bde180SChris Wilson 		I915_USER_INTERRUPT;
388138bde180SChris Wilson 
3882a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
388320afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
388420afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
388520afbda2SDaniel Vetter 
3886a266c7d5SChris Wilson 		/* Enable in IER... */
3887a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3888a266c7d5SChris Wilson 		/* and unmask in IMR */
3889a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3890a266c7d5SChris Wilson 	}
3891a266c7d5SChris Wilson 
3892a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3893a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3894a266c7d5SChris Wilson 	POSTING_READ(IER);
3895a266c7d5SChris Wilson 
3896f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
389720afbda2SDaniel Vetter 
3898379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3899379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3900d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3901755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3902755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3903d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3904379ef82dSDaniel Vetter 
390520afbda2SDaniel Vetter 	return 0;
390620afbda2SDaniel Vetter }
390720afbda2SDaniel Vetter 
390890a72f87SVille Syrjälä /*
390990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
391090a72f87SVille Syrjälä  */
391190a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
391290a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
391390a72f87SVille Syrjälä {
39142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
391590a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
391690a72f87SVille Syrjälä 
39178d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
391890a72f87SVille Syrjälä 		return false;
391990a72f87SVille Syrjälä 
392090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3921d6bbafa1SChris Wilson 		goto check_page_flip;
392290a72f87SVille Syrjälä 
392390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
392490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
392590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
392690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
392790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
392890a72f87SVille Syrjälä 	 */
392990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3930d6bbafa1SChris Wilson 		goto check_page_flip;
393190a72f87SVille Syrjälä 
39327d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
393390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
393490a72f87SVille Syrjälä 	return true;
3935d6bbafa1SChris Wilson 
3936d6bbafa1SChris Wilson check_page_flip:
3937d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3938d6bbafa1SChris Wilson 	return false;
393990a72f87SVille Syrjälä }
394090a72f87SVille Syrjälä 
3941ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3942a266c7d5SChris Wilson {
394345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39458291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
394638bde180SChris Wilson 	u32 flip_mask =
394738bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
394838bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
394938bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3950a266c7d5SChris Wilson 
3951a266c7d5SChris Wilson 	iir = I915_READ(IIR);
395238bde180SChris Wilson 	do {
395338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39548291ee90SChris Wilson 		bool blc_event = false;
3955a266c7d5SChris Wilson 
3956a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3957a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3958a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3959a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3960a266c7d5SChris Wilson 		 */
3961222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3962a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3963aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3964a266c7d5SChris Wilson 
3965055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3966a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3967a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3968a266c7d5SChris Wilson 
396938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3970a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3971a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
397238bde180SChris Wilson 				irq_received = true;
3973a266c7d5SChris Wilson 			}
3974a266c7d5SChris Wilson 		}
3975222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 		if (!irq_received)
3978a266c7d5SChris Wilson 			break;
3979a266c7d5SChris Wilson 
3980a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
398116c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
398216c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
398316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3984a266c7d5SChris Wilson 
398538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3986a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3987a266c7d5SChris Wilson 
3988a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3989a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3990a266c7d5SChris Wilson 
3991055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
399238bde180SChris Wilson 			int plane = pipe;
39933a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
399438bde180SChris Wilson 				plane = !plane;
39955e2032d4SVille Syrjälä 
399690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
399790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
399890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3999a266c7d5SChris Wilson 
4000a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4001a266c7d5SChris Wilson 				blc_event = true;
40024356d586SDaniel Vetter 
40034356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4004277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40052d9d2b0bSVille Syrjälä 
40061f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40071f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40081f7247c0SDaniel Vetter 								    pipe);
4009a266c7d5SChris Wilson 		}
4010a266c7d5SChris Wilson 
4011a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4012a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4013a266c7d5SChris Wilson 
4014a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4015a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4016a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4017a266c7d5SChris Wilson 		 * we would never get another interrupt.
4018a266c7d5SChris Wilson 		 *
4019a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4020a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4021a266c7d5SChris Wilson 		 * another one.
4022a266c7d5SChris Wilson 		 *
4023a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4024a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4025a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4026a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4027a266c7d5SChris Wilson 		 * stray interrupts.
4028a266c7d5SChris Wilson 		 */
402938bde180SChris Wilson 		ret = IRQ_HANDLED;
4030a266c7d5SChris Wilson 		iir = new_iir;
403138bde180SChris Wilson 	} while (iir & ~flip_mask);
4032a266c7d5SChris Wilson 
4033a266c7d5SChris Wilson 	return ret;
4034a266c7d5SChris Wilson }
4035a266c7d5SChris Wilson 
4036a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4037a266c7d5SChris Wilson {
40382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4039a266c7d5SChris Wilson 	int pipe;
4040a266c7d5SChris Wilson 
4041a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4042a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4043a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4044a266c7d5SChris Wilson 	}
4045a266c7d5SChris Wilson 
404600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4047055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
404855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4049a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
405055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
405155b39755SChris Wilson 	}
4052a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4053a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4054a266c7d5SChris Wilson 
4055a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4056a266c7d5SChris Wilson }
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4059a266c7d5SChris Wilson {
40602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4061a266c7d5SChris Wilson 	int pipe;
4062a266c7d5SChris Wilson 
4063a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4064a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4065a266c7d5SChris Wilson 
4066a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4067055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4068a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4069a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4070a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4071a266c7d5SChris Wilson 	POSTING_READ(IER);
4072a266c7d5SChris Wilson }
4073a266c7d5SChris Wilson 
4074a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4075a266c7d5SChris Wilson {
40762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4077bbba0a97SChris Wilson 	u32 enable_mask;
4078a266c7d5SChris Wilson 	u32 error_mask;
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4081bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4082adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4083bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4084bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4085bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4086bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4087bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4088bbba0a97SChris Wilson 
4089bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
409021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4092bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4093bbba0a97SChris Wilson 
4094bbba0a97SChris Wilson 	if (IS_G4X(dev))
4095bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4096a266c7d5SChris Wilson 
4097b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4098b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4099d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4100755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4101755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4102755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4103d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4104a266c7d5SChris Wilson 
4105a266c7d5SChris Wilson 	/*
4106a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4107a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4108a266c7d5SChris Wilson 	 */
4109a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4110a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4111a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4112a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4113a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4114a266c7d5SChris Wilson 	} else {
4115a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4116a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4117a266c7d5SChris Wilson 	}
4118a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4119a266c7d5SChris Wilson 
4120a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4121a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4122a266c7d5SChris Wilson 	POSTING_READ(IER);
4123a266c7d5SChris Wilson 
412420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
412520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
412620afbda2SDaniel Vetter 
4127f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
412820afbda2SDaniel Vetter 
412920afbda2SDaniel Vetter 	return 0;
413020afbda2SDaniel Vetter }
413120afbda2SDaniel Vetter 
4132bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
413320afbda2SDaniel Vetter {
41342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4135cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
413620afbda2SDaniel Vetter 	u32 hotplug_en;
413720afbda2SDaniel Vetter 
4138b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4139b5ea2d56SDaniel Vetter 
4140bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4141bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4142adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4143e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4144b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
4145cd569aedSEgbert Eich 		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4146cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4147a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4148a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4149a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4150a266c7d5SChris Wilson 	*/
4151a266c7d5SChris Wilson 	if (IS_G4X(dev))
4152a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
415385fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4154a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4155a266c7d5SChris Wilson 
4156a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4157a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4158a266c7d5SChris Wilson }
4159a266c7d5SChris Wilson 
4160ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4161a266c7d5SChris Wilson {
416245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4164a266c7d5SChris Wilson 	u32 iir, new_iir;
4165a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4166a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
416721ad8330SVille Syrjälä 	u32 flip_mask =
416821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
416921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4170a266c7d5SChris Wilson 
4171a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4172a266c7d5SChris Wilson 
4173a266c7d5SChris Wilson 	for (;;) {
4174501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41752c8ba29fSChris Wilson 		bool blc_event = false;
41762c8ba29fSChris Wilson 
4177a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4178a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4179a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4180a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4181a266c7d5SChris Wilson 		 */
4182222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4183a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4184aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4185a266c7d5SChris Wilson 
4186055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4187a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4188a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4189a266c7d5SChris Wilson 
4190a266c7d5SChris Wilson 			/*
4191a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4192a266c7d5SChris Wilson 			 */
4193a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4194a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4195501e01d7SVille Syrjälä 				irq_received = true;
4196a266c7d5SChris Wilson 			}
4197a266c7d5SChris Wilson 		}
4198222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4199a266c7d5SChris Wilson 
4200a266c7d5SChris Wilson 		if (!irq_received)
4201a266c7d5SChris Wilson 			break;
4202a266c7d5SChris Wilson 
4203a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4204a266c7d5SChris Wilson 
4205a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
420616c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
420716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4208a266c7d5SChris Wilson 
420921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4210a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4211a266c7d5SChris Wilson 
4212a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4213a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4214a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4215a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4216a266c7d5SChris Wilson 
4217055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42182c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
421990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
422090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4221a266c7d5SChris Wilson 
4222a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4223a266c7d5SChris Wilson 				blc_event = true;
42244356d586SDaniel Vetter 
42254356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4226277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4227a266c7d5SChris Wilson 
42281f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42291f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42302d9d2b0bSVille Syrjälä 		}
4231a266c7d5SChris Wilson 
4232a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4233a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4234a266c7d5SChris Wilson 
4235515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4236515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4237515ac2bbSDaniel Vetter 
4238a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4239a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4240a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4241a266c7d5SChris Wilson 		 * we would never get another interrupt.
4242a266c7d5SChris Wilson 		 *
4243a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4244a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4245a266c7d5SChris Wilson 		 * another one.
4246a266c7d5SChris Wilson 		 *
4247a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4248a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4249a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4250a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4251a266c7d5SChris Wilson 		 * stray interrupts.
4252a266c7d5SChris Wilson 		 */
4253a266c7d5SChris Wilson 		iir = new_iir;
4254a266c7d5SChris Wilson 	}
4255a266c7d5SChris Wilson 
4256a266c7d5SChris Wilson 	return ret;
4257a266c7d5SChris Wilson }
4258a266c7d5SChris Wilson 
4259a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4260a266c7d5SChris Wilson {
42612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4262a266c7d5SChris Wilson 	int pipe;
4263a266c7d5SChris Wilson 
4264a266c7d5SChris Wilson 	if (!dev_priv)
4265a266c7d5SChris Wilson 		return;
4266a266c7d5SChris Wilson 
4267a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4268a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4269a266c7d5SChris Wilson 
4270a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4271055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4272a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4273a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4274a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4275a266c7d5SChris Wilson 
4276055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4277a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4278a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4279a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4280a266c7d5SChris Wilson }
4281a266c7d5SChris Wilson 
42824cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4283ac4c16c5SEgbert Eich {
42846323751dSImre Deak 	struct drm_i915_private *dev_priv =
42856323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42866323751dSImre Deak 			     hotplug_reenable_work.work);
4287ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4288ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4289ac4c16c5SEgbert Eich 	int i;
4290ac4c16c5SEgbert Eich 
42916323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42926323751dSImre Deak 
42934cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4294ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4295ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4296ac4c16c5SEgbert Eich 
4297ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4298ac4c16c5SEgbert Eich 			continue;
4299ac4c16c5SEgbert Eich 
4300ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4301ac4c16c5SEgbert Eich 
4302ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4303ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4304ac4c16c5SEgbert Eich 
4305ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4306ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4307ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4308c23cc417SJani Nikula 							 connector->name);
4309ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4310ac4c16c5SEgbert Eich 				if (!connector->polled)
4311ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4312ac4c16c5SEgbert Eich 			}
4313ac4c16c5SEgbert Eich 		}
4314ac4c16c5SEgbert Eich 	}
4315ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4316ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
43174cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43186323751dSImre Deak 
43196323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4320ac4c16c5SEgbert Eich }
4321ac4c16c5SEgbert Eich 
4322fca52a55SDaniel Vetter /**
4323fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4324fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4325fca52a55SDaniel Vetter  *
4326fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4327fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4328fca52a55SDaniel Vetter  */
4329b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4330f71d4af4SJesse Barnes {
4331b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43328b2e326dSChris Wilson 
43338b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
433413cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4335c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4336a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43378b2e326dSChris Wilson 
4338a6706b45SDeepak S 	/* Let's track the enabled rps events */
4339b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43406c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
434131685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
434231685c25SDeepak S 	else
4343a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4344a6706b45SDeepak S 
4345737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4346737b1506SChris Wilson 			  i915_hangcheck_elapsed);
43476323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
43484cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
434961bac78eSDaniel Vetter 
435097a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43519ee32feaSDaniel Vetter 
4352b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43534cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43544cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4355b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4356f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4357f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4358391f75e2SVille Syrjälä 	} else {
4359391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4360391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4361f71d4af4SJesse Barnes 	}
4362f71d4af4SJesse Barnes 
436321da2700SVille Syrjälä 	/*
436421da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
436521da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
436621da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
436721da2700SVille Syrjälä 	 */
4368b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
436921da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
437021da2700SVille Syrjälä 
4371c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4372f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4373f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4374c2baf4b7SVille Syrjälä 	}
4375f71d4af4SJesse Barnes 
4376b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
437743f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
437843f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
437943f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
438043f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
438143f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
438243f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
438343f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4384b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43857e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43867e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43877e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43887e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43897e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43907e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4391fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4392b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4393abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4394723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4395abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4396abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4397abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4398abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4399abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4400f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4401f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4402723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4403f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4404f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4405f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4406f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
440782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4408f71d4af4SJesse Barnes 	} else {
4409b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4410c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4411c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4412c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4413c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4414b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4415a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4416a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4417a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4418a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4419c2798b19SChris Wilson 		} else {
4420a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4421a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4422a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4423a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4424c2798b19SChris Wilson 		}
4425778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4426778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4427f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4428f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4429f71d4af4SJesse Barnes 	}
4430f71d4af4SJesse Barnes }
443120afbda2SDaniel Vetter 
4432fca52a55SDaniel Vetter /**
4433fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4434fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4435fca52a55SDaniel Vetter  *
4436fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4437fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4438fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4439fca52a55SDaniel Vetter  * obeyed.
4440fca52a55SDaniel Vetter  *
4441fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4442fca52a55SDaniel Vetter  * in the driver load and resume code.
4443fca52a55SDaniel Vetter  */
4444b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
444520afbda2SDaniel Vetter {
4446b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4447821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4448821450c6SEgbert Eich 	struct drm_connector *connector;
4449821450c6SEgbert Eich 	int i;
445020afbda2SDaniel Vetter 
4451821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4452821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4453821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4454821450c6SEgbert Eich 	}
4455821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4456821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4457821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44580e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44590e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44600e32b39cSDave Airlie 		if (intel_connector->mst_port)
4461821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4462821450c6SEgbert Eich 	}
4463b5ea2d56SDaniel Vetter 
4464b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4465b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4466d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
446720afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
446820afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4469d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
447020afbda2SDaniel Vetter }
4471c67a470bSPaulo Zanoni 
4472fca52a55SDaniel Vetter /**
4473fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4474fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4475fca52a55SDaniel Vetter  *
4476fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4477fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4478fca52a55SDaniel Vetter  *
4479fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4480fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4481fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4482fca52a55SDaniel Vetter  */
44832aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44842aeb7d3aSDaniel Vetter {
44852aeb7d3aSDaniel Vetter 	/*
44862aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44872aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44882aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44892aeb7d3aSDaniel Vetter 	 */
44902aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44912aeb7d3aSDaniel Vetter 
44922aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44932aeb7d3aSDaniel Vetter }
44942aeb7d3aSDaniel Vetter 
4495fca52a55SDaniel Vetter /**
4496fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4497fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4498fca52a55SDaniel Vetter  *
4499fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4500fca52a55SDaniel Vetter  * resources acquired in the init functions.
4501fca52a55SDaniel Vetter  */
45022aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45032aeb7d3aSDaniel Vetter {
45042aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
45052aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
45062aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45072aeb7d3aSDaniel Vetter }
45082aeb7d3aSDaniel Vetter 
4509fca52a55SDaniel Vetter /**
4510fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4511fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4512fca52a55SDaniel Vetter  *
4513fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4514fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4515fca52a55SDaniel Vetter  */
4516b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4517c67a470bSPaulo Zanoni {
4518b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45192aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4520c67a470bSPaulo Zanoni }
4521c67a470bSPaulo Zanoni 
4522fca52a55SDaniel Vetter /**
4523fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4524fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4525fca52a55SDaniel Vetter  *
4526fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4527fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4528fca52a55SDaniel Vetter  */
4529b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4530c67a470bSPaulo Zanoni {
45312aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4532b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4533b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4534c67a470bSPaulo Zanoni }
4535