1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 83995b6762SChris Wilson static void 84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 85036a4a7dSZhenyu Wang { 864bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 874bc9d430SDaniel Vetter 881ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 891ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 901ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 913143a2bfSChris Wilson POSTING_READ(DEIMR); 92036a4a7dSZhenyu Wang } 93036a4a7dSZhenyu Wang } 94036a4a7dSZhenyu Wang 950ff9800aSPaulo Zanoni static void 96f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 984bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 994bc9d430SDaniel Vetter 1001ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1011ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1021ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1033143a2bfSChris Wilson POSTING_READ(DEIMR); 104036a4a7dSZhenyu Wang } 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang 1078664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1088664281bSPaulo Zanoni { 1098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1108664281bSPaulo Zanoni struct intel_crtc *crtc; 1118664281bSPaulo Zanoni enum pipe pipe; 1128664281bSPaulo Zanoni 1134bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1144bc9d430SDaniel Vetter 1158664281bSPaulo Zanoni for_each_pipe(pipe) { 1168664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1178664281bSPaulo Zanoni 1188664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 1198664281bSPaulo Zanoni return false; 1208664281bSPaulo Zanoni } 1218664281bSPaulo Zanoni 1228664281bSPaulo Zanoni return true; 1238664281bSPaulo Zanoni } 1248664281bSPaulo Zanoni 1258664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 1268664281bSPaulo Zanoni { 1278664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1288664281bSPaulo Zanoni enum pipe pipe; 1298664281bSPaulo Zanoni struct intel_crtc *crtc; 1308664281bSPaulo Zanoni 131*fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 132*fee884edSDaniel Vetter 1338664281bSPaulo Zanoni for_each_pipe(pipe) { 1348664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1358664281bSPaulo Zanoni 1368664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 1378664281bSPaulo Zanoni return false; 1388664281bSPaulo Zanoni } 1398664281bSPaulo Zanoni 1408664281bSPaulo Zanoni return true; 1418664281bSPaulo Zanoni } 1428664281bSPaulo Zanoni 1438664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 1448664281bSPaulo Zanoni enum pipe pipe, bool enable) 1458664281bSPaulo Zanoni { 1468664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1478664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 1488664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 1498664281bSPaulo Zanoni 1508664281bSPaulo Zanoni if (enable) 1518664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1528664281bSPaulo Zanoni else 1538664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1548664281bSPaulo Zanoni } 1558664281bSPaulo Zanoni 1568664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 1578664281bSPaulo Zanoni bool enable) 1588664281bSPaulo Zanoni { 1598664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1608664281bSPaulo Zanoni 1618664281bSPaulo Zanoni if (enable) { 1628664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 1638664281bSPaulo Zanoni return; 1648664281bSPaulo Zanoni 1658664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A | 1668664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_B | 1678664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_C); 1688664281bSPaulo Zanoni 1698664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 1708664281bSPaulo Zanoni } else { 1718664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 1728664281bSPaulo Zanoni } 1738664281bSPaulo Zanoni } 1748664281bSPaulo Zanoni 175*fee884edSDaniel Vetter /** 176*fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 177*fee884edSDaniel Vetter * @dev_priv: driver private 178*fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 179*fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 180*fee884edSDaniel Vetter */ 181*fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 182*fee884edSDaniel Vetter uint32_t interrupt_mask, 183*fee884edSDaniel Vetter uint32_t enabled_irq_mask) 184*fee884edSDaniel Vetter { 185*fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 186*fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 187*fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 188*fee884edSDaniel Vetter 189*fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 190*fee884edSDaniel Vetter 191*fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 192*fee884edSDaniel Vetter POSTING_READ(SDEIMR); 193*fee884edSDaniel Vetter } 194*fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 195*fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 196*fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 197*fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 198*fee884edSDaniel Vetter 1998664281bSPaulo Zanoni static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc, 2008664281bSPaulo Zanoni bool enable) 2018664281bSPaulo Zanoni { 2028664281bSPaulo Zanoni struct drm_device *dev = crtc->base.dev; 2038664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2048664281bSPaulo Zanoni uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER : 2058664281bSPaulo Zanoni SDE_TRANSB_FIFO_UNDER; 2068664281bSPaulo Zanoni 2078664281bSPaulo Zanoni if (enable) 208*fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 2098664281bSPaulo Zanoni else 210*fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 2118664281bSPaulo Zanoni } 2128664281bSPaulo Zanoni 2138664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 2148664281bSPaulo Zanoni enum transcoder pch_transcoder, 2158664281bSPaulo Zanoni bool enable) 2168664281bSPaulo Zanoni { 2178664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2188664281bSPaulo Zanoni 2198664281bSPaulo Zanoni if (enable) { 2208664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 2218664281bSPaulo Zanoni return; 2228664281bSPaulo Zanoni 2238664281bSPaulo Zanoni I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN | 2248664281bSPaulo Zanoni SERR_INT_TRANS_B_FIFO_UNDERRUN | 2258664281bSPaulo Zanoni SERR_INT_TRANS_C_FIFO_UNDERRUN); 2268664281bSPaulo Zanoni 227*fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 2288664281bSPaulo Zanoni } else { 229*fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni } 2328664281bSPaulo Zanoni 2338664281bSPaulo Zanoni /** 2348664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 2358664281bSPaulo Zanoni * @dev: drm device 2368664281bSPaulo Zanoni * @pipe: pipe 2378664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2388664281bSPaulo Zanoni * 2398664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 2408664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 2418664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 2428664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 2438664281bSPaulo Zanoni * bit for all the pipes. 2448664281bSPaulo Zanoni * 2458664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2468664281bSPaulo Zanoni */ 2478664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 2488664281bSPaulo Zanoni enum pipe pipe, bool enable) 2498664281bSPaulo Zanoni { 2508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2518664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 2528664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2538664281bSPaulo Zanoni unsigned long flags; 2548664281bSPaulo Zanoni bool ret; 2558664281bSPaulo Zanoni 2568664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 2578664281bSPaulo Zanoni 2588664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 2598664281bSPaulo Zanoni 2608664281bSPaulo Zanoni if (enable == ret) 2618664281bSPaulo Zanoni goto done; 2628664281bSPaulo Zanoni 2638664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 2648664281bSPaulo Zanoni 2658664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 2668664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 2678664281bSPaulo Zanoni else if (IS_GEN7(dev)) 2688664281bSPaulo Zanoni ivybridge_set_fifo_underrun_reporting(dev, enable); 2698664281bSPaulo Zanoni 2708664281bSPaulo Zanoni done: 2718664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 2728664281bSPaulo Zanoni return ret; 2738664281bSPaulo Zanoni } 2748664281bSPaulo Zanoni 2758664281bSPaulo Zanoni /** 2768664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 2778664281bSPaulo Zanoni * @dev: drm device 2788664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 2798664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2808664281bSPaulo Zanoni * 2818664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 2828664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 2838664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 2848664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 2858664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 2868664281bSPaulo Zanoni * 2878664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2888664281bSPaulo Zanoni */ 2898664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 2908664281bSPaulo Zanoni enum transcoder pch_transcoder, 2918664281bSPaulo Zanoni bool enable) 2928664281bSPaulo Zanoni { 2938664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2948664281bSPaulo Zanoni enum pipe p; 2958664281bSPaulo Zanoni struct drm_crtc *crtc; 2968664281bSPaulo Zanoni struct intel_crtc *intel_crtc; 2978664281bSPaulo Zanoni unsigned long flags; 2988664281bSPaulo Zanoni bool ret; 2998664281bSPaulo Zanoni 3008664281bSPaulo Zanoni if (HAS_PCH_LPT(dev)) { 3018664281bSPaulo Zanoni crtc = NULL; 3028664281bSPaulo Zanoni for_each_pipe(p) { 3038664281bSPaulo Zanoni struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p]; 3048664281bSPaulo Zanoni if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) { 3058664281bSPaulo Zanoni crtc = c; 3068664281bSPaulo Zanoni break; 3078664281bSPaulo Zanoni } 3088664281bSPaulo Zanoni } 3098664281bSPaulo Zanoni if (!crtc) { 3108664281bSPaulo Zanoni DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n"); 3118664281bSPaulo Zanoni return false; 3128664281bSPaulo Zanoni } 3138664281bSPaulo Zanoni } else { 3148664281bSPaulo Zanoni crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 3158664281bSPaulo Zanoni } 3168664281bSPaulo Zanoni intel_crtc = to_intel_crtc(crtc); 3178664281bSPaulo Zanoni 3188664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3198664281bSPaulo Zanoni 3208664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 3218664281bSPaulo Zanoni 3228664281bSPaulo Zanoni if (enable == ret) 3238664281bSPaulo Zanoni goto done; 3248664281bSPaulo Zanoni 3258664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 3268664281bSPaulo Zanoni 3278664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 3288664281bSPaulo Zanoni ibx_set_fifo_underrun_reporting(intel_crtc, enable); 3298664281bSPaulo Zanoni else 3308664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3318664281bSPaulo Zanoni 3328664281bSPaulo Zanoni done: 3338664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3348664281bSPaulo Zanoni return ret; 3358664281bSPaulo Zanoni } 3368664281bSPaulo Zanoni 3378664281bSPaulo Zanoni 3387c463586SKeith Packard void 3397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3407c463586SKeith Packard { 3419db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 34246c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3437c463586SKeith Packard 344b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 345b79480baSDaniel Vetter 34646c06a30SVille Syrjälä if ((pipestat & mask) == mask) 34746c06a30SVille Syrjälä return; 34846c06a30SVille Syrjälä 3497c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 35046c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 35146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3523143a2bfSChris Wilson POSTING_READ(reg); 3537c463586SKeith Packard } 3547c463586SKeith Packard 3557c463586SKeith Packard void 3567c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3577c463586SKeith Packard { 3589db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 35946c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3607c463586SKeith Packard 361b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 362b79480baSDaniel Vetter 36346c06a30SVille Syrjälä if ((pipestat & mask) == 0) 36446c06a30SVille Syrjälä return; 36546c06a30SVille Syrjälä 36646c06a30SVille Syrjälä pipestat &= ~mask; 36746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3683143a2bfSChris Wilson POSTING_READ(reg); 3697c463586SKeith Packard } 3707c463586SKeith Packard 371c0e09200SDave Airlie /** 372f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 37301c66889SZhao Yakui */ 374f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 37501c66889SZhao Yakui { 3761ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 3771ec14ad3SChris Wilson unsigned long irqflags; 3781ec14ad3SChris Wilson 379f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 380f49e38ddSJani Nikula return; 381f49e38ddSJani Nikula 3821ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 38301c66889SZhao Yakui 384f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 385a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 386f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 3871ec14ad3SChris Wilson 3881ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 38901c66889SZhao Yakui } 39001c66889SZhao Yakui 39101c66889SZhao Yakui /** 3920a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 3930a3e67a4SJesse Barnes * @dev: DRM device 3940a3e67a4SJesse Barnes * @pipe: pipe to check 3950a3e67a4SJesse Barnes * 3960a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 3970a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 3980a3e67a4SJesse Barnes * before reading such registers if unsure. 3990a3e67a4SJesse Barnes */ 4000a3e67a4SJesse Barnes static int 4010a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4020a3e67a4SJesse Barnes { 4030a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 404702e7a56SPaulo Zanoni 405a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 406a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 407a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 408a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 40971f8ba6bSPaulo Zanoni 410a01025afSDaniel Vetter return intel_crtc->active; 411a01025afSDaniel Vetter } else { 412a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 413a01025afSDaniel Vetter } 4140a3e67a4SJesse Barnes } 4150a3e67a4SJesse Barnes 41642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 41742f52ef8SKeith Packard * we use as a pipe index 41842f52ef8SKeith Packard */ 419f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 4200a3e67a4SJesse Barnes { 4210a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4220a3e67a4SJesse Barnes unsigned long high_frame; 4230a3e67a4SJesse Barnes unsigned long low_frame; 4245eddb70bSChris Wilson u32 high1, high2, low; 4250a3e67a4SJesse Barnes 4260a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 42744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4289db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4290a3e67a4SJesse Barnes return 0; 4300a3e67a4SJesse Barnes } 4310a3e67a4SJesse Barnes 4329db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 4339db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 4345eddb70bSChris Wilson 4350a3e67a4SJesse Barnes /* 4360a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 4370a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 4380a3e67a4SJesse Barnes * register. 4390a3e67a4SJesse Barnes */ 4400a3e67a4SJesse Barnes do { 4415eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4425eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 4435eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4440a3e67a4SJesse Barnes } while (high1 != high2); 4450a3e67a4SJesse Barnes 4465eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 4475eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 4485eddb70bSChris Wilson return (high1 << 8) | low; 4490a3e67a4SJesse Barnes } 4500a3e67a4SJesse Barnes 451f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 4529880b7a5SJesse Barnes { 4539880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4549db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 4559880b7a5SJesse Barnes 4569880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 45744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4599880b7a5SJesse Barnes return 0; 4609880b7a5SJesse Barnes } 4619880b7a5SJesse Barnes 4629880b7a5SJesse Barnes return I915_READ(reg); 4639880b7a5SJesse Barnes } 4649880b7a5SJesse Barnes 465f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 4660af7e4dfSMario Kleiner int *vpos, int *hpos) 4670af7e4dfSMario Kleiner { 4680af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4690af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 4700af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 4710af7e4dfSMario Kleiner bool in_vbl = true; 4720af7e4dfSMario Kleiner int ret = 0; 473fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 474fe2b8f9dSPaulo Zanoni pipe); 4750af7e4dfSMario Kleiner 4760af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 4770af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 4789db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4790af7e4dfSMario Kleiner return 0; 4800af7e4dfSMario Kleiner } 4810af7e4dfSMario Kleiner 4820af7e4dfSMario Kleiner /* Get vtotal. */ 483fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4840af7e4dfSMario Kleiner 4850af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 4860af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 4870af7e4dfSMario Kleiner * scanout position from Display scan line register. 4880af7e4dfSMario Kleiner */ 4890af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 4900af7e4dfSMario Kleiner 4910af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 4920af7e4dfSMario Kleiner * horizontal scanout position. 4930af7e4dfSMario Kleiner */ 4940af7e4dfSMario Kleiner *vpos = position & 0x1fff; 4950af7e4dfSMario Kleiner *hpos = 0; 4960af7e4dfSMario Kleiner } else { 4970af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 4980af7e4dfSMario Kleiner * We can split this into vertical and horizontal 4990af7e4dfSMario Kleiner * scanout position. 5000af7e4dfSMario Kleiner */ 5010af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 5020af7e4dfSMario Kleiner 503fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 5040af7e4dfSMario Kleiner *vpos = position / htotal; 5050af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 5060af7e4dfSMario Kleiner } 5070af7e4dfSMario Kleiner 5080af7e4dfSMario Kleiner /* Query vblank area. */ 509fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 5100af7e4dfSMario Kleiner 5110af7e4dfSMario Kleiner /* Test position against vblank region. */ 5120af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 5130af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 5140af7e4dfSMario Kleiner 5150af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 5160af7e4dfSMario Kleiner in_vbl = false; 5170af7e4dfSMario Kleiner 5180af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 5190af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 5200af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 5210af7e4dfSMario Kleiner 5220af7e4dfSMario Kleiner /* Readouts valid? */ 5230af7e4dfSMario Kleiner if (vbl > 0) 5240af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 5250af7e4dfSMario Kleiner 5260af7e4dfSMario Kleiner /* In vblank? */ 5270af7e4dfSMario Kleiner if (in_vbl) 5280af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 5290af7e4dfSMario Kleiner 5300af7e4dfSMario Kleiner return ret; 5310af7e4dfSMario Kleiner } 5320af7e4dfSMario Kleiner 533f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 5340af7e4dfSMario Kleiner int *max_error, 5350af7e4dfSMario Kleiner struct timeval *vblank_time, 5360af7e4dfSMario Kleiner unsigned flags) 5370af7e4dfSMario Kleiner { 5384041b853SChris Wilson struct drm_crtc *crtc; 5390af7e4dfSMario Kleiner 5407eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 5414041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5420af7e4dfSMario Kleiner return -EINVAL; 5430af7e4dfSMario Kleiner } 5440af7e4dfSMario Kleiner 5450af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 5464041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 5474041b853SChris Wilson if (crtc == NULL) { 5484041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5494041b853SChris Wilson return -EINVAL; 5504041b853SChris Wilson } 5514041b853SChris Wilson 5524041b853SChris Wilson if (!crtc->enabled) { 5534041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 5544041b853SChris Wilson return -EBUSY; 5554041b853SChris Wilson } 5560af7e4dfSMario Kleiner 5570af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 5584041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 5594041b853SChris Wilson vblank_time, flags, 5604041b853SChris Wilson crtc); 5610af7e4dfSMario Kleiner } 5620af7e4dfSMario Kleiner 563321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector) 564321a1b30SEgbert Eich { 565321a1b30SEgbert Eich enum drm_connector_status old_status; 566321a1b30SEgbert Eich 567321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 568321a1b30SEgbert Eich old_status = connector->status; 569321a1b30SEgbert Eich 570321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 571321a1b30SEgbert Eich DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n", 572321a1b30SEgbert Eich connector->base.id, 573321a1b30SEgbert Eich drm_get_connector_name(connector), 574321a1b30SEgbert Eich old_status, connector->status); 575321a1b30SEgbert Eich return (old_status != connector->status); 576321a1b30SEgbert Eich } 577321a1b30SEgbert Eich 5785ca58282SJesse Barnes /* 5795ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 5805ca58282SJesse Barnes */ 581ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 582ac4c16c5SEgbert Eich 5835ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 5845ca58282SJesse Barnes { 5855ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5865ca58282SJesse Barnes hotplug_work); 5875ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 588c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 589cd569aedSEgbert Eich struct intel_connector *intel_connector; 590cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 591cd569aedSEgbert Eich struct drm_connector *connector; 592cd569aedSEgbert Eich unsigned long irqflags; 593cd569aedSEgbert Eich bool hpd_disabled = false; 594321a1b30SEgbert Eich bool changed = false; 595142e2398SEgbert Eich u32 hpd_event_bits; 5965ca58282SJesse Barnes 59752d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 59852d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 59952d7ecedSDaniel Vetter return; 60052d7ecedSDaniel Vetter 601a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 602e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 603e67189abSJesse Barnes 604cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 605142e2398SEgbert Eich 606142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 607142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 608cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 609cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 610cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 611cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 612cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 613cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 614cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 615cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 616cd569aedSEgbert Eich drm_get_connector_name(connector)); 617cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 618cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 619cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 620cd569aedSEgbert Eich hpd_disabled = true; 621cd569aedSEgbert Eich } 622142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 623142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 624142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 625142e2398SEgbert Eich } 626cd569aedSEgbert Eich } 627cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 628cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 629cd569aedSEgbert Eich * some connectors */ 630ac4c16c5SEgbert Eich if (hpd_disabled) { 631cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 632ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 633ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 634ac4c16c5SEgbert Eich } 635cd569aedSEgbert Eich 636cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 637cd569aedSEgbert Eich 638321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 639321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 640321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 641321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 642cd569aedSEgbert Eich if (intel_encoder->hot_plug) 643cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 644321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 645321a1b30SEgbert Eich changed = true; 646321a1b30SEgbert Eich } 647321a1b30SEgbert Eich } 64840ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 64940ee3381SKeith Packard 650321a1b30SEgbert Eich if (changed) 651321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 6525ca58282SJesse Barnes } 6535ca58282SJesse Barnes 65473edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 655f97108d1SJesse Barnes { 656f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 657b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 6589270388eSDaniel Vetter u8 new_delay; 6599270388eSDaniel Vetter unsigned long flags; 6609270388eSDaniel Vetter 6619270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 662f97108d1SJesse Barnes 66373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 66473edd18fSDaniel Vetter 66520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 6669270388eSDaniel Vetter 6677648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 668b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 669b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 670f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 671f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 672f97108d1SJesse Barnes 673f97108d1SJesse Barnes /* Handle RCS change request from hw */ 674b5b72e89SMatthew Garrett if (busy_up > max_avg) { 67520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 67620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 67720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 67820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 679b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 68020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 68120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 68220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 68320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 684f97108d1SJesse Barnes } 685f97108d1SJesse Barnes 6867648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 68720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 688f97108d1SJesse Barnes 6899270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 6909270388eSDaniel Vetter 691f97108d1SJesse Barnes return; 692f97108d1SJesse Barnes } 693f97108d1SJesse Barnes 694549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 695549f7365SChris Wilson struct intel_ring_buffer *ring) 696549f7365SChris Wilson { 697549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 6989862e600SChris Wilson 699475553deSChris Wilson if (ring->obj == NULL) 700475553deSChris Wilson return; 701475553deSChris Wilson 702b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 7039862e600SChris Wilson 704549f7365SChris Wilson wake_up_all(&ring->irq_queue); 7053e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 70699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 707cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 7083e0dc6b0SBen Widawsky } 709549f7365SChris Wilson } 710549f7365SChris Wilson 7114912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 7123b8d8d91SJesse Barnes { 7134912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 714c6a828d3SDaniel Vetter rps.work); 7154912d041SBen Widawsky u32 pm_iir, pm_imr; 7167b9e0ae6SChris Wilson u8 new_delay; 7173b8d8d91SJesse Barnes 718c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 719c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 720c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 7214912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 7224848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 7234848405cSBen Widawsky I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS); 724c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 7254912d041SBen Widawsky 7264848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 7273b8d8d91SJesse Barnes return; 7283b8d8d91SJesse Barnes 7294fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 7307b9e0ae6SChris Wilson 7317425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 732c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 7337425034aSVille Syrjälä 7347425034aSVille Syrjälä /* 7357425034aSVille Syrjälä * For better performance, jump directly 7367425034aSVille Syrjälä * to RPe if we're below it. 7377425034aSVille Syrjälä */ 7387425034aSVille Syrjälä if (IS_VALLEYVIEW(dev_priv->dev) && 7397425034aSVille Syrjälä dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay) 7407425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 7417425034aSVille Syrjälä } else 742c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 7433b8d8d91SJesse Barnes 74479249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 74579249636SBen Widawsky * interrupt 74679249636SBen Widawsky */ 747d8289c9eSVille Syrjälä if (new_delay >= dev_priv->rps.min_delay && 748d8289c9eSVille Syrjälä new_delay <= dev_priv->rps.max_delay) { 7490a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 7500a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 7510a073b84SJesse Barnes else 7524912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 75379249636SBen Widawsky } 7543b8d8d91SJesse Barnes 75552ceb908SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 75652ceb908SJesse Barnes /* 75752ceb908SJesse Barnes * On VLV, when we enter RC6 we may not be at the minimum 75852ceb908SJesse Barnes * voltage level, so arm a timer to check. It should only 75952ceb908SJesse Barnes * fire when there's activity or once after we've entered 76052ceb908SJesse Barnes * RC6, and then won't be re-armed until the next RPS interrupt. 76152ceb908SJesse Barnes */ 76252ceb908SJesse Barnes mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work, 76352ceb908SJesse Barnes msecs_to_jiffies(100)); 76452ceb908SJesse Barnes } 76552ceb908SJesse Barnes 7664fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 7673b8d8d91SJesse Barnes } 7683b8d8d91SJesse Barnes 769e3689190SBen Widawsky 770e3689190SBen Widawsky /** 771e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 772e3689190SBen Widawsky * occurred. 773e3689190SBen Widawsky * @work: workqueue struct 774e3689190SBen Widawsky * 775e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 776e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 777e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 778e3689190SBen Widawsky */ 779e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 780e3689190SBen Widawsky { 781e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 782a4da4fa4SDaniel Vetter l3_parity.error_work); 783e3689190SBen Widawsky u32 error_status, row, bank, subbank; 784e3689190SBen Widawsky char *parity_event[5]; 785e3689190SBen Widawsky uint32_t misccpctl; 786e3689190SBen Widawsky unsigned long flags; 787e3689190SBen Widawsky 788e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 789e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 790e3689190SBen Widawsky * any time we access those registers. 791e3689190SBen Widawsky */ 792e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 793e3689190SBen Widawsky 794e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 795e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 796e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 797e3689190SBen Widawsky 798e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 799e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 800e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 801e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 802e3689190SBen Widawsky 803e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 804e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 805e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 806e3689190SBen Widawsky 807e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 808e3689190SBen Widawsky 809e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 810cc609d5dSBen Widawsky dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 811e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 812e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 813e3689190SBen Widawsky 814e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 815e3689190SBen Widawsky 816e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 817e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 818e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 819e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 820e3689190SBen Widawsky parity_event[4] = NULL; 821e3689190SBen Widawsky 822e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 823e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 824e3689190SBen Widawsky 825e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 826e3689190SBen Widawsky row, bank, subbank); 827e3689190SBen Widawsky 828e3689190SBen Widawsky kfree(parity_event[3]); 829e3689190SBen Widawsky kfree(parity_event[2]); 830e3689190SBen Widawsky kfree(parity_event[1]); 831e3689190SBen Widawsky } 832e3689190SBen Widawsky 833d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 834e3689190SBen Widawsky { 835e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 836e3689190SBen Widawsky unsigned long flags; 837e3689190SBen Widawsky 838e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 839e3689190SBen Widawsky return; 840e3689190SBen Widawsky 841e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 842cc609d5dSBen Widawsky dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 843e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 844e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 845e3689190SBen Widawsky 846a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 847e3689190SBen Widawsky } 848e3689190SBen Widawsky 849e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 850e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 851e7b4c6b1SDaniel Vetter u32 gt_iir) 852e7b4c6b1SDaniel Vetter { 853e7b4c6b1SDaniel Vetter 854cc609d5dSBen Widawsky if (gt_iir & 855cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 856e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 857cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 858e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 859cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 860e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 861e7b4c6b1SDaniel Vetter 862cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 863cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 864cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 865e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 866e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 867e7b4c6b1SDaniel Vetter } 868e3689190SBen Widawsky 869cc609d5dSBen Widawsky if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 870e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 871e7b4c6b1SDaniel Vetter } 872e7b4c6b1SDaniel Vetter 873baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */ 874fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 875fc6826d1SChris Wilson u32 pm_iir) 876fc6826d1SChris Wilson { 877fc6826d1SChris Wilson unsigned long flags; 878fc6826d1SChris Wilson 879fc6826d1SChris Wilson /* 880fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 881fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 882fc6826d1SChris Wilson * displays a case where we've unsafely cleared 883c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 884fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 885fc6826d1SChris Wilson * 886c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 887fc6826d1SChris Wilson */ 888fc6826d1SChris Wilson 889c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 890c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 891c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 892fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 893c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 894fc6826d1SChris Wilson 895c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 896fc6826d1SChris Wilson } 897fc6826d1SChris Wilson 898b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 899b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 900b543fb04SEgbert Eich 90110a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 902b543fb04SEgbert Eich u32 hotplug_trigger, 903b543fb04SEgbert Eich const u32 *hpd) 904b543fb04SEgbert Eich { 905b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 906b543fb04SEgbert Eich int i; 90710a504deSDaniel Vetter bool storm_detected = false; 908b543fb04SEgbert Eich 90991d131d2SDaniel Vetter if (!hotplug_trigger) 91091d131d2SDaniel Vetter return; 91191d131d2SDaniel Vetter 912b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 913b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 914821450c6SEgbert Eich 915b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 916b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 917b543fb04SEgbert Eich continue; 918b543fb04SEgbert Eich 919bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 920b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 921b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 922b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 923b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 924b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 925b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 926b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 927142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 928b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 92910a504deSDaniel Vetter storm_detected = true; 930b543fb04SEgbert Eich } else { 931b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 932b543fb04SEgbert Eich } 933b543fb04SEgbert Eich } 934b543fb04SEgbert Eich 93510a504deSDaniel Vetter if (storm_detected) 93610a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 937b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 9385876fa0dSDaniel Vetter 9395876fa0dSDaniel Vetter queue_work(dev_priv->wq, 9405876fa0dSDaniel Vetter &dev_priv->hotplug_work); 941b543fb04SEgbert Eich } 942b543fb04SEgbert Eich 943515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 944515ac2bbSDaniel Vetter { 94528c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 94628c70f16SDaniel Vetter 94728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 948515ac2bbSDaniel Vetter } 949515ac2bbSDaniel Vetter 950ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 951ce99c256SDaniel Vetter { 9529ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 9539ee32feaSDaniel Vetter 9549ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 955ce99c256SDaniel Vetter } 956ce99c256SDaniel Vetter 957baf02a1fSBen Widawsky /* Unlike gen6_queue_rps_work() from which this function is originally derived, 958baf02a1fSBen Widawsky * we must be able to deal with other PM interrupts. This is complicated because 959baf02a1fSBen Widawsky * of the way in which we use the masks to defer the RPS work (which for 960baf02a1fSBen Widawsky * posterity is necessary because of forcewake). 961baf02a1fSBen Widawsky */ 962baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv, 963baf02a1fSBen Widawsky u32 pm_iir) 964baf02a1fSBen Widawsky { 965baf02a1fSBen Widawsky unsigned long flags; 966baf02a1fSBen Widawsky 967baf02a1fSBen Widawsky spin_lock_irqsave(&dev_priv->rps.lock, flags); 9684848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 969baf02a1fSBen Widawsky if (dev_priv->rps.pm_iir) { 970baf02a1fSBen Widawsky I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 971baf02a1fSBen Widawsky /* never want to mask useful interrupts. (also posting read) */ 9724848405cSBen Widawsky WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS); 973baf02a1fSBen Widawsky /* TODO: if queue_work is slow, move it out of the spinlock */ 974baf02a1fSBen Widawsky queue_work(dev_priv->wq, &dev_priv->rps.work); 975baf02a1fSBen Widawsky } 976baf02a1fSBen Widawsky spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 977baf02a1fSBen Widawsky 97812638c57SBen Widawsky if (pm_iir & ~GEN6_PM_RPS_EVENTS) { 97912638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 98012638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 98112638c57SBen Widawsky 98212638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 98312638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 98412638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 98512638c57SBen Widawsky } 98612638c57SBen Widawsky } 987baf02a1fSBen Widawsky } 988baf02a1fSBen Widawsky 989ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 9907e231dbeSJesse Barnes { 9917e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9927e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9937e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 9947e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 9957e231dbeSJesse Barnes unsigned long irqflags; 9967e231dbeSJesse Barnes int pipe; 9977e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 9987e231dbeSJesse Barnes 9997e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 10007e231dbeSJesse Barnes 10017e231dbeSJesse Barnes while (true) { 10027e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 10037e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 10047e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 10057e231dbeSJesse Barnes 10067e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 10077e231dbeSJesse Barnes goto out; 10087e231dbeSJesse Barnes 10097e231dbeSJesse Barnes ret = IRQ_HANDLED; 10107e231dbeSJesse Barnes 1011e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 10127e231dbeSJesse Barnes 10137e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 10147e231dbeSJesse Barnes for_each_pipe(pipe) { 10157e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 10167e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 10177e231dbeSJesse Barnes 10187e231dbeSJesse Barnes /* 10197e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 10207e231dbeSJesse Barnes */ 10217e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 10227e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 10237e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 10247e231dbeSJesse Barnes pipe_name(pipe)); 10257e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 10267e231dbeSJesse Barnes } 10277e231dbeSJesse Barnes } 10287e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 10297e231dbeSJesse Barnes 103031acc7f5SJesse Barnes for_each_pipe(pipe) { 103131acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 103231acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 103331acc7f5SJesse Barnes 103431acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 103531acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 103631acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 103731acc7f5SJesse Barnes } 103831acc7f5SJesse Barnes } 103931acc7f5SJesse Barnes 10407e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10417e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 10427e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1043b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 10447e231dbeSJesse Barnes 10457e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10467e231dbeSJesse Barnes hotplug_status); 104791d131d2SDaniel Vetter 104810a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 104991d131d2SDaniel Vetter 10507e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10517e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 10527e231dbeSJesse Barnes } 10537e231dbeSJesse Barnes 1054515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1055515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 10567e231dbeSJesse Barnes 10574848405cSBen Widawsky if (pm_iir & GEN6_PM_RPS_EVENTS) 1058fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 10597e231dbeSJesse Barnes 10607e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 10617e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 10627e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 10637e231dbeSJesse Barnes } 10647e231dbeSJesse Barnes 10657e231dbeSJesse Barnes out: 10667e231dbeSJesse Barnes return ret; 10677e231dbeSJesse Barnes } 10687e231dbeSJesse Barnes 106923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1070776ad806SJesse Barnes { 1071776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10729db4a9c7SJesse Barnes int pipe; 1073b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1074776ad806SJesse Barnes 107510a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 107691d131d2SDaniel Vetter 1077cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1078cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1079776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1080cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1081cfc33bf7SVille Syrjälä port_name(port)); 1082cfc33bf7SVille Syrjälä } 1083776ad806SJesse Barnes 1084ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1085ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1086ce99c256SDaniel Vetter 1087776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1088515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1089776ad806SJesse Barnes 1090776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1091776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1092776ad806SJesse Barnes 1093776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1094776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1095776ad806SJesse Barnes 1096776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1097776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1098776ad806SJesse Barnes 10999db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 11009db4a9c7SJesse Barnes for_each_pipe(pipe) 11019db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 11029db4a9c7SJesse Barnes pipe_name(pipe), 11039db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1104776ad806SJesse Barnes 1105776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1106776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1107776ad806SJesse Barnes 1108776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1109776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1110776ad806SJesse Barnes 1111776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 11128664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 11138664281bSPaulo Zanoni false)) 11148664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 11158664281bSPaulo Zanoni 11168664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 11178664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 11188664281bSPaulo Zanoni false)) 11198664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 11208664281bSPaulo Zanoni } 11218664281bSPaulo Zanoni 11228664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 11238664281bSPaulo Zanoni { 11248664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11258664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 11268664281bSPaulo Zanoni 1127de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1128de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1129de032bf4SPaulo Zanoni 11308664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 11318664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 11328664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 11338664281bSPaulo Zanoni 11348664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 11358664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 11368664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 11378664281bSPaulo Zanoni 11388664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 11398664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 11408664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 11418664281bSPaulo Zanoni 11428664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 11438664281bSPaulo Zanoni } 11448664281bSPaulo Zanoni 11458664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 11468664281bSPaulo Zanoni { 11478664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11488664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 11498664281bSPaulo Zanoni 1150de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1151de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1152de032bf4SPaulo Zanoni 11538664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 11548664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 11558664281bSPaulo Zanoni false)) 11568664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 11578664281bSPaulo Zanoni 11588664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 11598664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 11608664281bSPaulo Zanoni false)) 11618664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 11628664281bSPaulo Zanoni 11638664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 11648664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 11658664281bSPaulo Zanoni false)) 11668664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 11678664281bSPaulo Zanoni 11688664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1169776ad806SJesse Barnes } 1170776ad806SJesse Barnes 117123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 117223e81d69SAdam Jackson { 117323e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 117423e81d69SAdam Jackson int pipe; 1175b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 117623e81d69SAdam Jackson 117710a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 117891d131d2SDaniel Vetter 1179cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1180cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 118123e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1182cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1183cfc33bf7SVille Syrjälä port_name(port)); 1184cfc33bf7SVille Syrjälä } 118523e81d69SAdam Jackson 118623e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1187ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 118823e81d69SAdam Jackson 118923e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1190515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 119123e81d69SAdam Jackson 119223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 119323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 119423e81d69SAdam Jackson 119523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 119623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 119723e81d69SAdam Jackson 119823e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 119923e81d69SAdam Jackson for_each_pipe(pipe) 120023e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 120123e81d69SAdam Jackson pipe_name(pipe), 120223e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 12038664281bSPaulo Zanoni 12048664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 12058664281bSPaulo Zanoni cpt_serr_int_handler(dev); 120623e81d69SAdam Jackson } 120723e81d69SAdam Jackson 1208ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 1209b1f14ad0SJesse Barnes { 1210b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1211b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1212ab5c608bSBen Widawsky u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; 12130e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 12140e43406bSChris Wilson int i; 1215b1f14ad0SJesse Barnes 1216b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1217b1f14ad0SJesse Barnes 12188664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 12198664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 12208664281bSPaulo Zanoni if (IS_HASWELL(dev) && 12218664281bSPaulo Zanoni (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { 12228664281bSPaulo Zanoni DRM_ERROR("Unclaimed register before interrupt\n"); 12238664281bSPaulo Zanoni I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); 12248664281bSPaulo Zanoni } 12258664281bSPaulo Zanoni 1226b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1227b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1228b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 12290e43406bSChris Wilson 123044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 123144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 123244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 123344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 123444498aeaSPaulo Zanoni * due to its back queue). */ 1235ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 123644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 123744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 123844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1239ab5c608bSBen Widawsky } 124044498aeaSPaulo Zanoni 12418664281bSPaulo Zanoni /* On Haswell, also mask ERR_INT because we don't want to risk 12428664281bSPaulo Zanoni * generating "unclaimed register" interrupts from inside the interrupt 12438664281bSPaulo Zanoni * handler. */ 12444bc9d430SDaniel Vetter if (IS_HASWELL(dev)) { 12454bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 12468664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 12474bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12484bc9d430SDaniel Vetter } 12498664281bSPaulo Zanoni 12500e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 12510e43406bSChris Wilson if (gt_iir) { 12520e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 12530e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 12540e43406bSChris Wilson ret = IRQ_HANDLED; 12550e43406bSChris Wilson } 1256b1f14ad0SJesse Barnes 1257b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 12580e43406bSChris Wilson if (de_iir) { 12598664281bSPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 12608664281bSPaulo Zanoni ivb_err_int_handler(dev); 12618664281bSPaulo Zanoni 1262ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 1263ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1264ce99c256SDaniel Vetter 1265b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 126681a07809SJani Nikula intel_opregion_asle_intr(dev); 1267b1f14ad0SJesse Barnes 12680e43406bSChris Wilson for (i = 0; i < 3; i++) { 126974d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 127074d44445SDaniel Vetter drm_handle_vblank(dev, i); 12710e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 12720e43406bSChris Wilson intel_prepare_page_flip(dev, i); 12730e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 1274b1f14ad0SJesse Barnes } 1275b1f14ad0SJesse Barnes } 1276b1f14ad0SJesse Barnes 1277b1f14ad0SJesse Barnes /* check event from PCH */ 1278ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 12790e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 12800e43406bSChris Wilson 128123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 12820e43406bSChris Wilson 12830e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 12840e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 1285b1f14ad0SJesse Barnes } 1286b1f14ad0SJesse Barnes 12870e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 12880e43406bSChris Wilson ret = IRQ_HANDLED; 12890e43406bSChris Wilson } 12900e43406bSChris Wilson 12910e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 12920e43406bSChris Wilson if (pm_iir) { 1293baf02a1fSBen Widawsky if (IS_HASWELL(dev)) 1294baf02a1fSBen Widawsky hsw_pm_irq_handler(dev_priv, pm_iir); 12954848405cSBen Widawsky else if (pm_iir & GEN6_PM_RPS_EVENTS) 1296fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 1297b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 12980e43406bSChris Wilson ret = IRQ_HANDLED; 12990e43406bSChris Wilson } 1300b1f14ad0SJesse Barnes 13014bc9d430SDaniel Vetter if (IS_HASWELL(dev)) { 13024bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 13034bc9d430SDaniel Vetter if (ivb_can_enable_err_int(dev)) 13048664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 13054bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 13064bc9d430SDaniel Vetter } 13078664281bSPaulo Zanoni 1308b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1309b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1310ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 131144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 131244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1313ab5c608bSBen Widawsky } 1314b1f14ad0SJesse Barnes 1315b1f14ad0SJesse Barnes return ret; 1316b1f14ad0SJesse Barnes } 1317b1f14ad0SJesse Barnes 1318e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 1319e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1320e7b4c6b1SDaniel Vetter u32 gt_iir) 1321e7b4c6b1SDaniel Vetter { 1322cc609d5dSBen Widawsky if (gt_iir & 1323cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1324e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1325cc609d5dSBen Widawsky if (gt_iir & ILK_BSD_USER_INTERRUPT) 1326e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1327e7b4c6b1SDaniel Vetter } 1328e7b4c6b1SDaniel Vetter 1329ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1330036a4a7dSZhenyu Wang { 13314697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1332036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1333036a4a7dSZhenyu Wang int ret = IRQ_NONE; 133444498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 1335881f47b6SXiang, Haihao 13364697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 13374697995bSJesse Barnes 13382d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 13392d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 13402d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 13413143a2bfSChris Wilson POSTING_READ(DEIER); 13422d109a84SZou, Nanhai 134344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 134444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 134544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 134644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 134744498aeaSPaulo Zanoni * due to its back queue). */ 134844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 134944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 135044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 135144498aeaSPaulo Zanoni 1352036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 1353036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 13543b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 1355036a4a7dSZhenyu Wang 1356acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 1357c7c85101SZou Nan hai goto done; 1358036a4a7dSZhenyu Wang 1359036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 1360036a4a7dSZhenyu Wang 1361e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 1362e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 1363e7b4c6b1SDaniel Vetter else 1364e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 1365036a4a7dSZhenyu Wang 1366ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 1367ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1368ce99c256SDaniel Vetter 136901c66889SZhao Yakui if (de_iir & DE_GSE) 137081a07809SJani Nikula intel_opregion_asle_intr(dev); 137101c66889SZhao Yakui 137274d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 137374d44445SDaniel Vetter drm_handle_vblank(dev, 0); 137474d44445SDaniel Vetter 137574d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 137674d44445SDaniel Vetter drm_handle_vblank(dev, 1); 137774d44445SDaniel Vetter 1378de032bf4SPaulo Zanoni if (de_iir & DE_POISON) 1379de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1380de032bf4SPaulo Zanoni 13818664281bSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 13828664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 13838664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 13848664281bSPaulo Zanoni 13858664281bSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 13868664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 13878664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 13888664281bSPaulo Zanoni 1389f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 1390013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 13912bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 1392013d5aa2SJesse Barnes } 1393013d5aa2SJesse Barnes 1394f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 1395f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 13962bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 1397013d5aa2SJesse Barnes } 1398c062df61SLi Peng 1399c650156aSZhenyu Wang /* check event from PCH */ 1400776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 1401acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 1402acd15b6cSDaniel Vetter 140323e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 140423e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 140523e81d69SAdam Jackson else 140623e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 1407acd15b6cSDaniel Vetter 1408acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 1409acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 1410776ad806SJesse Barnes } 1411c650156aSZhenyu Wang 141273edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 141373edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 1414f97108d1SJesse Barnes 14154848405cSBen Widawsky if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS) 1416fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 14173b8d8d91SJesse Barnes 1418c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 1419c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 14204912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 1421036a4a7dSZhenyu Wang 1422c7c85101SZou Nan hai done: 14232d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 14243143a2bfSChris Wilson POSTING_READ(DEIER); 142544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 142644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 14272d109a84SZou, Nanhai 1428036a4a7dSZhenyu Wang return ret; 1429036a4a7dSZhenyu Wang } 1430036a4a7dSZhenyu Wang 14318a905236SJesse Barnes /** 14328a905236SJesse Barnes * i915_error_work_func - do process context error handling work 14338a905236SJesse Barnes * @work: work struct 14348a905236SJesse Barnes * 14358a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 14368a905236SJesse Barnes * was detected. 14378a905236SJesse Barnes */ 14388a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 14398a905236SJesse Barnes { 14401f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 14411f83fee0SDaniel Vetter work); 14421f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 14431f83fee0SDaniel Vetter gpu_error); 14448a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1445f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1446f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 1447f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 1448f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 1449f69061beSDaniel Vetter int i, ret; 14508a905236SJesse Barnes 1451f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 14528a905236SJesse Barnes 14537db0ba24SDaniel Vetter /* 14547db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 14557db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 14567db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 14577db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 14587db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 14597db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 14607db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 14617db0ba24SDaniel Vetter * work we don't need to worry about any other races. 14627db0ba24SDaniel Vetter */ 14637db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 146444d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 14657db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 14667db0ba24SDaniel Vetter reset_event); 14671f83fee0SDaniel Vetter 1468f69061beSDaniel Vetter ret = i915_reset(dev); 1469f69061beSDaniel Vetter 1470f69061beSDaniel Vetter if (ret == 0) { 1471f69061beSDaniel Vetter /* 1472f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1473f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1474f69061beSDaniel Vetter * complete. 1475f69061beSDaniel Vetter * 1476f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1477f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1478f69061beSDaniel Vetter * updates before 1479f69061beSDaniel Vetter * the counter increment. 1480f69061beSDaniel Vetter */ 1481f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1482f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1483f69061beSDaniel Vetter 1484f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1485f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 14861f83fee0SDaniel Vetter } else { 14871f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1488f316a42cSBen Gamari } 14891f83fee0SDaniel Vetter 1490f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1491f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1492f69061beSDaniel Vetter 149396a02917SVille Syrjälä intel_display_handle_reset(dev); 149496a02917SVille Syrjälä 14951f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1496f316a42cSBen Gamari } 14978a905236SJesse Barnes } 14988a905236SJesse Barnes 149985f9e50dSDaniel Vetter /* NB: please notice the memset */ 150085f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 150185f9e50dSDaniel Vetter uint32_t *instdone) 150285f9e50dSDaniel Vetter { 150385f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 150485f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 150585f9e50dSDaniel Vetter 150685f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 150785f9e50dSDaniel Vetter case 2: 150885f9e50dSDaniel Vetter case 3: 150985f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 151085f9e50dSDaniel Vetter break; 151185f9e50dSDaniel Vetter case 4: 151285f9e50dSDaniel Vetter case 5: 151385f9e50dSDaniel Vetter case 6: 151485f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 151585f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 151685f9e50dSDaniel Vetter break; 151785f9e50dSDaniel Vetter default: 151885f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 151985f9e50dSDaniel Vetter case 7: 152085f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 152185f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 152285f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 152385f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 152485f9e50dSDaniel Vetter break; 152585f9e50dSDaniel Vetter } 152685f9e50dSDaniel Vetter } 152785f9e50dSDaniel Vetter 15283bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 15299df30794SChris Wilson static struct drm_i915_error_object * 1530d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv, 1531d0d045e8SBen Widawsky struct drm_i915_gem_object *src, 1532d0d045e8SBen Widawsky const int num_pages) 15339df30794SChris Wilson { 15349df30794SChris Wilson struct drm_i915_error_object *dst; 1535d0d045e8SBen Widawsky int i; 1536e56660ddSChris Wilson u32 reloc_offset; 15379df30794SChris Wilson 153805394f39SChris Wilson if (src == NULL || src->pages == NULL) 15399df30794SChris Wilson return NULL; 15409df30794SChris Wilson 1541d0d045e8SBen Widawsky dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); 15429df30794SChris Wilson if (dst == NULL) 15439df30794SChris Wilson return NULL; 15449df30794SChris Wilson 1545f343c5f6SBen Widawsky reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src); 1546d0d045e8SBen Widawsky for (i = 0; i < num_pages; i++) { 1547788885aeSAndrew Morton unsigned long flags; 1548e56660ddSChris Wilson void *d; 1549788885aeSAndrew Morton 1550e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 15519df30794SChris Wilson if (d == NULL) 15529df30794SChris Wilson goto unwind; 1553e56660ddSChris Wilson 1554788885aeSAndrew Morton local_irq_save(flags); 15555d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 155674898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1557172975aaSChris Wilson void __iomem *s; 1558172975aaSChris Wilson 1559172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1560172975aaSChris Wilson * It's part of the error state, and this hopefully 1561172975aaSChris Wilson * captures what the GPU read. 1562172975aaSChris Wilson */ 1563172975aaSChris Wilson 15645d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 15653e4d3af5SPeter Zijlstra reloc_offset); 1566e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 15673e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1568960e3564SChris Wilson } else if (src->stolen) { 1569960e3564SChris Wilson unsigned long offset; 1570960e3564SChris Wilson 1571960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1572960e3564SChris Wilson offset += src->stolen->start; 1573960e3564SChris Wilson offset += i << PAGE_SHIFT; 1574960e3564SChris Wilson 15751a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1576172975aaSChris Wilson } else { 15779da3da66SChris Wilson struct page *page; 1578172975aaSChris Wilson void *s; 1579172975aaSChris Wilson 15809da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1581172975aaSChris Wilson 15829da3da66SChris Wilson drm_clflush_pages(&page, 1); 15839da3da66SChris Wilson 15849da3da66SChris Wilson s = kmap_atomic(page); 1585172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1586172975aaSChris Wilson kunmap_atomic(s); 1587172975aaSChris Wilson 15889da3da66SChris Wilson drm_clflush_pages(&page, 1); 1589172975aaSChris Wilson } 1590788885aeSAndrew Morton local_irq_restore(flags); 1591e56660ddSChris Wilson 15929da3da66SChris Wilson dst->pages[i] = d; 1593e56660ddSChris Wilson 1594e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 15959df30794SChris Wilson } 1596d0d045e8SBen Widawsky dst->page_count = num_pages; 15979df30794SChris Wilson 15989df30794SChris Wilson return dst; 15999df30794SChris Wilson 16009df30794SChris Wilson unwind: 16019da3da66SChris Wilson while (i--) 16029da3da66SChris Wilson kfree(dst->pages[i]); 16039df30794SChris Wilson kfree(dst); 16049df30794SChris Wilson return NULL; 16059df30794SChris Wilson } 1606d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \ 1607d0d045e8SBen Widawsky i915_error_object_create_sized((dev_priv), (src), \ 1608d0d045e8SBen Widawsky (src)->base.size>>PAGE_SHIFT) 16099df30794SChris Wilson 16109df30794SChris Wilson static void 16119df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 16129df30794SChris Wilson { 16139df30794SChris Wilson int page; 16149df30794SChris Wilson 16159df30794SChris Wilson if (obj == NULL) 16169df30794SChris Wilson return; 16179df30794SChris Wilson 16189df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 16199df30794SChris Wilson kfree(obj->pages[page]); 16209df30794SChris Wilson 16219df30794SChris Wilson kfree(obj); 16229df30794SChris Wilson } 16239df30794SChris Wilson 1624742cbee8SDaniel Vetter void 1625742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 16269df30794SChris Wilson { 1627742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1628742cbee8SDaniel Vetter typeof(*error), ref); 1629e2f973d5SChris Wilson int i; 1630e2f973d5SChris Wilson 163152d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 163252d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 163352d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 16347ed73da0SBen Widawsky i915_error_object_free(error->ring[i].ctx); 163552d39a21SChris Wilson kfree(error->ring[i].requests); 163652d39a21SChris Wilson } 1637e2f973d5SChris Wilson 16389df30794SChris Wilson kfree(error->active_bo); 16396ef3d427SChris Wilson kfree(error->overlay); 16407ed73da0SBen Widawsky kfree(error->display); 16419df30794SChris Wilson kfree(error); 16429df30794SChris Wilson } 16431b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 16441b50247aSChris Wilson struct drm_i915_gem_object *obj) 1645c724e8a9SChris Wilson { 1646c724e8a9SChris Wilson err->size = obj->base.size; 1647c724e8a9SChris Wilson err->name = obj->base.name; 16480201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 16490201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1650f343c5f6SBen Widawsky err->gtt_offset = i915_gem_obj_ggtt_offset(obj); 1651c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1652c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1653c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1654c724e8a9SChris Wilson err->pinned = 0; 1655c724e8a9SChris Wilson if (obj->pin_count > 0) 1656c724e8a9SChris Wilson err->pinned = 1; 1657c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1658c724e8a9SChris Wilson err->pinned = -1; 1659c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1660c724e8a9SChris Wilson err->dirty = obj->dirty; 1661c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 166296154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 166393dfb40cSChris Wilson err->cache_level = obj->cache_level; 16641b50247aSChris Wilson } 1665c724e8a9SChris Wilson 16661b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 16671b50247aSChris Wilson int count, struct list_head *head) 16681b50247aSChris Wilson { 16691b50247aSChris Wilson struct drm_i915_gem_object *obj; 16701b50247aSChris Wilson int i = 0; 16711b50247aSChris Wilson 16721b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 16731b50247aSChris Wilson capture_bo(err++, obj); 1674c724e8a9SChris Wilson if (++i == count) 1675c724e8a9SChris Wilson break; 16761b50247aSChris Wilson } 1677c724e8a9SChris Wilson 16781b50247aSChris Wilson return i; 16791b50247aSChris Wilson } 16801b50247aSChris Wilson 16811b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 16821b50247aSChris Wilson int count, struct list_head *head) 16831b50247aSChris Wilson { 16841b50247aSChris Wilson struct drm_i915_gem_object *obj; 16851b50247aSChris Wilson int i = 0; 16861b50247aSChris Wilson 168735c20a60SBen Widawsky list_for_each_entry(obj, head, global_list) { 16881b50247aSChris Wilson if (obj->pin_count == 0) 16891b50247aSChris Wilson continue; 16901b50247aSChris Wilson 16911b50247aSChris Wilson capture_bo(err++, obj); 16921b50247aSChris Wilson if (++i == count) 16931b50247aSChris Wilson break; 1694c724e8a9SChris Wilson } 1695c724e8a9SChris Wilson 1696c724e8a9SChris Wilson return i; 1697c724e8a9SChris Wilson } 1698c724e8a9SChris Wilson 1699748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1700748ebc60SChris Wilson struct drm_i915_error_state *error) 1701748ebc60SChris Wilson { 1702748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1703748ebc60SChris Wilson int i; 1704748ebc60SChris Wilson 1705748ebc60SChris Wilson /* Fences */ 1706748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1707775d17b6SDaniel Vetter case 7: 1708748ebc60SChris Wilson case 6: 170942b5aeabSVille Syrjälä for (i = 0; i < dev_priv->num_fence_regs; i++) 1710748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1711748ebc60SChris Wilson break; 1712748ebc60SChris Wilson case 5: 1713748ebc60SChris Wilson case 4: 1714748ebc60SChris Wilson for (i = 0; i < 16; i++) 1715748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1716748ebc60SChris Wilson break; 1717748ebc60SChris Wilson case 3: 1718748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1719748ebc60SChris Wilson for (i = 0; i < 8; i++) 1720748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1721748ebc60SChris Wilson case 2: 1722748ebc60SChris Wilson for (i = 0; i < 8; i++) 1723748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1724748ebc60SChris Wilson break; 1725748ebc60SChris Wilson 17267dbf9d6eSBen Widawsky default: 17277dbf9d6eSBen Widawsky BUG(); 1728748ebc60SChris Wilson } 1729748ebc60SChris Wilson } 1730748ebc60SChris Wilson 1731bcfb2e28SChris Wilson static struct drm_i915_error_object * 1732bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1733bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1734bcfb2e28SChris Wilson { 1735bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1736bcfb2e28SChris Wilson u32 seqno; 1737bcfb2e28SChris Wilson 1738bcfb2e28SChris Wilson if (!ring->get_seqno) 1739bcfb2e28SChris Wilson return NULL; 1740bcfb2e28SChris Wilson 1741b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1742b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1743b45305fcSDaniel Vetter 1744b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1745b45305fcSDaniel Vetter return NULL; 1746b45305fcSDaniel Vetter 1747b45305fcSDaniel Vetter obj = ring->private; 1748f343c5f6SBen Widawsky if (acthd >= i915_gem_obj_ggtt_offset(obj) && 1749f343c5f6SBen Widawsky acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size) 1750b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1751b45305fcSDaniel Vetter } 1752b45305fcSDaniel Vetter 1753b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1754bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1755bcfb2e28SChris Wilson if (obj->ring != ring) 1756bcfb2e28SChris Wilson continue; 1757bcfb2e28SChris Wilson 17580201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1759bcfb2e28SChris Wilson continue; 1760bcfb2e28SChris Wilson 1761bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1762bcfb2e28SChris Wilson continue; 1763bcfb2e28SChris Wilson 1764bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1765bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1766bcfb2e28SChris Wilson */ 1767bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1768bcfb2e28SChris Wilson } 1769bcfb2e28SChris Wilson 1770bcfb2e28SChris Wilson return NULL; 1771bcfb2e28SChris Wilson } 1772bcfb2e28SChris Wilson 1773d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1774d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1775d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1776d27b1e0eSDaniel Vetter { 1777d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1778d27b1e0eSDaniel Vetter 177933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 178012f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 178133f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 17827e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 17837e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 17847e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 17857e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1786df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1787df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 178833f3f518SDaniel Vetter } 1789c1cd90edSDaniel Vetter 1790d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 17919d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1792d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1793d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1794d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1795c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1796050ee91fSBen Widawsky if (ring->id == RCS) 1797d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1798d27b1e0eSDaniel Vetter } else { 17999d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1800d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1801d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1802d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1803d27b1e0eSDaniel Vetter } 1804d27b1e0eSDaniel Vetter 18059574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1806c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1807b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1808d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1809c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1810c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 18110f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 18127e3b8737SDaniel Vetter 18137e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 18147e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1815d27b1e0eSDaniel Vetter } 1816d27b1e0eSDaniel Vetter 18178c123e54SBen Widawsky 18188c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring, 18198c123e54SBen Widawsky struct drm_i915_error_state *error, 18208c123e54SBen Widawsky struct drm_i915_error_ring *ering) 18218c123e54SBen Widawsky { 18228c123e54SBen Widawsky struct drm_i915_private *dev_priv = ring->dev->dev_private; 18238c123e54SBen Widawsky struct drm_i915_gem_object *obj; 18248c123e54SBen Widawsky 18258c123e54SBen Widawsky /* Currently render ring is the only HW context user */ 18268c123e54SBen Widawsky if (ring->id != RCS || !error->ccid) 18278c123e54SBen Widawsky return; 18288c123e54SBen Widawsky 182935c20a60SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { 1830f343c5f6SBen Widawsky if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) { 18318c123e54SBen Widawsky ering->ctx = i915_error_object_create_sized(dev_priv, 18328c123e54SBen Widawsky obj, 1); 18333ef8fb5aSDamien Lespiau break; 18348c123e54SBen Widawsky } 18358c123e54SBen Widawsky } 18368c123e54SBen Widawsky } 18378c123e54SBen Widawsky 183852d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 183952d39a21SChris Wilson struct drm_i915_error_state *error) 184052d39a21SChris Wilson { 184152d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1842b4519513SChris Wilson struct intel_ring_buffer *ring; 184352d39a21SChris Wilson struct drm_i915_gem_request *request; 184452d39a21SChris Wilson int i, count; 184552d39a21SChris Wilson 1846b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 184752d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 184852d39a21SChris Wilson 184952d39a21SChris Wilson error->ring[i].batchbuffer = 185052d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 185152d39a21SChris Wilson 185252d39a21SChris Wilson error->ring[i].ringbuffer = 185352d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 185452d39a21SChris Wilson 18558c123e54SBen Widawsky 18568c123e54SBen Widawsky i915_gem_record_active_context(ring, error, &error->ring[i]); 18578c123e54SBen Widawsky 185852d39a21SChris Wilson count = 0; 185952d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 186052d39a21SChris Wilson count++; 186152d39a21SChris Wilson 186252d39a21SChris Wilson error->ring[i].num_requests = count; 186352d39a21SChris Wilson error->ring[i].requests = 186452d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 186552d39a21SChris Wilson GFP_ATOMIC); 186652d39a21SChris Wilson if (error->ring[i].requests == NULL) { 186752d39a21SChris Wilson error->ring[i].num_requests = 0; 186852d39a21SChris Wilson continue; 186952d39a21SChris Wilson } 187052d39a21SChris Wilson 187152d39a21SChris Wilson count = 0; 187252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 187352d39a21SChris Wilson struct drm_i915_error_request *erq; 187452d39a21SChris Wilson 187552d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 187652d39a21SChris Wilson erq->seqno = request->seqno; 187752d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1878ee4f42b1SChris Wilson erq->tail = request->tail; 187952d39a21SChris Wilson } 188052d39a21SChris Wilson } 188152d39a21SChris Wilson } 188252d39a21SChris Wilson 188326b7c224SBen Widawsky static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv, 188426b7c224SBen Widawsky struct drm_i915_error_state *error) 188526b7c224SBen Widawsky { 188626b7c224SBen Widawsky struct drm_i915_gem_object *obj; 188726b7c224SBen Widawsky int i; 188826b7c224SBen Widawsky 188926b7c224SBen Widawsky i = 0; 189026b7c224SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 189126b7c224SBen Widawsky i++; 189226b7c224SBen Widawsky error->active_bo_count = i; 189326b7c224SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) 189426b7c224SBen Widawsky if (obj->pin_count) 189526b7c224SBen Widawsky i++; 189626b7c224SBen Widawsky error->pinned_bo_count = i - error->active_bo_count; 189726b7c224SBen Widawsky 189826b7c224SBen Widawsky if (i) { 189926b7c224SBen Widawsky error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 190026b7c224SBen Widawsky GFP_ATOMIC); 190126b7c224SBen Widawsky if (error->active_bo) 190226b7c224SBen Widawsky error->pinned_bo = 190326b7c224SBen Widawsky error->active_bo + error->active_bo_count; 190426b7c224SBen Widawsky } 190526b7c224SBen Widawsky 190626b7c224SBen Widawsky if (error->active_bo) 190726b7c224SBen Widawsky error->active_bo_count = 190826b7c224SBen Widawsky capture_active_bo(error->active_bo, 190926b7c224SBen Widawsky error->active_bo_count, 191026b7c224SBen Widawsky &dev_priv->mm.active_list); 191126b7c224SBen Widawsky 191226b7c224SBen Widawsky if (error->pinned_bo) 191326b7c224SBen Widawsky error->pinned_bo_count = 191426b7c224SBen Widawsky capture_pinned_bo(error->pinned_bo, 191526b7c224SBen Widawsky error->pinned_bo_count, 191626b7c224SBen Widawsky &dev_priv->mm.bound_list); 191726b7c224SBen Widawsky } 191826b7c224SBen Widawsky 19198a905236SJesse Barnes /** 19208a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 19218a905236SJesse Barnes * @dev: drm device 19228a905236SJesse Barnes * 19238a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 19248a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 19258a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 19268a905236SJesse Barnes * to pick up. 19278a905236SJesse Barnes */ 192863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 192963eeaf38SJesse Barnes { 193063eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 193163eeaf38SJesse Barnes struct drm_i915_error_state *error; 193263eeaf38SJesse Barnes unsigned long flags; 193326b7c224SBen Widawsky int pipe; 193463eeaf38SJesse Barnes 193599584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 193699584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 193799584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 19389df30794SChris Wilson if (error) 19399df30794SChris Wilson return; 194063eeaf38SJesse Barnes 19419db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 194233f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 194363eeaf38SJesse Barnes if (!error) { 19449df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 19459df30794SChris Wilson return; 194663eeaf38SJesse Barnes } 194763eeaf38SJesse Barnes 19482f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in " 1949ef86ddceSMika Kuoppala "/sys/class/drm/card%d/error\n", dev->primary->index); 19502fa772f3SChris Wilson 1951742cbee8SDaniel Vetter kref_init(&error->ref); 195263eeaf38SJesse Barnes error->eir = I915_READ(EIR); 195363eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1954211816ecSBen Widawsky if (HAS_HW_CONTEXTS(dev)) 1955b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1956be998e2eSBen Widawsky 1957be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1958be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1959be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1960be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1961be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1962be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1963be998e2eSBen Widawsky else 1964be998e2eSBen Widawsky error->ier = I915_READ(IER); 1965be998e2eSBen Widawsky 19660f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 19670f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 19680f3b6849SChris Wilson 19690f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 19700f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 19710f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 19720f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 19730f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 19740f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 19750f3b6849SChris Wilson 19764f3308b9SPaulo Zanoni if (!HAS_PCH_SPLIT(dev)) 19779db4a9c7SJesse Barnes for_each_pipe(pipe) 19789db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1979d27b1e0eSDaniel Vetter 198033f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1981f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 198233f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 198333f3f518SDaniel Vetter } 1984add354ddSChris Wilson 198571e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 198671e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 198771e172e8SBen Widawsky 1988050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1989050ee91fSBen Widawsky 199026b7c224SBen Widawsky i915_gem_capture_buffers(dev_priv, error); 1991748ebc60SChris Wilson i915_gem_record_fences(dev, error); 199252d39a21SChris Wilson i915_gem_record_rings(dev, error); 19939df30794SChris Wilson 19948a905236SJesse Barnes do_gettimeofday(&error->time); 19958a905236SJesse Barnes 19966ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1997c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 19986ef3d427SChris Wilson 199999584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 200099584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 200199584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 20029df30794SChris Wilson error = NULL; 20039df30794SChris Wilson } 200499584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 20059df30794SChris Wilson 20069df30794SChris Wilson if (error) 2007742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 20089df30794SChris Wilson } 20099df30794SChris Wilson 20109df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 20119df30794SChris Wilson { 20129df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 20139df30794SChris Wilson struct drm_i915_error_state *error; 20146dc0e816SBen Widawsky unsigned long flags; 20159df30794SChris Wilson 201699584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 201799584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 201899584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 201999584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 20209df30794SChris Wilson 20219df30794SChris Wilson if (error) 2022742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 202363eeaf38SJesse Barnes } 20243bd3c932SChris Wilson #else 20253bd3c932SChris Wilson #define i915_capture_error_state(x) 20263bd3c932SChris Wilson #endif 202763eeaf38SJesse Barnes 202835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2029c0e09200SDave Airlie { 20308a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2031bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 203263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2033050ee91fSBen Widawsky int pipe, i; 203463eeaf38SJesse Barnes 203535aed2e6SChris Wilson if (!eir) 203635aed2e6SChris Wilson return; 203763eeaf38SJesse Barnes 2038a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 20398a905236SJesse Barnes 2040bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2041bd9854f9SBen Widawsky 20428a905236SJesse Barnes if (IS_G4X(dev)) { 20438a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 20448a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 20458a905236SJesse Barnes 2046a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2047a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2048050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2049050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2050a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2051a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 20528a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20533143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 20548a905236SJesse Barnes } 20558a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 20568a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2057a70491ccSJoe Perches pr_err("page table error\n"); 2058a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 20598a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20603143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 20618a905236SJesse Barnes } 20628a905236SJesse Barnes } 20638a905236SJesse Barnes 2064a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 206563eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 206663eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2067a70491ccSJoe Perches pr_err("page table error\n"); 2068a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 206963eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20703143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 207163eeaf38SJesse Barnes } 20728a905236SJesse Barnes } 20738a905236SJesse Barnes 207463eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2075a70491ccSJoe Perches pr_err("memory refresh error:\n"); 20769db4a9c7SJesse Barnes for_each_pipe(pipe) 2077a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 20789db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 207963eeaf38SJesse Barnes /* pipestat has already been acked */ 208063eeaf38SJesse Barnes } 208163eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2082a70491ccSJoe Perches pr_err("instruction error\n"); 2083a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2084050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2085050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2086a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 208763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 208863eeaf38SJesse Barnes 2089a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2090a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2091a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 209263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 20933143a2bfSChris Wilson POSTING_READ(IPEIR); 209463eeaf38SJesse Barnes } else { 209563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 209663eeaf38SJesse Barnes 2097a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2098a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2099a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2100a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 210163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 21023143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 210363eeaf38SJesse Barnes } 210463eeaf38SJesse Barnes } 210563eeaf38SJesse Barnes 210663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 21073143a2bfSChris Wilson POSTING_READ(EIR); 210863eeaf38SJesse Barnes eir = I915_READ(EIR); 210963eeaf38SJesse Barnes if (eir) { 211063eeaf38SJesse Barnes /* 211163eeaf38SJesse Barnes * some errors might have become stuck, 211263eeaf38SJesse Barnes * mask them. 211363eeaf38SJesse Barnes */ 211463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 211563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 211663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 211763eeaf38SJesse Barnes } 211835aed2e6SChris Wilson } 211935aed2e6SChris Wilson 212035aed2e6SChris Wilson /** 212135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 212235aed2e6SChris Wilson * @dev: drm device 212335aed2e6SChris Wilson * 212435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 212535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 212635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 212735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 212835aed2e6SChris Wilson * of a ring dump etc.). 212935aed2e6SChris Wilson */ 2130527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 213135aed2e6SChris Wilson { 213235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2133b4519513SChris Wilson struct intel_ring_buffer *ring; 2134b4519513SChris Wilson int i; 213535aed2e6SChris Wilson 213635aed2e6SChris Wilson i915_capture_error_state(dev); 213735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 21388a905236SJesse Barnes 2139ba1234d1SBen Gamari if (wedged) { 2140f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2141f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2142ba1234d1SBen Gamari 214311ed50ecSBen Gamari /* 21441f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 21451f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 214611ed50ecSBen Gamari */ 2147b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2148b4519513SChris Wilson wake_up_all(&ring->irq_queue); 214911ed50ecSBen Gamari } 215011ed50ecSBen Gamari 215199584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 21528a905236SJesse Barnes } 21538a905236SJesse Barnes 215421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 21554e5359cdSSimon Farnsworth { 21564e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 21574e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 21584e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 215905394f39SChris Wilson struct drm_i915_gem_object *obj; 21604e5359cdSSimon Farnsworth struct intel_unpin_work *work; 21614e5359cdSSimon Farnsworth unsigned long flags; 21624e5359cdSSimon Farnsworth bool stall_detected; 21634e5359cdSSimon Farnsworth 21644e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 21654e5359cdSSimon Farnsworth if (intel_crtc == NULL) 21664e5359cdSSimon Farnsworth return; 21674e5359cdSSimon Farnsworth 21684e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 21694e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 21704e5359cdSSimon Farnsworth 2171e7d841caSChris Wilson if (work == NULL || 2172e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2173e7d841caSChris Wilson !work->enable_stall_check) { 21744e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 21754e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21764e5359cdSSimon Farnsworth return; 21774e5359cdSSimon Farnsworth } 21784e5359cdSSimon Farnsworth 21794e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 218005394f39SChris Wilson obj = work->pending_flip_obj; 2181a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 21829db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2183446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2184f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 21854e5359cdSSimon Farnsworth } else { 21869db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2187f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 218801f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 21894e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 21904e5359cdSSimon Farnsworth } 21914e5359cdSSimon Farnsworth 21924e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21934e5359cdSSimon Farnsworth 21944e5359cdSSimon Farnsworth if (stall_detected) { 21954e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 21964e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 21974e5359cdSSimon Farnsworth } 21984e5359cdSSimon Farnsworth } 21994e5359cdSSimon Farnsworth 220042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 220142f52ef8SKeith Packard * we use as a pipe index 220242f52ef8SKeith Packard */ 2203f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 22040a3e67a4SJesse Barnes { 22050a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2206e9d21d7fSKeith Packard unsigned long irqflags; 220771e0ffa5SJesse Barnes 22085eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 220971e0ffa5SJesse Barnes return -EINVAL; 22100a3e67a4SJesse Barnes 22111ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2212f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 22137c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22147c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22150a3e67a4SJesse Barnes else 22167c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22177c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 22188692d00eSChris Wilson 22198692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 22208692d00eSChris Wilson if (dev_priv->info->gen == 3) 22216b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 22221ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22238692d00eSChris Wilson 22240a3e67a4SJesse Barnes return 0; 22250a3e67a4SJesse Barnes } 22260a3e67a4SJesse Barnes 2227f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2228f796cf8fSJesse Barnes { 2229f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2230f796cf8fSJesse Barnes unsigned long irqflags; 2231f796cf8fSJesse Barnes 2232f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2233f796cf8fSJesse Barnes return -EINVAL; 2234f796cf8fSJesse Barnes 2235f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2236f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 2237f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2238f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2239f796cf8fSJesse Barnes 2240f796cf8fSJesse Barnes return 0; 2241f796cf8fSJesse Barnes } 2242f796cf8fSJesse Barnes 2243f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 2244b1f14ad0SJesse Barnes { 2245b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2246b1f14ad0SJesse Barnes unsigned long irqflags; 2247b1f14ad0SJesse Barnes 2248b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2249b1f14ad0SJesse Barnes return -EINVAL; 2250b1f14ad0SJesse Barnes 2251b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2252b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 2253b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 2254b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2255b1f14ad0SJesse Barnes 2256b1f14ad0SJesse Barnes return 0; 2257b1f14ad0SJesse Barnes } 2258b1f14ad0SJesse Barnes 22597e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 22607e231dbeSJesse Barnes { 22617e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22627e231dbeSJesse Barnes unsigned long irqflags; 226331acc7f5SJesse Barnes u32 imr; 22647e231dbeSJesse Barnes 22657e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 22667e231dbeSJesse Barnes return -EINVAL; 22677e231dbeSJesse Barnes 22687e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22697e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 227031acc7f5SJesse Barnes if (pipe == 0) 22717e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 227231acc7f5SJesse Barnes else 22737e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22747e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 227531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 227631acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22777e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22787e231dbeSJesse Barnes 22797e231dbeSJesse Barnes return 0; 22807e231dbeSJesse Barnes } 22817e231dbeSJesse Barnes 228242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 228342f52ef8SKeith Packard * we use as a pipe index 228442f52ef8SKeith Packard */ 2285f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 22860a3e67a4SJesse Barnes { 22870a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2288e9d21d7fSKeith Packard unsigned long irqflags; 22890a3e67a4SJesse Barnes 22901ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22918692d00eSChris Wilson if (dev_priv->info->gen == 3) 22926b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 22938692d00eSChris Wilson 22947c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 22957c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 22967c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22971ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22980a3e67a4SJesse Barnes } 22990a3e67a4SJesse Barnes 2300f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2301f796cf8fSJesse Barnes { 2302f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2303f796cf8fSJesse Barnes unsigned long irqflags; 2304f796cf8fSJesse Barnes 2305f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2306f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 2307f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2308f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2309f796cf8fSJesse Barnes } 2310f796cf8fSJesse Barnes 2311f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 2312b1f14ad0SJesse Barnes { 2313b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2314b1f14ad0SJesse Barnes unsigned long irqflags; 2315b1f14ad0SJesse Barnes 2316b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2317b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 2318b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 2319b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2320b1f14ad0SJesse Barnes } 2321b1f14ad0SJesse Barnes 23227e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 23237e231dbeSJesse Barnes { 23247e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23257e231dbeSJesse Barnes unsigned long irqflags; 232631acc7f5SJesse Barnes u32 imr; 23277e231dbeSJesse Barnes 23287e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 232931acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 233031acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 23317e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 233231acc7f5SJesse Barnes if (pipe == 0) 23337e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 233431acc7f5SJesse Barnes else 23357e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23367e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 23377e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23387e231dbeSJesse Barnes } 23397e231dbeSJesse Barnes 2340893eead0SChris Wilson static u32 2341893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2342852835f3SZou Nan hai { 2343893eead0SChris Wilson return list_entry(ring->request_list.prev, 2344893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2345893eead0SChris Wilson } 2346893eead0SChris Wilson 23479107e9d2SChris Wilson static bool 23489107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2349893eead0SChris Wilson { 23509107e9d2SChris Wilson return (list_empty(&ring->request_list) || 23519107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2352f65d9421SBen Gamari } 2353f65d9421SBen Gamari 23546274f212SChris Wilson static struct intel_ring_buffer * 23556274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2356a24a11e6SChris Wilson { 2357a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23586274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2359a24a11e6SChris Wilson 2360a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2361a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2362a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 23636274f212SChris Wilson return NULL; 2364a24a11e6SChris Wilson 2365a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2366a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2367a24a11e6SChris Wilson */ 23686274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2369a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2370a24a11e6SChris Wilson do { 2371a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2372a24a11e6SChris Wilson if (cmd == ipehr) 2373a24a11e6SChris Wilson break; 2374a24a11e6SChris Wilson 2375a24a11e6SChris Wilson acthd -= 4; 2376a24a11e6SChris Wilson if (acthd < acthd_min) 23776274f212SChris Wilson return NULL; 2378a24a11e6SChris Wilson } while (1); 2379a24a11e6SChris Wilson 23806274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 23816274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2382a24a11e6SChris Wilson } 2383a24a11e6SChris Wilson 23846274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 23856274f212SChris Wilson { 23866274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23876274f212SChris Wilson struct intel_ring_buffer *signaller; 23886274f212SChris Wilson u32 seqno, ctl; 23896274f212SChris Wilson 23906274f212SChris Wilson ring->hangcheck.deadlock = true; 23916274f212SChris Wilson 23926274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 23936274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 23946274f212SChris Wilson return -1; 23956274f212SChris Wilson 23966274f212SChris Wilson /* cursory check for an unkickable deadlock */ 23976274f212SChris Wilson ctl = I915_READ_CTL(signaller); 23986274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 23996274f212SChris Wilson return -1; 24006274f212SChris Wilson 24016274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 24026274f212SChris Wilson } 24036274f212SChris Wilson 24046274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 24056274f212SChris Wilson { 24066274f212SChris Wilson struct intel_ring_buffer *ring; 24076274f212SChris Wilson int i; 24086274f212SChris Wilson 24096274f212SChris Wilson for_each_ring(ring, dev_priv, i) 24106274f212SChris Wilson ring->hangcheck.deadlock = false; 24116274f212SChris Wilson } 24126274f212SChris Wilson 2413ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2414ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 24151ec14ad3SChris Wilson { 24161ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 24171ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 24189107e9d2SChris Wilson u32 tmp; 24199107e9d2SChris Wilson 24206274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 24216274f212SChris Wilson return active; 24226274f212SChris Wilson 24239107e9d2SChris Wilson if (IS_GEN2(dev)) 24246274f212SChris Wilson return hung; 24259107e9d2SChris Wilson 24269107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 24279107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 24289107e9d2SChris Wilson * and break the hang. This should work on 24299107e9d2SChris Wilson * all but the second generation chipsets. 24309107e9d2SChris Wilson */ 24319107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 24321ec14ad3SChris Wilson if (tmp & RING_WAIT) { 24331ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 24341ec14ad3SChris Wilson ring->name); 24351ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 24366274f212SChris Wilson return kick; 24371ec14ad3SChris Wilson } 2438a24a11e6SChris Wilson 24396274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 24406274f212SChris Wilson switch (semaphore_passed(ring)) { 24416274f212SChris Wilson default: 24426274f212SChris Wilson return hung; 24436274f212SChris Wilson case 1: 2444a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2445a24a11e6SChris Wilson ring->name); 2446a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 24476274f212SChris Wilson return kick; 24486274f212SChris Wilson case 0: 24496274f212SChris Wilson return wait; 24506274f212SChris Wilson } 24519107e9d2SChris Wilson } 24529107e9d2SChris Wilson 24536274f212SChris Wilson return hung; 2454a24a11e6SChris Wilson } 2455d1e61e7fSChris Wilson 2456f65d9421SBen Gamari /** 2457f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 245805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 245905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 246005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 246105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 246205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2463f65d9421SBen Gamari */ 2464f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 2465f65d9421SBen Gamari { 2466f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2467f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2468b4519513SChris Wilson struct intel_ring_buffer *ring; 2469b4519513SChris Wilson int i; 247005407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 24719107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 24729107e9d2SChris Wilson #define BUSY 1 24739107e9d2SChris Wilson #define KICK 5 24749107e9d2SChris Wilson #define HUNG 20 24759107e9d2SChris Wilson #define FIRE 30 2476893eead0SChris Wilson 24773e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 24783e0dc6b0SBen Widawsky return; 24793e0dc6b0SBen Widawsky 2480b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 248105407ff8SMika Kuoppala u32 seqno, acthd; 24829107e9d2SChris Wilson bool busy = true; 2483b4519513SChris Wilson 24846274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 24856274f212SChris Wilson 248605407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 248705407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 248805407ff8SMika Kuoppala 248905407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 24909107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 24919107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 24929107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 24939107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 24949107e9d2SChris Wilson ring->name); 24959107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 24969107e9d2SChris Wilson ring->hangcheck.score += HUNG; 24979107e9d2SChris Wilson } else 24989107e9d2SChris Wilson busy = false; 249905407ff8SMika Kuoppala } else { 25009107e9d2SChris Wilson int score; 25019107e9d2SChris Wilson 25026274f212SChris Wilson /* We always increment the hangcheck score 25036274f212SChris Wilson * if the ring is busy and still processing 25046274f212SChris Wilson * the same request, so that no single request 25056274f212SChris Wilson * can run indefinitely (such as a chain of 25066274f212SChris Wilson * batches). The only time we do not increment 25076274f212SChris Wilson * the hangcheck score on this ring, if this 25086274f212SChris Wilson * ring is in a legitimate wait for another 25096274f212SChris Wilson * ring. In that case the waiting ring is a 25106274f212SChris Wilson * victim and we want to be sure we catch the 25116274f212SChris Wilson * right culprit. Then every time we do kick 25126274f212SChris Wilson * the ring, add a small increment to the 25136274f212SChris Wilson * score so that we can catch a batch that is 25146274f212SChris Wilson * being repeatedly kicked and so responsible 25156274f212SChris Wilson * for stalling the machine. 25169107e9d2SChris Wilson */ 2517ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2518ad8beaeaSMika Kuoppala acthd); 2519ad8beaeaSMika Kuoppala 2520ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 25216274f212SChris Wilson case wait: 25226274f212SChris Wilson score = 0; 25236274f212SChris Wilson break; 25246274f212SChris Wilson case active: 25259107e9d2SChris Wilson score = BUSY; 25266274f212SChris Wilson break; 25276274f212SChris Wilson case kick: 25286274f212SChris Wilson score = KICK; 25296274f212SChris Wilson break; 25306274f212SChris Wilson case hung: 25316274f212SChris Wilson score = HUNG; 25326274f212SChris Wilson stuck[i] = true; 25336274f212SChris Wilson break; 25346274f212SChris Wilson } 25359107e9d2SChris Wilson ring->hangcheck.score += score; 253605407ff8SMika Kuoppala } 25379107e9d2SChris Wilson } else { 25389107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 25399107e9d2SChris Wilson * attempts across multiple batches. 25409107e9d2SChris Wilson */ 25419107e9d2SChris Wilson if (ring->hangcheck.score > 0) 25429107e9d2SChris Wilson ring->hangcheck.score--; 2543cbb465e7SChris Wilson } 2544f65d9421SBen Gamari 254505407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 254605407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 25479107e9d2SChris Wilson busy_count += busy; 254805407ff8SMika Kuoppala } 254905407ff8SMika Kuoppala 255005407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 25519107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2552acd78c11SBen Widawsky DRM_ERROR("%s on %s\n", 255305407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2554a43adf07SChris Wilson ring->name); 2555a43adf07SChris Wilson rings_hung++; 255605407ff8SMika Kuoppala } 255705407ff8SMika Kuoppala } 255805407ff8SMika Kuoppala 255905407ff8SMika Kuoppala if (rings_hung) 256005407ff8SMika Kuoppala return i915_handle_error(dev, true); 256105407ff8SMika Kuoppala 256205407ff8SMika Kuoppala if (busy_count) 256305407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 256405407ff8SMika Kuoppala * being added */ 256599584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 256605407ff8SMika Kuoppala round_jiffies_up(jiffies + 256705407ff8SMika Kuoppala DRM_I915_HANGCHECK_JIFFIES)); 2568f65d9421SBen Gamari } 2569f65d9421SBen Gamari 257091738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 257191738a95SPaulo Zanoni { 257291738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 257391738a95SPaulo Zanoni 257491738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 257591738a95SPaulo Zanoni return; 257691738a95SPaulo Zanoni 257791738a95SPaulo Zanoni /* south display irq */ 257891738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 257991738a95SPaulo Zanoni /* 258091738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 258191738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 258291738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 258391738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 258491738a95SPaulo Zanoni */ 258591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 258691738a95SPaulo Zanoni POSTING_READ(SDEIER); 258791738a95SPaulo Zanoni } 258891738a95SPaulo Zanoni 2589c0e09200SDave Airlie /* drm_dma.h hooks 2590c0e09200SDave Airlie */ 2591f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2592036a4a7dSZhenyu Wang { 2593036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2594036a4a7dSZhenyu Wang 25954697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 25964697995bSJesse Barnes 2597036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2598bdfcdb63SDaniel Vetter 2599036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2600036a4a7dSZhenyu Wang 2601036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2602036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 26033143a2bfSChris Wilson POSTING_READ(DEIER); 2604036a4a7dSZhenyu Wang 2605036a4a7dSZhenyu Wang /* and GT */ 2606036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2607036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 26083143a2bfSChris Wilson POSTING_READ(GTIER); 2609c650156aSZhenyu Wang 261091738a95SPaulo Zanoni ibx_irq_preinstall(dev); 26117d99163dSBen Widawsky } 26127d99163dSBen Widawsky 26137d99163dSBen Widawsky static void ivybridge_irq_preinstall(struct drm_device *dev) 26147d99163dSBen Widawsky { 26157d99163dSBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26167d99163dSBen Widawsky 26177d99163dSBen Widawsky atomic_set(&dev_priv->irq_received, 0); 26187d99163dSBen Widawsky 26197d99163dSBen Widawsky I915_WRITE(HWSTAM, 0xeffe); 26207d99163dSBen Widawsky 26217d99163dSBen Widawsky /* XXX hotplug from PCH */ 26227d99163dSBen Widawsky 26237d99163dSBen Widawsky I915_WRITE(DEIMR, 0xffffffff); 26247d99163dSBen Widawsky I915_WRITE(DEIER, 0x0); 26257d99163dSBen Widawsky POSTING_READ(DEIER); 26267d99163dSBen Widawsky 26277d99163dSBen Widawsky /* and GT */ 26287d99163dSBen Widawsky I915_WRITE(GTIMR, 0xffffffff); 26297d99163dSBen Widawsky I915_WRITE(GTIER, 0x0); 26307d99163dSBen Widawsky POSTING_READ(GTIER); 26317d99163dSBen Widawsky 2632eda63ffbSBen Widawsky /* Power management */ 2633eda63ffbSBen Widawsky I915_WRITE(GEN6_PMIMR, 0xffffffff); 2634eda63ffbSBen Widawsky I915_WRITE(GEN6_PMIER, 0x0); 2635eda63ffbSBen Widawsky POSTING_READ(GEN6_PMIER); 2636eda63ffbSBen Widawsky 263791738a95SPaulo Zanoni ibx_irq_preinstall(dev); 2638036a4a7dSZhenyu Wang } 2639036a4a7dSZhenyu Wang 26407e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 26417e231dbeSJesse Barnes { 26427e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26437e231dbeSJesse Barnes int pipe; 26447e231dbeSJesse Barnes 26457e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26467e231dbeSJesse Barnes 26477e231dbeSJesse Barnes /* VLV magic */ 26487e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 26497e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 26507e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 26517e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 26527e231dbeSJesse Barnes 26537e231dbeSJesse Barnes /* and GT */ 26547e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 26557e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 26567e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 26577e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 26587e231dbeSJesse Barnes POSTING_READ(GTIER); 26597e231dbeSJesse Barnes 26607e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 26617e231dbeSJesse Barnes 26627e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 26637e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 26647e231dbeSJesse Barnes for_each_pipe(pipe) 26657e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26667e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26677e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 26687e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 26697e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26707e231dbeSJesse Barnes } 26717e231dbeSJesse Barnes 267282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 267382a28bcfSDaniel Vetter { 267482a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 267582a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 267682a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2677*fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 267882a28bcfSDaniel Vetter 267982a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2680*fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 268182a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2682cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2683*fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 268482a28bcfSDaniel Vetter } else { 2685*fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 268682a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2687cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2688*fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 268982a28bcfSDaniel Vetter } 269082a28bcfSDaniel Vetter 2691*fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 269282a28bcfSDaniel Vetter 26937fe0b973SKeith Packard /* 26947fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 26957fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 26967fe0b973SKeith Packard * 26977fe0b973SKeith Packard * This register is the same on all known PCH chips. 26987fe0b973SKeith Packard */ 26997fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 27007fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 27017fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 27027fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 27037fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 27047fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 27057fe0b973SKeith Packard } 27067fe0b973SKeith Packard 2707d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2708d46da437SPaulo Zanoni { 2709d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 271082a28bcfSDaniel Vetter u32 mask; 2711d46da437SPaulo Zanoni 2712692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2713692a04cfSDaniel Vetter return; 2714692a04cfSDaniel Vetter 27158664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 27168664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2717de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 27188664281bSPaulo Zanoni } else { 27198664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 27208664281bSPaulo Zanoni 27218664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 27228664281bSPaulo Zanoni } 2723ab5c608bSBen Widawsky 2724d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2725d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2726d46da437SPaulo Zanoni } 2727d46da437SPaulo Zanoni 2728f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2729036a4a7dSZhenyu Wang { 27304bc9d430SDaniel Vetter unsigned long irqflags; 27314bc9d430SDaniel Vetter 2732036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2733036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2734013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2735ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 27368664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 2737de032bf4SPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON; 2738cc609d5dSBen Widawsky u32 gt_irqs; 2739036a4a7dSZhenyu Wang 27401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2741036a4a7dSZhenyu Wang 2742036a4a7dSZhenyu Wang /* should always can generate irq */ 2743036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 27441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 27456005ce42SDaniel Vetter I915_WRITE(DEIER, display_mask | 27466005ce42SDaniel Vetter DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT); 27473143a2bfSChris Wilson POSTING_READ(DEIER); 2748036a4a7dSZhenyu Wang 27491ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2750036a4a7dSZhenyu Wang 2751036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 27521ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2753881f47b6SXiang, Haihao 2754cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT; 2755cc609d5dSBen Widawsky 27561ec14ad3SChris Wilson if (IS_GEN6(dev)) 2757cc609d5dSBen Widawsky gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 27581ec14ad3SChris Wilson else 2759cc609d5dSBen Widawsky gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 2760cc609d5dSBen Widawsky ILK_BSD_USER_INTERRUPT; 2761cc609d5dSBen Widawsky 2762cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 27633143a2bfSChris Wilson POSTING_READ(GTIER); 2764036a4a7dSZhenyu Wang 2765d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 27667fe0b973SKeith Packard 2767f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 27686005ce42SDaniel Vetter /* Enable PCU event interrupts 27696005ce42SDaniel Vetter * 27706005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 27714bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 27724bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 27734bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2774f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 27754bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2776f97108d1SJesse Barnes } 2777f97108d1SJesse Barnes 2778036a4a7dSZhenyu Wang return 0; 2779036a4a7dSZhenyu Wang } 2780036a4a7dSZhenyu Wang 2781f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2782b1f14ad0SJesse Barnes { 2783b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2784b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2785b615b57aSChris Wilson u32 display_mask = 2786b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2787b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2788b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2789ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 27908664281bSPaulo Zanoni DE_AUX_CHANNEL_A_IVB | 27918664281bSPaulo Zanoni DE_ERR_INT_IVB; 279212638c57SBen Widawsky u32 pm_irqs = GEN6_PM_RPS_EVENTS; 2793cc609d5dSBen Widawsky u32 gt_irqs; 2794b1f14ad0SJesse Barnes 2795b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2796b1f14ad0SJesse Barnes 2797b1f14ad0SJesse Barnes /* should always can generate irq */ 27988664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2799b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2800b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2801b615b57aSChris Wilson I915_WRITE(DEIER, 2802b615b57aSChris Wilson display_mask | 2803b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2804b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2805b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2806b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2807b1f14ad0SJesse Barnes 2808cc609d5dSBen Widawsky dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 2809b1f14ad0SJesse Barnes 2810b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2811b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2812b1f14ad0SJesse Barnes 2813cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | 2814cc609d5dSBen Widawsky GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 2815cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 2816b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2817b1f14ad0SJesse Barnes 281812638c57SBen Widawsky I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 281912638c57SBen Widawsky if (HAS_VEBOX(dev)) 282012638c57SBen Widawsky pm_irqs |= PM_VEBOX_USER_INTERRUPT | 282112638c57SBen Widawsky PM_VEBOX_CS_ERROR_INTERRUPT; 282212638c57SBen Widawsky 282312638c57SBen Widawsky /* Our enable/disable rps functions may touch these registers so 282412638c57SBen Widawsky * make sure to set a known state for only the non-RPS bits. 282512638c57SBen Widawsky * The RMW is extra paranoia since this should be called after being set 282612638c57SBen Widawsky * to a known state in preinstall. 282712638c57SBen Widawsky * */ 282812638c57SBen Widawsky I915_WRITE(GEN6_PMIMR, 282912638c57SBen Widawsky (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs); 283012638c57SBen Widawsky I915_WRITE(GEN6_PMIER, 283112638c57SBen Widawsky (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs); 283212638c57SBen Widawsky POSTING_READ(GEN6_PMIER); 2833eda63ffbSBen Widawsky 2834d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 28357fe0b973SKeith Packard 2836b1f14ad0SJesse Barnes return 0; 2837b1f14ad0SJesse Barnes } 2838b1f14ad0SJesse Barnes 28397e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 28407e231dbeSJesse Barnes { 28417e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2842cc609d5dSBen Widawsky u32 gt_irqs; 28437e231dbeSJesse Barnes u32 enable_mask; 284431acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 2845b79480baSDaniel Vetter unsigned long irqflags; 28467e231dbeSJesse Barnes 28477e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 284831acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 284931acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 285031acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 28517e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 28527e231dbeSJesse Barnes 285331acc7f5SJesse Barnes /* 285431acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 285531acc7f5SJesse Barnes * toggle them based on usage. 285631acc7f5SJesse Barnes */ 285731acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 285831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 285931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 28607e231dbeSJesse Barnes 286120afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 286220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 286320afbda2SDaniel Vetter 28647e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 28657e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 28667e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 28677e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 28687e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 28697e231dbeSJesse Barnes POSTING_READ(VLV_IER); 28707e231dbeSJesse Barnes 2871b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2872b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2873b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 287431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2875515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 287631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 2877b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 287831acc7f5SJesse Barnes 28797e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 28807e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 28817e231dbeSJesse Barnes 288231acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 288331acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 28843bcedbe5SJesse Barnes 2885cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | 2886cc609d5dSBen Widawsky GT_BLT_USER_INTERRUPT; 2887cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 28887e231dbeSJesse Barnes POSTING_READ(GTIER); 28897e231dbeSJesse Barnes 28907e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 28917e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 28927e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 28937e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 28947e231dbeSJesse Barnes #endif 28957e231dbeSJesse Barnes 28967e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 289720afbda2SDaniel Vetter 289820afbda2SDaniel Vetter return 0; 289920afbda2SDaniel Vetter } 290020afbda2SDaniel Vetter 29017e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 29027e231dbeSJesse Barnes { 29037e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 29047e231dbeSJesse Barnes int pipe; 29057e231dbeSJesse Barnes 29067e231dbeSJesse Barnes if (!dev_priv) 29077e231dbeSJesse Barnes return; 29087e231dbeSJesse Barnes 2909ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2910ac4c16c5SEgbert Eich 29117e231dbeSJesse Barnes for_each_pipe(pipe) 29127e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 29137e231dbeSJesse Barnes 29147e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 29157e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 29167e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 29177e231dbeSJesse Barnes for_each_pipe(pipe) 29187e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 29197e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29207e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 29217e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 29227e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29237e231dbeSJesse Barnes } 29247e231dbeSJesse Barnes 2925f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2926036a4a7dSZhenyu Wang { 2927036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 29284697995bSJesse Barnes 29294697995bSJesse Barnes if (!dev_priv) 29304697995bSJesse Barnes return; 29314697995bSJesse Barnes 2932ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2933ac4c16c5SEgbert Eich 2934036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2935036a4a7dSZhenyu Wang 2936036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2937036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2938036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 29398664281bSPaulo Zanoni if (IS_GEN7(dev)) 29408664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2941036a4a7dSZhenyu Wang 2942036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2943036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2944036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2945192aac1fSKeith Packard 2946ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2947ab5c608bSBen Widawsky return; 2948ab5c608bSBen Widawsky 2949192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2950192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2951192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 29528664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 29538664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2954036a4a7dSZhenyu Wang } 2955036a4a7dSZhenyu Wang 2956c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2957c2798b19SChris Wilson { 2958c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2959c2798b19SChris Wilson int pipe; 2960c2798b19SChris Wilson 2961c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2962c2798b19SChris Wilson 2963c2798b19SChris Wilson for_each_pipe(pipe) 2964c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2965c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2966c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2967c2798b19SChris Wilson POSTING_READ16(IER); 2968c2798b19SChris Wilson } 2969c2798b19SChris Wilson 2970c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2971c2798b19SChris Wilson { 2972c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2973c2798b19SChris Wilson 2974c2798b19SChris Wilson I915_WRITE16(EMR, 2975c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2976c2798b19SChris Wilson 2977c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2978c2798b19SChris Wilson dev_priv->irq_mask = 2979c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2980c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2981c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2982c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2983c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2984c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2985c2798b19SChris Wilson 2986c2798b19SChris Wilson I915_WRITE16(IER, 2987c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2988c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2989c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2990c2798b19SChris Wilson I915_USER_INTERRUPT); 2991c2798b19SChris Wilson POSTING_READ16(IER); 2992c2798b19SChris Wilson 2993c2798b19SChris Wilson return 0; 2994c2798b19SChris Wilson } 2995c2798b19SChris Wilson 299690a72f87SVille Syrjälä /* 299790a72f87SVille Syrjälä * Returns true when a page flip has completed. 299890a72f87SVille Syrjälä */ 299990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 300090a72f87SVille Syrjälä int pipe, u16 iir) 300190a72f87SVille Syrjälä { 300290a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 300390a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 300490a72f87SVille Syrjälä 300590a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 300690a72f87SVille Syrjälä return false; 300790a72f87SVille Syrjälä 300890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 300990a72f87SVille Syrjälä return false; 301090a72f87SVille Syrjälä 301190a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 301290a72f87SVille Syrjälä 301390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 301490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 301590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 301690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 301790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 301890a72f87SVille Syrjälä */ 301990a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 302090a72f87SVille Syrjälä return false; 302190a72f87SVille Syrjälä 302290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 302390a72f87SVille Syrjälä 302490a72f87SVille Syrjälä return true; 302590a72f87SVille Syrjälä } 302690a72f87SVille Syrjälä 3027ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3028c2798b19SChris Wilson { 3029c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3030c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3031c2798b19SChris Wilson u16 iir, new_iir; 3032c2798b19SChris Wilson u32 pipe_stats[2]; 3033c2798b19SChris Wilson unsigned long irqflags; 3034c2798b19SChris Wilson int irq_received; 3035c2798b19SChris Wilson int pipe; 3036c2798b19SChris Wilson u16 flip_mask = 3037c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3038c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3039c2798b19SChris Wilson 3040c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 3041c2798b19SChris Wilson 3042c2798b19SChris Wilson iir = I915_READ16(IIR); 3043c2798b19SChris Wilson if (iir == 0) 3044c2798b19SChris Wilson return IRQ_NONE; 3045c2798b19SChris Wilson 3046c2798b19SChris Wilson while (iir & ~flip_mask) { 3047c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3048c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3049c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3050c2798b19SChris Wilson * interrupts (for non-MSI). 3051c2798b19SChris Wilson */ 3052c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3053c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3054c2798b19SChris Wilson i915_handle_error(dev, false); 3055c2798b19SChris Wilson 3056c2798b19SChris Wilson for_each_pipe(pipe) { 3057c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3058c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3059c2798b19SChris Wilson 3060c2798b19SChris Wilson /* 3061c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3062c2798b19SChris Wilson */ 3063c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3064c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3065c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3066c2798b19SChris Wilson pipe_name(pipe)); 3067c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3068c2798b19SChris Wilson irq_received = 1; 3069c2798b19SChris Wilson } 3070c2798b19SChris Wilson } 3071c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3072c2798b19SChris Wilson 3073c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3074c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3075c2798b19SChris Wilson 3076d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3077c2798b19SChris Wilson 3078c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3079c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3080c2798b19SChris Wilson 3081c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 308290a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 308390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 3084c2798b19SChris Wilson 3085c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 308690a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 308790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 3088c2798b19SChris Wilson 3089c2798b19SChris Wilson iir = new_iir; 3090c2798b19SChris Wilson } 3091c2798b19SChris Wilson 3092c2798b19SChris Wilson return IRQ_HANDLED; 3093c2798b19SChris Wilson } 3094c2798b19SChris Wilson 3095c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3096c2798b19SChris Wilson { 3097c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3098c2798b19SChris Wilson int pipe; 3099c2798b19SChris Wilson 3100c2798b19SChris Wilson for_each_pipe(pipe) { 3101c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3102c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3103c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3104c2798b19SChris Wilson } 3105c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3106c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3107c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3108c2798b19SChris Wilson } 3109c2798b19SChris Wilson 3110a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3111a266c7d5SChris Wilson { 3112a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3113a266c7d5SChris Wilson int pipe; 3114a266c7d5SChris Wilson 3115a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3116a266c7d5SChris Wilson 3117a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3118a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3119a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3120a266c7d5SChris Wilson } 3121a266c7d5SChris Wilson 312200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3123a266c7d5SChris Wilson for_each_pipe(pipe) 3124a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3125a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3126a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3127a266c7d5SChris Wilson POSTING_READ(IER); 3128a266c7d5SChris Wilson } 3129a266c7d5SChris Wilson 3130a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3131a266c7d5SChris Wilson { 3132a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 313338bde180SChris Wilson u32 enable_mask; 3134a266c7d5SChris Wilson 313538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 313638bde180SChris Wilson 313738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 313838bde180SChris Wilson dev_priv->irq_mask = 313938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 314038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 314138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 314238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 314338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 314438bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 314538bde180SChris Wilson 314638bde180SChris Wilson enable_mask = 314738bde180SChris Wilson I915_ASLE_INTERRUPT | 314838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 314938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 315038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 315138bde180SChris Wilson I915_USER_INTERRUPT; 315238bde180SChris Wilson 3153a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 315420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 315520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 315620afbda2SDaniel Vetter 3157a266c7d5SChris Wilson /* Enable in IER... */ 3158a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3159a266c7d5SChris Wilson /* and unmask in IMR */ 3160a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3161a266c7d5SChris Wilson } 3162a266c7d5SChris Wilson 3163a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3164a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3165a266c7d5SChris Wilson POSTING_READ(IER); 3166a266c7d5SChris Wilson 3167f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 316820afbda2SDaniel Vetter 316920afbda2SDaniel Vetter return 0; 317020afbda2SDaniel Vetter } 317120afbda2SDaniel Vetter 317290a72f87SVille Syrjälä /* 317390a72f87SVille Syrjälä * Returns true when a page flip has completed. 317490a72f87SVille Syrjälä */ 317590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 317690a72f87SVille Syrjälä int plane, int pipe, u32 iir) 317790a72f87SVille Syrjälä { 317890a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 317990a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 318090a72f87SVille Syrjälä 318190a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 318290a72f87SVille Syrjälä return false; 318390a72f87SVille Syrjälä 318490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 318590a72f87SVille Syrjälä return false; 318690a72f87SVille Syrjälä 318790a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 318890a72f87SVille Syrjälä 318990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 319090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 319190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 319290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 319390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 319490a72f87SVille Syrjälä */ 319590a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 319690a72f87SVille Syrjälä return false; 319790a72f87SVille Syrjälä 319890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 319990a72f87SVille Syrjälä 320090a72f87SVille Syrjälä return true; 320190a72f87SVille Syrjälä } 320290a72f87SVille Syrjälä 3203ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3204a266c7d5SChris Wilson { 3205a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3206a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 32078291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3208a266c7d5SChris Wilson unsigned long irqflags; 320938bde180SChris Wilson u32 flip_mask = 321038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 321138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 321238bde180SChris Wilson int pipe, ret = IRQ_NONE; 3213a266c7d5SChris Wilson 3214a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3215a266c7d5SChris Wilson 3216a266c7d5SChris Wilson iir = I915_READ(IIR); 321738bde180SChris Wilson do { 321838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 32198291ee90SChris Wilson bool blc_event = false; 3220a266c7d5SChris Wilson 3221a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3222a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3223a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3224a266c7d5SChris Wilson * interrupts (for non-MSI). 3225a266c7d5SChris Wilson */ 3226a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3227a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3228a266c7d5SChris Wilson i915_handle_error(dev, false); 3229a266c7d5SChris Wilson 3230a266c7d5SChris Wilson for_each_pipe(pipe) { 3231a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3232a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3233a266c7d5SChris Wilson 323438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3235a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3236a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3237a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3238a266c7d5SChris Wilson pipe_name(pipe)); 3239a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 324038bde180SChris Wilson irq_received = true; 3241a266c7d5SChris Wilson } 3242a266c7d5SChris Wilson } 3243a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3244a266c7d5SChris Wilson 3245a266c7d5SChris Wilson if (!irq_received) 3246a266c7d5SChris Wilson break; 3247a266c7d5SChris Wilson 3248a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3249a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3250a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3251a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3252b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3253a266c7d5SChris Wilson 3254a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3255a266c7d5SChris Wilson hotplug_status); 325691d131d2SDaniel Vetter 325710a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 325891d131d2SDaniel Vetter 3259a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 326038bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3261a266c7d5SChris Wilson } 3262a266c7d5SChris Wilson 326338bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3264a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3265a266c7d5SChris Wilson 3266a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3267a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3268a266c7d5SChris Wilson 3269a266c7d5SChris Wilson for_each_pipe(pipe) { 327038bde180SChris Wilson int plane = pipe; 327138bde180SChris Wilson if (IS_MOBILE(dev)) 327238bde180SChris Wilson plane = !plane; 32735e2032d4SVille Syrjälä 327490a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 327590a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 327690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3277a266c7d5SChris Wilson 3278a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3279a266c7d5SChris Wilson blc_event = true; 3280a266c7d5SChris Wilson } 3281a266c7d5SChris Wilson 3282a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3283a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3284a266c7d5SChris Wilson 3285a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3286a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3287a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3288a266c7d5SChris Wilson * we would never get another interrupt. 3289a266c7d5SChris Wilson * 3290a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3291a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3292a266c7d5SChris Wilson * another one. 3293a266c7d5SChris Wilson * 3294a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3295a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3296a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3297a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3298a266c7d5SChris Wilson * stray interrupts. 3299a266c7d5SChris Wilson */ 330038bde180SChris Wilson ret = IRQ_HANDLED; 3301a266c7d5SChris Wilson iir = new_iir; 330238bde180SChris Wilson } while (iir & ~flip_mask); 3303a266c7d5SChris Wilson 3304d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 33058291ee90SChris Wilson 3306a266c7d5SChris Wilson return ret; 3307a266c7d5SChris Wilson } 3308a266c7d5SChris Wilson 3309a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3310a266c7d5SChris Wilson { 3311a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3312a266c7d5SChris Wilson int pipe; 3313a266c7d5SChris Wilson 3314ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3315ac4c16c5SEgbert Eich 3316a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3317a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3318a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3319a266c7d5SChris Wilson } 3320a266c7d5SChris Wilson 332100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 332255b39755SChris Wilson for_each_pipe(pipe) { 332355b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3324a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 332555b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 332655b39755SChris Wilson } 3327a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3328a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3329a266c7d5SChris Wilson 3330a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3331a266c7d5SChris Wilson } 3332a266c7d5SChris Wilson 3333a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3334a266c7d5SChris Wilson { 3335a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3336a266c7d5SChris Wilson int pipe; 3337a266c7d5SChris Wilson 3338a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3339a266c7d5SChris Wilson 3340a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3341a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3342a266c7d5SChris Wilson 3343a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3344a266c7d5SChris Wilson for_each_pipe(pipe) 3345a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3346a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3347a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3348a266c7d5SChris Wilson POSTING_READ(IER); 3349a266c7d5SChris Wilson } 3350a266c7d5SChris Wilson 3351a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3352a266c7d5SChris Wilson { 3353a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3354bbba0a97SChris Wilson u32 enable_mask; 3355a266c7d5SChris Wilson u32 error_mask; 3356b79480baSDaniel Vetter unsigned long irqflags; 3357a266c7d5SChris Wilson 3358a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3359bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3360adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3361bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3362bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3363bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3364bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3365bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3366bbba0a97SChris Wilson 3367bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 336821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 336921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3370bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3371bbba0a97SChris Wilson 3372bbba0a97SChris Wilson if (IS_G4X(dev)) 3373bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3374a266c7d5SChris Wilson 3375b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3376b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3377b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3378515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 3379b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3380a266c7d5SChris Wilson 3381a266c7d5SChris Wilson /* 3382a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3383a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3384a266c7d5SChris Wilson */ 3385a266c7d5SChris Wilson if (IS_G4X(dev)) { 3386a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3387a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3388a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3389a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3390a266c7d5SChris Wilson } else { 3391a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3392a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3393a266c7d5SChris Wilson } 3394a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3395a266c7d5SChris Wilson 3396a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3397a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3398a266c7d5SChris Wilson POSTING_READ(IER); 3399a266c7d5SChris Wilson 340020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 340120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 340220afbda2SDaniel Vetter 3403f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 340420afbda2SDaniel Vetter 340520afbda2SDaniel Vetter return 0; 340620afbda2SDaniel Vetter } 340720afbda2SDaniel Vetter 3408bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 340920afbda2SDaniel Vetter { 341020afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3411e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3412cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 341320afbda2SDaniel Vetter u32 hotplug_en; 341420afbda2SDaniel Vetter 3415b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3416b5ea2d56SDaniel Vetter 3417bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3418bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3419bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3420adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3421e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3422cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3423cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3424cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3425a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3426a266c7d5SChris Wilson to generate a spurious hotplug event about three 3427a266c7d5SChris Wilson seconds later. So just do it once. 3428a266c7d5SChris Wilson */ 3429a266c7d5SChris Wilson if (IS_G4X(dev)) 3430a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 343185fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3432a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3433a266c7d5SChris Wilson 3434a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3435a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3436a266c7d5SChris Wilson } 3437bac56d5bSEgbert Eich } 3438a266c7d5SChris Wilson 3439ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3440a266c7d5SChris Wilson { 3441a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3442a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3443a266c7d5SChris Wilson u32 iir, new_iir; 3444a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3445a266c7d5SChris Wilson unsigned long irqflags; 3446a266c7d5SChris Wilson int irq_received; 3447a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 344821ad8330SVille Syrjälä u32 flip_mask = 344921ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 345021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3451a266c7d5SChris Wilson 3452a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3453a266c7d5SChris Wilson 3454a266c7d5SChris Wilson iir = I915_READ(IIR); 3455a266c7d5SChris Wilson 3456a266c7d5SChris Wilson for (;;) { 34572c8ba29fSChris Wilson bool blc_event = false; 34582c8ba29fSChris Wilson 345921ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3460a266c7d5SChris Wilson 3461a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3462a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3463a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3464a266c7d5SChris Wilson * interrupts (for non-MSI). 3465a266c7d5SChris Wilson */ 3466a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3467a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3468a266c7d5SChris Wilson i915_handle_error(dev, false); 3469a266c7d5SChris Wilson 3470a266c7d5SChris Wilson for_each_pipe(pipe) { 3471a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3472a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3473a266c7d5SChris Wilson 3474a266c7d5SChris Wilson /* 3475a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3476a266c7d5SChris Wilson */ 3477a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3478a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3479a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3480a266c7d5SChris Wilson pipe_name(pipe)); 3481a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3482a266c7d5SChris Wilson irq_received = 1; 3483a266c7d5SChris Wilson } 3484a266c7d5SChris Wilson } 3485a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3486a266c7d5SChris Wilson 3487a266c7d5SChris Wilson if (!irq_received) 3488a266c7d5SChris Wilson break; 3489a266c7d5SChris Wilson 3490a266c7d5SChris Wilson ret = IRQ_HANDLED; 3491a266c7d5SChris Wilson 3492a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3493adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3494a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3495b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3496b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 34974f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3498a266c7d5SChris Wilson 3499a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3500a266c7d5SChris Wilson hotplug_status); 350191d131d2SDaniel Vetter 350210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 350310a504deSDaniel Vetter IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); 350491d131d2SDaniel Vetter 3505a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3506a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3507a266c7d5SChris Wilson } 3508a266c7d5SChris Wilson 350921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3510a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3511a266c7d5SChris Wilson 3512a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3513a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3514a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3515a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3516a266c7d5SChris Wilson 3517a266c7d5SChris Wilson for_each_pipe(pipe) { 35182c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 351990a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 352090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3521a266c7d5SChris Wilson 3522a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3523a266c7d5SChris Wilson blc_event = true; 3524a266c7d5SChris Wilson } 3525a266c7d5SChris Wilson 3526a266c7d5SChris Wilson 3527a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3528a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3529a266c7d5SChris Wilson 3530515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3531515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3532515ac2bbSDaniel Vetter 3533a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3534a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3535a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3536a266c7d5SChris Wilson * we would never get another interrupt. 3537a266c7d5SChris Wilson * 3538a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3539a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3540a266c7d5SChris Wilson * another one. 3541a266c7d5SChris Wilson * 3542a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3543a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3544a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3545a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3546a266c7d5SChris Wilson * stray interrupts. 3547a266c7d5SChris Wilson */ 3548a266c7d5SChris Wilson iir = new_iir; 3549a266c7d5SChris Wilson } 3550a266c7d5SChris Wilson 3551d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 35522c8ba29fSChris Wilson 3553a266c7d5SChris Wilson return ret; 3554a266c7d5SChris Wilson } 3555a266c7d5SChris Wilson 3556a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3557a266c7d5SChris Wilson { 3558a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3559a266c7d5SChris Wilson int pipe; 3560a266c7d5SChris Wilson 3561a266c7d5SChris Wilson if (!dev_priv) 3562a266c7d5SChris Wilson return; 3563a266c7d5SChris Wilson 3564ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3565ac4c16c5SEgbert Eich 3566a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3567a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3568a266c7d5SChris Wilson 3569a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3570a266c7d5SChris Wilson for_each_pipe(pipe) 3571a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3572a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3573a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3574a266c7d5SChris Wilson 3575a266c7d5SChris Wilson for_each_pipe(pipe) 3576a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3577a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3578a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3579a266c7d5SChris Wilson } 3580a266c7d5SChris Wilson 3581ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3582ac4c16c5SEgbert Eich { 3583ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3584ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3585ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3586ac4c16c5SEgbert Eich unsigned long irqflags; 3587ac4c16c5SEgbert Eich int i; 3588ac4c16c5SEgbert Eich 3589ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3590ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3591ac4c16c5SEgbert Eich struct drm_connector *connector; 3592ac4c16c5SEgbert Eich 3593ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3594ac4c16c5SEgbert Eich continue; 3595ac4c16c5SEgbert Eich 3596ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3597ac4c16c5SEgbert Eich 3598ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3599ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3600ac4c16c5SEgbert Eich 3601ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3602ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3603ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3604ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3605ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3606ac4c16c5SEgbert Eich if (!connector->polled) 3607ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3608ac4c16c5SEgbert Eich } 3609ac4c16c5SEgbert Eich } 3610ac4c16c5SEgbert Eich } 3611ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3612ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3613ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3614ac4c16c5SEgbert Eich } 3615ac4c16c5SEgbert Eich 3616f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3617f71d4af4SJesse Barnes { 36188b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 36198b2e326dSChris Wilson 36208b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 362199584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3622c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3623a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 36248b2e326dSChris Wilson 362599584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 362699584db3SDaniel Vetter i915_hangcheck_elapsed, 362761bac78eSDaniel Vetter (unsigned long) dev); 3628ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3629ac4c16c5SEgbert Eich (unsigned long) dev_priv); 363061bac78eSDaniel Vetter 363197a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 36329ee32feaSDaniel Vetter 3633f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3634f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 36357d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3636f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3637f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3638f71d4af4SJesse Barnes } 3639f71d4af4SJesse Barnes 3640c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3641f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3642c3613de9SKeith Packard else 3643c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3644f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3645f71d4af4SJesse Barnes 36467e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 36477e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 36487e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 36497e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 36507e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 36517e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 36527e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3653fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 36544a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 36557d99163dSBen Widawsky /* Share uninstall handlers with ILK/SNB */ 3656f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 36577d99163dSBen Widawsky dev->driver->irq_preinstall = ivybridge_irq_preinstall; 3658f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 3659f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3660f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 3661f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 366282a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3663f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3664f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3665f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3666f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3667f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3668f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3669f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 367082a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3671f71d4af4SJesse Barnes } else { 3672c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3673c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3674c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3675c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3676c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3677a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3678a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3679a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3680a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3681a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 368220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3683c2798b19SChris Wilson } else { 3684a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3685a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3686a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3687a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3688bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3689c2798b19SChris Wilson } 3690f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3691f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3692f71d4af4SJesse Barnes } 3693f71d4af4SJesse Barnes } 369420afbda2SDaniel Vetter 369520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 369620afbda2SDaniel Vetter { 369720afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3698821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3699821450c6SEgbert Eich struct drm_connector *connector; 3700b5ea2d56SDaniel Vetter unsigned long irqflags; 3701821450c6SEgbert Eich int i; 370220afbda2SDaniel Vetter 3703821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3704821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3705821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3706821450c6SEgbert Eich } 3707821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3708821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3709821450c6SEgbert Eich connector->polled = intel_connector->polled; 3710821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3711821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3712821450c6SEgbert Eich } 3713b5ea2d56SDaniel Vetter 3714b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3715b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3716b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 371720afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 371820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3719b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 372020afbda2SDaniel Vetter } 3721