xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision fd8f507c0de97c3cff39c2e905ad92f15debbdcf)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142b51a2842SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, u32 reg)
143b51a2842SVille Syrjälä {
144b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
145b51a2842SVille Syrjälä 
146b51a2842SVille Syrjälä 	if (val == 0)
147b51a2842SVille Syrjälä 		return;
148b51a2842SVille Syrjälä 
149b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
150b51a2842SVille Syrjälä 	     reg, val);
151b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
152b51a2842SVille Syrjälä 	POSTING_READ(reg);
153b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
154b51a2842SVille Syrjälä 	POSTING_READ(reg);
155b51a2842SVille Syrjälä }
156337ba017SPaulo Zanoni 
15735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
158b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
15935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1607d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1617d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16235079899SPaulo Zanoni } while (0)
16335079899SPaulo Zanoni 
16435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
165b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1677d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1687d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
16935079899SPaulo Zanoni } while (0)
17035079899SPaulo Zanoni 
171c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
172c9a9a268SImre Deak 
1730706f17cSEgbert Eich /* For display hotplug interrupt */
1740706f17cSEgbert Eich static inline void
1750706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1760706f17cSEgbert Eich 				     uint32_t mask,
1770706f17cSEgbert Eich 				     uint32_t bits)
1780706f17cSEgbert Eich {
1790706f17cSEgbert Eich 	uint32_t val;
1800706f17cSEgbert Eich 
1810706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1820706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1830706f17cSEgbert Eich 
1840706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1850706f17cSEgbert Eich 	val &= ~mask;
1860706f17cSEgbert Eich 	val |= bits;
1870706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1880706f17cSEgbert Eich }
1890706f17cSEgbert Eich 
1900706f17cSEgbert Eich /**
1910706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1920706f17cSEgbert Eich  * @dev_priv: driver private
1930706f17cSEgbert Eich  * @mask: bits to update
1940706f17cSEgbert Eich  * @bits: bits to enable
1950706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1960706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1970706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1980706f17cSEgbert Eich  * function is usually not called from a context where the lock is
1990706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2000706f17cSEgbert Eich  * version is also available.
2010706f17cSEgbert Eich  */
2020706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2030706f17cSEgbert Eich 				   uint32_t mask,
2040706f17cSEgbert Eich 				   uint32_t bits)
2050706f17cSEgbert Eich {
2060706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2070706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2080706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich }
2100706f17cSEgbert Eich 
211d9dc34f1SVille Syrjälä /**
212d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
213d9dc34f1SVille Syrjälä  * @dev_priv: driver private
214d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
215d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
216d9dc34f1SVille Syrjälä  */
217d9dc34f1SVille Syrjälä static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
218d9dc34f1SVille Syrjälä 				   uint32_t interrupt_mask,
219d9dc34f1SVille Syrjälä 				   uint32_t enabled_irq_mask)
220036a4a7dSZhenyu Wang {
221d9dc34f1SVille Syrjälä 	uint32_t new_val;
222d9dc34f1SVille Syrjälä 
2234bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2244bc9d430SDaniel Vetter 
225d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
226d9dc34f1SVille Syrjälä 
2279df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
228c67a470bSPaulo Zanoni 		return;
229c67a470bSPaulo Zanoni 
230d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
231d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
232d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
233d9dc34f1SVille Syrjälä 
234d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
235d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2361ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2373143a2bfSChris Wilson 		POSTING_READ(DEIMR);
238036a4a7dSZhenyu Wang 	}
239036a4a7dSZhenyu Wang }
240036a4a7dSZhenyu Wang 
24147339cd9SDaniel Vetter void
242d9dc34f1SVille Syrjälä ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
243d9dc34f1SVille Syrjälä {
244d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, mask);
245d9dc34f1SVille Syrjälä }
246d9dc34f1SVille Syrjälä 
247d9dc34f1SVille Syrjälä void
2482d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
249036a4a7dSZhenyu Wang {
250d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, 0);
251036a4a7dSZhenyu Wang }
252036a4a7dSZhenyu Wang 
25343eaea13SPaulo Zanoni /**
25443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
25543eaea13SPaulo Zanoni  * @dev_priv: driver private
25643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
25743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
25843eaea13SPaulo Zanoni  */
25943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
26043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
26143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
26243eaea13SPaulo Zanoni {
26343eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
26443eaea13SPaulo Zanoni 
26515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
26615a17aaeSDaniel Vetter 
2679df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
268c67a470bSPaulo Zanoni 		return;
269c67a470bSPaulo Zanoni 
27043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
27143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
27243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
27343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27743eaea13SPaulo Zanoni {
27843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
27943eaea13SPaulo Zanoni }
28043eaea13SPaulo Zanoni 
281480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
28243eaea13SPaulo Zanoni {
28343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
28443eaea13SPaulo Zanoni }
28543eaea13SPaulo Zanoni 
286b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
289b900b949SImre Deak }
290b900b949SImre Deak 
291a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
292a72fbc3aSImre Deak {
293a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
294a72fbc3aSImre Deak }
295a72fbc3aSImre Deak 
296b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
297b900b949SImre Deak {
298b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
299b900b949SImre Deak }
300b900b949SImre Deak 
301edbfdb45SPaulo Zanoni /**
302edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
303edbfdb45SPaulo Zanoni   * @dev_priv: driver private
304edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
305edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
306edbfdb45SPaulo Zanoni   */
307edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
308edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
309edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
310edbfdb45SPaulo Zanoni {
311605cd25bSPaulo Zanoni 	uint32_t new_val;
312edbfdb45SPaulo Zanoni 
31315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
31415a17aaeSDaniel Vetter 
315edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
316edbfdb45SPaulo Zanoni 
317605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
318f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
319f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
320f52ecbcfSPaulo Zanoni 
321605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
322605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
323a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
324a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
325edbfdb45SPaulo Zanoni 	}
326f52ecbcfSPaulo Zanoni }
327edbfdb45SPaulo Zanoni 
328480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
329edbfdb45SPaulo Zanoni {
3309939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3319939fba2SImre Deak 		return;
3329939fba2SImre Deak 
333edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
334edbfdb45SPaulo Zanoni }
335edbfdb45SPaulo Zanoni 
3369939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3379939fba2SImre Deak 				  uint32_t mask)
3389939fba2SImre Deak {
3399939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3409939fba2SImre Deak }
3419939fba2SImre Deak 
342480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
343edbfdb45SPaulo Zanoni {
3449939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3459939fba2SImre Deak 		return;
3469939fba2SImre Deak 
3479939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
348edbfdb45SPaulo Zanoni }
349edbfdb45SPaulo Zanoni 
3503cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3513cc134e3SImre Deak {
3523cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
3533cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
3543cc134e3SImre Deak 
3553cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3563cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3573cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3583cc134e3SImre Deak 	POSTING_READ(reg);
359096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3603cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3613cc134e3SImre Deak }
3623cc134e3SImre Deak 
363b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
364b900b949SImre Deak {
365b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
366b900b949SImre Deak 
367b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
36878e68d36SImre Deak 
369b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3703cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
371d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
37278e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
37378e68d36SImre Deak 				dev_priv->pm_rps_events);
374b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
37578e68d36SImre Deak 
376b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
377b900b949SImre Deak }
378b900b949SImre Deak 
37959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
38059d02a1fSImre Deak {
38159d02a1fSImre Deak 	/*
382f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
38359d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
384f24eeb19SImre Deak 	 *
385f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
38659d02a1fSImre Deak 	 */
38759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
38859d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
38959d02a1fSImre Deak 
39059d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
39159d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
39259d02a1fSImre Deak 
39359d02a1fSImre Deak 	return mask;
39459d02a1fSImre Deak }
39559d02a1fSImre Deak 
396b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
397b900b949SImre Deak {
398b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
399b900b949SImre Deak 
400d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
401d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
402d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
403d4d70aa5SImre Deak 
404d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
405d4d70aa5SImre Deak 
4069939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
4079939fba2SImre Deak 
40859d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
4099939fba2SImre Deak 
4109939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
411b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
412b900b949SImre Deak 				~dev_priv->pm_rps_events);
41358072ccbSImre Deak 
41458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41558072ccbSImre Deak 
41658072ccbSImre Deak 	synchronize_irq(dev->irq);
417b900b949SImre Deak }
418b900b949SImre Deak 
4190961021aSBen Widawsky /**
4203a3b3c7dSVille Syrjälä   * bdw_update_port_irq - update DE port interrupt
4213a3b3c7dSVille Syrjälä   * @dev_priv: driver private
4223a3b3c7dSVille Syrjälä   * @interrupt_mask: mask of interrupt bits to update
4233a3b3c7dSVille Syrjälä   * @enabled_irq_mask: mask of interrupt bits to enable
4243a3b3c7dSVille Syrjälä   */
4253a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4263a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4273a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4283a3b3c7dSVille Syrjälä {
4293a3b3c7dSVille Syrjälä 	uint32_t new_val;
4303a3b3c7dSVille Syrjälä 	uint32_t old_val;
4313a3b3c7dSVille Syrjälä 
4323a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4333a3b3c7dSVille Syrjälä 
4343a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4353a3b3c7dSVille Syrjälä 
4363a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4373a3b3c7dSVille Syrjälä 		return;
4383a3b3c7dSVille Syrjälä 
4393a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4403a3b3c7dSVille Syrjälä 
4413a3b3c7dSVille Syrjälä 	new_val = old_val;
4423a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4433a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4443a3b3c7dSVille Syrjälä 
4453a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4463a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4473a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4483a3b3c7dSVille Syrjälä 	}
4493a3b3c7dSVille Syrjälä }
4503a3b3c7dSVille Syrjälä 
4513a3b3c7dSVille Syrjälä /**
452fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
453fee884edSDaniel Vetter  * @dev_priv: driver private
454fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
455fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
456fee884edSDaniel Vetter  */
45747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
458fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
459fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
460fee884edSDaniel Vetter {
461fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
462fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
463fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
464fee884edSDaniel Vetter 
46515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
46615a17aaeSDaniel Vetter 
467fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
468fee884edSDaniel Vetter 
4699df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
470c67a470bSPaulo Zanoni 		return;
471c67a470bSPaulo Zanoni 
472fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
473fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
474fee884edSDaniel Vetter }
4758664281bSPaulo Zanoni 
476b5ea642aSDaniel Vetter static void
477755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
478755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4797c463586SKeith Packard {
4809db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
481755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4827c463586SKeith Packard 
483b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
484d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
485b79480baSDaniel Vetter 
48604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
48704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
48804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
48904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
490755e9019SImre Deak 		return;
491755e9019SImre Deak 
492755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
49346c06a30SVille Syrjälä 		return;
49446c06a30SVille Syrjälä 
49591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
49691d181ddSImre Deak 
4977c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
498755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
49946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5003143a2bfSChris Wilson 	POSTING_READ(reg);
5017c463586SKeith Packard }
5027c463586SKeith Packard 
503b5ea642aSDaniel Vetter static void
504755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
505755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5067c463586SKeith Packard {
5079db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
508755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5097c463586SKeith Packard 
510b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
511d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
512b79480baSDaniel Vetter 
51304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
51404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
51504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
51604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
51746c06a30SVille Syrjälä 		return;
51846c06a30SVille Syrjälä 
519755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
520755e9019SImre Deak 		return;
521755e9019SImre Deak 
52291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
52391d181ddSImre Deak 
524755e9019SImre Deak 	pipestat &= ~enable_mask;
52546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5263143a2bfSChris Wilson 	POSTING_READ(reg);
5277c463586SKeith Packard }
5287c463586SKeith Packard 
52910c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
53010c59c51SImre Deak {
53110c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
53210c59c51SImre Deak 
53310c59c51SImre Deak 	/*
534724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
535724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
53610c59c51SImre Deak 	 */
53710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
53810c59c51SImre Deak 		return 0;
539724a6905SVille Syrjälä 	/*
540724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
541724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
542724a6905SVille Syrjälä 	 */
543724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
544724a6905SVille Syrjälä 		return 0;
54510c59c51SImre Deak 
54610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
54710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
54810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
54910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
55010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
55110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
55210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
55310c59c51SImre Deak 
55410c59c51SImre Deak 	return enable_mask;
55510c59c51SImre Deak }
55610c59c51SImre Deak 
557755e9019SImre Deak void
558755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
559755e9019SImre Deak 		     u32 status_mask)
560755e9019SImre Deak {
561755e9019SImre Deak 	u32 enable_mask;
562755e9019SImre Deak 
56310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
56410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
56510c59c51SImre Deak 							   status_mask);
56610c59c51SImre Deak 	else
567755e9019SImre Deak 		enable_mask = status_mask << 16;
568755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
569755e9019SImre Deak }
570755e9019SImre Deak 
571755e9019SImre Deak void
572755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
573755e9019SImre Deak 		      u32 status_mask)
574755e9019SImre Deak {
575755e9019SImre Deak 	u32 enable_mask;
576755e9019SImre Deak 
57710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
57810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
57910c59c51SImre Deak 							   status_mask);
58010c59c51SImre Deak 	else
581755e9019SImre Deak 		enable_mask = status_mask << 16;
582755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
583755e9019SImre Deak }
584755e9019SImre Deak 
585c0e09200SDave Airlie /**
586f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
587468f9d29SJavier Martinez Canillas  * @dev: drm device
58801c66889SZhao Yakui  */
589f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
59001c66889SZhao Yakui {
5912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5921ec14ad3SChris Wilson 
593f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
594f49e38ddSJani Nikula 		return;
595f49e38ddSJani Nikula 
59613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
59701c66889SZhao Yakui 
598755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
599a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6003b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
601755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6021ec14ad3SChris Wilson 
60313321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
60401c66889SZhao Yakui }
60501c66889SZhao Yakui 
606f75f3746SVille Syrjälä /*
607f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
608f75f3746SVille Syrjälä  * around the vertical blanking period.
609f75f3746SVille Syrjälä  *
610f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
611f75f3746SVille Syrjälä  *  vblank_start >= 3
612f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
613f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
614f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
615f75f3746SVille Syrjälä  *
616f75f3746SVille Syrjälä  *           start of vblank:
617f75f3746SVille Syrjälä  *           latch double buffered registers
618f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
619f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
620f75f3746SVille Syrjälä  *           |
621f75f3746SVille Syrjälä  *           |          frame start:
622f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
623f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
624f75f3746SVille Syrjälä  *           |          |
625f75f3746SVille Syrjälä  *           |          |  start of vsync:
626f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
627f75f3746SVille Syrjälä  *           |          |  |
628f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
629f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
630f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
631f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
632f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
633f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
634f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
635f75f3746SVille Syrjälä  *       |          |                                         |
636f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
637f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
638f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
639f75f3746SVille Syrjälä  *
640f75f3746SVille Syrjälä  * x  = horizontal active
641f75f3746SVille Syrjälä  * _  = horizontal blanking
642f75f3746SVille Syrjälä  * hs = horizontal sync
643f75f3746SVille Syrjälä  * va = vertical active
644f75f3746SVille Syrjälä  * vb = vertical blanking
645f75f3746SVille Syrjälä  * vs = vertical sync
646f75f3746SVille Syrjälä  * vbs = vblank_start (number)
647f75f3746SVille Syrjälä  *
648f75f3746SVille Syrjälä  * Summary:
649f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
650f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
651f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
652f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
653f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
654f75f3746SVille Syrjälä  */
655f75f3746SVille Syrjälä 
6564cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6574cdb83ecSVille Syrjälä {
6584cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6594cdb83ecSVille Syrjälä 	return 0;
6604cdb83ecSVille Syrjälä }
6614cdb83ecSVille Syrjälä 
66242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66342f52ef8SKeith Packard  * we use as a pipe index
66442f52ef8SKeith Packard  */
665f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6660a3e67a4SJesse Barnes {
6672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6680a3e67a4SJesse Barnes 	unsigned long high_frame;
6690a3e67a4SJesse Barnes 	unsigned long low_frame;
6700b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
671391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
672391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
673fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
674391f75e2SVille Syrjälä 
6750b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6760b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6770b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6780b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6790b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
680391f75e2SVille Syrjälä 
6810b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6820b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6830b2a8e09SVille Syrjälä 
6840b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6850b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6860b2a8e09SVille Syrjälä 
6879db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6889db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6895eddb70bSChris Wilson 
6900a3e67a4SJesse Barnes 	/*
6910a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6920a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6930a3e67a4SJesse Barnes 	 * register.
6940a3e67a4SJesse Barnes 	 */
6950a3e67a4SJesse Barnes 	do {
6965eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
697391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6985eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6990a3e67a4SJesse Barnes 	} while (high1 != high2);
7000a3e67a4SJesse Barnes 
7015eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
702391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7035eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
704391f75e2SVille Syrjälä 
705391f75e2SVille Syrjälä 	/*
706391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
707391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
708391f75e2SVille Syrjälä 	 * counter against vblank start.
709391f75e2SVille Syrjälä 	 */
710edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7110a3e67a4SJesse Barnes }
7120a3e67a4SJesse Barnes 
713*fd8f507cSVille Syrjälä static u32 g4x_get_vblank_counter(struct drm_device *dev, int pipe)
7149880b7a5SJesse Barnes {
7152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
716*fd8f507cSVille Syrjälä 	int reg = PIPE_FRMCOUNT_G4X(pipe);
7179880b7a5SJesse Barnes 
7189880b7a5SJesse Barnes 	return I915_READ(reg);
7199880b7a5SJesse Barnes }
7209880b7a5SJesse Barnes 
721ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
722ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
723ad3543edSMario Kleiner 
724a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
725a225f079SVille Syrjälä {
726a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
727a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
728fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
729a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
73080715b2fSVille Syrjälä 	int position, vtotal;
731a225f079SVille Syrjälä 
73280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
733a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
734a225f079SVille Syrjälä 		vtotal /= 2;
735a225f079SVille Syrjälä 
736a225f079SVille Syrjälä 	if (IS_GEN2(dev))
737a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
738a225f079SVille Syrjälä 	else
739a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
740a225f079SVille Syrjälä 
741a225f079SVille Syrjälä 	/*
74241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
74341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
74441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
74541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
74641b578fbSJesse Barnes 	 *
74741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
74841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
74941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
75041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
75141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
75241b578fbSJesse Barnes 	 */
75341b578fbSJesse Barnes 	if (IS_HASWELL(dev) && !position) {
75441b578fbSJesse Barnes 		int i, temp;
75541b578fbSJesse Barnes 
75641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
75741b578fbSJesse Barnes 			udelay(1);
75841b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
75941b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
76041b578fbSJesse Barnes 			if (temp != position) {
76141b578fbSJesse Barnes 				position = temp;
76241b578fbSJesse Barnes 				break;
76341b578fbSJesse Barnes 			}
76441b578fbSJesse Barnes 		}
76541b578fbSJesse Barnes 	}
76641b578fbSJesse Barnes 
76741b578fbSJesse Barnes 	/*
76880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
76980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
770a225f079SVille Syrjälä 	 */
77180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
772a225f079SVille Syrjälä }
773a225f079SVille Syrjälä 
774f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
775abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7763bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7773bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7780af7e4dfSMario Kleiner {
779c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
780c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
781c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7823aa18df8SVille Syrjälä 	int position;
78378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7840af7e4dfSMario Kleiner 	bool in_vbl = true;
7850af7e4dfSMario Kleiner 	int ret = 0;
786ad3543edSMario Kleiner 	unsigned long irqflags;
7870af7e4dfSMario Kleiner 
788fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7890af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7909db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7910af7e4dfSMario Kleiner 		return 0;
7920af7e4dfSMario Kleiner 	}
7930af7e4dfSMario Kleiner 
794c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
79578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
796c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
797c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
798c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7990af7e4dfSMario Kleiner 
800d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
801d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
802d31faf65SVille Syrjälä 		vbl_end /= 2;
803d31faf65SVille Syrjälä 		vtotal /= 2;
804d31faf65SVille Syrjälä 	}
805d31faf65SVille Syrjälä 
806c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
807c2baf4b7SVille Syrjälä 
808ad3543edSMario Kleiner 	/*
809ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
810ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
811ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
812ad3543edSMario Kleiner 	 */
813ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
814ad3543edSMario Kleiner 
815ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
816ad3543edSMario Kleiner 
817ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
818ad3543edSMario Kleiner 	if (stime)
819ad3543edSMario Kleiner 		*stime = ktime_get();
820ad3543edSMario Kleiner 
8217c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8220af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8230af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8240af7e4dfSMario Kleiner 		 */
825a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8260af7e4dfSMario Kleiner 	} else {
8270af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8280af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8290af7e4dfSMario Kleiner 		 * scanout position.
8300af7e4dfSMario Kleiner 		 */
831ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8320af7e4dfSMario Kleiner 
8333aa18df8SVille Syrjälä 		/* convert to pixel counts */
8343aa18df8SVille Syrjälä 		vbl_start *= htotal;
8353aa18df8SVille Syrjälä 		vbl_end *= htotal;
8363aa18df8SVille Syrjälä 		vtotal *= htotal;
83778e8fc6bSVille Syrjälä 
83878e8fc6bSVille Syrjälä 		/*
8397e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8407e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8417e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8427e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8437e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8447e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8457e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8467e78f1cbSVille Syrjälä 		 */
8477e78f1cbSVille Syrjälä 		if (position >= vtotal)
8487e78f1cbSVille Syrjälä 			position = vtotal - 1;
8497e78f1cbSVille Syrjälä 
8507e78f1cbSVille Syrjälä 		/*
85178e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
85278e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
85378e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
85478e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
85578e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
85678e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
85778e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
85878e8fc6bSVille Syrjälä 		 */
85978e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8603aa18df8SVille Syrjälä 	}
8613aa18df8SVille Syrjälä 
862ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
863ad3543edSMario Kleiner 	if (etime)
864ad3543edSMario Kleiner 		*etime = ktime_get();
865ad3543edSMario Kleiner 
866ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
867ad3543edSMario Kleiner 
868ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
869ad3543edSMario Kleiner 
8703aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8713aa18df8SVille Syrjälä 
8723aa18df8SVille Syrjälä 	/*
8733aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8743aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8753aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8763aa18df8SVille Syrjälä 	 * up since vbl_end.
8773aa18df8SVille Syrjälä 	 */
8783aa18df8SVille Syrjälä 	if (position >= vbl_start)
8793aa18df8SVille Syrjälä 		position -= vbl_end;
8803aa18df8SVille Syrjälä 	else
8813aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8823aa18df8SVille Syrjälä 
8837c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8843aa18df8SVille Syrjälä 		*vpos = position;
8853aa18df8SVille Syrjälä 		*hpos = 0;
8863aa18df8SVille Syrjälä 	} else {
8870af7e4dfSMario Kleiner 		*vpos = position / htotal;
8880af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8890af7e4dfSMario Kleiner 	}
8900af7e4dfSMario Kleiner 
8910af7e4dfSMario Kleiner 	/* In vblank? */
8920af7e4dfSMario Kleiner 	if (in_vbl)
8933d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8940af7e4dfSMario Kleiner 
8950af7e4dfSMario Kleiner 	return ret;
8960af7e4dfSMario Kleiner }
8970af7e4dfSMario Kleiner 
898a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
899a225f079SVille Syrjälä {
900a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
901a225f079SVille Syrjälä 	unsigned long irqflags;
902a225f079SVille Syrjälä 	int position;
903a225f079SVille Syrjälä 
904a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
905a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
906a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907a225f079SVille Syrjälä 
908a225f079SVille Syrjälä 	return position;
909a225f079SVille Syrjälä }
910a225f079SVille Syrjälä 
911f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9120af7e4dfSMario Kleiner 			      int *max_error,
9130af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9140af7e4dfSMario Kleiner 			      unsigned flags)
9150af7e4dfSMario Kleiner {
9164041b853SChris Wilson 	struct drm_crtc *crtc;
9170af7e4dfSMario Kleiner 
9187eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9194041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9200af7e4dfSMario Kleiner 		return -EINVAL;
9210af7e4dfSMario Kleiner 	}
9220af7e4dfSMario Kleiner 
9230af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9244041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9254041b853SChris Wilson 	if (crtc == NULL) {
9264041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9274041b853SChris Wilson 		return -EINVAL;
9284041b853SChris Wilson 	}
9294041b853SChris Wilson 
930fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
9314041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9324041b853SChris Wilson 		return -EBUSY;
9334041b853SChris Wilson 	}
9340af7e4dfSMario Kleiner 
9350af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9364041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9374041b853SChris Wilson 						     vblank_time, flags,
938fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9390af7e4dfSMario Kleiner }
9400af7e4dfSMario Kleiner 
941d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
942f97108d1SJesse Barnes {
9432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
944b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9459270388eSDaniel Vetter 	u8 new_delay;
9469270388eSDaniel Vetter 
947d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
948f97108d1SJesse Barnes 
94973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
95073edd18fSDaniel Vetter 
95120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9529270388eSDaniel Vetter 
9537648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
954b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
955b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
956f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
957f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
958f97108d1SJesse Barnes 
959f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
960b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
96120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
96220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
96320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
96420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
965b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
96620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
96720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
96820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
96920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
970f97108d1SJesse Barnes 	}
971f97108d1SJesse Barnes 
9727648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
97320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
974f97108d1SJesse Barnes 
975d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9769270388eSDaniel Vetter 
977f97108d1SJesse Barnes 	return;
978f97108d1SJesse Barnes }
979f97108d1SJesse Barnes 
98074cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
981549f7365SChris Wilson {
98293b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
983475553deSChris Wilson 		return;
984475553deSChris Wilson 
985bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
9869862e600SChris Wilson 
987549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
988549f7365SChris Wilson }
989549f7365SChris Wilson 
99043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
99143cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
99231685c25SDeepak S {
99343cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
99443cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
99543cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
99631685c25SDeepak S }
99731685c25SDeepak S 
99843cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
99943cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
100043cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
100143cf3bf0SChris Wilson 			 int threshold)
100231685c25SDeepak S {
100343cf3bf0SChris Wilson 	u64 time, c0;
10047bad74d5SVille Syrjälä 	unsigned int mul = 100;
100531685c25SDeepak S 
100643cf3bf0SChris Wilson 	if (old->cz_clock == 0)
100743cf3bf0SChris Wilson 		return false;
100831685c25SDeepak S 
10097bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10107bad74d5SVille Syrjälä 		mul <<= 8;
10117bad74d5SVille Syrjälä 
101243cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10137bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
101431685c25SDeepak S 
101543cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
101643cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
101743cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
101843cf3bf0SChris Wilson 	 */
101943cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
102043cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10217bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
102231685c25SDeepak S 
102343cf3bf0SChris Wilson 	return c0 >= time;
102431685c25SDeepak S }
102531685c25SDeepak S 
102643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
102743cf3bf0SChris Wilson {
102843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
102943cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
103043cf3bf0SChris Wilson }
103143cf3bf0SChris Wilson 
103243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
103343cf3bf0SChris Wilson {
103443cf3bf0SChris Wilson 	struct intel_rps_ei now;
103543cf3bf0SChris Wilson 	u32 events = 0;
103643cf3bf0SChris Wilson 
10376f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
103843cf3bf0SChris Wilson 		return 0;
103943cf3bf0SChris Wilson 
104043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
104143cf3bf0SChris Wilson 	if (now.cz_clock == 0)
104243cf3bf0SChris Wilson 		return 0;
104331685c25SDeepak S 
104443cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
104543cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
104643cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10478fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
104843cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
104943cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
105031685c25SDeepak S 	}
105131685c25SDeepak S 
105243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
105343cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
105443cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10558fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
105643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
105743cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
105843cf3bf0SChris Wilson 	}
105943cf3bf0SChris Wilson 
106043cf3bf0SChris Wilson 	return events;
106131685c25SDeepak S }
106231685c25SDeepak S 
1063f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1064f5a4c67dSChris Wilson {
1065f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
1066f5a4c67dSChris Wilson 	int i;
1067f5a4c67dSChris Wilson 
1068f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
1069f5a4c67dSChris Wilson 		if (ring->irq_refcount)
1070f5a4c67dSChris Wilson 			return true;
1071f5a4c67dSChris Wilson 
1072f5a4c67dSChris Wilson 	return false;
1073f5a4c67dSChris Wilson }
1074f5a4c67dSChris Wilson 
10754912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10763b8d8d91SJesse Barnes {
10772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10782d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10798d3afd7dSChris Wilson 	bool client_boost;
10808d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1081edbfdb45SPaulo Zanoni 	u32 pm_iir;
10823b8d8d91SJesse Barnes 
108359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1084d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1085d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1086d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1087d4d70aa5SImre Deak 		return;
1088d4d70aa5SImre Deak 	}
1089c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1090c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1091a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1092480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
10938d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
10948d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
109559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10964912d041SBen Widawsky 
109760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1098a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
109960611c13SPaulo Zanoni 
11008d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11013b8d8d91SJesse Barnes 		return;
11023b8d8d91SJesse Barnes 
11034fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11047b9e0ae6SChris Wilson 
110543cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
110643cf3bf0SChris Wilson 
1107dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1108edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11098d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11108d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11118d3afd7dSChris Wilson 
11128d3afd7dSChris Wilson 	if (client_boost) {
11138d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11148d3afd7dSChris Wilson 		adj = 0;
11158d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1116dd75fdc8SChris Wilson 		if (adj > 0)
1117dd75fdc8SChris Wilson 			adj *= 2;
1118edcf284bSChris Wilson 		else /* CHV needs even encode values */
1119edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11207425034aSVille Syrjälä 		/*
11217425034aSVille Syrjälä 		 * For better performance, jump directly
11227425034aSVille Syrjälä 		 * to RPe if we're below it.
11237425034aSVille Syrjälä 		 */
1124edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1125b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1126edcf284bSChris Wilson 			adj = 0;
1127edcf284bSChris Wilson 		}
1128f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1129f5a4c67dSChris Wilson 		adj = 0;
1130dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1131b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1132b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1133dd75fdc8SChris Wilson 		else
1134b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1135dd75fdc8SChris Wilson 		adj = 0;
1136dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1137dd75fdc8SChris Wilson 		if (adj < 0)
1138dd75fdc8SChris Wilson 			adj *= 2;
1139edcf284bSChris Wilson 		else /* CHV needs even encode values */
1140edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1141dd75fdc8SChris Wilson 	} else { /* unknown event */
1142edcf284bSChris Wilson 		adj = 0;
1143dd75fdc8SChris Wilson 	}
11443b8d8d91SJesse Barnes 
1145edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1146edcf284bSChris Wilson 
114779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
114879249636SBen Widawsky 	 * interrupt
114979249636SBen Widawsky 	 */
1150edcf284bSChris Wilson 	new_delay += adj;
11518d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
115227544369SDeepak S 
1153ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11543b8d8d91SJesse Barnes 
11554fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11563b8d8d91SJesse Barnes }
11573b8d8d91SJesse Barnes 
1158e3689190SBen Widawsky 
1159e3689190SBen Widawsky /**
1160e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1161e3689190SBen Widawsky  * occurred.
1162e3689190SBen Widawsky  * @work: workqueue struct
1163e3689190SBen Widawsky  *
1164e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1165e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1166e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1167e3689190SBen Widawsky  */
1168e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1169e3689190SBen Widawsky {
11702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11712d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1172e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117335a85ac6SBen Widawsky 	char *parity_event[6];
1174e3689190SBen Widawsky 	uint32_t misccpctl;
117535a85ac6SBen Widawsky 	uint8_t slice = 0;
1176e3689190SBen Widawsky 
1177e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1178e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1179e3689190SBen Widawsky 	 * any time we access those registers.
1180e3689190SBen Widawsky 	 */
1181e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1182e3689190SBen Widawsky 
118335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
118535a85ac6SBen Widawsky 		goto out;
118635a85ac6SBen Widawsky 
1187e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1188e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1189e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1190e3689190SBen Widawsky 
119135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
119235a85ac6SBen Widawsky 		u32 reg;
119335a85ac6SBen Widawsky 
119435a85ac6SBen Widawsky 		slice--;
119535a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
119635a85ac6SBen Widawsky 			break;
119735a85ac6SBen Widawsky 
119835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
119935a85ac6SBen Widawsky 
120035a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
120135a85ac6SBen Widawsky 
120235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1203e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1204e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1205e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1206e3689190SBen Widawsky 
120735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
120835a85ac6SBen Widawsky 		POSTING_READ(reg);
1209e3689190SBen Widawsky 
1210cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1211e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1212e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1213e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
121535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1216e3689190SBen Widawsky 
12175bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1218e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1219e3689190SBen Widawsky 
122035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
122135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1222e3689190SBen Widawsky 
122335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1224e3689190SBen Widawsky 		kfree(parity_event[3]);
1225e3689190SBen Widawsky 		kfree(parity_event[2]);
1226e3689190SBen Widawsky 		kfree(parity_event[1]);
1227e3689190SBen Widawsky 	}
1228e3689190SBen Widawsky 
122935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
123035a85ac6SBen Widawsky 
123135a85ac6SBen Widawsky out:
123235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12334cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1234480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12354cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
123635a85ac6SBen Widawsky 
123735a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
123835a85ac6SBen Widawsky }
123935a85ac6SBen Widawsky 
124035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1241e3689190SBen Widawsky {
12422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1243e3689190SBen Widawsky 
1244040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1245e3689190SBen Widawsky 		return;
1246e3689190SBen Widawsky 
1247d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1248480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1249d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1250e3689190SBen Widawsky 
125135a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
125235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125435a85ac6SBen Widawsky 
125535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
125635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
125735a85ac6SBen Widawsky 
1258a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1259e3689190SBen Widawsky }
1260e3689190SBen Widawsky 
1261f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1262f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1263f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1264f1af8fc1SPaulo Zanoni {
1265f1af8fc1SPaulo Zanoni 	if (gt_iir &
1266f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
126774cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1268f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
126974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1270f1af8fc1SPaulo Zanoni }
1271f1af8fc1SPaulo Zanoni 
1272e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1273e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1274e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1275e7b4c6b1SDaniel Vetter {
1276e7b4c6b1SDaniel Vetter 
1277cc609d5dSBen Widawsky 	if (gt_iir &
1278cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
127974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1280cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
128174cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1282cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
128374cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1284e7b4c6b1SDaniel Vetter 
1285cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1286cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1287aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1288aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1289e3689190SBen Widawsky 
129035a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
129135a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1292e7b4c6b1SDaniel Vetter }
1293e7b4c6b1SDaniel Vetter 
129474cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1295abd58f01SBen Widawsky 				       u32 master_ctl)
1296abd58f01SBen Widawsky {
1297abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1298abd58f01SBen Widawsky 
1299abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
130074cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1301abd58f01SBen Widawsky 		if (tmp) {
1302cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1303abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1304e981e7b1SThomas Daniel 
130574cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
130674cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
130774cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
130874cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1309e981e7b1SThomas Daniel 
131074cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
131174cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
131274cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
131374cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1314abd58f01SBen Widawsky 		} else
1315abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1316abd58f01SBen Widawsky 	}
1317abd58f01SBen Widawsky 
131885f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
131974cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1320abd58f01SBen Widawsky 		if (tmp) {
1321cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1322abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1323e981e7b1SThomas Daniel 
132474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
132574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
132674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
132774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1328e981e7b1SThomas Daniel 
132974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
133074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
133174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
133274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1333abd58f01SBen Widawsky 		} else
1334abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335abd58f01SBen Widawsky 	}
1336abd58f01SBen Widawsky 
133774cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
133874cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
133974cdb337SChris Wilson 		if (tmp) {
134074cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
134174cdb337SChris Wilson 			ret = IRQ_HANDLED;
134274cdb337SChris Wilson 
134374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
134474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
134574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
134674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
134774cdb337SChris Wilson 		} else
134874cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
134974cdb337SChris Wilson 	}
135074cdb337SChris Wilson 
13510961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
135274cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
13530961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1354cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13550961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
135638cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1357c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13580961021aSBen Widawsky 		} else
13590961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13600961021aSBen Widawsky 	}
13610961021aSBen Widawsky 
1362abd58f01SBen Widawsky 	return ret;
1363abd58f01SBen Widawsky }
1364abd58f01SBen Widawsky 
136563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
136663c88d22SImre Deak {
136763c88d22SImre Deak 	switch (port) {
136863c88d22SImre Deak 	case PORT_A:
1369195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
137063c88d22SImre Deak 	case PORT_B:
137163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
137263c88d22SImre Deak 	case PORT_C:
137363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
137463c88d22SImre Deak 	default:
137563c88d22SImre Deak 		return false;
137663c88d22SImre Deak 	}
137763c88d22SImre Deak }
137863c88d22SImre Deak 
13796dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
13806dbf30ceSVille Syrjälä {
13816dbf30ceSVille Syrjälä 	switch (port) {
13826dbf30ceSVille Syrjälä 	case PORT_E:
13836dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
13846dbf30ceSVille Syrjälä 	default:
13856dbf30ceSVille Syrjälä 		return false;
13866dbf30ceSVille Syrjälä 	}
13876dbf30ceSVille Syrjälä }
13886dbf30ceSVille Syrjälä 
138974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
139074c0b395SVille Syrjälä {
139174c0b395SVille Syrjälä 	switch (port) {
139274c0b395SVille Syrjälä 	case PORT_A:
139374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
139474c0b395SVille Syrjälä 	case PORT_B:
139574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
139674c0b395SVille Syrjälä 	case PORT_C:
139774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
139874c0b395SVille Syrjälä 	case PORT_D:
139974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
140074c0b395SVille Syrjälä 	default:
140174c0b395SVille Syrjälä 		return false;
140274c0b395SVille Syrjälä 	}
140374c0b395SVille Syrjälä }
140474c0b395SVille Syrjälä 
1405e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1406e4ce95aaSVille Syrjälä {
1407e4ce95aaSVille Syrjälä 	switch (port) {
1408e4ce95aaSVille Syrjälä 	case PORT_A:
1409e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1410e4ce95aaSVille Syrjälä 	default:
1411e4ce95aaSVille Syrjälä 		return false;
1412e4ce95aaSVille Syrjälä 	}
1413e4ce95aaSVille Syrjälä }
1414e4ce95aaSVille Syrjälä 
1415676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
141613cf5504SDave Airlie {
141713cf5504SDave Airlie 	switch (port) {
141813cf5504SDave Airlie 	case PORT_B:
1419676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
142013cf5504SDave Airlie 	case PORT_C:
1421676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
142213cf5504SDave Airlie 	case PORT_D:
1423676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1424676574dfSJani Nikula 	default:
1425676574dfSJani Nikula 		return false;
142613cf5504SDave Airlie 	}
142713cf5504SDave Airlie }
142813cf5504SDave Airlie 
1429676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
143013cf5504SDave Airlie {
143113cf5504SDave Airlie 	switch (port) {
143213cf5504SDave Airlie 	case PORT_B:
1433676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
143413cf5504SDave Airlie 	case PORT_C:
1435676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
143613cf5504SDave Airlie 	case PORT_D:
1437676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1438676574dfSJani Nikula 	default:
1439676574dfSJani Nikula 		return false;
144013cf5504SDave Airlie 	}
144113cf5504SDave Airlie }
144213cf5504SDave Airlie 
144342db67d6SVille Syrjälä /*
144442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
144542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
144642db67d6SVille Syrjälä  * hotplug detection results from several registers.
144742db67d6SVille Syrjälä  *
144842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
144942db67d6SVille Syrjälä  */
1450fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14518c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1452fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1453fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1454676574dfSJani Nikula {
14558c841e57SJani Nikula 	enum port port;
1456676574dfSJani Nikula 	int i;
1457676574dfSJani Nikula 
1458676574dfSJani Nikula 	for_each_hpd_pin(i) {
14598c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14608c841e57SJani Nikula 			continue;
14618c841e57SJani Nikula 
1462676574dfSJani Nikula 		*pin_mask |= BIT(i);
1463676574dfSJani Nikula 
1464cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1465cc24fcdcSImre Deak 			continue;
1466cc24fcdcSImre Deak 
1467fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1468676574dfSJani Nikula 			*long_mask |= BIT(i);
1469676574dfSJani Nikula 	}
1470676574dfSJani Nikula 
1471676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1472676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1473676574dfSJani Nikula 
1474676574dfSJani Nikula }
1475676574dfSJani Nikula 
1476515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1477515ac2bbSDaniel Vetter {
14782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
147928c70f16SDaniel Vetter 
148028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1481515ac2bbSDaniel Vetter }
1482515ac2bbSDaniel Vetter 
1483ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1484ce99c256SDaniel Vetter {
14852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14869ee32feaSDaniel Vetter 
14879ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1488ce99c256SDaniel Vetter }
1489ce99c256SDaniel Vetter 
14908bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1491277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1492eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1493eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14948bc5e955SDaniel Vetter 					 uint32_t crc4)
14958bf1e9f1SShuang He {
14968bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14978bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14988bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1499ac2300d4SDamien Lespiau 	int head, tail;
1500b2c88f5bSDamien Lespiau 
1501d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1502d538bbdfSDamien Lespiau 
15030c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1504d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
150534273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15060c912c79SDamien Lespiau 		return;
15070c912c79SDamien Lespiau 	}
15080c912c79SDamien Lespiau 
1509d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1510d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1511b2c88f5bSDamien Lespiau 
1512b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1513d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1514b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1515b2c88f5bSDamien Lespiau 		return;
1516b2c88f5bSDamien Lespiau 	}
1517b2c88f5bSDamien Lespiau 
1518b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15198bf1e9f1SShuang He 
15208bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1521eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1522eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1523eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1524eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1525eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1526b2c88f5bSDamien Lespiau 
1527b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1528d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1529d538bbdfSDamien Lespiau 
1530d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
153107144428SDamien Lespiau 
153207144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15338bf1e9f1SShuang He }
1534277de95eSDaniel Vetter #else
1535277de95eSDaniel Vetter static inline void
1536277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1537277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1538277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1539277de95eSDaniel Vetter 			     uint32_t crc4) {}
1540277de95eSDaniel Vetter #endif
1541eba94eb9SDaniel Vetter 
1542277de95eSDaniel Vetter 
1543277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15445a69b89fSDaniel Vetter {
15455a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15465a69b89fSDaniel Vetter 
1547277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15485a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15495a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15505a69b89fSDaniel Vetter }
15515a69b89fSDaniel Vetter 
1552277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1553eba94eb9SDaniel Vetter {
1554eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1555eba94eb9SDaniel Vetter 
1556277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1557eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1558eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1559eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1560eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15618bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1562eba94eb9SDaniel Vetter }
15635b3a856bSDaniel Vetter 
1564277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15655b3a856bSDaniel Vetter {
15665b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15670b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15680b5c5ed0SDaniel Vetter 
15690b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15700b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15710b5c5ed0SDaniel Vetter 	else
15720b5c5ed0SDaniel Vetter 		res1 = 0;
15730b5c5ed0SDaniel Vetter 
15740b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15750b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15760b5c5ed0SDaniel Vetter 	else
15770b5c5ed0SDaniel Vetter 		res2 = 0;
15785b3a856bSDaniel Vetter 
1579277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15800b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15810b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15820b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15830b5c5ed0SDaniel Vetter 				     res1, res2);
15845b3a856bSDaniel Vetter }
15858bf1e9f1SShuang He 
15861403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15871403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15881403c0d4SPaulo Zanoni  * the work queue. */
15891403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1590baf02a1fSBen Widawsky {
1591a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
159259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1593480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1594d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1595d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
15962adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
159741a05a3aSDaniel Vetter 		}
1598d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1599d4d70aa5SImre Deak 	}
1600baf02a1fSBen Widawsky 
1601c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1602c9a9a268SImre Deak 		return;
1603c9a9a268SImre Deak 
16041403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
160512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
160674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
160712638c57SBen Widawsky 
1608aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1609aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
161012638c57SBen Widawsky 	}
16111403c0d4SPaulo Zanoni }
1612baf02a1fSBen Widawsky 
16138d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16148d7849dbSVille Syrjälä {
16158d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16168d7849dbSVille Syrjälä 		return false;
16178d7849dbSVille Syrjälä 
16188d7849dbSVille Syrjälä 	return true;
16198d7849dbSVille Syrjälä }
16208d7849dbSVille Syrjälä 
1621c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16227e231dbeSJesse Barnes {
1623c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
162491d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16257e231dbeSJesse Barnes 	int pipe;
16267e231dbeSJesse Barnes 
162758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1628055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
162991d181ddSImre Deak 		int reg;
1630bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
163191d181ddSImre Deak 
1632bbb5eebfSDaniel Vetter 		/*
1633bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1634bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1635bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1636bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1637bbb5eebfSDaniel Vetter 		 * handle.
1638bbb5eebfSDaniel Vetter 		 */
16390f239f4cSDaniel Vetter 
16400f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16410f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1642bbb5eebfSDaniel Vetter 
1643bbb5eebfSDaniel Vetter 		switch (pipe) {
1644bbb5eebfSDaniel Vetter 		case PIPE_A:
1645bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1646bbb5eebfSDaniel Vetter 			break;
1647bbb5eebfSDaniel Vetter 		case PIPE_B:
1648bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1649bbb5eebfSDaniel Vetter 			break;
16503278f67fSVille Syrjälä 		case PIPE_C:
16513278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16523278f67fSVille Syrjälä 			break;
1653bbb5eebfSDaniel Vetter 		}
1654bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1655bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1656bbb5eebfSDaniel Vetter 
1657bbb5eebfSDaniel Vetter 		if (!mask)
165891d181ddSImre Deak 			continue;
165991d181ddSImre Deak 
166091d181ddSImre Deak 		reg = PIPESTAT(pipe);
1661bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1662bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16637e231dbeSJesse Barnes 
16647e231dbeSJesse Barnes 		/*
16657e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16667e231dbeSJesse Barnes 		 */
166791d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
166891d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16697e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16707e231dbeSJesse Barnes 	}
167158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16727e231dbeSJesse Barnes 
1673055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1674d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1675d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1676d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
167731acc7f5SJesse Barnes 
1678579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
167931acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
168031acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
168131acc7f5SJesse Barnes 		}
16824356d586SDaniel Vetter 
16834356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1684277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16852d9d2b0bSVille Syrjälä 
16861f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
16871f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
168831acc7f5SJesse Barnes 	}
168931acc7f5SJesse Barnes 
1690c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1691c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1692c1874ed7SImre Deak }
1693c1874ed7SImre Deak 
169416c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
169516c6c56bSVille Syrjälä {
169616c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
169716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
169842db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
169916c6c56bSVille Syrjälä 
17000d2e4297SJani Nikula 	if (!hotplug_status)
17010d2e4297SJani Nikula 		return;
17020d2e4297SJani Nikula 
17033ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17043ff60f89SOscar Mateo 	/*
17053ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
17063ff60f89SOscar Mateo 	 * may miss hotplug events.
17073ff60f89SOscar Mateo 	 */
17083ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
17093ff60f89SOscar Mateo 
17104bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
171116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
171216c6c56bSVille Syrjälä 
171358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1714fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1715fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1716fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
171758f2cf24SVille Syrjälä 
1718676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
171958f2cf24SVille Syrjälä 		}
1720369712e8SJani Nikula 
1721369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1722369712e8SJani Nikula 			dp_aux_irq_handler(dev);
172316c6c56bSVille Syrjälä 	} else {
172416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
172516c6c56bSVille Syrjälä 
172658f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1727fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17284e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1729fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
1730676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
173116c6c56bSVille Syrjälä 		}
17323ff60f89SOscar Mateo 	}
173358f2cf24SVille Syrjälä }
173416c6c56bSVille Syrjälä 
1735c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1736c1874ed7SImre Deak {
173745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1739c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1740c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1741c1874ed7SImre Deak 
17422dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17432dd2a883SImre Deak 		return IRQ_NONE;
17442dd2a883SImre Deak 
1745c1874ed7SImre Deak 	while (true) {
17463ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17473ff60f89SOscar Mateo 
1748c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17493ff60f89SOscar Mateo 		if (gt_iir)
17503ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17513ff60f89SOscar Mateo 
1752c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17533ff60f89SOscar Mateo 		if (pm_iir)
17543ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17553ff60f89SOscar Mateo 
17563ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17573ff60f89SOscar Mateo 		if (iir) {
17583ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17593ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
17603ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
17613ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
17623ff60f89SOscar Mateo 		}
1763c1874ed7SImre Deak 
1764c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1765c1874ed7SImre Deak 			goto out;
1766c1874ed7SImre Deak 
1767c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1768c1874ed7SImre Deak 
17693ff60f89SOscar Mateo 		if (gt_iir)
1770c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
177160611c13SPaulo Zanoni 		if (pm_iir)
1772d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17733ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
17743ff60f89SOscar Mateo 		 * signalled in iir */
17753ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
17767e231dbeSJesse Barnes 	}
17777e231dbeSJesse Barnes 
17787e231dbeSJesse Barnes out:
17797e231dbeSJesse Barnes 	return ret;
17807e231dbeSJesse Barnes }
17817e231dbeSJesse Barnes 
178243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
178343f328d7SVille Syrjälä {
178445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
178543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
178643f328d7SVille Syrjälä 	u32 master_ctl, iir;
178743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
178843f328d7SVille Syrjälä 
17892dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17902dd2a883SImre Deak 		return IRQ_NONE;
17912dd2a883SImre Deak 
17928e5fd599SVille Syrjälä 	for (;;) {
17938e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17943278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
17953278f67fSVille Syrjälä 
17963278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17978e5fd599SVille Syrjälä 			break;
179843f328d7SVille Syrjälä 
179927b6c122SOscar Mateo 		ret = IRQ_HANDLED;
180027b6c122SOscar Mateo 
180143f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
180243f328d7SVille Syrjälä 
180327b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
180427b6c122SOscar Mateo 
180527b6c122SOscar Mateo 		if (iir) {
180627b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
180727b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
180827b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
180927b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
181027b6c122SOscar Mateo 		}
181127b6c122SOscar Mateo 
181274cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
181343f328d7SVille Syrjälä 
181427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
181527b6c122SOscar Mateo 		 * signalled in iir */
18163278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
181743f328d7SVille Syrjälä 
181843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
181943f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18208e5fd599SVille Syrjälä 	}
18213278f67fSVille Syrjälä 
182243f328d7SVille Syrjälä 	return ret;
182343f328d7SVille Syrjälä }
182443f328d7SVille Syrjälä 
182540e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
182640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1827776ad806SJesse Barnes {
182840e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
182942db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1830776ad806SJesse Barnes 
183113cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
183213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
183313cf5504SDave Airlie 
1834fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
183540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1836fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
183740e56410SVille Syrjälä 
1838676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1839aaf5ec2eSSonika Jindal }
184091d131d2SDaniel Vetter 
184140e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
184240e56410SVille Syrjälä {
184340e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
184440e56410SVille Syrjälä 	int pipe;
184540e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
184640e56410SVille Syrjälä 
184740e56410SVille Syrjälä 	if (hotplug_trigger)
184840e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
184940e56410SVille Syrjälä 
1850cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1851cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1852776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1853cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1854cfc33bf7SVille Syrjälä 				 port_name(port));
1855cfc33bf7SVille Syrjälä 	}
1856776ad806SJesse Barnes 
1857ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1858ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1859ce99c256SDaniel Vetter 
1860776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1861515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1862776ad806SJesse Barnes 
1863776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1864776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1865776ad806SJesse Barnes 
1866776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1867776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1868776ad806SJesse Barnes 
1869776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1870776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1871776ad806SJesse Barnes 
18729db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1873055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
18749db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18759db4a9c7SJesse Barnes 					 pipe_name(pipe),
18769db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1877776ad806SJesse Barnes 
1878776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1879776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1880776ad806SJesse Barnes 
1881776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1882776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1883776ad806SJesse Barnes 
1884776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18851f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18868664281bSPaulo Zanoni 
18878664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18881f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
18898664281bSPaulo Zanoni }
18908664281bSPaulo Zanoni 
18918664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18928664281bSPaulo Zanoni {
18938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18948664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18955a69b89fSDaniel Vetter 	enum pipe pipe;
18968664281bSPaulo Zanoni 
1897de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1898de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1899de032bf4SPaulo Zanoni 
1900055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19011f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19021f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19038664281bSPaulo Zanoni 
19045a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19055a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1906277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19075a69b89fSDaniel Vetter 			else
1908277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19095a69b89fSDaniel Vetter 		}
19105a69b89fSDaniel Vetter 	}
19118bf1e9f1SShuang He 
19128664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19138664281bSPaulo Zanoni }
19148664281bSPaulo Zanoni 
19158664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19168664281bSPaulo Zanoni {
19178664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19188664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19198664281bSPaulo Zanoni 
1920de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1921de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1922de032bf4SPaulo Zanoni 
19238664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19241f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19258664281bSPaulo Zanoni 
19268664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19271f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19288664281bSPaulo Zanoni 
19298664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19301f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19318664281bSPaulo Zanoni 
19328664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1933776ad806SJesse Barnes }
1934776ad806SJesse Barnes 
193523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
193623e81d69SAdam Jackson {
19372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
193823e81d69SAdam Jackson 	int pipe;
19396dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1940aaf5ec2eSSonika Jindal 
194140e56410SVille Syrjälä 	if (hotplug_trigger)
194240e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
194391d131d2SDaniel Vetter 
1944cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1945cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
194623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1947cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1948cfc33bf7SVille Syrjälä 				 port_name(port));
1949cfc33bf7SVille Syrjälä 	}
195023e81d69SAdam Jackson 
195123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1952ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
195323e81d69SAdam Jackson 
195423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1955515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
195623e81d69SAdam Jackson 
195723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
195923e81d69SAdam Jackson 
196023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
196123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
196223e81d69SAdam Jackson 
196323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1964055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
196523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
196623e81d69SAdam Jackson 					 pipe_name(pipe),
196723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19688664281bSPaulo Zanoni 
19698664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19708664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
197123e81d69SAdam Jackson }
197223e81d69SAdam Jackson 
19736dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
19746dbf30ceSVille Syrjälä {
19756dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
19766dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19776dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19786dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19796dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19806dbf30ceSVille Syrjälä 
19816dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19826dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19836dbf30ceSVille Syrjälä 
19846dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19856dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19866dbf30ceSVille Syrjälä 
19876dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19886dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
198974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19906dbf30ceSVille Syrjälä 	}
19916dbf30ceSVille Syrjälä 
19926dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19936dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19946dbf30ceSVille Syrjälä 
19956dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19966dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19976dbf30ceSVille Syrjälä 
19986dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
19996dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
20006dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20016dbf30ceSVille Syrjälä 	}
20026dbf30ceSVille Syrjälä 
20036dbf30ceSVille Syrjälä 	if (pin_mask)
20046dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
20056dbf30ceSVille Syrjälä 
20066dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
20076dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
20086dbf30ceSVille Syrjälä }
20096dbf30ceSVille Syrjälä 
201040e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
201140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2012c008bc6eSPaulo Zanoni {
201340e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2014e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2015e4ce95aaSVille Syrjälä 
2016e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2017e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2018e4ce95aaSVille Syrjälä 
2019e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
202040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2021e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
202240e56410SVille Syrjälä 
2023e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2024e4ce95aaSVille Syrjälä }
2025c008bc6eSPaulo Zanoni 
202640e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
202740e56410SVille Syrjälä {
202840e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
202940e56410SVille Syrjälä 	enum pipe pipe;
203040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
203140e56410SVille Syrjälä 
203240e56410SVille Syrjälä 	if (hotplug_trigger)
203340e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
203440e56410SVille Syrjälä 
2035c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2036c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2037c008bc6eSPaulo Zanoni 
2038c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2039c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2040c008bc6eSPaulo Zanoni 
2041c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2042c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2043c008bc6eSPaulo Zanoni 
2044055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2045d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2046d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2047d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2048c008bc6eSPaulo Zanoni 
204940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20501f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2051c008bc6eSPaulo Zanoni 
205240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
205340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20545b3a856bSDaniel Vetter 
205540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
205640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
205740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
205840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2059c008bc6eSPaulo Zanoni 		}
2060c008bc6eSPaulo Zanoni 	}
2061c008bc6eSPaulo Zanoni 
2062c008bc6eSPaulo Zanoni 	/* check event from PCH */
2063c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2064c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2065c008bc6eSPaulo Zanoni 
2066c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2067c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2068c008bc6eSPaulo Zanoni 		else
2069c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2070c008bc6eSPaulo Zanoni 
2071c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2072c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2073c008bc6eSPaulo Zanoni 	}
2074c008bc6eSPaulo Zanoni 
2075c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2076c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2077c008bc6eSPaulo Zanoni }
2078c008bc6eSPaulo Zanoni 
20799719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20809719fb98SPaulo Zanoni {
20819719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
208207d27e20SDamien Lespiau 	enum pipe pipe;
208323bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
208423bb4cb5SVille Syrjälä 
208540e56410SVille Syrjälä 	if (hotplug_trigger)
208640e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
20879719fb98SPaulo Zanoni 
20889719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20899719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20909719fb98SPaulo Zanoni 
20919719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20929719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20939719fb98SPaulo Zanoni 
20949719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20959719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20969719fb98SPaulo Zanoni 
2097055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2098d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2099d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2100d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
210140da17c2SDaniel Vetter 
210240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
210307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
210407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
210507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21069719fb98SPaulo Zanoni 		}
21079719fb98SPaulo Zanoni 	}
21089719fb98SPaulo Zanoni 
21099719fb98SPaulo Zanoni 	/* check event from PCH */
21109719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21119719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21129719fb98SPaulo Zanoni 
21139719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21149719fb98SPaulo Zanoni 
21159719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21169719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21179719fb98SPaulo Zanoni 	}
21189719fb98SPaulo Zanoni }
21199719fb98SPaulo Zanoni 
212072c90f62SOscar Mateo /*
212172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
212272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
212372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
212472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
212572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
212672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
212772c90f62SOscar Mateo  */
2128f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2129b1f14ad0SJesse Barnes {
213045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2132f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21330e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2134b1f14ad0SJesse Barnes 
21352dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21362dd2a883SImre Deak 		return IRQ_NONE;
21372dd2a883SImre Deak 
21388664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21398664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2140907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21418664281bSPaulo Zanoni 
2142b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2143b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2144b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
214523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21460e43406bSChris Wilson 
214744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
214844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
214944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
215044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
215144498aeaSPaulo Zanoni 	 * due to its back queue). */
2152ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
215344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
215444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
215544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2156ab5c608bSBen Widawsky 	}
215744498aeaSPaulo Zanoni 
215872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
215972c90f62SOscar Mateo 
21600e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21610e43406bSChris Wilson 	if (gt_iir) {
216272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
216372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2164d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21650e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2166d8fc8a47SPaulo Zanoni 		else
2167d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21680e43406bSChris Wilson 	}
2169b1f14ad0SJesse Barnes 
2170b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21710e43406bSChris Wilson 	if (de_iir) {
217272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
217372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2174f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21759719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2176f1af8fc1SPaulo Zanoni 		else
2177f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21780e43406bSChris Wilson 	}
21790e43406bSChris Wilson 
2180f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2181f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21820e43406bSChris Wilson 		if (pm_iir) {
2183b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21840e43406bSChris Wilson 			ret = IRQ_HANDLED;
218572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21860e43406bSChris Wilson 		}
2187f1af8fc1SPaulo Zanoni 	}
2188b1f14ad0SJesse Barnes 
2189b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2190b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2191ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
219244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
219344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2194ab5c608bSBen Widawsky 	}
2195b1f14ad0SJesse Barnes 
2196b1f14ad0SJesse Barnes 	return ret;
2197b1f14ad0SJesse Barnes }
2198b1f14ad0SJesse Barnes 
219940e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
220040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2201d04a492dSShashank Sharma {
2202cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2203cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2204d04a492dSShashank Sharma 
2205a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2206a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2207d04a492dSShashank Sharma 
2208cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
220940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2210cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
221140e56410SVille Syrjälä 
2212475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2213d04a492dSShashank Sharma }
2214d04a492dSShashank Sharma 
2215abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2216abd58f01SBen Widawsky {
2217abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2218abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2219abd58f01SBen Widawsky 	u32 master_ctl;
2220abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2221abd58f01SBen Widawsky 	uint32_t tmp = 0;
2222c42664ccSDaniel Vetter 	enum pipe pipe;
222388e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
222488e04703SJesse Barnes 
22252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22262dd2a883SImre Deak 		return IRQ_NONE;
22272dd2a883SImre Deak 
2228b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9)
222988e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
223088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2231abd58f01SBen Widawsky 
2232cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2233abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2234abd58f01SBen Widawsky 	if (!master_ctl)
2235abd58f01SBen Widawsky 		return IRQ_NONE;
2236abd58f01SBen Widawsky 
2237cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2238abd58f01SBen Widawsky 
223938cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
224038cc46d7SOscar Mateo 
224174cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2242abd58f01SBen Widawsky 
2243abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2244abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2245abd58f01SBen Widawsky 		if (tmp) {
2246abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2247abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
224838cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
224938cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
225038cc46d7SOscar Mateo 			else
225138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2252abd58f01SBen Widawsky 		}
225338cc46d7SOscar Mateo 		else
225438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2255abd58f01SBen Widawsky 	}
2256abd58f01SBen Widawsky 
22576d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22586d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22596d766f02SDaniel Vetter 		if (tmp) {
2260d04a492dSShashank Sharma 			bool found = false;
2261cebd87a0SVille Syrjälä 			u32 hotplug_trigger = 0;
2262cebd87a0SVille Syrjälä 
2263cebd87a0SVille Syrjälä 			if (IS_BROXTON(dev_priv))
2264cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2265cebd87a0SVille Syrjälä 			else if (IS_BROADWELL(dev_priv))
2266cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2267d04a492dSShashank Sharma 
22686d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22696d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
227088e04703SJesse Barnes 
2271d04a492dSShashank Sharma 			if (tmp & aux_mask) {
227238cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2273d04a492dSShashank Sharma 				found = true;
2274d04a492dSShashank Sharma 			}
2275d04a492dSShashank Sharma 
227640e56410SVille Syrjälä 			if (hotplug_trigger) {
227740e56410SVille Syrjälä 				if (IS_BROXTON(dev))
227840e56410SVille Syrjälä 					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
227940e56410SVille Syrjälä 				else
228040e56410SVille Syrjälä 					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2281d04a492dSShashank Sharma 				found = true;
2282d04a492dSShashank Sharma 			}
2283d04a492dSShashank Sharma 
22849e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
22859e63743eSShashank Sharma 				gmbus_irq_handler(dev);
22869e63743eSShashank Sharma 				found = true;
22879e63743eSShashank Sharma 			}
22889e63743eSShashank Sharma 
2289d04a492dSShashank Sharma 			if (!found)
229038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22916d766f02SDaniel Vetter 		}
229238cc46d7SOscar Mateo 		else
229338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22946d766f02SDaniel Vetter 	}
22956d766f02SDaniel Vetter 
2296055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2297770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2298abd58f01SBen Widawsky 
2299c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2300c42664ccSDaniel Vetter 			continue;
2301c42664ccSDaniel Vetter 
2302abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
230338cc46d7SOscar Mateo 		if (pipe_iir) {
230438cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
230538cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2306770de83dSDamien Lespiau 
2307d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2308d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2309d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2310abd58f01SBen Widawsky 
2311b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2312770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2313770de83dSDamien Lespiau 			else
2314770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2315770de83dSDamien Lespiau 
2316770de83dSDamien Lespiau 			if (flip_done) {
2317abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2318abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2319abd58f01SBen Widawsky 			}
2320abd58f01SBen Widawsky 
23210fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23220fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23230fbe7870SDaniel Vetter 
23241f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23251f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23261f7247c0SDaniel Vetter 								    pipe);
232738d83c96SDaniel Vetter 
2328770de83dSDamien Lespiau 
2329b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2330770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2331770de83dSDamien Lespiau 			else
2332770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2333770de83dSDamien Lespiau 
2334770de83dSDamien Lespiau 			if (fault_errors)
233530100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
233630100f2bSDaniel Vetter 					  pipe_name(pipe),
233730100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2338c42664ccSDaniel Vetter 		} else
2339abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2340abd58f01SBen Widawsky 	}
2341abd58f01SBen Widawsky 
2342266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2343266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
234492d03a80SDaniel Vetter 		/*
234592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
234692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
234792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
234892d03a80SDaniel Vetter 		 */
234992d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
235092d03a80SDaniel Vetter 		if (pch_iir) {
235192d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
235292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
23536dbf30ceSVille Syrjälä 
23546dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
23556dbf30ceSVille Syrjälä 				spt_irq_handler(dev, pch_iir);
23566dbf30ceSVille Syrjälä 			else
235738cc46d7SOscar Mateo 				cpt_irq_handler(dev, pch_iir);
235838cc46d7SOscar Mateo 		} else
235938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
236038cc46d7SOscar Mateo 
236192d03a80SDaniel Vetter 	}
236292d03a80SDaniel Vetter 
2363cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2364cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2365abd58f01SBen Widawsky 
2366abd58f01SBen Widawsky 	return ret;
2367abd58f01SBen Widawsky }
2368abd58f01SBen Widawsky 
236917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
237017e1df07SDaniel Vetter 			       bool reset_completed)
237117e1df07SDaniel Vetter {
2372a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
237317e1df07SDaniel Vetter 	int i;
237417e1df07SDaniel Vetter 
237517e1df07SDaniel Vetter 	/*
237617e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
237717e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
237817e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
237917e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
238017e1df07SDaniel Vetter 	 */
238117e1df07SDaniel Vetter 
238217e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
238317e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
238417e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
238517e1df07SDaniel Vetter 
238617e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
238717e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
238817e1df07SDaniel Vetter 
238917e1df07SDaniel Vetter 	/*
239017e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
239117e1df07SDaniel Vetter 	 * reset state is cleared.
239217e1df07SDaniel Vetter 	 */
239317e1df07SDaniel Vetter 	if (reset_completed)
239417e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
239517e1df07SDaniel Vetter }
239617e1df07SDaniel Vetter 
23978a905236SJesse Barnes /**
2398b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2399468f9d29SJavier Martinez Canillas  * @dev: drm device
24008a905236SJesse Barnes  *
24018a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24028a905236SJesse Barnes  * was detected.
24038a905236SJesse Barnes  */
2404b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
24058a905236SJesse Barnes {
2406b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2407b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2408cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2409cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2410cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
241117e1df07SDaniel Vetter 	int ret;
24128a905236SJesse Barnes 
24135bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24148a905236SJesse Barnes 
24157db0ba24SDaniel Vetter 	/*
24167db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24177db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24187db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24197db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24207db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24217db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24227db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24237db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24247db0ba24SDaniel Vetter 	 */
24257db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
242644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24275bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24287db0ba24SDaniel Vetter 				   reset_event);
24291f83fee0SDaniel Vetter 
243017e1df07SDaniel Vetter 		/*
2431f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2432f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2433f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2434f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2435f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2436f454c694SImre Deak 		 */
2437f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24387514747dSVille Syrjälä 
24397514747dSVille Syrjälä 		intel_prepare_reset(dev);
24407514747dSVille Syrjälä 
2441f454c694SImre Deak 		/*
244217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
244317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
244417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
244517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
244617e1df07SDaniel Vetter 		 */
2447f69061beSDaniel Vetter 		ret = i915_reset(dev);
2448f69061beSDaniel Vetter 
24497514747dSVille Syrjälä 		intel_finish_reset(dev);
245017e1df07SDaniel Vetter 
2451f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2452f454c694SImre Deak 
2453f69061beSDaniel Vetter 		if (ret == 0) {
2454f69061beSDaniel Vetter 			/*
2455f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2456f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2457f69061beSDaniel Vetter 			 * complete.
2458f69061beSDaniel Vetter 			 *
2459f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2460f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2461f69061beSDaniel Vetter 			 * updates before
2462f69061beSDaniel Vetter 			 * the counter increment.
2463f69061beSDaniel Vetter 			 */
24644e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2465f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2466f69061beSDaniel Vetter 
24675bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2468f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24691f83fee0SDaniel Vetter 		} else {
2470805de8f4SPeter Zijlstra 			atomic_or(I915_WEDGED, &error->reset_counter);
2471f316a42cSBen Gamari 		}
24721f83fee0SDaniel Vetter 
247317e1df07SDaniel Vetter 		/*
247417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
247517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
247617e1df07SDaniel Vetter 		 */
247717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2478f316a42cSBen Gamari 	}
24798a905236SJesse Barnes }
24808a905236SJesse Barnes 
248135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2482c0e09200SDave Airlie {
24838a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2484bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
248563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2486050ee91fSBen Widawsky 	int pipe, i;
248763eeaf38SJesse Barnes 
248835aed2e6SChris Wilson 	if (!eir)
248935aed2e6SChris Wilson 		return;
249063eeaf38SJesse Barnes 
2491a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24928a905236SJesse Barnes 
2493bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2494bd9854f9SBen Widawsky 
24958a905236SJesse Barnes 	if (IS_G4X(dev)) {
24968a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24978a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24988a905236SJesse Barnes 
2499a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2500a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2501050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2502050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2503a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2504a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25058a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25063143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25078a905236SJesse Barnes 		}
25088a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25098a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2510a70491ccSJoe Perches 			pr_err("page table error\n");
2511a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25128a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25133143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25148a905236SJesse Barnes 		}
25158a905236SJesse Barnes 	}
25168a905236SJesse Barnes 
2517a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
251863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
251963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2520a70491ccSJoe Perches 			pr_err("page table error\n");
2521a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
252263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25233143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
252463eeaf38SJesse Barnes 		}
25258a905236SJesse Barnes 	}
25268a905236SJesse Barnes 
252763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2528a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2529055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2530a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25319db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
253263eeaf38SJesse Barnes 		/* pipestat has already been acked */
253363eeaf38SJesse Barnes 	}
253463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2535a70491ccSJoe Perches 		pr_err("instruction error\n");
2536a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2537050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2538050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2539a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
254063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
254163eeaf38SJesse Barnes 
2542a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2543a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2544a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
254563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25463143a2bfSChris Wilson 			POSTING_READ(IPEIR);
254763eeaf38SJesse Barnes 		} else {
254863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
254963eeaf38SJesse Barnes 
2550a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2551a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2552a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2553a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
255463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25553143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
255663eeaf38SJesse Barnes 		}
255763eeaf38SJesse Barnes 	}
255863eeaf38SJesse Barnes 
255963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25603143a2bfSChris Wilson 	POSTING_READ(EIR);
256163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
256263eeaf38SJesse Barnes 	if (eir) {
256363eeaf38SJesse Barnes 		/*
256463eeaf38SJesse Barnes 		 * some errors might have become stuck,
256563eeaf38SJesse Barnes 		 * mask them.
256663eeaf38SJesse Barnes 		 */
256763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
256863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
256963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
257063eeaf38SJesse Barnes 	}
257135aed2e6SChris Wilson }
257235aed2e6SChris Wilson 
257335aed2e6SChris Wilson /**
2574b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
257535aed2e6SChris Wilson  * @dev: drm device
257635aed2e6SChris Wilson  *
2577aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
257835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
257935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
258035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
258135aed2e6SChris Wilson  * of a ring dump etc.).
258235aed2e6SChris Wilson  */
258358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
258458174462SMika Kuoppala 		       const char *fmt, ...)
258535aed2e6SChris Wilson {
258635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
258758174462SMika Kuoppala 	va_list args;
258858174462SMika Kuoppala 	char error_msg[80];
258935aed2e6SChris Wilson 
259058174462SMika Kuoppala 	va_start(args, fmt);
259158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
259258174462SMika Kuoppala 	va_end(args);
259358174462SMika Kuoppala 
259458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
259535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25968a905236SJesse Barnes 
2597ba1234d1SBen Gamari 	if (wedged) {
2598805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2599f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2600ba1234d1SBen Gamari 
260111ed50ecSBen Gamari 		/*
2602b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2603b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2604b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
260517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
260617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
260717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
260817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
260917e1df07SDaniel Vetter 		 *
261017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
261117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
261217e1df07SDaniel Vetter 		 * counter atomic_t.
261311ed50ecSBen Gamari 		 */
261417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
261511ed50ecSBen Gamari 	}
261611ed50ecSBen Gamari 
2617b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26188a905236SJesse Barnes }
26198a905236SJesse Barnes 
262042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
262142f52ef8SKeith Packard  * we use as a pipe index
262242f52ef8SKeith Packard  */
2623f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26240a3e67a4SJesse Barnes {
26252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2626e9d21d7fSKeith Packard 	unsigned long irqflags;
262771e0ffa5SJesse Barnes 
26281ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2629f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26307c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2631755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26320a3e67a4SJesse Barnes 	else
26337c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2634755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26351ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26368692d00eSChris Wilson 
26370a3e67a4SJesse Barnes 	return 0;
26380a3e67a4SJesse Barnes }
26390a3e67a4SJesse Barnes 
2640f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2641f796cf8fSJesse Barnes {
26422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2643f796cf8fSJesse Barnes 	unsigned long irqflags;
2644b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
264540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2646f796cf8fSJesse Barnes 
2647f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2648b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2649b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2650b1f14ad0SJesse Barnes 
2651b1f14ad0SJesse Barnes 	return 0;
2652b1f14ad0SJesse Barnes }
2653b1f14ad0SJesse Barnes 
26547e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26557e231dbeSJesse Barnes {
26562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26577e231dbeSJesse Barnes 	unsigned long irqflags;
26587e231dbeSJesse Barnes 
26597e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
266031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2661755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26627e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26637e231dbeSJesse Barnes 
26647e231dbeSJesse Barnes 	return 0;
26657e231dbeSJesse Barnes }
26667e231dbeSJesse Barnes 
2667abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2668abd58f01SBen Widawsky {
2669abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2670abd58f01SBen Widawsky 	unsigned long irqflags;
2671abd58f01SBen Widawsky 
2672abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26737167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26747167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2675abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2676abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2677abd58f01SBen Widawsky 	return 0;
2678abd58f01SBen Widawsky }
2679abd58f01SBen Widawsky 
268042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
268142f52ef8SKeith Packard  * we use as a pipe index
268242f52ef8SKeith Packard  */
2683f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26840a3e67a4SJesse Barnes {
26852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2686e9d21d7fSKeith Packard 	unsigned long irqflags;
26870a3e67a4SJesse Barnes 
26881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26897c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2690755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2691755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26921ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26930a3e67a4SJesse Barnes }
26940a3e67a4SJesse Barnes 
2695f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2696f796cf8fSJesse Barnes {
26972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2698f796cf8fSJesse Barnes 	unsigned long irqflags;
2699b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
270040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2701f796cf8fSJesse Barnes 
2702f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2703b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2704b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705b1f14ad0SJesse Barnes }
2706b1f14ad0SJesse Barnes 
27077e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27087e231dbeSJesse Barnes {
27092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27107e231dbeSJesse Barnes 	unsigned long irqflags;
27117e231dbeSJesse Barnes 
27127e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
271331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2714755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27157e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27167e231dbeSJesse Barnes }
27177e231dbeSJesse Barnes 
2718abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2719abd58f01SBen Widawsky {
2720abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2721abd58f01SBen Widawsky 	unsigned long irqflags;
2722abd58f01SBen Widawsky 
2723abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27247167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27257167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2726abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2727abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2728abd58f01SBen Widawsky }
2729abd58f01SBen Widawsky 
27309107e9d2SChris Wilson static bool
273194f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2732893eead0SChris Wilson {
27339107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
273494f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2735f65d9421SBen Gamari }
2736f65d9421SBen Gamari 
2737a028c4b0SDaniel Vetter static bool
2738a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2739a028c4b0SDaniel Vetter {
2740a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2741a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2742a028c4b0SDaniel Vetter 	} else {
2743a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2744a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2745a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2746a028c4b0SDaniel Vetter 	}
2747a028c4b0SDaniel Vetter }
2748a028c4b0SDaniel Vetter 
2749a4872ba6SOscar Mateo static struct intel_engine_cs *
2750a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2751921d42eaSDaniel Vetter {
2752921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2753a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2754921d42eaSDaniel Vetter 	int i;
2755921d42eaSDaniel Vetter 
2756921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2757a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2758a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2759a6cdb93aSRodrigo Vivi 				continue;
2760a6cdb93aSRodrigo Vivi 
2761a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2762a6cdb93aSRodrigo Vivi 				return signaller;
2763a6cdb93aSRodrigo Vivi 		}
2764921d42eaSDaniel Vetter 	} else {
2765921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2766921d42eaSDaniel Vetter 
2767921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2768921d42eaSDaniel Vetter 			if(ring == signaller)
2769921d42eaSDaniel Vetter 				continue;
2770921d42eaSDaniel Vetter 
2771ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2772921d42eaSDaniel Vetter 				return signaller;
2773921d42eaSDaniel Vetter 		}
2774921d42eaSDaniel Vetter 	}
2775921d42eaSDaniel Vetter 
2776a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2777a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2778921d42eaSDaniel Vetter 
2779921d42eaSDaniel Vetter 	return NULL;
2780921d42eaSDaniel Vetter }
2781921d42eaSDaniel Vetter 
2782a4872ba6SOscar Mateo static struct intel_engine_cs *
2783a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2784a24a11e6SChris Wilson {
2785a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
278688fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2787a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2788a6cdb93aSRodrigo Vivi 	int i, backwards;
2789a24a11e6SChris Wilson 
2790381e8ae3STomas Elf 	/*
2791381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2792381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2793381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2794381e8ae3STomas Elf 	 * mode.
2795381e8ae3STomas Elf 	 *
2796381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2797381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2798381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2799381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2800381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2801381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2802381e8ae3STomas Elf 	 * the hang checker to deadlock.
2803381e8ae3STomas Elf 	 *
2804381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2805381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2806381e8ae3STomas Elf 	 */
2807381e8ae3STomas Elf 	if (ring->buffer == NULL)
2808381e8ae3STomas Elf 		return NULL;
2809381e8ae3STomas Elf 
2810a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2811a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28126274f212SChris Wilson 		return NULL;
2813a24a11e6SChris Wilson 
281488fe429dSDaniel Vetter 	/*
281588fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
281688fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2817a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2818a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
281988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
282088fe429dSDaniel Vetter 	 * ringbuffer itself.
2821a24a11e6SChris Wilson 	 */
282288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2823a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
282488fe429dSDaniel Vetter 
2825a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
282688fe429dSDaniel Vetter 		/*
282788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
282888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
282988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
283088fe429dSDaniel Vetter 		 */
2831ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
283288fe429dSDaniel Vetter 
283388fe429dSDaniel Vetter 		/* This here seems to blow up */
2834ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2835a24a11e6SChris Wilson 		if (cmd == ipehr)
2836a24a11e6SChris Wilson 			break;
2837a24a11e6SChris Wilson 
283888fe429dSDaniel Vetter 		head -= 4;
283988fe429dSDaniel Vetter 	}
2840a24a11e6SChris Wilson 
284188fe429dSDaniel Vetter 	if (!i)
284288fe429dSDaniel Vetter 		return NULL;
284388fe429dSDaniel Vetter 
2844ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2845a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2846a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2847a6cdb93aSRodrigo Vivi 		offset <<= 32;
2848a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2849a6cdb93aSRodrigo Vivi 	}
2850a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2851a24a11e6SChris Wilson }
2852a24a11e6SChris Wilson 
2853a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28546274f212SChris Wilson {
28556274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2856a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2857a0d036b0SChris Wilson 	u32 seqno;
28586274f212SChris Wilson 
28594be17381SChris Wilson 	ring->hangcheck.deadlock++;
28606274f212SChris Wilson 
28616274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28624be17381SChris Wilson 	if (signaller == NULL)
28634be17381SChris Wilson 		return -1;
28644be17381SChris Wilson 
28654be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28664be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28676274f212SChris Wilson 		return -1;
28686274f212SChris Wilson 
28694be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28704be17381SChris Wilson 		return 1;
28714be17381SChris Wilson 
2872a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2873a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2874a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28754be17381SChris Wilson 		return -1;
28764be17381SChris Wilson 
28774be17381SChris Wilson 	return 0;
28786274f212SChris Wilson }
28796274f212SChris Wilson 
28806274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28816274f212SChris Wilson {
2882a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28836274f212SChris Wilson 	int i;
28846274f212SChris Wilson 
28856274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28864be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28876274f212SChris Wilson }
28886274f212SChris Wilson 
2889ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2890a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28911ec14ad3SChris Wilson {
28921ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28931ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28949107e9d2SChris Wilson 	u32 tmp;
28959107e9d2SChris Wilson 
2896f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2897f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2898f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2899f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2900f260fe7bSMika Kuoppala 		}
2901f260fe7bSMika Kuoppala 
2902f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2903f260fe7bSMika Kuoppala 	}
29046274f212SChris Wilson 
29059107e9d2SChris Wilson 	if (IS_GEN2(dev))
2906f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29079107e9d2SChris Wilson 
29089107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29099107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29109107e9d2SChris Wilson 	 * and break the hang. This should work on
29119107e9d2SChris Wilson 	 * all but the second generation chipsets.
29129107e9d2SChris Wilson 	 */
29139107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29141ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
291558174462SMika Kuoppala 		i915_handle_error(dev, false,
291658174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29171ec14ad3SChris Wilson 				  ring->name);
29181ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2919f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29201ec14ad3SChris Wilson 	}
2921a24a11e6SChris Wilson 
29226274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29236274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29246274f212SChris Wilson 		default:
2925f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29266274f212SChris Wilson 		case 1:
292758174462SMika Kuoppala 			i915_handle_error(dev, false,
292858174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2929a24a11e6SChris Wilson 					  ring->name);
2930a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2931f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29326274f212SChris Wilson 		case 0:
2933f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29346274f212SChris Wilson 		}
29359107e9d2SChris Wilson 	}
29369107e9d2SChris Wilson 
2937f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2938a24a11e6SChris Wilson }
2939d1e61e7fSChris Wilson 
2940737b1506SChris Wilson /*
2941f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
294205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
294305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
294405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
294505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
294605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2947f65d9421SBen Gamari  */
2948737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2949f65d9421SBen Gamari {
2950737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2951737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2952737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2953737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2954a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2955b4519513SChris Wilson 	int i;
295605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29579107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29589107e9d2SChris Wilson #define BUSY 1
29599107e9d2SChris Wilson #define KICK 5
29609107e9d2SChris Wilson #define HUNG 20
2961893eead0SChris Wilson 
2962d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29633e0dc6b0SBen Widawsky 		return;
29643e0dc6b0SBen Widawsky 
2965b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
296650877445SChris Wilson 		u64 acthd;
296750877445SChris Wilson 		u32 seqno;
29689107e9d2SChris Wilson 		bool busy = true;
2969b4519513SChris Wilson 
29706274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29716274f212SChris Wilson 
297205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
297305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
297405407ff8SMika Kuoppala 
297505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
297694f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2977da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2978da661464SMika Kuoppala 
29799107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29809107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2981094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2982f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29839107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29849107e9d2SChris Wilson 								  ring->name);
2985f4adcd24SDaniel Vetter 						else
2986f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2987f4adcd24SDaniel Vetter 								 ring->name);
29889107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2989094f9a54SChris Wilson 					}
2990094f9a54SChris Wilson 					/* Safeguard against driver failure */
2991094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29929107e9d2SChris Wilson 				} else
29939107e9d2SChris Wilson 					busy = false;
299405407ff8SMika Kuoppala 			} else {
29956274f212SChris Wilson 				/* We always increment the hangcheck score
29966274f212SChris Wilson 				 * if the ring is busy and still processing
29976274f212SChris Wilson 				 * the same request, so that no single request
29986274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29996274f212SChris Wilson 				 * batches). The only time we do not increment
30006274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30016274f212SChris Wilson 				 * ring is in a legitimate wait for another
30026274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30036274f212SChris Wilson 				 * victim and we want to be sure we catch the
30046274f212SChris Wilson 				 * right culprit. Then every time we do kick
30056274f212SChris Wilson 				 * the ring, add a small increment to the
30066274f212SChris Wilson 				 * score so that we can catch a batch that is
30076274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30086274f212SChris Wilson 				 * for stalling the machine.
30099107e9d2SChris Wilson 				 */
3010ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3011ad8beaeaSMika Kuoppala 								    acthd);
3012ad8beaeaSMika Kuoppala 
3013ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3014da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3015f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3016f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3017f260fe7bSMika Kuoppala 					break;
3018f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3019ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30206274f212SChris Wilson 					break;
3021f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3022ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30236274f212SChris Wilson 					break;
3024f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3025ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30266274f212SChris Wilson 					stuck[i] = true;
30276274f212SChris Wilson 					break;
30286274f212SChris Wilson 				}
302905407ff8SMika Kuoppala 			}
30309107e9d2SChris Wilson 		} else {
3031da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3032da661464SMika Kuoppala 
30339107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30349107e9d2SChris Wilson 			 * attempts across multiple batches.
30359107e9d2SChris Wilson 			 */
30369107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30379107e9d2SChris Wilson 				ring->hangcheck.score--;
3038f260fe7bSMika Kuoppala 
3039f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3040cbb465e7SChris Wilson 		}
3041f65d9421SBen Gamari 
304205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
304305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30449107e9d2SChris Wilson 		busy_count += busy;
304505407ff8SMika Kuoppala 	}
304605407ff8SMika Kuoppala 
304705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3048b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3049b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
305005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3051a43adf07SChris Wilson 				 ring->name);
3052a43adf07SChris Wilson 			rings_hung++;
305305407ff8SMika Kuoppala 		}
305405407ff8SMika Kuoppala 	}
305505407ff8SMika Kuoppala 
305605407ff8SMika Kuoppala 	if (rings_hung)
305758174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
305805407ff8SMika Kuoppala 
305905407ff8SMika Kuoppala 	if (busy_count)
306005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
306105407ff8SMika Kuoppala 		 * being added */
306210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
306310cd45b6SMika Kuoppala }
306410cd45b6SMika Kuoppala 
306510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
306610cd45b6SMika Kuoppala {
3067737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3068672e7b7cSChris Wilson 
3069d330a953SJani Nikula 	if (!i915.enable_hangcheck)
307010cd45b6SMika Kuoppala 		return;
307110cd45b6SMika Kuoppala 
3072737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3073737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3074737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3075737b1506SChris Wilson 	 */
3076737b1506SChris Wilson 
3077737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3078737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3079f65d9421SBen Gamari }
3080f65d9421SBen Gamari 
30811c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
308291738a95SPaulo Zanoni {
308391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
308491738a95SPaulo Zanoni 
308591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
308691738a95SPaulo Zanoni 		return;
308791738a95SPaulo Zanoni 
3088f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3089105b122eSPaulo Zanoni 
3090105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3091105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3092622364b6SPaulo Zanoni }
3093105b122eSPaulo Zanoni 
309491738a95SPaulo Zanoni /*
3095622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3096622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3097622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3098622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3099622364b6SPaulo Zanoni  *
3100622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
310191738a95SPaulo Zanoni  */
3102622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3103622364b6SPaulo Zanoni {
3104622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3105622364b6SPaulo Zanoni 
3106622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3107622364b6SPaulo Zanoni 		return;
3108622364b6SPaulo Zanoni 
3109622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
311091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
311191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
311291738a95SPaulo Zanoni }
311391738a95SPaulo Zanoni 
31147c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3115d18ea1b5SDaniel Vetter {
3116d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3117d18ea1b5SDaniel Vetter 
3118f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3119a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3120f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3121d18ea1b5SDaniel Vetter }
3122d18ea1b5SDaniel Vetter 
3123c0e09200SDave Airlie /* drm_dma.h hooks
3124c0e09200SDave Airlie */
3125be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3126036a4a7dSZhenyu Wang {
31272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3128036a4a7dSZhenyu Wang 
31290c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3130bdfcdb63SDaniel Vetter 
3131f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3132c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3133c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3134036a4a7dSZhenyu Wang 
31357c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3136c650156aSZhenyu Wang 
31371c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31387d99163dSBen Widawsky }
31397d99163dSBen Widawsky 
314070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
314170591a41SVille Syrjälä {
314270591a41SVille Syrjälä 	enum pipe pipe;
314370591a41SVille Syrjälä 
31440706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
314570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
314670591a41SVille Syrjälä 
314770591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
314870591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
314970591a41SVille Syrjälä 
315070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
315170591a41SVille Syrjälä }
315270591a41SVille Syrjälä 
31537e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31547e231dbeSJesse Barnes {
31552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31567e231dbeSJesse Barnes 
31577e231dbeSJesse Barnes 	/* VLV magic */
31587e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31597e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31607e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31617e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31627e231dbeSJesse Barnes 
31637c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31647e231dbeSJesse Barnes 
31657c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31667e231dbeSJesse Barnes 
316770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31687e231dbeSJesse Barnes }
31697e231dbeSJesse Barnes 
3170d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3171d6e3cca3SDaniel Vetter {
3172d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3173d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3174d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3175d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3176d6e3cca3SDaniel Vetter }
3177d6e3cca3SDaniel Vetter 
3178823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3179abd58f01SBen Widawsky {
3180abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3181abd58f01SBen Widawsky 	int pipe;
3182abd58f01SBen Widawsky 
3183abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3184abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3185abd58f01SBen Widawsky 
3186d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3187abd58f01SBen Widawsky 
3188055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3189f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3190813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3191f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3192abd58f01SBen Widawsky 
3193f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3194f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3195f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3196abd58f01SBen Widawsky 
3197266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
31981c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3199abd58f01SBen Widawsky }
3200abd58f01SBen Widawsky 
32014c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
32024c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3203d49bdb0eSPaulo Zanoni {
32041180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3205d49bdb0eSPaulo Zanoni 
320613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3207d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3208d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3209d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3210d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
32114c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
32124c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
32134c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
32141180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
32154c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
32164c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
32174c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
32181180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
321913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3220d49bdb0eSPaulo Zanoni }
3221d49bdb0eSPaulo Zanoni 
322243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
322343f328d7SVille Syrjälä {
322443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
322543f328d7SVille Syrjälä 
322643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
322743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
322843f328d7SVille Syrjälä 
3229d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
323043f328d7SVille Syrjälä 
323143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
323243f328d7SVille Syrjälä 
323343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
323443f328d7SVille Syrjälä 
323570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
323643f328d7SVille Syrjälä }
323743f328d7SVille Syrjälä 
323887a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
323987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
324087a02106SVille Syrjälä {
324187a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
324287a02106SVille Syrjälä 	struct intel_encoder *encoder;
324387a02106SVille Syrjälä 	u32 enabled_irqs = 0;
324487a02106SVille Syrjälä 
324587a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
324687a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
324787a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
324887a02106SVille Syrjälä 
324987a02106SVille Syrjälä 	return enabled_irqs;
325087a02106SVille Syrjälä }
325187a02106SVille Syrjälä 
325282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
325382a28bcfSDaniel Vetter {
32542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
325587a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
325682a28bcfSDaniel Vetter 
325782a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3258fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
325987a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
326082a28bcfSDaniel Vetter 	} else {
3261fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
326287a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
326382a28bcfSDaniel Vetter 	}
326482a28bcfSDaniel Vetter 
3265fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
326682a28bcfSDaniel Vetter 
32677fe0b973SKeith Packard 	/*
32687fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32696dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
32706dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
32717fe0b973SKeith Packard 	 */
32727fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32737fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32747fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32757fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32767fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32770b2eb33eSVille Syrjälä 	/*
32780b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
32790b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
32800b2eb33eSVille Syrjälä 	 */
32810b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
32820b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
32837fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32846dbf30ceSVille Syrjälä }
328526951cafSXiong Zhang 
32866dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
32876dbf30ceSVille Syrjälä {
32886dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
32896dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
32906dbf30ceSVille Syrjälä 
32916dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
32926dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
32936dbf30ceSVille Syrjälä 
32946dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
32956dbf30ceSVille Syrjälä 
32966dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
32976dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32986dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
329974c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
33006dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33016dbf30ceSVille Syrjälä 
330226951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
330326951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
330426951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
330526951cafSXiong Zhang }
33067fe0b973SKeith Packard 
3307e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3308e4ce95aaSVille Syrjälä {
3309e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3310e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3311e4ce95aaSVille Syrjälä 
33123a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
33133a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
33143a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
33153a3b3c7dSVille Syrjälä 
33163a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33173a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
331823bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
331923bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
33203a3b3c7dSVille Syrjälä 
33213a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
332223bb4cb5SVille Syrjälä 	} else {
3323e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3324e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3325e4ce95aaSVille Syrjälä 
3326e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
33273a3b3c7dSVille Syrjälä 	}
3328e4ce95aaSVille Syrjälä 
3329e4ce95aaSVille Syrjälä 	/*
3330e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3331e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
333223bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3333e4ce95aaSVille Syrjälä 	 */
3334e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3335e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3336e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3337e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3338e4ce95aaSVille Syrjälä 
3339e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3340e4ce95aaSVille Syrjälä }
3341e4ce95aaSVille Syrjälä 
3342e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3343e0a20ad7SShashank Sharma {
3344e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3345a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3346e0a20ad7SShashank Sharma 
3347a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3348a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3349e0a20ad7SShashank Sharma 
3350a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3351e0a20ad7SShashank Sharma 
3352a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3353a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3354a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3355a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3356e0a20ad7SShashank Sharma }
3357e0a20ad7SShashank Sharma 
3358d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3359d46da437SPaulo Zanoni {
33602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
336182a28bcfSDaniel Vetter 	u32 mask;
3362d46da437SPaulo Zanoni 
3363692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3364692a04cfSDaniel Vetter 		return;
3365692a04cfSDaniel Vetter 
3366105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
33675c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3368105b122eSPaulo Zanoni 	else
33695c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33708664281bSPaulo Zanoni 
3371b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3372d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3373d46da437SPaulo Zanoni }
3374d46da437SPaulo Zanoni 
33750a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33760a9a8c91SDaniel Vetter {
33770a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
33780a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33790a9a8c91SDaniel Vetter 
33800a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33810a9a8c91SDaniel Vetter 
33820a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3383040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33840a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
338535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
338635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33870a9a8c91SDaniel Vetter 	}
33880a9a8c91SDaniel Vetter 
33890a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33900a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33910a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33920a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33930a9a8c91SDaniel Vetter 	} else {
33940a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33950a9a8c91SDaniel Vetter 	}
33960a9a8c91SDaniel Vetter 
339735079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33980a9a8c91SDaniel Vetter 
33990a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
340078e68d36SImre Deak 		/*
340178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
340278e68d36SImre Deak 		 * itself is enabled/disabled.
340378e68d36SImre Deak 		 */
34040a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
34050a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
34060a9a8c91SDaniel Vetter 
3407605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
340835079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
34090a9a8c91SDaniel Vetter 	}
34100a9a8c91SDaniel Vetter }
34110a9a8c91SDaniel Vetter 
3412f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3413036a4a7dSZhenyu Wang {
34142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34158e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34168e76f8dcSPaulo Zanoni 
34178e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
34188e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
34198e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
34208e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
34215c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
34228e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
342323bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
342423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34258e76f8dcSPaulo Zanoni 	} else {
34268e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3427ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
34285b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
34295b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
34305b3a856bSDaniel Vetter 				DE_POISON);
3431e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3432e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3433e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34348e76f8dcSPaulo Zanoni 	}
3435036a4a7dSZhenyu Wang 
34361ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3437036a4a7dSZhenyu Wang 
34380c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
34390c841212SPaulo Zanoni 
3440622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3441622364b6SPaulo Zanoni 
344235079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3443036a4a7dSZhenyu Wang 
34440a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3445036a4a7dSZhenyu Wang 
3446d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
34477fe0b973SKeith Packard 
3448f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
34496005ce42SDaniel Vetter 		/* Enable PCU event interrupts
34506005ce42SDaniel Vetter 		 *
34516005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
34524bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34534bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3454d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3455f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3456d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3457f97108d1SJesse Barnes 	}
3458f97108d1SJesse Barnes 
3459036a4a7dSZhenyu Wang 	return 0;
3460036a4a7dSZhenyu Wang }
3461036a4a7dSZhenyu Wang 
3462f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3463f8b79e58SImre Deak {
3464f8b79e58SImre Deak 	u32 pipestat_mask;
3465f8b79e58SImre Deak 	u32 iir_mask;
3466120dda4fSVille Syrjälä 	enum pipe pipe;
3467f8b79e58SImre Deak 
3468f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3469f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3470f8b79e58SImre Deak 
3471120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3472120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3473f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3474f8b79e58SImre Deak 
3475f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3476f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3477f8b79e58SImre Deak 
3478120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3479120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3480120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3481f8b79e58SImre Deak 
3482f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3483f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3484f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3485120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3486120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3487f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3488f8b79e58SImre Deak 
3489f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3490f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3491f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
349276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
349376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3494f8b79e58SImre Deak }
3495f8b79e58SImre Deak 
3496f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3497f8b79e58SImre Deak {
3498f8b79e58SImre Deak 	u32 pipestat_mask;
3499f8b79e58SImre Deak 	u32 iir_mask;
3500120dda4fSVille Syrjälä 	enum pipe pipe;
3501f8b79e58SImre Deak 
3502f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3503f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
35046c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3505120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3506120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3507f8b79e58SImre Deak 
3508f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3509f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
351076e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3511f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3512f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3513f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3514f8b79e58SImre Deak 
3515f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3516f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3517f8b79e58SImre Deak 
3518120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3519120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3520120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3521f8b79e58SImre Deak 
3522f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3523f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3524120dda4fSVille Syrjälä 
3525120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3526120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3527f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3528f8b79e58SImre Deak }
3529f8b79e58SImre Deak 
3530f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3531f8b79e58SImre Deak {
3532f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3533f8b79e58SImre Deak 
3534f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3535f8b79e58SImre Deak 		return;
3536f8b79e58SImre Deak 
3537f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3538f8b79e58SImre Deak 
3539950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3540f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3541f8b79e58SImre Deak }
3542f8b79e58SImre Deak 
3543f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3544f8b79e58SImre Deak {
3545f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3546f8b79e58SImre Deak 
3547f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3548f8b79e58SImre Deak 		return;
3549f8b79e58SImre Deak 
3550f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3551f8b79e58SImre Deak 
3552950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3553f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3554f8b79e58SImre Deak }
3555f8b79e58SImre Deak 
35560e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
35577e231dbeSJesse Barnes {
3558f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
35597e231dbeSJesse Barnes 
35600706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
356120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
356220afbda2SDaniel Vetter 
35637e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
356476e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
356576e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
356676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
356776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
35687e231dbeSJesse Barnes 
3569b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3570b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3571d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3572f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3573f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3574d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
35750e6c9a9eSVille Syrjälä }
35760e6c9a9eSVille Syrjälä 
35770e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35780e6c9a9eSVille Syrjälä {
35790e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35800e6c9a9eSVille Syrjälä 
35810e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
35827e231dbeSJesse Barnes 
35830a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35847e231dbeSJesse Barnes 
35857e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
35867e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
35877e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35887e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35897e231dbeSJesse Barnes #endif
35907e231dbeSJesse Barnes 
35917e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
359220afbda2SDaniel Vetter 
359320afbda2SDaniel Vetter 	return 0;
359420afbda2SDaniel Vetter }
359520afbda2SDaniel Vetter 
3596abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3597abd58f01SBen Widawsky {
3598abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3599abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3600abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
360173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3602abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
360373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
360473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3605abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
360673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
360773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
360873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3609abd58f01SBen Widawsky 		0,
361073d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
361173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3612abd58f01SBen Widawsky 		};
3613abd58f01SBen Widawsky 
36140961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
36159a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
36169a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
361778e68d36SImre Deak 	/*
361878e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
361978e68d36SImre Deak 	 * is enabled/disabled.
362078e68d36SImre Deak 	 */
362178e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
36229a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3623abd58f01SBen Widawsky }
3624abd58f01SBen Widawsky 
3625abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3626abd58f01SBen Widawsky {
3627770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3628770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
36293a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
36303a3b3c7dSVille Syrjälä 	u32 de_port_enables;
36313a3b3c7dSVille Syrjälä 	enum pipe pipe;
3632770de83dSDamien Lespiau 
3633b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3634770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3635770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
36363a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
363788e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
36389e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
36393a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
36403a3b3c7dSVille Syrjälä 	} else {
3641770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3642770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
36433a3b3c7dSVille Syrjälä 	}
3644770de83dSDamien Lespiau 
3645770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3646770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3647770de83dSDamien Lespiau 
36483a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3649a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3650a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3651a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
36523a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
36533a3b3c7dSVille Syrjälä 
365413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
365513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
365613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3657abd58f01SBen Widawsky 
3658055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3659f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3660813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3661813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3662813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
366335079899SPaulo Zanoni 					  de_pipe_enables);
3664abd58f01SBen Widawsky 
36653a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3666abd58f01SBen Widawsky }
3667abd58f01SBen Widawsky 
3668abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3669abd58f01SBen Widawsky {
3670abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3671abd58f01SBen Widawsky 
3672266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3673622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3674622364b6SPaulo Zanoni 
3675abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3676abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3677abd58f01SBen Widawsky 
3678266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3679abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3680abd58f01SBen Widawsky 
3681abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3682abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3683abd58f01SBen Widawsky 
3684abd58f01SBen Widawsky 	return 0;
3685abd58f01SBen Widawsky }
3686abd58f01SBen Widawsky 
368743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
368843f328d7SVille Syrjälä {
368943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
369043f328d7SVille Syrjälä 
3691c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
369243f328d7SVille Syrjälä 
369343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
369443f328d7SVille Syrjälä 
369543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
369643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
369743f328d7SVille Syrjälä 
369843f328d7SVille Syrjälä 	return 0;
369943f328d7SVille Syrjälä }
370043f328d7SVille Syrjälä 
3701abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3702abd58f01SBen Widawsky {
3703abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3704abd58f01SBen Widawsky 
3705abd58f01SBen Widawsky 	if (!dev_priv)
3706abd58f01SBen Widawsky 		return;
3707abd58f01SBen Widawsky 
3708823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3709abd58f01SBen Widawsky }
3710abd58f01SBen Widawsky 
37118ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
37128ea0be4fSVille Syrjälä {
37138ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
37148ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
37158ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37168ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
37178ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
37188ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
37198ea0be4fSVille Syrjälä 
37208ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
37218ea0be4fSVille Syrjälä 
3722c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
37238ea0be4fSVille Syrjälä }
37248ea0be4fSVille Syrjälä 
37257e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
37267e231dbeSJesse Barnes {
37272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37287e231dbeSJesse Barnes 
37297e231dbeSJesse Barnes 	if (!dev_priv)
37307e231dbeSJesse Barnes 		return;
37317e231dbeSJesse Barnes 
3732843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3733843d0e7dSImre Deak 
3734893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3735893fce8eSVille Syrjälä 
37367e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3737f8b79e58SImre Deak 
37388ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
37397e231dbeSJesse Barnes }
37407e231dbeSJesse Barnes 
374143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
374243f328d7SVille Syrjälä {
374343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
374443f328d7SVille Syrjälä 
374543f328d7SVille Syrjälä 	if (!dev_priv)
374643f328d7SVille Syrjälä 		return;
374743f328d7SVille Syrjälä 
374843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
374943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
375043f328d7SVille Syrjälä 
3751a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
375243f328d7SVille Syrjälä 
3753a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
375443f328d7SVille Syrjälä 
3755c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
375643f328d7SVille Syrjälä }
375743f328d7SVille Syrjälä 
3758f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3759036a4a7dSZhenyu Wang {
37602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37614697995bSJesse Barnes 
37624697995bSJesse Barnes 	if (!dev_priv)
37634697995bSJesse Barnes 		return;
37644697995bSJesse Barnes 
3765be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3766036a4a7dSZhenyu Wang }
3767036a4a7dSZhenyu Wang 
3768c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3769c2798b19SChris Wilson {
37702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3771c2798b19SChris Wilson 	int pipe;
3772c2798b19SChris Wilson 
3773055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3774c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3775c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3776c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3777c2798b19SChris Wilson 	POSTING_READ16(IER);
3778c2798b19SChris Wilson }
3779c2798b19SChris Wilson 
3780c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3781c2798b19SChris Wilson {
37822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3783c2798b19SChris Wilson 
3784c2798b19SChris Wilson 	I915_WRITE16(EMR,
3785c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3786c2798b19SChris Wilson 
3787c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3788c2798b19SChris Wilson 	dev_priv->irq_mask =
3789c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3790c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3791c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
379237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3793c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3794c2798b19SChris Wilson 
3795c2798b19SChris Wilson 	I915_WRITE16(IER,
3796c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3797c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3798c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3799c2798b19SChris Wilson 	POSTING_READ16(IER);
3800c2798b19SChris Wilson 
3801379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3802379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3803d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3804755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3805755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3806d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3807379ef82dSDaniel Vetter 
3808c2798b19SChris Wilson 	return 0;
3809c2798b19SChris Wilson }
3810c2798b19SChris Wilson 
381190a72f87SVille Syrjälä /*
381290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
381390a72f87SVille Syrjälä  */
381490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
38151f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
381690a72f87SVille Syrjälä {
38172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38181f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
381990a72f87SVille Syrjälä 
38208d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
382190a72f87SVille Syrjälä 		return false;
382290a72f87SVille Syrjälä 
382390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3824d6bbafa1SChris Wilson 		goto check_page_flip;
382590a72f87SVille Syrjälä 
382690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
382790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
382890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
382990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
383090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
383190a72f87SVille Syrjälä 	 */
383290a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3833d6bbafa1SChris Wilson 		goto check_page_flip;
383490a72f87SVille Syrjälä 
38357d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
383690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
383790a72f87SVille Syrjälä 	return true;
3838d6bbafa1SChris Wilson 
3839d6bbafa1SChris Wilson check_page_flip:
3840d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3841d6bbafa1SChris Wilson 	return false;
384290a72f87SVille Syrjälä }
384390a72f87SVille Syrjälä 
3844ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3845c2798b19SChris Wilson {
384645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3848c2798b19SChris Wilson 	u16 iir, new_iir;
3849c2798b19SChris Wilson 	u32 pipe_stats[2];
3850c2798b19SChris Wilson 	int pipe;
3851c2798b19SChris Wilson 	u16 flip_mask =
3852c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3853c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3854c2798b19SChris Wilson 
38552dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38562dd2a883SImre Deak 		return IRQ_NONE;
38572dd2a883SImre Deak 
3858c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3859c2798b19SChris Wilson 	if (iir == 0)
3860c2798b19SChris Wilson 		return IRQ_NONE;
3861c2798b19SChris Wilson 
3862c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3863c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3864c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3865c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3866c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3867c2798b19SChris Wilson 		 */
3868222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3869c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3870aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3871c2798b19SChris Wilson 
3872055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3873c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3874c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3875c2798b19SChris Wilson 
3876c2798b19SChris Wilson 			/*
3877c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3878c2798b19SChris Wilson 			 */
38792d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3880c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3881c2798b19SChris Wilson 		}
3882222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3883c2798b19SChris Wilson 
3884c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3885c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3886c2798b19SChris Wilson 
3887c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
388874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3889c2798b19SChris Wilson 
3890055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38911f1c2e24SVille Syrjälä 			int plane = pipe;
38923a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38931f1c2e24SVille Syrjälä 				plane = !plane;
38941f1c2e24SVille Syrjälä 
38954356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38961f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38971f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3898c2798b19SChris Wilson 
38994356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3900277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39012d9d2b0bSVille Syrjälä 
39021f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39031f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39041f7247c0SDaniel Vetter 								    pipe);
39054356d586SDaniel Vetter 		}
3906c2798b19SChris Wilson 
3907c2798b19SChris Wilson 		iir = new_iir;
3908c2798b19SChris Wilson 	}
3909c2798b19SChris Wilson 
3910c2798b19SChris Wilson 	return IRQ_HANDLED;
3911c2798b19SChris Wilson }
3912c2798b19SChris Wilson 
3913c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3914c2798b19SChris Wilson {
39152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3916c2798b19SChris Wilson 	int pipe;
3917c2798b19SChris Wilson 
3918055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3919c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3920c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3921c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3922c2798b19SChris Wilson 	}
3923c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3924c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3925c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3926c2798b19SChris Wilson }
3927c2798b19SChris Wilson 
3928a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3929a266c7d5SChris Wilson {
39302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3931a266c7d5SChris Wilson 	int pipe;
3932a266c7d5SChris Wilson 
3933a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
39340706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3935a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3936a266c7d5SChris Wilson 	}
3937a266c7d5SChris Wilson 
393800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3939055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3940a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3941a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3942a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3943a266c7d5SChris Wilson 	POSTING_READ(IER);
3944a266c7d5SChris Wilson }
3945a266c7d5SChris Wilson 
3946a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3947a266c7d5SChris Wilson {
39482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
394938bde180SChris Wilson 	u32 enable_mask;
3950a266c7d5SChris Wilson 
395138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
395238bde180SChris Wilson 
395338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
395438bde180SChris Wilson 	dev_priv->irq_mask =
395538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
395638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
395738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
395838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
395937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
396038bde180SChris Wilson 
396138bde180SChris Wilson 	enable_mask =
396238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
396338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
396438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
396538bde180SChris Wilson 		I915_USER_INTERRUPT;
396638bde180SChris Wilson 
3967a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
39680706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
396920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
397020afbda2SDaniel Vetter 
3971a266c7d5SChris Wilson 		/* Enable in IER... */
3972a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3973a266c7d5SChris Wilson 		/* and unmask in IMR */
3974a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3975a266c7d5SChris Wilson 	}
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3978a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3979a266c7d5SChris Wilson 	POSTING_READ(IER);
3980a266c7d5SChris Wilson 
3981f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
398220afbda2SDaniel Vetter 
3983379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3984379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3985d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3986755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3987755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3988d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3989379ef82dSDaniel Vetter 
399020afbda2SDaniel Vetter 	return 0;
399120afbda2SDaniel Vetter }
399220afbda2SDaniel Vetter 
399390a72f87SVille Syrjälä /*
399490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
399590a72f87SVille Syrjälä  */
399690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
399790a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
399890a72f87SVille Syrjälä {
39992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
400090a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
400190a72f87SVille Syrjälä 
40028d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
400390a72f87SVille Syrjälä 		return false;
400490a72f87SVille Syrjälä 
400590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4006d6bbafa1SChris Wilson 		goto check_page_flip;
400790a72f87SVille Syrjälä 
400890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
400990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
401090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
401190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
401290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
401390a72f87SVille Syrjälä 	 */
401490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
4015d6bbafa1SChris Wilson 		goto check_page_flip;
401690a72f87SVille Syrjälä 
40177d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
401890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
401990a72f87SVille Syrjälä 	return true;
4020d6bbafa1SChris Wilson 
4021d6bbafa1SChris Wilson check_page_flip:
4022d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
4023d6bbafa1SChris Wilson 	return false;
402490a72f87SVille Syrjälä }
402590a72f87SVille Syrjälä 
4026ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4027a266c7d5SChris Wilson {
402845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
40308291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
403138bde180SChris Wilson 	u32 flip_mask =
403238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
403338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
403438bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4035a266c7d5SChris Wilson 
40362dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40372dd2a883SImre Deak 		return IRQ_NONE;
40382dd2a883SImre Deak 
4039a266c7d5SChris Wilson 	iir = I915_READ(IIR);
404038bde180SChris Wilson 	do {
404138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
40428291ee90SChris Wilson 		bool blc_event = false;
4043a266c7d5SChris Wilson 
4044a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4045a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4046a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4047a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4048a266c7d5SChris Wilson 		 */
4049222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4050a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4051aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4052a266c7d5SChris Wilson 
4053055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4054a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4055a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4056a266c7d5SChris Wilson 
405738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4058a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4059a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
406038bde180SChris Wilson 				irq_received = true;
4061a266c7d5SChris Wilson 			}
4062a266c7d5SChris Wilson 		}
4063222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4064a266c7d5SChris Wilson 
4065a266c7d5SChris Wilson 		if (!irq_received)
4066a266c7d5SChris Wilson 			break;
4067a266c7d5SChris Wilson 
4068a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
406916c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
407016c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
407116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4072a266c7d5SChris Wilson 
407338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4074a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4075a266c7d5SChris Wilson 
4076a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
407774cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4078a266c7d5SChris Wilson 
4079055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
408038bde180SChris Wilson 			int plane = pipe;
40813a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
408238bde180SChris Wilson 				plane = !plane;
40835e2032d4SVille Syrjälä 
408490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
408590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
408690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4087a266c7d5SChris Wilson 
4088a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4089a266c7d5SChris Wilson 				blc_event = true;
40904356d586SDaniel Vetter 
40914356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4092277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40932d9d2b0bSVille Syrjälä 
40941f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40951f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40961f7247c0SDaniel Vetter 								    pipe);
4097a266c7d5SChris Wilson 		}
4098a266c7d5SChris Wilson 
4099a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4100a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4101a266c7d5SChris Wilson 
4102a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4103a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4104a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4105a266c7d5SChris Wilson 		 * we would never get another interrupt.
4106a266c7d5SChris Wilson 		 *
4107a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4108a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4109a266c7d5SChris Wilson 		 * another one.
4110a266c7d5SChris Wilson 		 *
4111a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4112a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4113a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4114a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4115a266c7d5SChris Wilson 		 * stray interrupts.
4116a266c7d5SChris Wilson 		 */
411738bde180SChris Wilson 		ret = IRQ_HANDLED;
4118a266c7d5SChris Wilson 		iir = new_iir;
411938bde180SChris Wilson 	} while (iir & ~flip_mask);
4120a266c7d5SChris Wilson 
4121a266c7d5SChris Wilson 	return ret;
4122a266c7d5SChris Wilson }
4123a266c7d5SChris Wilson 
4124a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4125a266c7d5SChris Wilson {
41262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4127a266c7d5SChris Wilson 	int pipe;
4128a266c7d5SChris Wilson 
4129a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41300706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4131a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4132a266c7d5SChris Wilson 	}
4133a266c7d5SChris Wilson 
413400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4135055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
413655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4137a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
413855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
413955b39755SChris Wilson 	}
4140a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4141a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4144a266c7d5SChris Wilson }
4145a266c7d5SChris Wilson 
4146a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4147a266c7d5SChris Wilson {
41482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4149a266c7d5SChris Wilson 	int pipe;
4150a266c7d5SChris Wilson 
41510706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4152a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4153a266c7d5SChris Wilson 
4154a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4155055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4156a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4157a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4158a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4159a266c7d5SChris Wilson 	POSTING_READ(IER);
4160a266c7d5SChris Wilson }
4161a266c7d5SChris Wilson 
4162a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4163a266c7d5SChris Wilson {
41642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4165bbba0a97SChris Wilson 	u32 enable_mask;
4166a266c7d5SChris Wilson 	u32 error_mask;
4167a266c7d5SChris Wilson 
4168a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4169bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4170adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4171bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4172bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4173bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4174bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4175bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4176bbba0a97SChris Wilson 
4177bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
417821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
417921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4180bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4181bbba0a97SChris Wilson 
4182bbba0a97SChris Wilson 	if (IS_G4X(dev))
4183bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4184a266c7d5SChris Wilson 
4185b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4186b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4187d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4188755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4189755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4190755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4191d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4192a266c7d5SChris Wilson 
4193a266c7d5SChris Wilson 	/*
4194a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4195a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4196a266c7d5SChris Wilson 	 */
4197a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4198a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4199a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4200a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4201a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4202a266c7d5SChris Wilson 	} else {
4203a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4204a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4205a266c7d5SChris Wilson 	}
4206a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4207a266c7d5SChris Wilson 
4208a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4209a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4210a266c7d5SChris Wilson 	POSTING_READ(IER);
4211a266c7d5SChris Wilson 
42120706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
421320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
421420afbda2SDaniel Vetter 
4215f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
421620afbda2SDaniel Vetter 
421720afbda2SDaniel Vetter 	return 0;
421820afbda2SDaniel Vetter }
421920afbda2SDaniel Vetter 
4220bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
422120afbda2SDaniel Vetter {
42222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
422320afbda2SDaniel Vetter 	u32 hotplug_en;
422420afbda2SDaniel Vetter 
4225b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4226b5ea2d56SDaniel Vetter 
4227adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4228e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
42290706f17cSEgbert Eich 	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4230a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4231a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4232a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4233a266c7d5SChris Wilson 	*/
4234a266c7d5SChris Wilson 	if (IS_G4X(dev))
4235a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4236a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4237a266c7d5SChris Wilson 
4238a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42390706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
42400706f17cSEgbert Eich 				      (HOTPLUG_INT_EN_MASK
42410706f17cSEgbert Eich 				       | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
42420706f17cSEgbert Eich 				      hotplug_en);
4243a266c7d5SChris Wilson }
4244a266c7d5SChris Wilson 
4245ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4246a266c7d5SChris Wilson {
424745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
42482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4249a266c7d5SChris Wilson 	u32 iir, new_iir;
4250a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4251a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
425221ad8330SVille Syrjälä 	u32 flip_mask =
425321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
425421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4255a266c7d5SChris Wilson 
42562dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42572dd2a883SImre Deak 		return IRQ_NONE;
42582dd2a883SImre Deak 
4259a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4260a266c7d5SChris Wilson 
4261a266c7d5SChris Wilson 	for (;;) {
4262501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
42632c8ba29fSChris Wilson 		bool blc_event = false;
42642c8ba29fSChris Wilson 
4265a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4266a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4267a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4268a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4269a266c7d5SChris Wilson 		 */
4270222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4271a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4272aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4273a266c7d5SChris Wilson 
4274055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4275a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4276a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4277a266c7d5SChris Wilson 
4278a266c7d5SChris Wilson 			/*
4279a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4280a266c7d5SChris Wilson 			 */
4281a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4282a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4283501e01d7SVille Syrjälä 				irq_received = true;
4284a266c7d5SChris Wilson 			}
4285a266c7d5SChris Wilson 		}
4286222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4287a266c7d5SChris Wilson 
4288a266c7d5SChris Wilson 		if (!irq_received)
4289a266c7d5SChris Wilson 			break;
4290a266c7d5SChris Wilson 
4291a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4292a266c7d5SChris Wilson 
4293a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
429416c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
429516c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4296a266c7d5SChris Wilson 
429721ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4298a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4299a266c7d5SChris Wilson 
4300a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
430174cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4302a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
430374cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4304a266c7d5SChris Wilson 
4305055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
43062c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
430790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
430890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4309a266c7d5SChris Wilson 
4310a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4311a266c7d5SChris Wilson 				blc_event = true;
43124356d586SDaniel Vetter 
43134356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4314277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4315a266c7d5SChris Wilson 
43161f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
43171f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
43182d9d2b0bSVille Syrjälä 		}
4319a266c7d5SChris Wilson 
4320a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4321a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4322a266c7d5SChris Wilson 
4323515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4324515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4325515ac2bbSDaniel Vetter 
4326a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4327a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4328a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4329a266c7d5SChris Wilson 		 * we would never get another interrupt.
4330a266c7d5SChris Wilson 		 *
4331a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4332a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4333a266c7d5SChris Wilson 		 * another one.
4334a266c7d5SChris Wilson 		 *
4335a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4336a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4337a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4338a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4339a266c7d5SChris Wilson 		 * stray interrupts.
4340a266c7d5SChris Wilson 		 */
4341a266c7d5SChris Wilson 		iir = new_iir;
4342a266c7d5SChris Wilson 	}
4343a266c7d5SChris Wilson 
4344a266c7d5SChris Wilson 	return ret;
4345a266c7d5SChris Wilson }
4346a266c7d5SChris Wilson 
4347a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4348a266c7d5SChris Wilson {
43492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4350a266c7d5SChris Wilson 	int pipe;
4351a266c7d5SChris Wilson 
4352a266c7d5SChris Wilson 	if (!dev_priv)
4353a266c7d5SChris Wilson 		return;
4354a266c7d5SChris Wilson 
43550706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4356a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4357a266c7d5SChris Wilson 
4358a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4359055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4360a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4361a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4362a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4363a266c7d5SChris Wilson 
4364055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4365a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4366a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4367a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4368a266c7d5SChris Wilson }
4369a266c7d5SChris Wilson 
4370fca52a55SDaniel Vetter /**
4371fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4372fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4373fca52a55SDaniel Vetter  *
4374fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4375fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4376fca52a55SDaniel Vetter  */
4377b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4378f71d4af4SJesse Barnes {
4379b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43808b2e326dSChris Wilson 
438177913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
438277913b39SJani Nikula 
4383c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4384a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43858b2e326dSChris Wilson 
4386a6706b45SDeepak S 	/* Let's track the enabled rps events */
4387b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43886c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
43896f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
439031685c25SDeepak S 	else
4391a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4392a6706b45SDeepak S 
4393737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4394737b1506SChris Wilson 			  i915_hangcheck_elapsed);
439561bac78eSDaniel Vetter 
439697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43979ee32feaSDaniel Vetter 
4398b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43994cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
44004cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4401b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4402f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4403*fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4404391f75e2SVille Syrjälä 	} else {
4405391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4406391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4407f71d4af4SJesse Barnes 	}
4408f71d4af4SJesse Barnes 
440921da2700SVille Syrjälä 	/*
441021da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
441121da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
441221da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
441321da2700SVille Syrjälä 	 */
4414b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
441521da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
441621da2700SVille Syrjälä 
4417f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4418f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4419f71d4af4SJesse Barnes 
4420b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
442143f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
442243f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
442343f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
442443f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
442543f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
442643f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
442743f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4428b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
44297e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
44307e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
44317e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
44327e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
44337e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
44347e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4435fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4436b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4437abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4438723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4439abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4440abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4441abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4442abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
44436dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4444e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
44456dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
44466dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
44476dbf30ceSVille Syrjälä 		else
44483a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4449f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4450f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4451723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4452f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4453f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4454f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4455f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4456e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4457f71d4af4SJesse Barnes 	} else {
4458b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4459c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4460c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4461c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4462c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4463b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4464a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4465a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4466a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4467a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4468c2798b19SChris Wilson 		} else {
4469a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4470a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4471a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4472a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4473c2798b19SChris Wilson 		}
4474778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4475778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4476f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4477f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4478f71d4af4SJesse Barnes 	}
4479f71d4af4SJesse Barnes }
448020afbda2SDaniel Vetter 
4481fca52a55SDaniel Vetter /**
4482fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4483fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4484fca52a55SDaniel Vetter  *
4485fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4486fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4487fca52a55SDaniel Vetter  *
4488fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4489fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4490fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4491fca52a55SDaniel Vetter  */
44922aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44932aeb7d3aSDaniel Vetter {
44942aeb7d3aSDaniel Vetter 	/*
44952aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44962aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44972aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44982aeb7d3aSDaniel Vetter 	 */
44992aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
45002aeb7d3aSDaniel Vetter 
45012aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
45022aeb7d3aSDaniel Vetter }
45032aeb7d3aSDaniel Vetter 
4504fca52a55SDaniel Vetter /**
4505fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4506fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4507fca52a55SDaniel Vetter  *
4508fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4509fca52a55SDaniel Vetter  * resources acquired in the init functions.
4510fca52a55SDaniel Vetter  */
45112aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45122aeb7d3aSDaniel Vetter {
45132aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
45142aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
45152aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45162aeb7d3aSDaniel Vetter }
45172aeb7d3aSDaniel Vetter 
4518fca52a55SDaniel Vetter /**
4519fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4520fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4521fca52a55SDaniel Vetter  *
4522fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4523fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4524fca52a55SDaniel Vetter  */
4525b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4526c67a470bSPaulo Zanoni {
4527b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45282aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45292dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4530c67a470bSPaulo Zanoni }
4531c67a470bSPaulo Zanoni 
4532fca52a55SDaniel Vetter /**
4533fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4534fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4535fca52a55SDaniel Vetter  *
4536fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4537fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4538fca52a55SDaniel Vetter  */
4539b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4540c67a470bSPaulo Zanoni {
45412aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4542b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4543b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4544c67a470bSPaulo Zanoni }
4545