xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision fd63e2a972c670887e5e8a08440111d3812c0996)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91e0a20ad7SShashank Sharma /* BXT hpd list */
92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
93e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95e0a20ad7SShashank Sharma };
96e0a20ad7SShashank Sharma 
975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
995c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1005c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1015c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1025c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1035c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1045c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1055c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1065c502442SPaulo Zanoni } while (0)
1075c502442SPaulo Zanoni 
108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
109a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1105c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
111a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1125c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1135c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1145c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1155c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
116a9d356a6SPaulo Zanoni } while (0)
117a9d356a6SPaulo Zanoni 
118337ba017SPaulo Zanoni /*
119337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120337ba017SPaulo Zanoni  */
121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
123337ba017SPaulo Zanoni 	if (val) { \
124337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125337ba017SPaulo Zanoni 		     (reg), val); \
126337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
127337ba017SPaulo Zanoni 		POSTING_READ(reg); \
128337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
129337ba017SPaulo Zanoni 		POSTING_READ(reg); \
130337ba017SPaulo Zanoni 	} \
131337ba017SPaulo Zanoni } while (0)
132337ba017SPaulo Zanoni 
13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
13535079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1367d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1377d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13835079899SPaulo Zanoni } while (0)
13935079899SPaulo Zanoni 
14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
14235079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1437d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1447d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
14535079899SPaulo Zanoni } while (0)
14635079899SPaulo Zanoni 
147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148c9a9a268SImre Deak 
149036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15047339cd9SDaniel Vetter void
1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152036a4a7dSZhenyu Wang {
1534bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1544bc9d430SDaniel Vetter 
1559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156c67a470bSPaulo Zanoni 		return;
157c67a470bSPaulo Zanoni 
1581ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1591ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1601ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1613143a2bfSChris Wilson 		POSTING_READ(DEIMR);
162036a4a7dSZhenyu Wang 	}
163036a4a7dSZhenyu Wang }
164036a4a7dSZhenyu Wang 
16547339cd9SDaniel Vetter void
1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167036a4a7dSZhenyu Wang {
1684bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1694bc9d430SDaniel Vetter 
17006ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171c67a470bSPaulo Zanoni 		return;
172c67a470bSPaulo Zanoni 
1731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1741ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
177036a4a7dSZhenyu Wang 	}
178036a4a7dSZhenyu Wang }
179036a4a7dSZhenyu Wang 
18043eaea13SPaulo Zanoni /**
18143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
18243eaea13SPaulo Zanoni  * @dev_priv: driver private
18343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
18443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
18543eaea13SPaulo Zanoni  */
18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18943eaea13SPaulo Zanoni {
19043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19143eaea13SPaulo Zanoni 
19215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
19315a17aaeSDaniel Vetter 
1949df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195c67a470bSPaulo Zanoni 		return;
196c67a470bSPaulo Zanoni 
19743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19843eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19943eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20043eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20143eaea13SPaulo Zanoni }
20243eaea13SPaulo Zanoni 
203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20443eaea13SPaulo Zanoni {
20543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20643eaea13SPaulo Zanoni }
20743eaea13SPaulo Zanoni 
208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20943eaea13SPaulo Zanoni {
21043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21143eaea13SPaulo Zanoni }
21243eaea13SPaulo Zanoni 
213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214b900b949SImre Deak {
215b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216b900b949SImre Deak }
217b900b949SImre Deak 
218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219a72fbc3aSImre Deak {
220a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221a72fbc3aSImre Deak }
222a72fbc3aSImre Deak 
223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224b900b949SImre Deak {
225b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226b900b949SImre Deak }
227b900b949SImre Deak 
228edbfdb45SPaulo Zanoni /**
229edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
230edbfdb45SPaulo Zanoni   * @dev_priv: driver private
231edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
232edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
233edbfdb45SPaulo Zanoni   */
234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
236edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
237edbfdb45SPaulo Zanoni {
238605cd25bSPaulo Zanoni 	uint32_t new_val;
239edbfdb45SPaulo Zanoni 
24015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24115a17aaeSDaniel Vetter 
242edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
243edbfdb45SPaulo Zanoni 
244605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
245f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
246f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
247f52ecbcfSPaulo Zanoni 
248605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
249605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
250a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
252edbfdb45SPaulo Zanoni 	}
253f52ecbcfSPaulo Zanoni }
254edbfdb45SPaulo Zanoni 
255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
256edbfdb45SPaulo Zanoni {
2579939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2589939fba2SImre Deak 		return;
2599939fba2SImre Deak 
260edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
261edbfdb45SPaulo Zanoni }
262edbfdb45SPaulo Zanoni 
2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2649939fba2SImre Deak 				  uint32_t mask)
2659939fba2SImre Deak {
2669939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2679939fba2SImre Deak }
2689939fba2SImre Deak 
269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
270edbfdb45SPaulo Zanoni {
2719939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2729939fba2SImre Deak 		return;
2739939fba2SImre Deak 
2749939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
275edbfdb45SPaulo Zanoni }
276edbfdb45SPaulo Zanoni 
2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2783cc134e3SImre Deak {
2793cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2803cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2813cc134e3SImre Deak 
2823cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2833cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2843cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2853cc134e3SImre Deak 	POSTING_READ(reg);
286096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2873cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2883cc134e3SImre Deak }
2893cc134e3SImre Deak 
290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
291b900b949SImre Deak {
292b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
293b900b949SImre Deak 
294b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
29578e68d36SImre Deak 
296b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2973cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
298d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30078e68d36SImre Deak 				dev_priv->pm_rps_events);
301b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
30278e68d36SImre Deak 
303b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
304b900b949SImre Deak }
305b900b949SImre Deak 
30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30759d02a1fSImre Deak {
30859d02a1fSImre Deak 	/*
309f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311f24eeb19SImre Deak 	 *
312f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
31359d02a1fSImre Deak 	 */
31459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
31559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
31659d02a1fSImre Deak 
31759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31959d02a1fSImre Deak 
32059d02a1fSImre Deak 	return mask;
32159d02a1fSImre Deak }
32259d02a1fSImre Deak 
323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
324b900b949SImre Deak {
325b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
326b900b949SImre Deak 
327d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
328d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
329d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
330d4d70aa5SImre Deak 
331d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
332d4d70aa5SImre Deak 
3339939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3349939fba2SImre Deak 
33559d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3369939fba2SImre Deak 
3379939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339b900b949SImre Deak 				~dev_priv->pm_rps_events);
34058072ccbSImre Deak 
34158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
34258072ccbSImre Deak 
34358072ccbSImre Deak 	synchronize_irq(dev->irq);
344b900b949SImre Deak }
345b900b949SImre Deak 
3460961021aSBen Widawsky /**
347fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
348fee884edSDaniel Vetter  * @dev_priv: driver private
349fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
350fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
351fee884edSDaniel Vetter  */
35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
354fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
355fee884edSDaniel Vetter {
356fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
357fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
358fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
359fee884edSDaniel Vetter 
36015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36115a17aaeSDaniel Vetter 
362fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
363fee884edSDaniel Vetter 
3649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365c67a470bSPaulo Zanoni 		return;
366c67a470bSPaulo Zanoni 
367fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
368fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
369fee884edSDaniel Vetter }
3708664281bSPaulo Zanoni 
371b5ea642aSDaniel Vetter static void
372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3747c463586SKeith Packard {
3759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
376755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3777c463586SKeith Packard 
378b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
379d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
380b79480baSDaniel Vetter 
38104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
38304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
385755e9019SImre Deak 		return;
386755e9019SImre Deak 
387755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38846c06a30SVille Syrjälä 		return;
38946c06a30SVille Syrjälä 
39091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39191d181ddSImre Deak 
3927c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
393755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
39446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3953143a2bfSChris Wilson 	POSTING_READ(reg);
3967c463586SKeith Packard }
3977c463586SKeith Packard 
398b5ea642aSDaniel Vetter static void
399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4017c463586SKeith Packard {
4029db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
403755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4047c463586SKeith Packard 
405b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
406d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
407b79480baSDaniel Vetter 
40804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
41246c06a30SVille Syrjälä 		return;
41346c06a30SVille Syrjälä 
414755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
415755e9019SImre Deak 		return;
416755e9019SImre Deak 
41791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41891d181ddSImre Deak 
419755e9019SImre Deak 	pipestat &= ~enable_mask;
42046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4213143a2bfSChris Wilson 	POSTING_READ(reg);
4227c463586SKeith Packard }
4237c463586SKeith Packard 
42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42510c59c51SImre Deak {
42610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42710c59c51SImre Deak 
42810c59c51SImre Deak 	/*
429724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
430724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43110c59c51SImre Deak 	 */
43210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
43310c59c51SImre Deak 		return 0;
434724a6905SVille Syrjälä 	/*
435724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
437724a6905SVille Syrjälä 	 */
438724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439724a6905SVille Syrjälä 		return 0;
44010c59c51SImre Deak 
44110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
44310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
44410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44810c59c51SImre Deak 
44910c59c51SImre Deak 	return enable_mask;
45010c59c51SImre Deak }
45110c59c51SImre Deak 
452755e9019SImre Deak void
453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454755e9019SImre Deak 		     u32 status_mask)
455755e9019SImre Deak {
456755e9019SImre Deak 	u32 enable_mask;
457755e9019SImre Deak 
45810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46010c59c51SImre Deak 							   status_mask);
46110c59c51SImre Deak 	else
462755e9019SImre Deak 		enable_mask = status_mask << 16;
463755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464755e9019SImre Deak }
465755e9019SImre Deak 
466755e9019SImre Deak void
467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468755e9019SImre Deak 		      u32 status_mask)
469755e9019SImre Deak {
470755e9019SImre Deak 	u32 enable_mask;
471755e9019SImre Deak 
47210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
47310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
47410c59c51SImre Deak 							   status_mask);
47510c59c51SImre Deak 	else
476755e9019SImre Deak 		enable_mask = status_mask << 16;
477755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478755e9019SImre Deak }
479755e9019SImre Deak 
480c0e09200SDave Airlie /**
481f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
48201c66889SZhao Yakui  */
483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48401c66889SZhao Yakui {
4852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4861ec14ad3SChris Wilson 
487f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488f49e38ddSJani Nikula 		return;
489f49e38ddSJani Nikula 
49013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49101c66889SZhao Yakui 
492755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4943b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
495755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4961ec14ad3SChris Wilson 
49713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49801c66889SZhao Yakui }
49901c66889SZhao Yakui 
500f75f3746SVille Syrjälä /*
501f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
502f75f3746SVille Syrjälä  * around the vertical blanking period.
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
505f75f3746SVille Syrjälä  *  vblank_start >= 3
506f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
507f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
508f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
509f75f3746SVille Syrjälä  *
510f75f3746SVille Syrjälä  *           start of vblank:
511f75f3746SVille Syrjälä  *           latch double buffered registers
512f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
513f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
514f75f3746SVille Syrjälä  *           |
515f75f3746SVille Syrjälä  *           |          frame start:
516f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
517f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
518f75f3746SVille Syrjälä  *           |          |
519f75f3746SVille Syrjälä  *           |          |  start of vsync:
520f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
521f75f3746SVille Syrjälä  *           |          |  |
522f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
523f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
524f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
525f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
526f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529f75f3746SVille Syrjälä  *       |          |                                         |
530f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
531f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
532f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
533f75f3746SVille Syrjälä  *
534f75f3746SVille Syrjälä  * x  = horizontal active
535f75f3746SVille Syrjälä  * _  = horizontal blanking
536f75f3746SVille Syrjälä  * hs = horizontal sync
537f75f3746SVille Syrjälä  * va = vertical active
538f75f3746SVille Syrjälä  * vb = vertical blanking
539f75f3746SVille Syrjälä  * vs = vertical sync
540f75f3746SVille Syrjälä  * vbs = vblank_start (number)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * Summary:
543f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
544f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
545f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
546f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
547f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
548f75f3746SVille Syrjälä  */
549f75f3746SVille Syrjälä 
5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5514cdb83ecSVille Syrjälä {
5524cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5534cdb83ecSVille Syrjälä 	return 0;
5544cdb83ecSVille Syrjälä }
5554cdb83ecSVille Syrjälä 
55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55742f52ef8SKeith Packard  * we use as a pipe index
55842f52ef8SKeith Packard  */
559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5600a3e67a4SJesse Barnes {
5612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5620a3e67a4SJesse Barnes 	unsigned long high_frame;
5630a3e67a4SJesse Barnes 	unsigned long low_frame;
5640b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
566391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
568391f75e2SVille Syrjälä 
5690b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5700b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5710b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5720b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5730b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
574391f75e2SVille Syrjälä 
5750b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5760b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5770b2a8e09SVille Syrjälä 
5780b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5790b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5800b2a8e09SVille Syrjälä 
5819db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5829db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5835eddb70bSChris Wilson 
5840a3e67a4SJesse Barnes 	/*
5850a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5860a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5870a3e67a4SJesse Barnes 	 * register.
5880a3e67a4SJesse Barnes 	 */
5890a3e67a4SJesse Barnes 	do {
5905eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5925eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5930a3e67a4SJesse Barnes 	} while (high1 != high2);
5940a3e67a4SJesse Barnes 
5955eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5975eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
598391f75e2SVille Syrjälä 
599391f75e2SVille Syrjälä 	/*
600391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
601391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
602391f75e2SVille Syrjälä 	 * counter against vblank start.
603391f75e2SVille Syrjälä 	 */
604edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6050a3e67a4SJesse Barnes }
6060a3e67a4SJesse Barnes 
607f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6089880b7a5SJesse Barnes {
6092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6109db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6119880b7a5SJesse Barnes 
6129880b7a5SJesse Barnes 	return I915_READ(reg);
6139880b7a5SJesse Barnes }
6149880b7a5SJesse Barnes 
615ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
616ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
617ad3543edSMario Kleiner 
618a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
619a225f079SVille Syrjälä {
620a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
621a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
622fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
623a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
62480715b2fSVille Syrjälä 	int position, vtotal;
625a225f079SVille Syrjälä 
62680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
627a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
628a225f079SVille Syrjälä 		vtotal /= 2;
629a225f079SVille Syrjälä 
630a225f079SVille Syrjälä 	if (IS_GEN2(dev))
631a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
632a225f079SVille Syrjälä 	else
633a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
634a225f079SVille Syrjälä 
635a225f079SVille Syrjälä 	/*
63680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
63780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
638a225f079SVille Syrjälä 	 */
63980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
640a225f079SVille Syrjälä }
641a225f079SVille Syrjälä 
642f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
643abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
644abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6450af7e4dfSMario Kleiner {
646c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
647c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
6503aa18df8SVille Syrjälä 	int position;
65178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6520af7e4dfSMario Kleiner 	bool in_vbl = true;
6530af7e4dfSMario Kleiner 	int ret = 0;
654ad3543edSMario Kleiner 	unsigned long irqflags;
6550af7e4dfSMario Kleiner 
656fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
6570af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6589db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6590af7e4dfSMario Kleiner 		return 0;
6600af7e4dfSMario Kleiner 	}
6610af7e4dfSMario Kleiner 
662c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
66378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
664c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
665c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
666c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6670af7e4dfSMario Kleiner 
668d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
669d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
670d31faf65SVille Syrjälä 		vbl_end /= 2;
671d31faf65SVille Syrjälä 		vtotal /= 2;
672d31faf65SVille Syrjälä 	}
673d31faf65SVille Syrjälä 
674c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
675c2baf4b7SVille Syrjälä 
676ad3543edSMario Kleiner 	/*
677ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
678ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
679ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
680ad3543edSMario Kleiner 	 */
681ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682ad3543edSMario Kleiner 
683ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
684ad3543edSMario Kleiner 
685ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
686ad3543edSMario Kleiner 	if (stime)
687ad3543edSMario Kleiner 		*stime = ktime_get();
688ad3543edSMario Kleiner 
6897c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6900af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6910af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6920af7e4dfSMario Kleiner 		 */
693a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6940af7e4dfSMario Kleiner 	} else {
6950af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6960af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6970af7e4dfSMario Kleiner 		 * scanout position.
6980af7e4dfSMario Kleiner 		 */
699ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7000af7e4dfSMario Kleiner 
7013aa18df8SVille Syrjälä 		/* convert to pixel counts */
7023aa18df8SVille Syrjälä 		vbl_start *= htotal;
7033aa18df8SVille Syrjälä 		vbl_end *= htotal;
7043aa18df8SVille Syrjälä 		vtotal *= htotal;
70578e8fc6bSVille Syrjälä 
70678e8fc6bSVille Syrjälä 		/*
7077e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7087e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7097e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7107e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7117e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7127e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7137e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7147e78f1cbSVille Syrjälä 		 */
7157e78f1cbSVille Syrjälä 		if (position >= vtotal)
7167e78f1cbSVille Syrjälä 			position = vtotal - 1;
7177e78f1cbSVille Syrjälä 
7187e78f1cbSVille Syrjälä 		/*
71978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
72278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
72378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
72478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
72578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
72678e8fc6bSVille Syrjälä 		 */
72778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7283aa18df8SVille Syrjälä 	}
7293aa18df8SVille Syrjälä 
730ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
731ad3543edSMario Kleiner 	if (etime)
732ad3543edSMario Kleiner 		*etime = ktime_get();
733ad3543edSMario Kleiner 
734ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
735ad3543edSMario Kleiner 
736ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
737ad3543edSMario Kleiner 
7383aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7393aa18df8SVille Syrjälä 
7403aa18df8SVille Syrjälä 	/*
7413aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7423aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7433aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7443aa18df8SVille Syrjälä 	 * up since vbl_end.
7453aa18df8SVille Syrjälä 	 */
7463aa18df8SVille Syrjälä 	if (position >= vbl_start)
7473aa18df8SVille Syrjälä 		position -= vbl_end;
7483aa18df8SVille Syrjälä 	else
7493aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7503aa18df8SVille Syrjälä 
7517c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7523aa18df8SVille Syrjälä 		*vpos = position;
7533aa18df8SVille Syrjälä 		*hpos = 0;
7543aa18df8SVille Syrjälä 	} else {
7550af7e4dfSMario Kleiner 		*vpos = position / htotal;
7560af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7570af7e4dfSMario Kleiner 	}
7580af7e4dfSMario Kleiner 
7590af7e4dfSMario Kleiner 	/* In vblank? */
7600af7e4dfSMario Kleiner 	if (in_vbl)
7613d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7620af7e4dfSMario Kleiner 
7630af7e4dfSMario Kleiner 	return ret;
7640af7e4dfSMario Kleiner }
7650af7e4dfSMario Kleiner 
766a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
767a225f079SVille Syrjälä {
768a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
769a225f079SVille Syrjälä 	unsigned long irqflags;
770a225f079SVille Syrjälä 	int position;
771a225f079SVille Syrjälä 
772a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
773a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
774a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
775a225f079SVille Syrjälä 
776a225f079SVille Syrjälä 	return position;
777a225f079SVille Syrjälä }
778a225f079SVille Syrjälä 
779f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7800af7e4dfSMario Kleiner 			      int *max_error,
7810af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7820af7e4dfSMario Kleiner 			      unsigned flags)
7830af7e4dfSMario Kleiner {
7844041b853SChris Wilson 	struct drm_crtc *crtc;
7850af7e4dfSMario Kleiner 
7867eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7874041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7880af7e4dfSMario Kleiner 		return -EINVAL;
7890af7e4dfSMario Kleiner 	}
7900af7e4dfSMario Kleiner 
7910af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7924041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7934041b853SChris Wilson 	if (crtc == NULL) {
7944041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7954041b853SChris Wilson 		return -EINVAL;
7964041b853SChris Wilson 	}
7974041b853SChris Wilson 
798fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
7994041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8004041b853SChris Wilson 		return -EBUSY;
8014041b853SChris Wilson 	}
8020af7e4dfSMario Kleiner 
8030af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8044041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8054041b853SChris Wilson 						     vblank_time, flags,
8067da903efSVille Syrjälä 						     crtc,
807fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8080af7e4dfSMario Kleiner }
8090af7e4dfSMario Kleiner 
810d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
811f97108d1SJesse Barnes {
8122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
813b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8149270388eSDaniel Vetter 	u8 new_delay;
8159270388eSDaniel Vetter 
816d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
817f97108d1SJesse Barnes 
81873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
81973edd18fSDaniel Vetter 
82020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8219270388eSDaniel Vetter 
8227648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
823b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
824b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
825f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
826f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
827f97108d1SJesse Barnes 
828f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
829b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
83020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
83120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
83220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
83320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
834b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
83520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
83620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
83720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
83820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
839f97108d1SJesse Barnes 	}
840f97108d1SJesse Barnes 
8417648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
84220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
843f97108d1SJesse Barnes 
844d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8459270388eSDaniel Vetter 
846f97108d1SJesse Barnes 	return;
847f97108d1SJesse Barnes }
848f97108d1SJesse Barnes 
84974cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
850549f7365SChris Wilson {
85193b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
852475553deSChris Wilson 		return;
853475553deSChris Wilson 
854bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
8559862e600SChris Wilson 
856549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
857549f7365SChris Wilson }
858549f7365SChris Wilson 
85943cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
86043cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
86131685c25SDeepak S {
86243cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
86343cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
86443cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
86531685c25SDeepak S }
86631685c25SDeepak S 
86743cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
86843cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
86943cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
87043cf3bf0SChris Wilson 			 int threshold)
87131685c25SDeepak S {
87243cf3bf0SChris Wilson 	u64 time, c0;
87331685c25SDeepak S 
87443cf3bf0SChris Wilson 	if (old->cz_clock == 0)
87543cf3bf0SChris Wilson 		return false;
87631685c25SDeepak S 
87743cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
87843cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
87931685c25SDeepak S 
88043cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
88143cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
88243cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
88343cf3bf0SChris Wilson 	 */
88443cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
88543cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
88643cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
88731685c25SDeepak S 
88843cf3bf0SChris Wilson 	return c0 >= time;
88931685c25SDeepak S }
89031685c25SDeepak S 
89143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
89243cf3bf0SChris Wilson {
89343cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
89443cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
89543cf3bf0SChris Wilson }
89643cf3bf0SChris Wilson 
89743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
89843cf3bf0SChris Wilson {
89943cf3bf0SChris Wilson 	struct intel_rps_ei now;
90043cf3bf0SChris Wilson 	u32 events = 0;
90143cf3bf0SChris Wilson 
9026f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
90343cf3bf0SChris Wilson 		return 0;
90443cf3bf0SChris Wilson 
90543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
90643cf3bf0SChris Wilson 	if (now.cz_clock == 0)
90743cf3bf0SChris Wilson 		return 0;
90831685c25SDeepak S 
90943cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
91043cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
91143cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9128fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
91343cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
91443cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
91531685c25SDeepak S 	}
91631685c25SDeepak S 
91743cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
91843cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
91943cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9208fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
92143cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
92243cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
92343cf3bf0SChris Wilson 	}
92443cf3bf0SChris Wilson 
92543cf3bf0SChris Wilson 	return events;
92631685c25SDeepak S }
92731685c25SDeepak S 
928f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
929f5a4c67dSChris Wilson {
930f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
931f5a4c67dSChris Wilson 	int i;
932f5a4c67dSChris Wilson 
933f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
934f5a4c67dSChris Wilson 		if (ring->irq_refcount)
935f5a4c67dSChris Wilson 			return true;
936f5a4c67dSChris Wilson 
937f5a4c67dSChris Wilson 	return false;
938f5a4c67dSChris Wilson }
939f5a4c67dSChris Wilson 
9404912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9413b8d8d91SJesse Barnes {
9422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9432d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
9448d3afd7dSChris Wilson 	bool client_boost;
9458d3afd7dSChris Wilson 	int new_delay, adj, min, max;
946edbfdb45SPaulo Zanoni 	u32 pm_iir;
9473b8d8d91SJesse Barnes 
94859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
949d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
950d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
951d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
952d4d70aa5SImre Deak 		return;
953d4d70aa5SImre Deak 	}
954c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
955c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
956a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
957480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
9588d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
9598d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
96059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9614912d041SBen Widawsky 
96260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
963a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
96460611c13SPaulo Zanoni 
9658d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
9663b8d8d91SJesse Barnes 		return;
9673b8d8d91SJesse Barnes 
9684fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9697b9e0ae6SChris Wilson 
97043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
97143cf3bf0SChris Wilson 
972dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
973edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
9748d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
9758d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
9768d3afd7dSChris Wilson 
9778d3afd7dSChris Wilson 	if (client_boost) {
9788d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
9798d3afd7dSChris Wilson 		adj = 0;
9808d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
981dd75fdc8SChris Wilson 		if (adj > 0)
982dd75fdc8SChris Wilson 			adj *= 2;
983edcf284bSChris Wilson 		else /* CHV needs even encode values */
984edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
9857425034aSVille Syrjälä 		/*
9867425034aSVille Syrjälä 		 * For better performance, jump directly
9877425034aSVille Syrjälä 		 * to RPe if we're below it.
9887425034aSVille Syrjälä 		 */
989edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
990b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
991edcf284bSChris Wilson 			adj = 0;
992edcf284bSChris Wilson 		}
993f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
994f5a4c67dSChris Wilson 		adj = 0;
995dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
996b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
997b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
998dd75fdc8SChris Wilson 		else
999b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1000dd75fdc8SChris Wilson 		adj = 0;
1001dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1002dd75fdc8SChris Wilson 		if (adj < 0)
1003dd75fdc8SChris Wilson 			adj *= 2;
1004edcf284bSChris Wilson 		else /* CHV needs even encode values */
1005edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1006dd75fdc8SChris Wilson 	} else { /* unknown event */
1007edcf284bSChris Wilson 		adj = 0;
1008dd75fdc8SChris Wilson 	}
10093b8d8d91SJesse Barnes 
1010edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1011edcf284bSChris Wilson 
101279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
101379249636SBen Widawsky 	 * interrupt
101479249636SBen Widawsky 	 */
1015edcf284bSChris Wilson 	new_delay += adj;
10168d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
101727544369SDeepak S 
1018ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10193b8d8d91SJesse Barnes 
10204fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10213b8d8d91SJesse Barnes }
10223b8d8d91SJesse Barnes 
1023e3689190SBen Widawsky 
1024e3689190SBen Widawsky /**
1025e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1026e3689190SBen Widawsky  * occurred.
1027e3689190SBen Widawsky  * @work: workqueue struct
1028e3689190SBen Widawsky  *
1029e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1030e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1031e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1032e3689190SBen Widawsky  */
1033e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1034e3689190SBen Widawsky {
10352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10362d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1037e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
103835a85ac6SBen Widawsky 	char *parity_event[6];
1039e3689190SBen Widawsky 	uint32_t misccpctl;
104035a85ac6SBen Widawsky 	uint8_t slice = 0;
1041e3689190SBen Widawsky 
1042e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1043e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1044e3689190SBen Widawsky 	 * any time we access those registers.
1045e3689190SBen Widawsky 	 */
1046e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1047e3689190SBen Widawsky 
104835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
104935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
105035a85ac6SBen Widawsky 		goto out;
105135a85ac6SBen Widawsky 
1052e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1053e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1054e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1055e3689190SBen Widawsky 
105635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
105735a85ac6SBen Widawsky 		u32 reg;
105835a85ac6SBen Widawsky 
105935a85ac6SBen Widawsky 		slice--;
106035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
106135a85ac6SBen Widawsky 			break;
106235a85ac6SBen Widawsky 
106335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
106435a85ac6SBen Widawsky 
106535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
106635a85ac6SBen Widawsky 
106735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1068e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1069e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1070e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1071e3689190SBen Widawsky 
107235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
107335a85ac6SBen Widawsky 		POSTING_READ(reg);
1074e3689190SBen Widawsky 
1075cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1076e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1077e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1078e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
107935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1081e3689190SBen Widawsky 
10825bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1083e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1084e3689190SBen Widawsky 
108535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
108635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1087e3689190SBen Widawsky 
108835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1089e3689190SBen Widawsky 		kfree(parity_event[3]);
1090e3689190SBen Widawsky 		kfree(parity_event[2]);
1091e3689190SBen Widawsky 		kfree(parity_event[1]);
1092e3689190SBen Widawsky 	}
1093e3689190SBen Widawsky 
109435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
109535a85ac6SBen Widawsky 
109635a85ac6SBen Widawsky out:
109735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
10984cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1099480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11004cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
110135a85ac6SBen Widawsky 
110235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
110335a85ac6SBen Widawsky }
110435a85ac6SBen Widawsky 
110535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1106e3689190SBen Widawsky {
11072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1108e3689190SBen Widawsky 
1109040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1110e3689190SBen Widawsky 		return;
1111e3689190SBen Widawsky 
1112d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1113480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1114d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1115e3689190SBen Widawsky 
111635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
111735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
111835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
111935a85ac6SBen Widawsky 
112035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
112135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
112235a85ac6SBen Widawsky 
1123a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1124e3689190SBen Widawsky }
1125e3689190SBen Widawsky 
1126f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1127f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1128f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1129f1af8fc1SPaulo Zanoni {
1130f1af8fc1SPaulo Zanoni 	if (gt_iir &
1131f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
113274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1133f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
113474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1135f1af8fc1SPaulo Zanoni }
1136f1af8fc1SPaulo Zanoni 
1137e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1138e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1139e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1140e7b4c6b1SDaniel Vetter {
1141e7b4c6b1SDaniel Vetter 
1142cc609d5dSBen Widawsky 	if (gt_iir &
1143cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
114474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1145cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
114674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1147cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
114874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1149e7b4c6b1SDaniel Vetter 
1150cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1151cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1152aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1153aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1154e3689190SBen Widawsky 
115535a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
115635a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1157e7b4c6b1SDaniel Vetter }
1158e7b4c6b1SDaniel Vetter 
115974cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1160abd58f01SBen Widawsky 				       u32 master_ctl)
1161abd58f01SBen Widawsky {
1162abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1163abd58f01SBen Widawsky 
1164abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
116574cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1166abd58f01SBen Widawsky 		if (tmp) {
1167cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1168abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1169e981e7b1SThomas Daniel 
117074cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117174cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
117274cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117374cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1174e981e7b1SThomas Daniel 
117574cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
117674cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
117774cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
117874cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1179abd58f01SBen Widawsky 		} else
1180abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1181abd58f01SBen Widawsky 	}
1182abd58f01SBen Widawsky 
118385f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
118474cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1185abd58f01SBen Widawsky 		if (tmp) {
1186cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1187abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1188e981e7b1SThomas Daniel 
118974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
119174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1193e981e7b1SThomas Daniel 
119474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
119574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
119674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
119774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1198abd58f01SBen Widawsky 		} else
1199abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200abd58f01SBen Widawsky 	}
1201abd58f01SBen Widawsky 
120274cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
120374cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
120474cdb337SChris Wilson 		if (tmp) {
120574cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
120674cdb337SChris Wilson 			ret = IRQ_HANDLED;
120774cdb337SChris Wilson 
120874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
120974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
121074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
121274cdb337SChris Wilson 		} else
121374cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
121474cdb337SChris Wilson 	}
121574cdb337SChris Wilson 
12160961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
121774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12180961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1219cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12200961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
122138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1222c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12230961021aSBen Widawsky 		} else
12240961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12250961021aSBen Widawsky 	}
12260961021aSBen Widawsky 
1227abd58f01SBen Widawsky 	return ret;
1228abd58f01SBen Widawsky }
1229abd58f01SBen Widawsky 
1230676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
123113cf5504SDave Airlie {
123213cf5504SDave Airlie 	switch (port) {
123313cf5504SDave Airlie 	case PORT_B:
1234676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
123513cf5504SDave Airlie 	case PORT_C:
1236676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
123713cf5504SDave Airlie 	case PORT_D:
1238676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1239676574dfSJani Nikula 	default:
1240676574dfSJani Nikula 		return false;
124113cf5504SDave Airlie 	}
124213cf5504SDave Airlie }
124313cf5504SDave Airlie 
1244676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
124513cf5504SDave Airlie {
124613cf5504SDave Airlie 	switch (port) {
124713cf5504SDave Airlie 	case PORT_B:
1248676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
124913cf5504SDave Airlie 	case PORT_C:
1250676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
125113cf5504SDave Airlie 	case PORT_D:
1252676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1253676574dfSJani Nikula 	default:
1254676574dfSJani Nikula 		return false;
125513cf5504SDave Airlie 	}
125613cf5504SDave Airlie }
125713cf5504SDave Airlie 
1258676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */
1259*fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
12608c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1261*fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1262*fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1263676574dfSJani Nikula {
12648c841e57SJani Nikula 	enum port port;
1265676574dfSJani Nikula 	int i;
1266676574dfSJani Nikula 
1267676574dfSJani Nikula 	*pin_mask = 0;
1268676574dfSJani Nikula 	*long_mask = 0;
1269676574dfSJani Nikula 
1270676574dfSJani Nikula 	for_each_hpd_pin(i) {
12718c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
12728c841e57SJani Nikula 			continue;
12738c841e57SJani Nikula 
1274676574dfSJani Nikula 		*pin_mask |= BIT(i);
1275676574dfSJani Nikula 
12768c841e57SJani Nikula 		port = intel_hpd_pin_to_port(i);
1277*fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1278676574dfSJani Nikula 			*long_mask |= BIT(i);
1279676574dfSJani Nikula 	}
1280676574dfSJani Nikula 
1281676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1282676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1283676574dfSJani Nikula 
1284676574dfSJani Nikula }
1285676574dfSJani Nikula 
1286515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1287515ac2bbSDaniel Vetter {
12882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
128928c70f16SDaniel Vetter 
129028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1291515ac2bbSDaniel Vetter }
1292515ac2bbSDaniel Vetter 
1293ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1294ce99c256SDaniel Vetter {
12952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
12969ee32feaSDaniel Vetter 
12979ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1298ce99c256SDaniel Vetter }
1299ce99c256SDaniel Vetter 
13008bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1301277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1302eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1303eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13048bc5e955SDaniel Vetter 					 uint32_t crc4)
13058bf1e9f1SShuang He {
13068bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13078bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13088bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1309ac2300d4SDamien Lespiau 	int head, tail;
1310b2c88f5bSDamien Lespiau 
1311d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1312d538bbdfSDamien Lespiau 
13130c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1314d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
131534273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
13160c912c79SDamien Lespiau 		return;
13170c912c79SDamien Lespiau 	}
13180c912c79SDamien Lespiau 
1319d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1320d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1321b2c88f5bSDamien Lespiau 
1322b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1323d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1324b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1325b2c88f5bSDamien Lespiau 		return;
1326b2c88f5bSDamien Lespiau 	}
1327b2c88f5bSDamien Lespiau 
1328b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13298bf1e9f1SShuang He 
13308bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1331eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1332eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1333eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1334eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1335eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1336b2c88f5bSDamien Lespiau 
1337b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1338d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1339d538bbdfSDamien Lespiau 
1340d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
134107144428SDamien Lespiau 
134207144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
13438bf1e9f1SShuang He }
1344277de95eSDaniel Vetter #else
1345277de95eSDaniel Vetter static inline void
1346277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1347277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1348277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1349277de95eSDaniel Vetter 			     uint32_t crc4) {}
1350277de95eSDaniel Vetter #endif
1351eba94eb9SDaniel Vetter 
1352277de95eSDaniel Vetter 
1353277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13545a69b89fSDaniel Vetter {
13555a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13565a69b89fSDaniel Vetter 
1357277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13585a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13595a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13605a69b89fSDaniel Vetter }
13615a69b89fSDaniel Vetter 
1362277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1363eba94eb9SDaniel Vetter {
1364eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1365eba94eb9SDaniel Vetter 
1366277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1367eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1368eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1369eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1370eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13718bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1372eba94eb9SDaniel Vetter }
13735b3a856bSDaniel Vetter 
1374277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13755b3a856bSDaniel Vetter {
13765b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13770b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
13780b5c5ed0SDaniel Vetter 
13790b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
13800b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
13810b5c5ed0SDaniel Vetter 	else
13820b5c5ed0SDaniel Vetter 		res1 = 0;
13830b5c5ed0SDaniel Vetter 
13840b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
13850b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
13860b5c5ed0SDaniel Vetter 	else
13870b5c5ed0SDaniel Vetter 		res2 = 0;
13885b3a856bSDaniel Vetter 
1389277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13900b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13910b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13920b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13930b5c5ed0SDaniel Vetter 				     res1, res2);
13945b3a856bSDaniel Vetter }
13958bf1e9f1SShuang He 
13961403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
13971403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
13981403c0d4SPaulo Zanoni  * the work queue. */
13991403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1400baf02a1fSBen Widawsky {
1401a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
140259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1403480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1404d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1405d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14062adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
140741a05a3aSDaniel Vetter 		}
1408d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1409d4d70aa5SImre Deak 	}
1410baf02a1fSBen Widawsky 
1411c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1412c9a9a268SImre Deak 		return;
1413c9a9a268SImre Deak 
14141403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
141512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
141674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
141712638c57SBen Widawsky 
1418aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1419aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
142012638c57SBen Widawsky 	}
14211403c0d4SPaulo Zanoni }
1422baf02a1fSBen Widawsky 
14238d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
14248d7849dbSVille Syrjälä {
14258d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
14268d7849dbSVille Syrjälä 		return false;
14278d7849dbSVille Syrjälä 
14288d7849dbSVille Syrjälä 	return true;
14298d7849dbSVille Syrjälä }
14308d7849dbSVille Syrjälä 
1431c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
14327e231dbeSJesse Barnes {
1433c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
143491d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
14357e231dbeSJesse Barnes 	int pipe;
14367e231dbeSJesse Barnes 
143758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1438055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
143991d181ddSImre Deak 		int reg;
1440bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
144191d181ddSImre Deak 
1442bbb5eebfSDaniel Vetter 		/*
1443bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1444bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1445bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1446bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1447bbb5eebfSDaniel Vetter 		 * handle.
1448bbb5eebfSDaniel Vetter 		 */
14490f239f4cSDaniel Vetter 
14500f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14510f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1452bbb5eebfSDaniel Vetter 
1453bbb5eebfSDaniel Vetter 		switch (pipe) {
1454bbb5eebfSDaniel Vetter 		case PIPE_A:
1455bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1456bbb5eebfSDaniel Vetter 			break;
1457bbb5eebfSDaniel Vetter 		case PIPE_B:
1458bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1459bbb5eebfSDaniel Vetter 			break;
14603278f67fSVille Syrjälä 		case PIPE_C:
14613278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14623278f67fSVille Syrjälä 			break;
1463bbb5eebfSDaniel Vetter 		}
1464bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1465bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1466bbb5eebfSDaniel Vetter 
1467bbb5eebfSDaniel Vetter 		if (!mask)
146891d181ddSImre Deak 			continue;
146991d181ddSImre Deak 
147091d181ddSImre Deak 		reg = PIPESTAT(pipe);
1471bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1472bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
14737e231dbeSJesse Barnes 
14747e231dbeSJesse Barnes 		/*
14757e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
14767e231dbeSJesse Barnes 		 */
147791d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
147891d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
14797e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
14807e231dbeSJesse Barnes 	}
148158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14827e231dbeSJesse Barnes 
1483055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1484d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1485d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1486d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
148731acc7f5SJesse Barnes 
1488579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
148931acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
149031acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
149131acc7f5SJesse Barnes 		}
14924356d586SDaniel Vetter 
14934356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1494277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
14952d9d2b0bSVille Syrjälä 
14961f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14971f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
149831acc7f5SJesse Barnes 	}
149931acc7f5SJesse Barnes 
1500c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1501c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1502c1874ed7SImre Deak }
1503c1874ed7SImre Deak 
150416c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
150516c6c56bSVille Syrjälä {
150616c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
150716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1508676574dfSJani Nikula 	u32 pin_mask, long_mask;
150916c6c56bSVille Syrjälä 
15100d2e4297SJani Nikula 	if (!hotplug_status)
15110d2e4297SJani Nikula 		return;
15120d2e4297SJani Nikula 
15133ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15143ff60f89SOscar Mateo 	/*
15153ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
15163ff60f89SOscar Mateo 	 * may miss hotplug events.
15173ff60f89SOscar Mateo 	 */
15183ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
15193ff60f89SOscar Mateo 
15204bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
152116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
152216c6c56bSVille Syrjälä 
1523*fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1524*fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1525*fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1526676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1527369712e8SJani Nikula 
1528369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1529369712e8SJani Nikula 			dp_aux_irq_handler(dev);
153016c6c56bSVille Syrjälä 	} else {
153116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
153216c6c56bSVille Syrjälä 
1533*fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1534*fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1535*fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1536676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
153716c6c56bSVille Syrjälä 	}
15383ff60f89SOscar Mateo }
153916c6c56bSVille Syrjälä 
1540c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1541c1874ed7SImre Deak {
154245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
15432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1544c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1545c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1546c1874ed7SImre Deak 
15472dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15482dd2a883SImre Deak 		return IRQ_NONE;
15492dd2a883SImre Deak 
1550c1874ed7SImre Deak 	while (true) {
15513ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
15523ff60f89SOscar Mateo 
1553c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
15543ff60f89SOscar Mateo 		if (gt_iir)
15553ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
15563ff60f89SOscar Mateo 
1557c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15583ff60f89SOscar Mateo 		if (pm_iir)
15593ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
15603ff60f89SOscar Mateo 
15613ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
15623ff60f89SOscar Mateo 		if (iir) {
15633ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
15643ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
15653ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
15663ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
15673ff60f89SOscar Mateo 		}
1568c1874ed7SImre Deak 
1569c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1570c1874ed7SImre Deak 			goto out;
1571c1874ed7SImre Deak 
1572c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1573c1874ed7SImre Deak 
15743ff60f89SOscar Mateo 		if (gt_iir)
1575c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
157660611c13SPaulo Zanoni 		if (pm_iir)
1577d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
15783ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15793ff60f89SOscar Mateo 		 * signalled in iir */
15803ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
15817e231dbeSJesse Barnes 	}
15827e231dbeSJesse Barnes 
15837e231dbeSJesse Barnes out:
15847e231dbeSJesse Barnes 	return ret;
15857e231dbeSJesse Barnes }
15867e231dbeSJesse Barnes 
158743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
158843f328d7SVille Syrjälä {
158945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
159043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
159143f328d7SVille Syrjälä 	u32 master_ctl, iir;
159243f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
159343f328d7SVille Syrjälä 
15942dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15952dd2a883SImre Deak 		return IRQ_NONE;
15962dd2a883SImre Deak 
15978e5fd599SVille Syrjälä 	for (;;) {
15988e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
15993278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16003278f67fSVille Syrjälä 
16013278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16028e5fd599SVille Syrjälä 			break;
160343f328d7SVille Syrjälä 
160427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
160527b6c122SOscar Mateo 
160643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
160743f328d7SVille Syrjälä 
160827b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
160927b6c122SOscar Mateo 
161027b6c122SOscar Mateo 		if (iir) {
161127b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
161227b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
161327b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
161427b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
161527b6c122SOscar Mateo 		}
161627b6c122SOscar Mateo 
161774cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
161843f328d7SVille Syrjälä 
161927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
162027b6c122SOscar Mateo 		 * signalled in iir */
16213278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
162243f328d7SVille Syrjälä 
162343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
162443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
16258e5fd599SVille Syrjälä 	}
16263278f67fSVille Syrjälä 
162743f328d7SVille Syrjälä 	return ret;
162843f328d7SVille Syrjälä }
162943f328d7SVille Syrjälä 
163023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1631776ad806SJesse Barnes {
16322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16339db4a9c7SJesse Barnes 	int pipe;
1634b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1635aaf5ec2eSSonika Jindal 
1636aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1637aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
1638776ad806SJesse Barnes 
163913cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
164013cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
164113cf5504SDave Airlie 
1642*fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1643*fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_ibx,
1644*fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
1645676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1646aaf5ec2eSSonika Jindal 	}
164791d131d2SDaniel Vetter 
1648cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1649cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1650776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1651cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1652cfc33bf7SVille Syrjälä 				 port_name(port));
1653cfc33bf7SVille Syrjälä 	}
1654776ad806SJesse Barnes 
1655ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1656ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1657ce99c256SDaniel Vetter 
1658776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1659515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1660776ad806SJesse Barnes 
1661776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1662776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1663776ad806SJesse Barnes 
1664776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1665776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1666776ad806SJesse Barnes 
1667776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1668776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1669776ad806SJesse Barnes 
16709db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1671055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
16729db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
16739db4a9c7SJesse Barnes 					 pipe_name(pipe),
16749db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1675776ad806SJesse Barnes 
1676776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1677776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1678776ad806SJesse Barnes 
1679776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1680776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1681776ad806SJesse Barnes 
1682776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
16831f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
16848664281bSPaulo Zanoni 
16858664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
16861f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
16878664281bSPaulo Zanoni }
16888664281bSPaulo Zanoni 
16898664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
16908664281bSPaulo Zanoni {
16918664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
16928664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
16935a69b89fSDaniel Vetter 	enum pipe pipe;
16948664281bSPaulo Zanoni 
1695de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1696de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1697de032bf4SPaulo Zanoni 
1698055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
16991f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17001f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17018664281bSPaulo Zanoni 
17025a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17035a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1704277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17055a69b89fSDaniel Vetter 			else
1706277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17075a69b89fSDaniel Vetter 		}
17085a69b89fSDaniel Vetter 	}
17098bf1e9f1SShuang He 
17108664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17118664281bSPaulo Zanoni }
17128664281bSPaulo Zanoni 
17138664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17148664281bSPaulo Zanoni {
17158664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17168664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17178664281bSPaulo Zanoni 
1718de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1719de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1720de032bf4SPaulo Zanoni 
17218664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17221f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17238664281bSPaulo Zanoni 
17248664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17251f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17268664281bSPaulo Zanoni 
17278664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17281f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
17298664281bSPaulo Zanoni 
17308664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1731776ad806SJesse Barnes }
1732776ad806SJesse Barnes 
173323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
173423e81d69SAdam Jackson {
17352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
173623e81d69SAdam Jackson 	int pipe;
1737b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1738aaf5ec2eSSonika Jindal 
1739aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1740aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
174123e81d69SAdam Jackson 
174213cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
174313cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1744*fd63e2a9SImre Deak 
1745*fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746*fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_cpt,
1747*fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
1748676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1749aaf5ec2eSSonika Jindal 	}
175091d131d2SDaniel Vetter 
1751cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1752cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
175323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1754cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1755cfc33bf7SVille Syrjälä 				 port_name(port));
1756cfc33bf7SVille Syrjälä 	}
175723e81d69SAdam Jackson 
175823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1759ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
176023e81d69SAdam Jackson 
176123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1762515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
176323e81d69SAdam Jackson 
176423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
176523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
176623e81d69SAdam Jackson 
176723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
176823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
176923e81d69SAdam Jackson 
177023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1771055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
177223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
177323e81d69SAdam Jackson 					 pipe_name(pipe),
177423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
17758664281bSPaulo Zanoni 
17768664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
17778664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
177823e81d69SAdam Jackson }
177923e81d69SAdam Jackson 
1780c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1781c008bc6eSPaulo Zanoni {
1782c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
178340da17c2SDaniel Vetter 	enum pipe pipe;
1784c008bc6eSPaulo Zanoni 
1785c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1786c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1787c008bc6eSPaulo Zanoni 
1788c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1789c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1790c008bc6eSPaulo Zanoni 
1791c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1792c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1793c008bc6eSPaulo Zanoni 
1794055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1795d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1796d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1797d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1798c008bc6eSPaulo Zanoni 
179940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
18001f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1801c008bc6eSPaulo Zanoni 
180240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
180340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18045b3a856bSDaniel Vetter 
180540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
180640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
180740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
180840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1809c008bc6eSPaulo Zanoni 		}
1810c008bc6eSPaulo Zanoni 	}
1811c008bc6eSPaulo Zanoni 
1812c008bc6eSPaulo Zanoni 	/* check event from PCH */
1813c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1814c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1815c008bc6eSPaulo Zanoni 
1816c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1817c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1818c008bc6eSPaulo Zanoni 		else
1819c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1820c008bc6eSPaulo Zanoni 
1821c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1822c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1823c008bc6eSPaulo Zanoni 	}
1824c008bc6eSPaulo Zanoni 
1825c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1826c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1827c008bc6eSPaulo Zanoni }
1828c008bc6eSPaulo Zanoni 
18299719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18309719fb98SPaulo Zanoni {
18319719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
183207d27e20SDamien Lespiau 	enum pipe pipe;
18339719fb98SPaulo Zanoni 
18349719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18359719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18369719fb98SPaulo Zanoni 
18379719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18389719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18399719fb98SPaulo Zanoni 
18409719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18419719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18429719fb98SPaulo Zanoni 
1843055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1844d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1845d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1846d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
184740da17c2SDaniel Vetter 
184840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
184907d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
185007d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
185107d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18529719fb98SPaulo Zanoni 		}
18539719fb98SPaulo Zanoni 	}
18549719fb98SPaulo Zanoni 
18559719fb98SPaulo Zanoni 	/* check event from PCH */
18569719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
18579719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
18589719fb98SPaulo Zanoni 
18599719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
18609719fb98SPaulo Zanoni 
18619719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
18629719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
18639719fb98SPaulo Zanoni 	}
18649719fb98SPaulo Zanoni }
18659719fb98SPaulo Zanoni 
186672c90f62SOscar Mateo /*
186772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
186872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
186972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
187072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
187172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
187272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
187372c90f62SOscar Mateo  */
1874f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1875b1f14ad0SJesse Barnes {
187645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1878f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
18790e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1880b1f14ad0SJesse Barnes 
18812dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18822dd2a883SImre Deak 		return IRQ_NONE;
18832dd2a883SImre Deak 
18848664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
18858664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1886907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
18878664281bSPaulo Zanoni 
1888b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1889b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1890b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
189123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
18920e43406bSChris Wilson 
189344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
189444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
189544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
189644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
189744498aeaSPaulo Zanoni 	 * due to its back queue). */
1898ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
189944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
190044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
190144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1902ab5c608bSBen Widawsky 	}
190344498aeaSPaulo Zanoni 
190472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
190572c90f62SOscar Mateo 
19060e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19070e43406bSChris Wilson 	if (gt_iir) {
190872c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
190972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1910d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19110e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1912d8fc8a47SPaulo Zanoni 		else
1913d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19140e43406bSChris Wilson 	}
1915b1f14ad0SJesse Barnes 
1916b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19170e43406bSChris Wilson 	if (de_iir) {
191872c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
191972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1920f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19219719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1922f1af8fc1SPaulo Zanoni 		else
1923f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19240e43406bSChris Wilson 	}
19250e43406bSChris Wilson 
1926f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1927f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19280e43406bSChris Wilson 		if (pm_iir) {
1929b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19300e43406bSChris Wilson 			ret = IRQ_HANDLED;
193172c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
19320e43406bSChris Wilson 		}
1933f1af8fc1SPaulo Zanoni 	}
1934b1f14ad0SJesse Barnes 
1935b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1936b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1937ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
193844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
193944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1940ab5c608bSBen Widawsky 	}
1941b1f14ad0SJesse Barnes 
1942b1f14ad0SJesse Barnes 	return ret;
1943b1f14ad0SJesse Barnes }
1944b1f14ad0SJesse Barnes 
1945d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1946d04a492dSShashank Sharma {
1947d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
1948676574dfSJani Nikula 	u32 hp_control, hp_trigger;
1949676574dfSJani Nikula 	u32 pin_mask, long_mask;
1950d04a492dSShashank Sharma 
1951d04a492dSShashank Sharma 	/* Get the status */
1952d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
1953d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
1954d04a492dSShashank Sharma 
1955d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
1956d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
1957d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
1958d04a492dSShashank Sharma 		return;
1959d04a492dSShashank Sharma 	}
1960d04a492dSShashank Sharma 
1961d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
1962d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
1963475c2e3bSJani Nikula 
1964*fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
1965*fd63e2a9SImre Deak 			   hpd_bxt, pch_port_hotplug_long_detect);
1966475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1967d04a492dSShashank Sharma }
1968d04a492dSShashank Sharma 
1969abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1970abd58f01SBen Widawsky {
1971abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1972abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1973abd58f01SBen Widawsky 	u32 master_ctl;
1974abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1975abd58f01SBen Widawsky 	uint32_t tmp = 0;
1976c42664ccSDaniel Vetter 	enum pipe pipe;
197788e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
197888e04703SJesse Barnes 
19792dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19802dd2a883SImre Deak 		return IRQ_NONE;
19812dd2a883SImre Deak 
198288e04703SJesse Barnes 	if (IS_GEN9(dev))
198388e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
198488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
1985abd58f01SBen Widawsky 
1986cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
1987abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1988abd58f01SBen Widawsky 	if (!master_ctl)
1989abd58f01SBen Widawsky 		return IRQ_NONE;
1990abd58f01SBen Widawsky 
1991cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
1992abd58f01SBen Widawsky 
199338cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
199438cc46d7SOscar Mateo 
199574cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
1996abd58f01SBen Widawsky 
1997abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1998abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1999abd58f01SBen Widawsky 		if (tmp) {
2000abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2001abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
200238cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
200338cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
200438cc46d7SOscar Mateo 			else
200538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2006abd58f01SBen Widawsky 		}
200738cc46d7SOscar Mateo 		else
200838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2009abd58f01SBen Widawsky 	}
2010abd58f01SBen Widawsky 
20116d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20126d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20136d766f02SDaniel Vetter 		if (tmp) {
2014d04a492dSShashank Sharma 			bool found = false;
2015d04a492dSShashank Sharma 
20166d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20176d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
201888e04703SJesse Barnes 
2019d04a492dSShashank Sharma 			if (tmp & aux_mask) {
202038cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2021d04a492dSShashank Sharma 				found = true;
2022d04a492dSShashank Sharma 			}
2023d04a492dSShashank Sharma 
2024d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2025d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2026d04a492dSShashank Sharma 				found = true;
2027d04a492dSShashank Sharma 			}
2028d04a492dSShashank Sharma 
20299e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
20309e63743eSShashank Sharma 				gmbus_irq_handler(dev);
20319e63743eSShashank Sharma 				found = true;
20329e63743eSShashank Sharma 			}
20339e63743eSShashank Sharma 
2034d04a492dSShashank Sharma 			if (!found)
203538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
20366d766f02SDaniel Vetter 		}
203738cc46d7SOscar Mateo 		else
203838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20396d766f02SDaniel Vetter 	}
20406d766f02SDaniel Vetter 
2041055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2042770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2043abd58f01SBen Widawsky 
2044c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2045c42664ccSDaniel Vetter 			continue;
2046c42664ccSDaniel Vetter 
2047abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
204838cc46d7SOscar Mateo 		if (pipe_iir) {
204938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
205038cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2051770de83dSDamien Lespiau 
2052d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2053d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2054d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2055abd58f01SBen Widawsky 
2056770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2057770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2058770de83dSDamien Lespiau 			else
2059770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2060770de83dSDamien Lespiau 
2061770de83dSDamien Lespiau 			if (flip_done) {
2062abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2063abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2064abd58f01SBen Widawsky 			}
2065abd58f01SBen Widawsky 
20660fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20670fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20680fbe7870SDaniel Vetter 
20691f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
20701f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
20711f7247c0SDaniel Vetter 								    pipe);
207238d83c96SDaniel Vetter 
2073770de83dSDamien Lespiau 
2074770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2075770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2076770de83dSDamien Lespiau 			else
2077770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2078770de83dSDamien Lespiau 
2079770de83dSDamien Lespiau 			if (fault_errors)
208030100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
208130100f2bSDaniel Vetter 					  pipe_name(pipe),
208230100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2083c42664ccSDaniel Vetter 		} else
2084abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2085abd58f01SBen Widawsky 	}
2086abd58f01SBen Widawsky 
2087266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2088266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
208992d03a80SDaniel Vetter 		/*
209092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
209192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
209292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
209392d03a80SDaniel Vetter 		 */
209492d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
209592d03a80SDaniel Vetter 		if (pch_iir) {
209692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
209792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
209838cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
209938cc46d7SOscar Mateo 		} else
210038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
210138cc46d7SOscar Mateo 
210292d03a80SDaniel Vetter 	}
210392d03a80SDaniel Vetter 
2104cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2105cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2106abd58f01SBen Widawsky 
2107abd58f01SBen Widawsky 	return ret;
2108abd58f01SBen Widawsky }
2109abd58f01SBen Widawsky 
211017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
211117e1df07SDaniel Vetter 			       bool reset_completed)
211217e1df07SDaniel Vetter {
2113a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
211417e1df07SDaniel Vetter 	int i;
211517e1df07SDaniel Vetter 
211617e1df07SDaniel Vetter 	/*
211717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
211817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
211917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
212017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
212117e1df07SDaniel Vetter 	 */
212217e1df07SDaniel Vetter 
212317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
212417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
212517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
212617e1df07SDaniel Vetter 
212717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
212817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
212917e1df07SDaniel Vetter 
213017e1df07SDaniel Vetter 	/*
213117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
213217e1df07SDaniel Vetter 	 * reset state is cleared.
213317e1df07SDaniel Vetter 	 */
213417e1df07SDaniel Vetter 	if (reset_completed)
213517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
213617e1df07SDaniel Vetter }
213717e1df07SDaniel Vetter 
21388a905236SJesse Barnes /**
2139b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
21408a905236SJesse Barnes  *
21418a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21428a905236SJesse Barnes  * was detected.
21438a905236SJesse Barnes  */
2144b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
21458a905236SJesse Barnes {
2146b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2147b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2148cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2149cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2150cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
215117e1df07SDaniel Vetter 	int ret;
21528a905236SJesse Barnes 
21535bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21548a905236SJesse Barnes 
21557db0ba24SDaniel Vetter 	/*
21567db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21577db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21587db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21597db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21607db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21617db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21627db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21637db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21647db0ba24SDaniel Vetter 	 */
21657db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
216644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21675bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21687db0ba24SDaniel Vetter 				   reset_event);
21691f83fee0SDaniel Vetter 
217017e1df07SDaniel Vetter 		/*
2171f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2172f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2173f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2174f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2175f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2176f454c694SImre Deak 		 */
2177f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
21787514747dSVille Syrjälä 
21797514747dSVille Syrjälä 		intel_prepare_reset(dev);
21807514747dSVille Syrjälä 
2181f454c694SImre Deak 		/*
218217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
218317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
218417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
218517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
218617e1df07SDaniel Vetter 		 */
2187f69061beSDaniel Vetter 		ret = i915_reset(dev);
2188f69061beSDaniel Vetter 
21897514747dSVille Syrjälä 		intel_finish_reset(dev);
219017e1df07SDaniel Vetter 
2191f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2192f454c694SImre Deak 
2193f69061beSDaniel Vetter 		if (ret == 0) {
2194f69061beSDaniel Vetter 			/*
2195f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2196f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2197f69061beSDaniel Vetter 			 * complete.
2198f69061beSDaniel Vetter 			 *
2199f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2200f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2201f69061beSDaniel Vetter 			 * updates before
2202f69061beSDaniel Vetter 			 * the counter increment.
2203f69061beSDaniel Vetter 			 */
22044e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2205f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2206f69061beSDaniel Vetter 
22075bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2208f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
22091f83fee0SDaniel Vetter 		} else {
22102ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2211f316a42cSBen Gamari 		}
22121f83fee0SDaniel Vetter 
221317e1df07SDaniel Vetter 		/*
221417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
221517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
221617e1df07SDaniel Vetter 		 */
221717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2218f316a42cSBen Gamari 	}
22198a905236SJesse Barnes }
22208a905236SJesse Barnes 
222135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2222c0e09200SDave Airlie {
22238a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2224bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
222563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2226050ee91fSBen Widawsky 	int pipe, i;
222763eeaf38SJesse Barnes 
222835aed2e6SChris Wilson 	if (!eir)
222935aed2e6SChris Wilson 		return;
223063eeaf38SJesse Barnes 
2231a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22328a905236SJesse Barnes 
2233bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2234bd9854f9SBen Widawsky 
22358a905236SJesse Barnes 	if (IS_G4X(dev)) {
22368a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22378a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22388a905236SJesse Barnes 
2239a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2240a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2241050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2242050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2243a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2244a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22458a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22463143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22478a905236SJesse Barnes 		}
22488a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22498a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2250a70491ccSJoe Perches 			pr_err("page table error\n");
2251a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22528a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22533143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22548a905236SJesse Barnes 		}
22558a905236SJesse Barnes 	}
22568a905236SJesse Barnes 
2257a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
225863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
225963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2260a70491ccSJoe Perches 			pr_err("page table error\n");
2261a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
226263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22633143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
226463eeaf38SJesse Barnes 		}
22658a905236SJesse Barnes 	}
22668a905236SJesse Barnes 
226763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2268a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2269055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2270a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22719db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
227263eeaf38SJesse Barnes 		/* pipestat has already been acked */
227363eeaf38SJesse Barnes 	}
227463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2275a70491ccSJoe Perches 		pr_err("instruction error\n");
2276a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2277050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2278050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2279a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
228063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
228163eeaf38SJesse Barnes 
2282a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2283a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2284a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
228563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22863143a2bfSChris Wilson 			POSTING_READ(IPEIR);
228763eeaf38SJesse Barnes 		} else {
228863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
228963eeaf38SJesse Barnes 
2290a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2291a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2292a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2293a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
229463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22953143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
229663eeaf38SJesse Barnes 		}
229763eeaf38SJesse Barnes 	}
229863eeaf38SJesse Barnes 
229963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
23003143a2bfSChris Wilson 	POSTING_READ(EIR);
230163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
230263eeaf38SJesse Barnes 	if (eir) {
230363eeaf38SJesse Barnes 		/*
230463eeaf38SJesse Barnes 		 * some errors might have become stuck,
230563eeaf38SJesse Barnes 		 * mask them.
230663eeaf38SJesse Barnes 		 */
230763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
230863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
230963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
231063eeaf38SJesse Barnes 	}
231135aed2e6SChris Wilson }
231235aed2e6SChris Wilson 
231335aed2e6SChris Wilson /**
2314b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
231535aed2e6SChris Wilson  * @dev: drm device
231635aed2e6SChris Wilson  *
2317b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
231835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
231935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
232035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
232135aed2e6SChris Wilson  * of a ring dump etc.).
232235aed2e6SChris Wilson  */
232358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
232458174462SMika Kuoppala 		       const char *fmt, ...)
232535aed2e6SChris Wilson {
232635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
232758174462SMika Kuoppala 	va_list args;
232858174462SMika Kuoppala 	char error_msg[80];
232935aed2e6SChris Wilson 
233058174462SMika Kuoppala 	va_start(args, fmt);
233158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
233258174462SMika Kuoppala 	va_end(args);
233358174462SMika Kuoppala 
233458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
233535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23368a905236SJesse Barnes 
2337ba1234d1SBen Gamari 	if (wedged) {
2338f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2339f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2340ba1234d1SBen Gamari 
234111ed50ecSBen Gamari 		/*
2342b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2343b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2344b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
234517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
234617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
234717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
234817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
234917e1df07SDaniel Vetter 		 *
235017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
235117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
235217e1df07SDaniel Vetter 		 * counter atomic_t.
235311ed50ecSBen Gamari 		 */
235417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
235511ed50ecSBen Gamari 	}
235611ed50ecSBen Gamari 
2357b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
23588a905236SJesse Barnes }
23598a905236SJesse Barnes 
236042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
236142f52ef8SKeith Packard  * we use as a pipe index
236242f52ef8SKeith Packard  */
2363f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23640a3e67a4SJesse Barnes {
23652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2366e9d21d7fSKeith Packard 	unsigned long irqflags;
236771e0ffa5SJesse Barnes 
23681ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2369f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23707c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2371755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23720a3e67a4SJesse Barnes 	else
23737c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2374755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23751ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23768692d00eSChris Wilson 
23770a3e67a4SJesse Barnes 	return 0;
23780a3e67a4SJesse Barnes }
23790a3e67a4SJesse Barnes 
2380f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2381f796cf8fSJesse Barnes {
23822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2383f796cf8fSJesse Barnes 	unsigned long irqflags;
2384b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
238540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2386f796cf8fSJesse Barnes 
2387f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2388b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2389b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2390b1f14ad0SJesse Barnes 
2391b1f14ad0SJesse Barnes 	return 0;
2392b1f14ad0SJesse Barnes }
2393b1f14ad0SJesse Barnes 
23947e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
23957e231dbeSJesse Barnes {
23962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23977e231dbeSJesse Barnes 	unsigned long irqflags;
23987e231dbeSJesse Barnes 
23997e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
240031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2401755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24027e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24037e231dbeSJesse Barnes 
24047e231dbeSJesse Barnes 	return 0;
24057e231dbeSJesse Barnes }
24067e231dbeSJesse Barnes 
2407abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2408abd58f01SBen Widawsky {
2409abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2410abd58f01SBen Widawsky 	unsigned long irqflags;
2411abd58f01SBen Widawsky 
2412abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24137167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24147167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2415abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2416abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2417abd58f01SBen Widawsky 	return 0;
2418abd58f01SBen Widawsky }
2419abd58f01SBen Widawsky 
242042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
242142f52ef8SKeith Packard  * we use as a pipe index
242242f52ef8SKeith Packard  */
2423f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24240a3e67a4SJesse Barnes {
24252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2426e9d21d7fSKeith Packard 	unsigned long irqflags;
24270a3e67a4SJesse Barnes 
24281ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24297c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2430755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2431755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24321ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24330a3e67a4SJesse Barnes }
24340a3e67a4SJesse Barnes 
2435f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2436f796cf8fSJesse Barnes {
24372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2438f796cf8fSJesse Barnes 	unsigned long irqflags;
2439b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
244040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2441f796cf8fSJesse Barnes 
2442f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2443b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2444b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2445b1f14ad0SJesse Barnes }
2446b1f14ad0SJesse Barnes 
24477e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24487e231dbeSJesse Barnes {
24492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24507e231dbeSJesse Barnes 	unsigned long irqflags;
24517e231dbeSJesse Barnes 
24527e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
245331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2454755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24557e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24567e231dbeSJesse Barnes }
24577e231dbeSJesse Barnes 
2458abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2459abd58f01SBen Widawsky {
2460abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2461abd58f01SBen Widawsky 	unsigned long irqflags;
2462abd58f01SBen Widawsky 
2463abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24647167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
24657167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2466abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2467abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2468abd58f01SBen Widawsky }
2469abd58f01SBen Widawsky 
24709107e9d2SChris Wilson static bool
247194f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2472893eead0SChris Wilson {
24739107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
247494f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2475f65d9421SBen Gamari }
2476f65d9421SBen Gamari 
2477a028c4b0SDaniel Vetter static bool
2478a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2479a028c4b0SDaniel Vetter {
2480a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2481a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2482a028c4b0SDaniel Vetter 	} else {
2483a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2484a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2485a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2486a028c4b0SDaniel Vetter 	}
2487a028c4b0SDaniel Vetter }
2488a028c4b0SDaniel Vetter 
2489a4872ba6SOscar Mateo static struct intel_engine_cs *
2490a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2491921d42eaSDaniel Vetter {
2492921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2493a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2494921d42eaSDaniel Vetter 	int i;
2495921d42eaSDaniel Vetter 
2496921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2497a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2498a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2499a6cdb93aSRodrigo Vivi 				continue;
2500a6cdb93aSRodrigo Vivi 
2501a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2502a6cdb93aSRodrigo Vivi 				return signaller;
2503a6cdb93aSRodrigo Vivi 		}
2504921d42eaSDaniel Vetter 	} else {
2505921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2506921d42eaSDaniel Vetter 
2507921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2508921d42eaSDaniel Vetter 			if(ring == signaller)
2509921d42eaSDaniel Vetter 				continue;
2510921d42eaSDaniel Vetter 
2511ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2512921d42eaSDaniel Vetter 				return signaller;
2513921d42eaSDaniel Vetter 		}
2514921d42eaSDaniel Vetter 	}
2515921d42eaSDaniel Vetter 
2516a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2517a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2518921d42eaSDaniel Vetter 
2519921d42eaSDaniel Vetter 	return NULL;
2520921d42eaSDaniel Vetter }
2521921d42eaSDaniel Vetter 
2522a4872ba6SOscar Mateo static struct intel_engine_cs *
2523a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2524a24a11e6SChris Wilson {
2525a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
252688fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2527a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2528a6cdb93aSRodrigo Vivi 	int i, backwards;
2529a24a11e6SChris Wilson 
2530a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2531a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25326274f212SChris Wilson 		return NULL;
2533a24a11e6SChris Wilson 
253488fe429dSDaniel Vetter 	/*
253588fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
253688fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2537a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2538a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
253988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
254088fe429dSDaniel Vetter 	 * ringbuffer itself.
2541a24a11e6SChris Wilson 	 */
254288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2543a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
254488fe429dSDaniel Vetter 
2545a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
254688fe429dSDaniel Vetter 		/*
254788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
254888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
254988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
255088fe429dSDaniel Vetter 		 */
2551ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
255288fe429dSDaniel Vetter 
255388fe429dSDaniel Vetter 		/* This here seems to blow up */
2554ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2555a24a11e6SChris Wilson 		if (cmd == ipehr)
2556a24a11e6SChris Wilson 			break;
2557a24a11e6SChris Wilson 
255888fe429dSDaniel Vetter 		head -= 4;
255988fe429dSDaniel Vetter 	}
2560a24a11e6SChris Wilson 
256188fe429dSDaniel Vetter 	if (!i)
256288fe429dSDaniel Vetter 		return NULL;
256388fe429dSDaniel Vetter 
2564ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2565a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2566a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2567a6cdb93aSRodrigo Vivi 		offset <<= 32;
2568a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2569a6cdb93aSRodrigo Vivi 	}
2570a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2571a24a11e6SChris Wilson }
2572a24a11e6SChris Wilson 
2573a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
25746274f212SChris Wilson {
25756274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2576a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2577a0d036b0SChris Wilson 	u32 seqno;
25786274f212SChris Wilson 
25794be17381SChris Wilson 	ring->hangcheck.deadlock++;
25806274f212SChris Wilson 
25816274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
25824be17381SChris Wilson 	if (signaller == NULL)
25834be17381SChris Wilson 		return -1;
25844be17381SChris Wilson 
25854be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
25864be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
25876274f212SChris Wilson 		return -1;
25886274f212SChris Wilson 
25894be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
25904be17381SChris Wilson 		return 1;
25914be17381SChris Wilson 
2592a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2593a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2594a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
25954be17381SChris Wilson 		return -1;
25964be17381SChris Wilson 
25974be17381SChris Wilson 	return 0;
25986274f212SChris Wilson }
25996274f212SChris Wilson 
26006274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26016274f212SChris Wilson {
2602a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
26036274f212SChris Wilson 	int i;
26046274f212SChris Wilson 
26056274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26064be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
26076274f212SChris Wilson }
26086274f212SChris Wilson 
2609ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2610a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
26111ec14ad3SChris Wilson {
26121ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26131ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26149107e9d2SChris Wilson 	u32 tmp;
26159107e9d2SChris Wilson 
2616f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2617f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2618f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2619f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2620f260fe7bSMika Kuoppala 		}
2621f260fe7bSMika Kuoppala 
2622f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2623f260fe7bSMika Kuoppala 	}
26246274f212SChris Wilson 
26259107e9d2SChris Wilson 	if (IS_GEN2(dev))
2626f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26279107e9d2SChris Wilson 
26289107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26299107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26309107e9d2SChris Wilson 	 * and break the hang. This should work on
26319107e9d2SChris Wilson 	 * all but the second generation chipsets.
26329107e9d2SChris Wilson 	 */
26339107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26341ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
263558174462SMika Kuoppala 		i915_handle_error(dev, false,
263658174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26371ec14ad3SChris Wilson 				  ring->name);
26381ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2639f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26401ec14ad3SChris Wilson 	}
2641a24a11e6SChris Wilson 
26426274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26436274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26446274f212SChris Wilson 		default:
2645f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26466274f212SChris Wilson 		case 1:
264758174462SMika Kuoppala 			i915_handle_error(dev, false,
264858174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2649a24a11e6SChris Wilson 					  ring->name);
2650a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2651f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26526274f212SChris Wilson 		case 0:
2653f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
26546274f212SChris Wilson 		}
26559107e9d2SChris Wilson 	}
26569107e9d2SChris Wilson 
2657f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2658a24a11e6SChris Wilson }
2659d1e61e7fSChris Wilson 
2660737b1506SChris Wilson /*
2661f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
266205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
266305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
266405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
266505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
266605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2667f65d9421SBen Gamari  */
2668737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2669f65d9421SBen Gamari {
2670737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2671737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2672737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2673737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2674a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2675b4519513SChris Wilson 	int i;
267605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
26779107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
26789107e9d2SChris Wilson #define BUSY 1
26799107e9d2SChris Wilson #define KICK 5
26809107e9d2SChris Wilson #define HUNG 20
2681893eead0SChris Wilson 
2682d330a953SJani Nikula 	if (!i915.enable_hangcheck)
26833e0dc6b0SBen Widawsky 		return;
26843e0dc6b0SBen Widawsky 
2685b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
268650877445SChris Wilson 		u64 acthd;
268750877445SChris Wilson 		u32 seqno;
26889107e9d2SChris Wilson 		bool busy = true;
2689b4519513SChris Wilson 
26906274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
26916274f212SChris Wilson 
269205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
269305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
269405407ff8SMika Kuoppala 
269505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
269694f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2697da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2698da661464SMika Kuoppala 
26999107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27009107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2701094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2702f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27039107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27049107e9d2SChris Wilson 								  ring->name);
2705f4adcd24SDaniel Vetter 						else
2706f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2707f4adcd24SDaniel Vetter 								 ring->name);
27089107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2709094f9a54SChris Wilson 					}
2710094f9a54SChris Wilson 					/* Safeguard against driver failure */
2711094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27129107e9d2SChris Wilson 				} else
27139107e9d2SChris Wilson 					busy = false;
271405407ff8SMika Kuoppala 			} else {
27156274f212SChris Wilson 				/* We always increment the hangcheck score
27166274f212SChris Wilson 				 * if the ring is busy and still processing
27176274f212SChris Wilson 				 * the same request, so that no single request
27186274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27196274f212SChris Wilson 				 * batches). The only time we do not increment
27206274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27216274f212SChris Wilson 				 * ring is in a legitimate wait for another
27226274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27236274f212SChris Wilson 				 * victim and we want to be sure we catch the
27246274f212SChris Wilson 				 * right culprit. Then every time we do kick
27256274f212SChris Wilson 				 * the ring, add a small increment to the
27266274f212SChris Wilson 				 * score so that we can catch a batch that is
27276274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27286274f212SChris Wilson 				 * for stalling the machine.
27299107e9d2SChris Wilson 				 */
2730ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2731ad8beaeaSMika Kuoppala 								    acthd);
2732ad8beaeaSMika Kuoppala 
2733ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2734da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2735f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2736f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2737f260fe7bSMika Kuoppala 					break;
2738f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2739ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27406274f212SChris Wilson 					break;
2741f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2742ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27436274f212SChris Wilson 					break;
2744f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2745ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27466274f212SChris Wilson 					stuck[i] = true;
27476274f212SChris Wilson 					break;
27486274f212SChris Wilson 				}
274905407ff8SMika Kuoppala 			}
27509107e9d2SChris Wilson 		} else {
2751da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2752da661464SMika Kuoppala 
27539107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27549107e9d2SChris Wilson 			 * attempts across multiple batches.
27559107e9d2SChris Wilson 			 */
27569107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
27579107e9d2SChris Wilson 				ring->hangcheck.score--;
2758f260fe7bSMika Kuoppala 
2759f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2760cbb465e7SChris Wilson 		}
2761f65d9421SBen Gamari 
276205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
276305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
27649107e9d2SChris Wilson 		busy_count += busy;
276505407ff8SMika Kuoppala 	}
276605407ff8SMika Kuoppala 
276705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2768b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2769b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
277005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2771a43adf07SChris Wilson 				 ring->name);
2772a43adf07SChris Wilson 			rings_hung++;
277305407ff8SMika Kuoppala 		}
277405407ff8SMika Kuoppala 	}
277505407ff8SMika Kuoppala 
277605407ff8SMika Kuoppala 	if (rings_hung)
277758174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
277805407ff8SMika Kuoppala 
277905407ff8SMika Kuoppala 	if (busy_count)
278005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
278105407ff8SMika Kuoppala 		 * being added */
278210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
278310cd45b6SMika Kuoppala }
278410cd45b6SMika Kuoppala 
278510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
278610cd45b6SMika Kuoppala {
2787737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2788672e7b7cSChris Wilson 
2789d330a953SJani Nikula 	if (!i915.enable_hangcheck)
279010cd45b6SMika Kuoppala 		return;
279110cd45b6SMika Kuoppala 
2792737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2793737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2794737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2795737b1506SChris Wilson 	 */
2796737b1506SChris Wilson 
2797737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2798737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2799f65d9421SBen Gamari }
2800f65d9421SBen Gamari 
28011c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
280291738a95SPaulo Zanoni {
280391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
280491738a95SPaulo Zanoni 
280591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
280691738a95SPaulo Zanoni 		return;
280791738a95SPaulo Zanoni 
2808f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2809105b122eSPaulo Zanoni 
2810105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2811105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2812622364b6SPaulo Zanoni }
2813105b122eSPaulo Zanoni 
281491738a95SPaulo Zanoni /*
2815622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2816622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2817622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2818622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2819622364b6SPaulo Zanoni  *
2820622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
282191738a95SPaulo Zanoni  */
2822622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2823622364b6SPaulo Zanoni {
2824622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2825622364b6SPaulo Zanoni 
2826622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2827622364b6SPaulo Zanoni 		return;
2828622364b6SPaulo Zanoni 
2829622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
283091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
283191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
283291738a95SPaulo Zanoni }
283391738a95SPaulo Zanoni 
28347c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2835d18ea1b5SDaniel Vetter {
2836d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2837d18ea1b5SDaniel Vetter 
2838f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2839a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2840f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2841d18ea1b5SDaniel Vetter }
2842d18ea1b5SDaniel Vetter 
2843c0e09200SDave Airlie /* drm_dma.h hooks
2844c0e09200SDave Airlie */
2845be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2846036a4a7dSZhenyu Wang {
28472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2848036a4a7dSZhenyu Wang 
28490c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2850bdfcdb63SDaniel Vetter 
2851f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2852c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2853c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2854036a4a7dSZhenyu Wang 
28557c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2856c650156aSZhenyu Wang 
28571c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
28587d99163dSBen Widawsky }
28597d99163dSBen Widawsky 
286070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
286170591a41SVille Syrjälä {
286270591a41SVille Syrjälä 	enum pipe pipe;
286370591a41SVille Syrjälä 
286470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
286570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
286670591a41SVille Syrjälä 
286770591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
286870591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
286970591a41SVille Syrjälä 
287070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
287170591a41SVille Syrjälä }
287270591a41SVille Syrjälä 
28737e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28747e231dbeSJesse Barnes {
28752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28767e231dbeSJesse Barnes 
28777e231dbeSJesse Barnes 	/* VLV magic */
28787e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28797e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28807e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28817e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28827e231dbeSJesse Barnes 
28837c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
28847e231dbeSJesse Barnes 
28857c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
28867e231dbeSJesse Barnes 
288770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
28887e231dbeSJesse Barnes }
28897e231dbeSJesse Barnes 
2890d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2891d6e3cca3SDaniel Vetter {
2892d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
2893d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
2894d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
2895d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
2896d6e3cca3SDaniel Vetter }
2897d6e3cca3SDaniel Vetter 
2898823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2899abd58f01SBen Widawsky {
2900abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2901abd58f01SBen Widawsky 	int pipe;
2902abd58f01SBen Widawsky 
2903abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2904abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2905abd58f01SBen Widawsky 
2906d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
2907abd58f01SBen Widawsky 
2908055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2909f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2910813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2911f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2912abd58f01SBen Widawsky 
2913f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2914f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2915f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
2916abd58f01SBen Widawsky 
2917266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
29181c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
2919abd58f01SBen Widawsky }
2920abd58f01SBen Widawsky 
29214c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
29224c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
2923d49bdb0eSPaulo Zanoni {
29241180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2925d49bdb0eSPaulo Zanoni 
292613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
2927d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
2928d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2929d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
2930d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
29314c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
29324c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
29334c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
29341180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
29354c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
29364c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
29374c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
29381180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
293913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
2940d49bdb0eSPaulo Zanoni }
2941d49bdb0eSPaulo Zanoni 
294243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
294343f328d7SVille Syrjälä {
294443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
294543f328d7SVille Syrjälä 
294643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
294743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
294843f328d7SVille Syrjälä 
2949d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
295043f328d7SVille Syrjälä 
295143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
295243f328d7SVille Syrjälä 
295343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
295443f328d7SVille Syrjälä 
295570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
295643f328d7SVille Syrjälä }
295743f328d7SVille Syrjälä 
295882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
295982a28bcfSDaniel Vetter {
29602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
296182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2962fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
296382a28bcfSDaniel Vetter 
296482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2965fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
2966b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
29675fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2968fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
296982a28bcfSDaniel Vetter 	} else {
2970fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2971b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
29725fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2973fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
297482a28bcfSDaniel Vetter 	}
297582a28bcfSDaniel Vetter 
2976fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
297782a28bcfSDaniel Vetter 
29787fe0b973SKeith Packard 	/*
29797fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29807fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29817fe0b973SKeith Packard 	 *
29827fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29837fe0b973SKeith Packard 	 */
29847fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29857fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29867fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29877fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29887fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29897fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29907fe0b973SKeith Packard }
29917fe0b973SKeith Packard 
2992e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
2993e0a20ad7SShashank Sharma {
2994e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
2995e0a20ad7SShashank Sharma 	struct intel_encoder *intel_encoder;
2996e0a20ad7SShashank Sharma 	u32 hotplug_port = 0;
2997e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
2998e0a20ad7SShashank Sharma 
2999e0a20ad7SShashank Sharma 	/* Now, enable HPD */
3000e0a20ad7SShashank Sharma 	for_each_intel_encoder(dev, intel_encoder) {
30015fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3002e0a20ad7SShashank Sharma 				== HPD_ENABLED)
3003e0a20ad7SShashank Sharma 			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3004e0a20ad7SShashank Sharma 	}
3005e0a20ad7SShashank Sharma 
3006e0a20ad7SShashank Sharma 	/* Mask all HPD control bits */
3007e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3008e0a20ad7SShashank Sharma 
3009e0a20ad7SShashank Sharma 	/* Enable requested port in hotplug control */
3010e0a20ad7SShashank Sharma 	/* TODO: implement (short) HPD support on port A */
3011e0a20ad7SShashank Sharma 	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3012e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3013e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3014e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3015e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3016e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3017e0a20ad7SShashank Sharma 
3018e0a20ad7SShashank Sharma 	/* Unmask DDI hotplug in IMR */
3019e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3020e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3021e0a20ad7SShashank Sharma 
3022e0a20ad7SShashank Sharma 	/* Enable DDI hotplug in IER */
3023e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3024e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3025e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3026e0a20ad7SShashank Sharma }
3027e0a20ad7SShashank Sharma 
3028d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3029d46da437SPaulo Zanoni {
30302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
303182a28bcfSDaniel Vetter 	u32 mask;
3032d46da437SPaulo Zanoni 
3033692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3034692a04cfSDaniel Vetter 		return;
3035692a04cfSDaniel Vetter 
3036105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
30375c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3038105b122eSPaulo Zanoni 	else
30395c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
30408664281bSPaulo Zanoni 
3041337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3042d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3043d46da437SPaulo Zanoni }
3044d46da437SPaulo Zanoni 
30450a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
30460a9a8c91SDaniel Vetter {
30470a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
30480a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
30490a9a8c91SDaniel Vetter 
30500a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
30510a9a8c91SDaniel Vetter 
30520a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3053040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
30540a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
305535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
305635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30570a9a8c91SDaniel Vetter 	}
30580a9a8c91SDaniel Vetter 
30590a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30600a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30610a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30620a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30630a9a8c91SDaniel Vetter 	} else {
30640a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30650a9a8c91SDaniel Vetter 	}
30660a9a8c91SDaniel Vetter 
306735079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
30680a9a8c91SDaniel Vetter 
30690a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
307078e68d36SImre Deak 		/*
307178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
307278e68d36SImre Deak 		 * itself is enabled/disabled.
307378e68d36SImre Deak 		 */
30740a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30750a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30760a9a8c91SDaniel Vetter 
3077605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
307835079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
30790a9a8c91SDaniel Vetter 	}
30800a9a8c91SDaniel Vetter }
30810a9a8c91SDaniel Vetter 
3082f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3083036a4a7dSZhenyu Wang {
30842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30858e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30868e76f8dcSPaulo Zanoni 
30878e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30888e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30898e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30908e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30915c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30928e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30935c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30948e76f8dcSPaulo Zanoni 	} else {
30958e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3096ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30975b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30985b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30995b3a856bSDaniel Vetter 				DE_POISON);
31005c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
31015c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
31028e76f8dcSPaulo Zanoni 	}
3103036a4a7dSZhenyu Wang 
31041ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3105036a4a7dSZhenyu Wang 
31060c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
31070c841212SPaulo Zanoni 
3108622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3109622364b6SPaulo Zanoni 
311035079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3111036a4a7dSZhenyu Wang 
31120a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3113036a4a7dSZhenyu Wang 
3114d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
31157fe0b973SKeith Packard 
3116f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
31176005ce42SDaniel Vetter 		/* Enable PCU event interrupts
31186005ce42SDaniel Vetter 		 *
31196005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
31204bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
31214bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3122d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3123f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3124d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3125f97108d1SJesse Barnes 	}
3126f97108d1SJesse Barnes 
3127036a4a7dSZhenyu Wang 	return 0;
3128036a4a7dSZhenyu Wang }
3129036a4a7dSZhenyu Wang 
3130f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3131f8b79e58SImre Deak {
3132f8b79e58SImre Deak 	u32 pipestat_mask;
3133f8b79e58SImre Deak 	u32 iir_mask;
3134120dda4fSVille Syrjälä 	enum pipe pipe;
3135f8b79e58SImre Deak 
3136f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3137f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3138f8b79e58SImre Deak 
3139120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3140120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3141f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3142f8b79e58SImre Deak 
3143f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3144f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3145f8b79e58SImre Deak 
3146120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3147120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3148120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3149f8b79e58SImre Deak 
3150f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3151f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3152f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3153120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3154120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3155f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3156f8b79e58SImre Deak 
3157f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3158f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3159f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
316076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
316176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3162f8b79e58SImre Deak }
3163f8b79e58SImre Deak 
3164f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3165f8b79e58SImre Deak {
3166f8b79e58SImre Deak 	u32 pipestat_mask;
3167f8b79e58SImre Deak 	u32 iir_mask;
3168120dda4fSVille Syrjälä 	enum pipe pipe;
3169f8b79e58SImre Deak 
3170f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3171f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31726c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3173120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3174120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3175f8b79e58SImre Deak 
3176f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3177f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
317876e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3179f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3180f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3181f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3182f8b79e58SImre Deak 
3183f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3184f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3185f8b79e58SImre Deak 
3186120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3187120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3188120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3189f8b79e58SImre Deak 
3190f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3191f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3192120dda4fSVille Syrjälä 
3193120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3194120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3195f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3196f8b79e58SImre Deak }
3197f8b79e58SImre Deak 
3198f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3199f8b79e58SImre Deak {
3200f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3201f8b79e58SImre Deak 
3202f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3203f8b79e58SImre Deak 		return;
3204f8b79e58SImre Deak 
3205f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3206f8b79e58SImre Deak 
3207950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3208f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3209f8b79e58SImre Deak }
3210f8b79e58SImre Deak 
3211f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3212f8b79e58SImre Deak {
3213f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3214f8b79e58SImre Deak 
3215f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3216f8b79e58SImre Deak 		return;
3217f8b79e58SImre Deak 
3218f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3219f8b79e58SImre Deak 
3220950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3221f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3222f8b79e58SImre Deak }
3223f8b79e58SImre Deak 
32240e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
32257e231dbeSJesse Barnes {
3226f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
32277e231dbeSJesse Barnes 
322820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
322920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
323020afbda2SDaniel Vetter 
32317e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
323276e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
323376e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
323476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
323576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
32367e231dbeSJesse Barnes 
3237b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3238b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3239d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3240f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3241f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3242d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
32430e6c9a9eSVille Syrjälä }
32440e6c9a9eSVille Syrjälä 
32450e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
32460e6c9a9eSVille Syrjälä {
32470e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
32480e6c9a9eSVille Syrjälä 
32490e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
32507e231dbeSJesse Barnes 
32510a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
32527e231dbeSJesse Barnes 
32537e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
32547e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
32557e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
32567e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
32577e231dbeSJesse Barnes #endif
32587e231dbeSJesse Barnes 
32597e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
326020afbda2SDaniel Vetter 
326120afbda2SDaniel Vetter 	return 0;
326220afbda2SDaniel Vetter }
326320afbda2SDaniel Vetter 
3264abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3265abd58f01SBen Widawsky {
3266abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3267abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3268abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
326973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3270abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
327173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
327273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3273abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
327473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
327573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
327673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3277abd58f01SBen Widawsky 		0,
327873d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
327973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3280abd58f01SBen Widawsky 		};
3281abd58f01SBen Widawsky 
32820961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
32839a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
32849a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
328578e68d36SImre Deak 	/*
328678e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
328778e68d36SImre Deak 	 * is enabled/disabled.
328878e68d36SImre Deak 	 */
328978e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
32909a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3291abd58f01SBen Widawsky }
3292abd58f01SBen Widawsky 
3293abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3294abd58f01SBen Widawsky {
3295770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3296770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3297abd58f01SBen Widawsky 	int pipe;
32989e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3299770de83dSDamien Lespiau 
330088e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3301770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3302770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
33039e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
330488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
33059e63743eSShashank Sharma 
33069e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
33079e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
330888e04703SJesse Barnes 	} else
3309770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3310770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3311770de83dSDamien Lespiau 
3312770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3313770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3314770de83dSDamien Lespiau 
331513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
331613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
331713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3318abd58f01SBen Widawsky 
3319055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3320f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3321813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3322813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3323813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
332435079899SPaulo Zanoni 					  de_pipe_enables);
3325abd58f01SBen Widawsky 
33269e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3327abd58f01SBen Widawsky }
3328abd58f01SBen Widawsky 
3329abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3330abd58f01SBen Widawsky {
3331abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3332abd58f01SBen Widawsky 
3333266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3334622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3335622364b6SPaulo Zanoni 
3336abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3337abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3338abd58f01SBen Widawsky 
3339266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3340abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3341abd58f01SBen Widawsky 
3342abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3343abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3344abd58f01SBen Widawsky 
3345abd58f01SBen Widawsky 	return 0;
3346abd58f01SBen Widawsky }
3347abd58f01SBen Widawsky 
334843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
334943f328d7SVille Syrjälä {
335043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
335143f328d7SVille Syrjälä 
3352c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
335343f328d7SVille Syrjälä 
335443f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
335543f328d7SVille Syrjälä 
335643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
335743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
335843f328d7SVille Syrjälä 
335943f328d7SVille Syrjälä 	return 0;
336043f328d7SVille Syrjälä }
336143f328d7SVille Syrjälä 
3362abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3363abd58f01SBen Widawsky {
3364abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3365abd58f01SBen Widawsky 
3366abd58f01SBen Widawsky 	if (!dev_priv)
3367abd58f01SBen Widawsky 		return;
3368abd58f01SBen Widawsky 
3369823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3370abd58f01SBen Widawsky }
3371abd58f01SBen Widawsky 
33728ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
33738ea0be4fSVille Syrjälä {
33748ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
33758ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
33768ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33778ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
33788ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
33798ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33808ea0be4fSVille Syrjälä 
33818ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
33828ea0be4fSVille Syrjälä 
3383c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
33848ea0be4fSVille Syrjälä }
33858ea0be4fSVille Syrjälä 
33867e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
33877e231dbeSJesse Barnes {
33882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33897e231dbeSJesse Barnes 
33907e231dbeSJesse Barnes 	if (!dev_priv)
33917e231dbeSJesse Barnes 		return;
33927e231dbeSJesse Barnes 
3393843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3394843d0e7dSImre Deak 
3395893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3396893fce8eSVille Syrjälä 
33977e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3398f8b79e58SImre Deak 
33998ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
34007e231dbeSJesse Barnes }
34017e231dbeSJesse Barnes 
340243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
340343f328d7SVille Syrjälä {
340443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
340543f328d7SVille Syrjälä 
340643f328d7SVille Syrjälä 	if (!dev_priv)
340743f328d7SVille Syrjälä 		return;
340843f328d7SVille Syrjälä 
340943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
341043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
341143f328d7SVille Syrjälä 
3412a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
341343f328d7SVille Syrjälä 
3414a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
341543f328d7SVille Syrjälä 
3416c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
341743f328d7SVille Syrjälä }
341843f328d7SVille Syrjälä 
3419f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3420036a4a7dSZhenyu Wang {
34212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34224697995bSJesse Barnes 
34234697995bSJesse Barnes 	if (!dev_priv)
34244697995bSJesse Barnes 		return;
34254697995bSJesse Barnes 
3426be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3427036a4a7dSZhenyu Wang }
3428036a4a7dSZhenyu Wang 
3429c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3430c2798b19SChris Wilson {
34312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3432c2798b19SChris Wilson 	int pipe;
3433c2798b19SChris Wilson 
3434055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3435c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3436c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3437c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3438c2798b19SChris Wilson 	POSTING_READ16(IER);
3439c2798b19SChris Wilson }
3440c2798b19SChris Wilson 
3441c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3442c2798b19SChris Wilson {
34432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3444c2798b19SChris Wilson 
3445c2798b19SChris Wilson 	I915_WRITE16(EMR,
3446c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3447c2798b19SChris Wilson 
3448c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3449c2798b19SChris Wilson 	dev_priv->irq_mask =
3450c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3451c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3452c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
345337ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3454c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3455c2798b19SChris Wilson 
3456c2798b19SChris Wilson 	I915_WRITE16(IER,
3457c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3458c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3459c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3460c2798b19SChris Wilson 	POSTING_READ16(IER);
3461c2798b19SChris Wilson 
3462379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3463379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3464d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3465755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3466755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3467d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3468379ef82dSDaniel Vetter 
3469c2798b19SChris Wilson 	return 0;
3470c2798b19SChris Wilson }
3471c2798b19SChris Wilson 
347290a72f87SVille Syrjälä /*
347390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
347490a72f87SVille Syrjälä  */
347590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34761f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
347790a72f87SVille Syrjälä {
34782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34791f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
348090a72f87SVille Syrjälä 
34818d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
348290a72f87SVille Syrjälä 		return false;
348390a72f87SVille Syrjälä 
348490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3485d6bbafa1SChris Wilson 		goto check_page_flip;
348690a72f87SVille Syrjälä 
348790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
348890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
348990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
349090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
349190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
349290a72f87SVille Syrjälä 	 */
349390a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3494d6bbafa1SChris Wilson 		goto check_page_flip;
349590a72f87SVille Syrjälä 
34967d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
349790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
349890a72f87SVille Syrjälä 	return true;
3499d6bbafa1SChris Wilson 
3500d6bbafa1SChris Wilson check_page_flip:
3501d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3502d6bbafa1SChris Wilson 	return false;
350390a72f87SVille Syrjälä }
350490a72f87SVille Syrjälä 
3505ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3506c2798b19SChris Wilson {
350745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
35082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3509c2798b19SChris Wilson 	u16 iir, new_iir;
3510c2798b19SChris Wilson 	u32 pipe_stats[2];
3511c2798b19SChris Wilson 	int pipe;
3512c2798b19SChris Wilson 	u16 flip_mask =
3513c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3514c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3515c2798b19SChris Wilson 
35162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
35172dd2a883SImre Deak 		return IRQ_NONE;
35182dd2a883SImre Deak 
3519c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3520c2798b19SChris Wilson 	if (iir == 0)
3521c2798b19SChris Wilson 		return IRQ_NONE;
3522c2798b19SChris Wilson 
3523c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3524c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3525c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3526c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3527c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3528c2798b19SChris Wilson 		 */
3529222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3530c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3531aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3532c2798b19SChris Wilson 
3533055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3534c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3535c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3536c2798b19SChris Wilson 
3537c2798b19SChris Wilson 			/*
3538c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3539c2798b19SChris Wilson 			 */
35402d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3541c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3542c2798b19SChris Wilson 		}
3543222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3544c2798b19SChris Wilson 
3545c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3546c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3547c2798b19SChris Wilson 
3548c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
354974cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3550c2798b19SChris Wilson 
3551055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
35521f1c2e24SVille Syrjälä 			int plane = pipe;
35533a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
35541f1c2e24SVille Syrjälä 				plane = !plane;
35551f1c2e24SVille Syrjälä 
35564356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
35571f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
35581f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3559c2798b19SChris Wilson 
35604356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3561277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35622d9d2b0bSVille Syrjälä 
35631f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
35641f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
35651f7247c0SDaniel Vetter 								    pipe);
35664356d586SDaniel Vetter 		}
3567c2798b19SChris Wilson 
3568c2798b19SChris Wilson 		iir = new_iir;
3569c2798b19SChris Wilson 	}
3570c2798b19SChris Wilson 
3571c2798b19SChris Wilson 	return IRQ_HANDLED;
3572c2798b19SChris Wilson }
3573c2798b19SChris Wilson 
3574c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3575c2798b19SChris Wilson {
35762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3577c2798b19SChris Wilson 	int pipe;
3578c2798b19SChris Wilson 
3579055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3580c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3581c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3582c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3583c2798b19SChris Wilson 	}
3584c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3585c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3586c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3587c2798b19SChris Wilson }
3588c2798b19SChris Wilson 
3589a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3590a266c7d5SChris Wilson {
35912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3592a266c7d5SChris Wilson 	int pipe;
3593a266c7d5SChris Wilson 
3594a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3595a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3596a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3597a266c7d5SChris Wilson 	}
3598a266c7d5SChris Wilson 
359900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3600055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3601a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3602a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3603a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3604a266c7d5SChris Wilson 	POSTING_READ(IER);
3605a266c7d5SChris Wilson }
3606a266c7d5SChris Wilson 
3607a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3608a266c7d5SChris Wilson {
36092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
361038bde180SChris Wilson 	u32 enable_mask;
3611a266c7d5SChris Wilson 
361238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
361338bde180SChris Wilson 
361438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
361538bde180SChris Wilson 	dev_priv->irq_mask =
361638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
361738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
361838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
361938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
362037ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
362138bde180SChris Wilson 
362238bde180SChris Wilson 	enable_mask =
362338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
362438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
362538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
362638bde180SChris Wilson 		I915_USER_INTERRUPT;
362738bde180SChris Wilson 
3628a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
362920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
363020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
363120afbda2SDaniel Vetter 
3632a266c7d5SChris Wilson 		/* Enable in IER... */
3633a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3634a266c7d5SChris Wilson 		/* and unmask in IMR */
3635a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3636a266c7d5SChris Wilson 	}
3637a266c7d5SChris Wilson 
3638a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3639a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3640a266c7d5SChris Wilson 	POSTING_READ(IER);
3641a266c7d5SChris Wilson 
3642f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
364320afbda2SDaniel Vetter 
3644379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3645379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3646d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3647755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3648755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3649d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3650379ef82dSDaniel Vetter 
365120afbda2SDaniel Vetter 	return 0;
365220afbda2SDaniel Vetter }
365320afbda2SDaniel Vetter 
365490a72f87SVille Syrjälä /*
365590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
365690a72f87SVille Syrjälä  */
365790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
365890a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
365990a72f87SVille Syrjälä {
36602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
366190a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
366290a72f87SVille Syrjälä 
36638d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
366490a72f87SVille Syrjälä 		return false;
366590a72f87SVille Syrjälä 
366690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3667d6bbafa1SChris Wilson 		goto check_page_flip;
366890a72f87SVille Syrjälä 
366990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
367090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
367190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
367290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
367390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
367490a72f87SVille Syrjälä 	 */
367590a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3676d6bbafa1SChris Wilson 		goto check_page_flip;
367790a72f87SVille Syrjälä 
36787d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
367990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
368090a72f87SVille Syrjälä 	return true;
3681d6bbafa1SChris Wilson 
3682d6bbafa1SChris Wilson check_page_flip:
3683d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3684d6bbafa1SChris Wilson 	return false;
368590a72f87SVille Syrjälä }
368690a72f87SVille Syrjälä 
3687ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3688a266c7d5SChris Wilson {
368945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36918291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
369238bde180SChris Wilson 	u32 flip_mask =
369338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
369438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
369538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3696a266c7d5SChris Wilson 
36972dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36982dd2a883SImre Deak 		return IRQ_NONE;
36992dd2a883SImre Deak 
3700a266c7d5SChris Wilson 	iir = I915_READ(IIR);
370138bde180SChris Wilson 	do {
370238bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
37038291ee90SChris Wilson 		bool blc_event = false;
3704a266c7d5SChris Wilson 
3705a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3706a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3707a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3708a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3709a266c7d5SChris Wilson 		 */
3710222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3711a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3712aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3713a266c7d5SChris Wilson 
3714055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3715a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3716a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3717a266c7d5SChris Wilson 
371838bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3719a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3720a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
372138bde180SChris Wilson 				irq_received = true;
3722a266c7d5SChris Wilson 			}
3723a266c7d5SChris Wilson 		}
3724222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3725a266c7d5SChris Wilson 
3726a266c7d5SChris Wilson 		if (!irq_received)
3727a266c7d5SChris Wilson 			break;
3728a266c7d5SChris Wilson 
3729a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
373016c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
373116c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
373216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3733a266c7d5SChris Wilson 
373438bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3735a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3736a266c7d5SChris Wilson 
3737a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
373874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3739a266c7d5SChris Wilson 
3740055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
374138bde180SChris Wilson 			int plane = pipe;
37423a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
374338bde180SChris Wilson 				plane = !plane;
37445e2032d4SVille Syrjälä 
374590a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
374690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
374790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3748a266c7d5SChris Wilson 
3749a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3750a266c7d5SChris Wilson 				blc_event = true;
37514356d586SDaniel Vetter 
37524356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3753277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37542d9d2b0bSVille Syrjälä 
37551f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37561f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37571f7247c0SDaniel Vetter 								    pipe);
3758a266c7d5SChris Wilson 		}
3759a266c7d5SChris Wilson 
3760a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3761a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3762a266c7d5SChris Wilson 
3763a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3764a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3765a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3766a266c7d5SChris Wilson 		 * we would never get another interrupt.
3767a266c7d5SChris Wilson 		 *
3768a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3769a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3770a266c7d5SChris Wilson 		 * another one.
3771a266c7d5SChris Wilson 		 *
3772a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3773a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3774a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3775a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3776a266c7d5SChris Wilson 		 * stray interrupts.
3777a266c7d5SChris Wilson 		 */
377838bde180SChris Wilson 		ret = IRQ_HANDLED;
3779a266c7d5SChris Wilson 		iir = new_iir;
378038bde180SChris Wilson 	} while (iir & ~flip_mask);
3781a266c7d5SChris Wilson 
3782a266c7d5SChris Wilson 	return ret;
3783a266c7d5SChris Wilson }
3784a266c7d5SChris Wilson 
3785a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3786a266c7d5SChris Wilson {
37872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3788a266c7d5SChris Wilson 	int pipe;
3789a266c7d5SChris Wilson 
3790a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3791a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3792a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3793a266c7d5SChris Wilson 	}
3794a266c7d5SChris Wilson 
379500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3796055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
379755b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3798a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
379955b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
380055b39755SChris Wilson 	}
3801a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3802a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3803a266c7d5SChris Wilson 
3804a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3805a266c7d5SChris Wilson }
3806a266c7d5SChris Wilson 
3807a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3808a266c7d5SChris Wilson {
38092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3810a266c7d5SChris Wilson 	int pipe;
3811a266c7d5SChris Wilson 
3812a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3813a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3814a266c7d5SChris Wilson 
3815a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3816055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3817a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3818a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3819a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3820a266c7d5SChris Wilson 	POSTING_READ(IER);
3821a266c7d5SChris Wilson }
3822a266c7d5SChris Wilson 
3823a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3824a266c7d5SChris Wilson {
38252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3826bbba0a97SChris Wilson 	u32 enable_mask;
3827a266c7d5SChris Wilson 	u32 error_mask;
3828a266c7d5SChris Wilson 
3829a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3830bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3831adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3832bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3833bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3834bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3835bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3836bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3837bbba0a97SChris Wilson 
3838bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
383921ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
384021ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3841bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3842bbba0a97SChris Wilson 
3843bbba0a97SChris Wilson 	if (IS_G4X(dev))
3844bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3845a266c7d5SChris Wilson 
3846b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3847b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3848d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3849755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3850755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3851755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3852d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3853a266c7d5SChris Wilson 
3854a266c7d5SChris Wilson 	/*
3855a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3856a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3857a266c7d5SChris Wilson 	 */
3858a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3859a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3860a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3861a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3862a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3863a266c7d5SChris Wilson 	} else {
3864a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3865a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3866a266c7d5SChris Wilson 	}
3867a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3868a266c7d5SChris Wilson 
3869a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3870a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3871a266c7d5SChris Wilson 	POSTING_READ(IER);
3872a266c7d5SChris Wilson 
387320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
387420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
387520afbda2SDaniel Vetter 
3876f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
387720afbda2SDaniel Vetter 
387820afbda2SDaniel Vetter 	return 0;
387920afbda2SDaniel Vetter }
388020afbda2SDaniel Vetter 
3881bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
388220afbda2SDaniel Vetter {
38832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3884cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
388520afbda2SDaniel Vetter 	u32 hotplug_en;
388620afbda2SDaniel Vetter 
3887b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3888b5ea2d56SDaniel Vetter 
3889bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3890bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3891adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3892e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
3893b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
38945fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3895cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3896a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3897a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3898a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3899a266c7d5SChris Wilson 	*/
3900a266c7d5SChris Wilson 	if (IS_G4X(dev))
3901a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
390285fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3903a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3904a266c7d5SChris Wilson 
3905a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
3906a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3907a266c7d5SChris Wilson }
3908a266c7d5SChris Wilson 
3909ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3910a266c7d5SChris Wilson {
391145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3913a266c7d5SChris Wilson 	u32 iir, new_iir;
3914a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3915a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
391621ad8330SVille Syrjälä 	u32 flip_mask =
391721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
391821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3919a266c7d5SChris Wilson 
39202dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39212dd2a883SImre Deak 		return IRQ_NONE;
39222dd2a883SImre Deak 
3923a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 	for (;;) {
3926501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
39272c8ba29fSChris Wilson 		bool blc_event = false;
39282c8ba29fSChris Wilson 
3929a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3930a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3931a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3932a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3933a266c7d5SChris Wilson 		 */
3934222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3935a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3936aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3937a266c7d5SChris Wilson 
3938055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3939a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3940a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3941a266c7d5SChris Wilson 
3942a266c7d5SChris Wilson 			/*
3943a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3944a266c7d5SChris Wilson 			 */
3945a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3946a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3947501e01d7SVille Syrjälä 				irq_received = true;
3948a266c7d5SChris Wilson 			}
3949a266c7d5SChris Wilson 		}
3950222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3951a266c7d5SChris Wilson 
3952a266c7d5SChris Wilson 		if (!irq_received)
3953a266c7d5SChris Wilson 			break;
3954a266c7d5SChris Wilson 
3955a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
395816c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
395916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3960a266c7d5SChris Wilson 
396121ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3962a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
396574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3966a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
396774cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
3968a266c7d5SChris Wilson 
3969055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39702c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
397190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
397290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3973a266c7d5SChris Wilson 
3974a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3975a266c7d5SChris Wilson 				blc_event = true;
39764356d586SDaniel Vetter 
39774356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3978277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3979a266c7d5SChris Wilson 
39801f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39811f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
39822d9d2b0bSVille Syrjälä 		}
3983a266c7d5SChris Wilson 
3984a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3985a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3986a266c7d5SChris Wilson 
3987515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3988515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3989515ac2bbSDaniel Vetter 
3990a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3991a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3992a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3993a266c7d5SChris Wilson 		 * we would never get another interrupt.
3994a266c7d5SChris Wilson 		 *
3995a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3996a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3997a266c7d5SChris Wilson 		 * another one.
3998a266c7d5SChris Wilson 		 *
3999a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4000a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4001a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4002a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4003a266c7d5SChris Wilson 		 * stray interrupts.
4004a266c7d5SChris Wilson 		 */
4005a266c7d5SChris Wilson 		iir = new_iir;
4006a266c7d5SChris Wilson 	}
4007a266c7d5SChris Wilson 
4008a266c7d5SChris Wilson 	return ret;
4009a266c7d5SChris Wilson }
4010a266c7d5SChris Wilson 
4011a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4012a266c7d5SChris Wilson {
40132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4014a266c7d5SChris Wilson 	int pipe;
4015a266c7d5SChris Wilson 
4016a266c7d5SChris Wilson 	if (!dev_priv)
4017a266c7d5SChris Wilson 		return;
4018a266c7d5SChris Wilson 
4019a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4020a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4021a266c7d5SChris Wilson 
4022a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4023055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4024a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4025a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4026a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4027a266c7d5SChris Wilson 
4028055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4029a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4030a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4031a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4032a266c7d5SChris Wilson }
4033a266c7d5SChris Wilson 
4034fca52a55SDaniel Vetter /**
4035fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4036fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4037fca52a55SDaniel Vetter  *
4038fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4039fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4040fca52a55SDaniel Vetter  */
4041b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4042f71d4af4SJesse Barnes {
4043b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
40448b2e326dSChris Wilson 
404577913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
404677913b39SJani Nikula 
4047c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4048a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40498b2e326dSChris Wilson 
4050a6706b45SDeepak S 	/* Let's track the enabled rps events */
4051b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
40526c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
40536f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
405431685c25SDeepak S 	else
4055a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4056a6706b45SDeepak S 
4057737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4058737b1506SChris Wilson 			  i915_hangcheck_elapsed);
405961bac78eSDaniel Vetter 
406097a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40619ee32feaSDaniel Vetter 
4062b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
40634cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40644cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4065b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4066f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4067f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4068391f75e2SVille Syrjälä 	} else {
4069391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4070391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4071f71d4af4SJesse Barnes 	}
4072f71d4af4SJesse Barnes 
407321da2700SVille Syrjälä 	/*
407421da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
407521da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
407621da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
407721da2700SVille Syrjälä 	 */
4078b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
407921da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
408021da2700SVille Syrjälä 
4081f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4082f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4083f71d4af4SJesse Barnes 
4084b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
408543f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
408643f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
408743f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
408843f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
408943f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
409043f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
409143f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4092b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
40937e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40947e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40957e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40967e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40977e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40987e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4099fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4100b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4101abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4102723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4103abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4104abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4105abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4106abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4107e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4108abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4109e0a20ad7SShashank Sharma 		else
4110e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4111f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4112f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4113723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4114f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4115f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4116f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4117f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
411882a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4119f71d4af4SJesse Barnes 	} else {
4120b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4121c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4122c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4123c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4124c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4125b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4126a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4127a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4128a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4129a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4130c2798b19SChris Wilson 		} else {
4131a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4132a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4133a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4134a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4135c2798b19SChris Wilson 		}
4136778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4137778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4138f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4139f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4140f71d4af4SJesse Barnes 	}
4141f71d4af4SJesse Barnes }
414220afbda2SDaniel Vetter 
4143fca52a55SDaniel Vetter /**
4144fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4145fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4146fca52a55SDaniel Vetter  *
4147fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4148fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4149fca52a55SDaniel Vetter  *
4150fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4151fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4152fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4153fca52a55SDaniel Vetter  */
41542aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
41552aeb7d3aSDaniel Vetter {
41562aeb7d3aSDaniel Vetter 	/*
41572aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
41582aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
41592aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
41602aeb7d3aSDaniel Vetter 	 */
41612aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
41622aeb7d3aSDaniel Vetter 
41632aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
41642aeb7d3aSDaniel Vetter }
41652aeb7d3aSDaniel Vetter 
4166fca52a55SDaniel Vetter /**
4167fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4168fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4169fca52a55SDaniel Vetter  *
4170fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4171fca52a55SDaniel Vetter  * resources acquired in the init functions.
4172fca52a55SDaniel Vetter  */
41732aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
41742aeb7d3aSDaniel Vetter {
41752aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
41762aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
41772aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
41782aeb7d3aSDaniel Vetter }
41792aeb7d3aSDaniel Vetter 
4180fca52a55SDaniel Vetter /**
4181fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4182fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4183fca52a55SDaniel Vetter  *
4184fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4185fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4186fca52a55SDaniel Vetter  */
4187b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4188c67a470bSPaulo Zanoni {
4189b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
41902aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
41912dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4192c67a470bSPaulo Zanoni }
4193c67a470bSPaulo Zanoni 
4194fca52a55SDaniel Vetter /**
4195fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4196fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4197fca52a55SDaniel Vetter  *
4198fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4199fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4200fca52a55SDaniel Vetter  */
4201b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4202c67a470bSPaulo Zanoni {
42032aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4204b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4205b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4206c67a470bSPaulo Zanoni }
4207