1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 89c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 91c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 107c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 109c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 132c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 135c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 170c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 173c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2368664281bSPaulo Zanoni enum pipe pipe, bool enable) 2378664281bSPaulo Zanoni { 2388664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2398664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2408664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni if (enable) 2438664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2448664281bSPaulo Zanoni else 2458664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2497336df65SDaniel Vetter enum pipe pipe, bool enable) 2508664281bSPaulo Zanoni { 2518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2528664281bSPaulo Zanoni if (enable) { 2537336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2547336df65SDaniel Vetter 2558664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2568664281bSPaulo Zanoni return; 2578664281bSPaulo Zanoni 2588664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2598664281bSPaulo Zanoni } else { 2607336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2617336df65SDaniel Vetter 2627336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2638664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2647336df65SDaniel Vetter 2657336df65SDaniel Vetter if (!was_enabled && 2667336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2677336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2687336df65SDaniel Vetter pipe_name(pipe)); 2697336df65SDaniel Vetter } 2708664281bSPaulo Zanoni } 2718664281bSPaulo Zanoni } 2728664281bSPaulo Zanoni 27338d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 27438d83c96SDaniel Vetter enum pipe pipe, bool enable) 27538d83c96SDaniel Vetter { 27638d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 27738d83c96SDaniel Vetter 27838d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 27938d83c96SDaniel Vetter 28038d83c96SDaniel Vetter if (enable) 28138d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 28238d83c96SDaniel Vetter else 28338d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 28438d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 28538d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 28638d83c96SDaniel Vetter } 28738d83c96SDaniel Vetter 288fee884edSDaniel Vetter /** 289fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 290fee884edSDaniel Vetter * @dev_priv: driver private 291fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 292fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 293fee884edSDaniel Vetter */ 294fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 295fee884edSDaniel Vetter uint32_t interrupt_mask, 296fee884edSDaniel Vetter uint32_t enabled_irq_mask) 297fee884edSDaniel Vetter { 298fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 299fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 300fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 301fee884edSDaniel Vetter 302fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 303fee884edSDaniel Vetter 304c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 305c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 306c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 307c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 308c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 309c67a470bSPaulo Zanoni interrupt_mask); 310c67a470bSPaulo Zanoni return; 311c67a470bSPaulo Zanoni } 312c67a470bSPaulo Zanoni 313fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 314fee884edSDaniel Vetter POSTING_READ(SDEIMR); 315fee884edSDaniel Vetter } 316fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 317fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 318fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 319fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 320fee884edSDaniel Vetter 321de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 322de28075dSDaniel Vetter enum transcoder pch_transcoder, 3238664281bSPaulo Zanoni bool enable) 3248664281bSPaulo Zanoni { 3258664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 326de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 327de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3288664281bSPaulo Zanoni 3298664281bSPaulo Zanoni if (enable) 330fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3318664281bSPaulo Zanoni else 332fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3338664281bSPaulo Zanoni } 3348664281bSPaulo Zanoni 3358664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3368664281bSPaulo Zanoni enum transcoder pch_transcoder, 3378664281bSPaulo Zanoni bool enable) 3388664281bSPaulo Zanoni { 3398664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni if (enable) { 3421dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3431dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3441dd246fbSDaniel Vetter 3458664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3468664281bSPaulo Zanoni return; 3478664281bSPaulo Zanoni 348fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3498664281bSPaulo Zanoni } else { 3501dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3511dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3521dd246fbSDaniel Vetter 3531dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 354fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3551dd246fbSDaniel Vetter 3561dd246fbSDaniel Vetter if (!was_enabled && 3571dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3581dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3591dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3601dd246fbSDaniel Vetter } 3618664281bSPaulo Zanoni } 3628664281bSPaulo Zanoni } 3638664281bSPaulo Zanoni 3648664281bSPaulo Zanoni /** 3658664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3668664281bSPaulo Zanoni * @dev: drm device 3678664281bSPaulo Zanoni * @pipe: pipe 3688664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3698664281bSPaulo Zanoni * 3708664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3718664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3728664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3738664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3748664281bSPaulo Zanoni * bit for all the pipes. 3758664281bSPaulo Zanoni * 3768664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3778664281bSPaulo Zanoni */ 3788664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3798664281bSPaulo Zanoni enum pipe pipe, bool enable) 3808664281bSPaulo Zanoni { 3818664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3828664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3838664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3848664281bSPaulo Zanoni unsigned long flags; 3858664281bSPaulo Zanoni bool ret; 3868664281bSPaulo Zanoni 3878664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3888664281bSPaulo Zanoni 3898664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3908664281bSPaulo Zanoni 3918664281bSPaulo Zanoni if (enable == ret) 3928664281bSPaulo Zanoni goto done; 3938664281bSPaulo Zanoni 3948664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3958664281bSPaulo Zanoni 3968664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3978664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3988664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3997336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 40038d83c96SDaniel Vetter else if (IS_GEN8(dev)) 40138d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4028664281bSPaulo Zanoni 4038664281bSPaulo Zanoni done: 4048664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4058664281bSPaulo Zanoni return ret; 4068664281bSPaulo Zanoni } 4078664281bSPaulo Zanoni 4088664281bSPaulo Zanoni /** 4098664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4108664281bSPaulo Zanoni * @dev: drm device 4118664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4128664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4138664281bSPaulo Zanoni * 4148664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4158664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4168664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4178664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4188664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4198664281bSPaulo Zanoni * 4208664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4218664281bSPaulo Zanoni */ 4228664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4238664281bSPaulo Zanoni enum transcoder pch_transcoder, 4248664281bSPaulo Zanoni bool enable) 4258664281bSPaulo Zanoni { 4268664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 427de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 428de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4298664281bSPaulo Zanoni unsigned long flags; 4308664281bSPaulo Zanoni bool ret; 4318664281bSPaulo Zanoni 432de28075dSDaniel Vetter /* 433de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 434de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 435de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 436de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 437de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 438de28075dSDaniel Vetter * crtc on LPT won't cause issues. 439de28075dSDaniel Vetter */ 4408664281bSPaulo Zanoni 4418664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4428664281bSPaulo Zanoni 4438664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4448664281bSPaulo Zanoni 4458664281bSPaulo Zanoni if (enable == ret) 4468664281bSPaulo Zanoni goto done; 4478664281bSPaulo Zanoni 4488664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4498664281bSPaulo Zanoni 4508664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 451de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4528664281bSPaulo Zanoni else 4538664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4548664281bSPaulo Zanoni 4558664281bSPaulo Zanoni done: 4568664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4578664281bSPaulo Zanoni return ret; 4588664281bSPaulo Zanoni } 4598664281bSPaulo Zanoni 4608664281bSPaulo Zanoni 4617c463586SKeith Packard void 4623b6c42e8SDaniel Vetter i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4637c463586SKeith Packard { 4649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 46546c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4667c463586SKeith Packard 467b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 468b79480baSDaniel Vetter 46946c06a30SVille Syrjälä if ((pipestat & mask) == mask) 47046c06a30SVille Syrjälä return; 47146c06a30SVille Syrjälä 4727c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 47346c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 47446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4753143a2bfSChris Wilson POSTING_READ(reg); 4767c463586SKeith Packard } 4777c463586SKeith Packard 4787c463586SKeith Packard void 4793b6c42e8SDaniel Vetter i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4807c463586SKeith Packard { 4819db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 48246c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4837c463586SKeith Packard 484b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 485b79480baSDaniel Vetter 48646c06a30SVille Syrjälä if ((pipestat & mask) == 0) 48746c06a30SVille Syrjälä return; 48846c06a30SVille Syrjälä 48946c06a30SVille Syrjälä pipestat &= ~mask; 49046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4913143a2bfSChris Wilson POSTING_READ(reg); 4927c463586SKeith Packard } 4937c463586SKeith Packard 494c0e09200SDave Airlie /** 495f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 49601c66889SZhao Yakui */ 497f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 49801c66889SZhao Yakui { 4991ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 5001ec14ad3SChris Wilson unsigned long irqflags; 5011ec14ad3SChris Wilson 502f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 503f49e38ddSJani Nikula return; 504f49e38ddSJani Nikula 5051ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 50601c66889SZhao Yakui 5073b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE); 508a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 5093b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 5103b6c42e8SDaniel Vetter PIPE_LEGACY_BLC_EVENT_ENABLE); 5111ec14ad3SChris Wilson 5121ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 51301c66889SZhao Yakui } 51401c66889SZhao Yakui 51501c66889SZhao Yakui /** 5160a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 5170a3e67a4SJesse Barnes * @dev: DRM device 5180a3e67a4SJesse Barnes * @pipe: pipe to check 5190a3e67a4SJesse Barnes * 5200a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5210a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5220a3e67a4SJesse Barnes * before reading such registers if unsure. 5230a3e67a4SJesse Barnes */ 5240a3e67a4SJesse Barnes static int 5250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5260a3e67a4SJesse Barnes { 5270a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 528702e7a56SPaulo Zanoni 529a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 530a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 531a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 532a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 53371f8ba6bSPaulo Zanoni 534a01025afSDaniel Vetter return intel_crtc->active; 535a01025afSDaniel Vetter } else { 536a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 537a01025afSDaniel Vetter } 5380a3e67a4SJesse Barnes } 5390a3e67a4SJesse Barnes 5404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5414cdb83ecSVille Syrjälä { 5424cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5434cdb83ecSVille Syrjälä return 0; 5444cdb83ecSVille Syrjälä } 5454cdb83ecSVille Syrjälä 54642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 54742f52ef8SKeith Packard * we use as a pipe index 54842f52ef8SKeith Packard */ 549f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5500a3e67a4SJesse Barnes { 5510a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5520a3e67a4SJesse Barnes unsigned long high_frame; 5530a3e67a4SJesse Barnes unsigned long low_frame; 554391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 5550a3e67a4SJesse Barnes 5560a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 55744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5590a3e67a4SJesse Barnes return 0; 5600a3e67a4SJesse Barnes } 5610a3e67a4SJesse Barnes 562391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 563391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 564391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 565391f75e2SVille Syrjälä const struct drm_display_mode *mode = 566391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 567391f75e2SVille Syrjälä 568391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 569391f75e2SVille Syrjälä } else { 570a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 571391f75e2SVille Syrjälä u32 htotal; 572391f75e2SVille Syrjälä 573391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 574391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 575391f75e2SVille Syrjälä 576391f75e2SVille Syrjälä vbl_start *= htotal; 577391f75e2SVille Syrjälä } 578391f75e2SVille Syrjälä 5799db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5809db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5815eddb70bSChris Wilson 5820a3e67a4SJesse Barnes /* 5830a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5840a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5850a3e67a4SJesse Barnes * register. 5860a3e67a4SJesse Barnes */ 5870a3e67a4SJesse Barnes do { 5885eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 589391f75e2SVille Syrjälä low = I915_READ(low_frame); 5905eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5910a3e67a4SJesse Barnes } while (high1 != high2); 5920a3e67a4SJesse Barnes 5935eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 594391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5955eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 596391f75e2SVille Syrjälä 597391f75e2SVille Syrjälä /* 598391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 599391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 600391f75e2SVille Syrjälä * counter against vblank start. 601391f75e2SVille Syrjälä */ 602edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6030a3e67a4SJesse Barnes } 6040a3e67a4SJesse Barnes 605f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6069880b7a5SJesse Barnes { 6079880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6089db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6099880b7a5SJesse Barnes 6109880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 61144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6129db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6139880b7a5SJesse Barnes return 0; 6149880b7a5SJesse Barnes } 6159880b7a5SJesse Barnes 6169880b7a5SJesse Barnes return I915_READ(reg); 6179880b7a5SJesse Barnes } 6189880b7a5SJesse Barnes 619ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 620ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 621ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__)) 622ad3543edSMario Kleiner 623095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe) 62454ddcbd2SVille Syrjälä { 62554ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 62654ddcbd2SVille Syrjälä uint32_t status; 62754ddcbd2SVille Syrjälä 628095163baSVille Syrjälä if (INTEL_INFO(dev)->gen < 7) { 62954ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 63054ddcbd2SVille Syrjälä DE_PIPEA_VBLANK : 63154ddcbd2SVille Syrjälä DE_PIPEB_VBLANK; 63254ddcbd2SVille Syrjälä } else { 63354ddcbd2SVille Syrjälä switch (pipe) { 63454ddcbd2SVille Syrjälä default: 63554ddcbd2SVille Syrjälä case PIPE_A: 63654ddcbd2SVille Syrjälä status = DE_PIPEA_VBLANK_IVB; 63754ddcbd2SVille Syrjälä break; 63854ddcbd2SVille Syrjälä case PIPE_B: 63954ddcbd2SVille Syrjälä status = DE_PIPEB_VBLANK_IVB; 64054ddcbd2SVille Syrjälä break; 64154ddcbd2SVille Syrjälä case PIPE_C: 64254ddcbd2SVille Syrjälä status = DE_PIPEC_VBLANK_IVB; 64354ddcbd2SVille Syrjälä break; 64454ddcbd2SVille Syrjälä } 64554ddcbd2SVille Syrjälä } 646ad3543edSMario Kleiner 647095163baSVille Syrjälä return __raw_i915_read32(dev_priv, DEISR) & status; 64854ddcbd2SVille Syrjälä } 64954ddcbd2SVille Syrjälä 650f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 651abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 652abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6530af7e4dfSMario Kleiner { 654c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 655c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 656c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 657c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6583aa18df8SVille Syrjälä int position; 6590af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 6600af7e4dfSMario Kleiner bool in_vbl = true; 6610af7e4dfSMario Kleiner int ret = 0; 662ad3543edSMario Kleiner unsigned long irqflags; 6630af7e4dfSMario Kleiner 664c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6650af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6669db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6670af7e4dfSMario Kleiner return 0; 6680af7e4dfSMario Kleiner } 6690af7e4dfSMario Kleiner 670c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 671c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 672c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 673c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6740af7e4dfSMario Kleiner 675d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 676d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 677d31faf65SVille Syrjälä vbl_end /= 2; 678d31faf65SVille Syrjälä vtotal /= 2; 679d31faf65SVille Syrjälä } 680d31faf65SVille Syrjälä 681c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 682c2baf4b7SVille Syrjälä 683ad3543edSMario Kleiner /* 684ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 685ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 686ad3543edSMario Kleiner * following code must not block on uncore.lock. 687ad3543edSMario Kleiner */ 688ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 689ad3543edSMario Kleiner 690ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 691ad3543edSMario Kleiner 692ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 693ad3543edSMario Kleiner if (stime) 694ad3543edSMario Kleiner *stime = ktime_get(); 695ad3543edSMario Kleiner 6967c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6980af7e4dfSMario Kleiner * scanout position from Display scan line register. 6990af7e4dfSMario Kleiner */ 7007c06b08aSVille Syrjälä if (IS_GEN2(dev)) 701ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 7027c06b08aSVille Syrjälä else 703ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 70454ddcbd2SVille Syrjälä 705*fcb81823SVille Syrjälä if (HAS_DDI(dev)) { 706*fcb81823SVille Syrjälä /* 707*fcb81823SVille Syrjälä * On HSW HDMI outputs there seems to be a 2 line 708*fcb81823SVille Syrjälä * difference, whereas eDP has the normal 1 line 709*fcb81823SVille Syrjälä * difference that earlier platforms have. External 710*fcb81823SVille Syrjälä * DP is unknown. For now just check for the 2 line 711*fcb81823SVille Syrjälä * difference case on all output types on HSW+. 712*fcb81823SVille Syrjälä * 713*fcb81823SVille Syrjälä * This might misinterpret the scanline counter being 714*fcb81823SVille Syrjälä * one line too far along on eDP, but that's less 715*fcb81823SVille Syrjälä * dangerous than the alternative since that would lead 716*fcb81823SVille Syrjälä * the vblank timestamp code astray when it sees a 717*fcb81823SVille Syrjälä * scanline count before vblank_start during a vblank 718*fcb81823SVille Syrjälä * interrupt. 719*fcb81823SVille Syrjälä */ 720*fcb81823SVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 721*fcb81823SVille Syrjälä if ((in_vbl && (position == vbl_start - 2 || 722*fcb81823SVille Syrjälä position == vbl_start - 1)) || 723*fcb81823SVille Syrjälä (!in_vbl && (position == vbl_end - 2 || 724*fcb81823SVille Syrjälä position == vbl_end - 1))) 725*fcb81823SVille Syrjälä position = (position + 2) % vtotal; 726*fcb81823SVille Syrjälä } else if (HAS_PCH_SPLIT(dev)) { 72754ddcbd2SVille Syrjälä /* 72854ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 72954ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 73054ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 73154ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 73254ddcbd2SVille Syrjälä * or not. 73354ddcbd2SVille Syrjälä */ 734095163baSVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 73554ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 73654ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 73754ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 7380af7e4dfSMario Kleiner } else { 739095163baSVille Syrjälä /* 740095163baSVille Syrjälä * ISR vblank status bits don't work the way we'd want 741095163baSVille Syrjälä * them to work on non-PCH platforms (for 742095163baSVille Syrjälä * ilk_pipe_in_vblank_locked()), and there doesn't 743095163baSVille Syrjälä * appear any other way to determine if we're currently 744095163baSVille Syrjälä * in vblank. 745095163baSVille Syrjälä * 746095163baSVille Syrjälä * Instead let's assume that we're already in vblank if 747095163baSVille Syrjälä * we got called from the vblank interrupt and the 748095163baSVille Syrjälä * scanline counter value indicates that we're on the 749095163baSVille Syrjälä * line just prior to vblank start. This should result 750095163baSVille Syrjälä * in the correct answer, unless the vblank interrupt 751095163baSVille Syrjälä * delivery really got delayed for almost exactly one 752095163baSVille Syrjälä * full frame/field. 753095163baSVille Syrjälä */ 754095163baSVille Syrjälä if (flags & DRM_CALLED_FROM_VBLIRQ && 755095163baSVille Syrjälä position == vbl_start - 1) { 756095163baSVille Syrjälä position = (position + 1) % vtotal; 757095163baSVille Syrjälä 758095163baSVille Syrjälä /* Signal this correction as "applied". */ 759095163baSVille Syrjälä ret |= 0x8; 760095163baSVille Syrjälä } 761095163baSVille Syrjälä } 762095163baSVille Syrjälä } else { 7630af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7640af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7650af7e4dfSMario Kleiner * scanout position. 7660af7e4dfSMario Kleiner */ 767ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7680af7e4dfSMario Kleiner 7693aa18df8SVille Syrjälä /* convert to pixel counts */ 7703aa18df8SVille Syrjälä vbl_start *= htotal; 7713aa18df8SVille Syrjälä vbl_end *= htotal; 7723aa18df8SVille Syrjälä vtotal *= htotal; 7733aa18df8SVille Syrjälä } 7743aa18df8SVille Syrjälä 775ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 776ad3543edSMario Kleiner if (etime) 777ad3543edSMario Kleiner *etime = ktime_get(); 778ad3543edSMario Kleiner 779ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 780ad3543edSMario Kleiner 781ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 782ad3543edSMario Kleiner 7833aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7843aa18df8SVille Syrjälä 7853aa18df8SVille Syrjälä /* 7863aa18df8SVille Syrjälä * While in vblank, position will be negative 7873aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7883aa18df8SVille Syrjälä * vblank, position will be positive counting 7893aa18df8SVille Syrjälä * up since vbl_end. 7903aa18df8SVille Syrjälä */ 7913aa18df8SVille Syrjälä if (position >= vbl_start) 7923aa18df8SVille Syrjälä position -= vbl_end; 7933aa18df8SVille Syrjälä else 7943aa18df8SVille Syrjälä position += vtotal - vbl_end; 7953aa18df8SVille Syrjälä 7967c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7973aa18df8SVille Syrjälä *vpos = position; 7983aa18df8SVille Syrjälä *hpos = 0; 7993aa18df8SVille Syrjälä } else { 8000af7e4dfSMario Kleiner *vpos = position / htotal; 8010af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8020af7e4dfSMario Kleiner } 8030af7e4dfSMario Kleiner 8040af7e4dfSMario Kleiner /* In vblank? */ 8050af7e4dfSMario Kleiner if (in_vbl) 8060af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 8070af7e4dfSMario Kleiner 8080af7e4dfSMario Kleiner return ret; 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 811f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8120af7e4dfSMario Kleiner int *max_error, 8130af7e4dfSMario Kleiner struct timeval *vblank_time, 8140af7e4dfSMario Kleiner unsigned flags) 8150af7e4dfSMario Kleiner { 8164041b853SChris Wilson struct drm_crtc *crtc; 8170af7e4dfSMario Kleiner 8187eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8194041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8200af7e4dfSMario Kleiner return -EINVAL; 8210af7e4dfSMario Kleiner } 8220af7e4dfSMario Kleiner 8230af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8244041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8254041b853SChris Wilson if (crtc == NULL) { 8264041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8274041b853SChris Wilson return -EINVAL; 8284041b853SChris Wilson } 8294041b853SChris Wilson 8304041b853SChris Wilson if (!crtc->enabled) { 8314041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8324041b853SChris Wilson return -EBUSY; 8334041b853SChris Wilson } 8340af7e4dfSMario Kleiner 8350af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8364041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8374041b853SChris Wilson vblank_time, flags, 8387da903efSVille Syrjälä crtc, 8397da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8400af7e4dfSMario Kleiner } 8410af7e4dfSMario Kleiner 84267c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 84367c347ffSJani Nikula struct drm_connector *connector) 844321a1b30SEgbert Eich { 845321a1b30SEgbert Eich enum drm_connector_status old_status; 846321a1b30SEgbert Eich 847321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 848321a1b30SEgbert Eich old_status = connector->status; 849321a1b30SEgbert Eich 850321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 85167c347ffSJani Nikula if (old_status == connector->status) 85267c347ffSJani Nikula return false; 85367c347ffSJani Nikula 85467c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 855321a1b30SEgbert Eich connector->base.id, 856321a1b30SEgbert Eich drm_get_connector_name(connector), 85767c347ffSJani Nikula drm_get_connector_status_name(old_status), 85867c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 85967c347ffSJani Nikula 86067c347ffSJani Nikula return true; 861321a1b30SEgbert Eich } 862321a1b30SEgbert Eich 8635ca58282SJesse Barnes /* 8645ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8655ca58282SJesse Barnes */ 866ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 867ac4c16c5SEgbert Eich 8685ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8695ca58282SJesse Barnes { 8705ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8715ca58282SJesse Barnes hotplug_work); 8725ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 873c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 874cd569aedSEgbert Eich struct intel_connector *intel_connector; 875cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 876cd569aedSEgbert Eich struct drm_connector *connector; 877cd569aedSEgbert Eich unsigned long irqflags; 878cd569aedSEgbert Eich bool hpd_disabled = false; 879321a1b30SEgbert Eich bool changed = false; 880142e2398SEgbert Eich u32 hpd_event_bits; 8815ca58282SJesse Barnes 88252d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 88352d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 88452d7ecedSDaniel Vetter return; 88552d7ecedSDaniel Vetter 886a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 887e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 888e67189abSJesse Barnes 889cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 890142e2398SEgbert Eich 891142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 892142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 893cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 894cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 895cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 896cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 897cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 898cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 899cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 900cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 901cd569aedSEgbert Eich drm_get_connector_name(connector)); 902cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 903cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 904cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 905cd569aedSEgbert Eich hpd_disabled = true; 906cd569aedSEgbert Eich } 907142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 908142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 909142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 910142e2398SEgbert Eich } 911cd569aedSEgbert Eich } 912cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 913cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 914cd569aedSEgbert Eich * some connectors */ 915ac4c16c5SEgbert Eich if (hpd_disabled) { 916cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 917ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 918ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 919ac4c16c5SEgbert Eich } 920cd569aedSEgbert Eich 921cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 922cd569aedSEgbert Eich 923321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 924321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 925321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 926321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 927cd569aedSEgbert Eich if (intel_encoder->hot_plug) 928cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 929321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 930321a1b30SEgbert Eich changed = true; 931321a1b30SEgbert Eich } 932321a1b30SEgbert Eich } 93340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 93440ee3381SKeith Packard 935321a1b30SEgbert Eich if (changed) 936321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9375ca58282SJesse Barnes } 9385ca58282SJesse Barnes 939d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 940f97108d1SJesse Barnes { 941f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 942b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9439270388eSDaniel Vetter u8 new_delay; 9449270388eSDaniel Vetter 945d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 946f97108d1SJesse Barnes 94773edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 94873edd18fSDaniel Vetter 94920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9509270388eSDaniel Vetter 9517648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 952b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 953b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 954f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 955f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 956f97108d1SJesse Barnes 957f97108d1SJesse Barnes /* Handle RCS change request from hw */ 958b5b72e89SMatthew Garrett if (busy_up > max_avg) { 95920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 96020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 96120e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 96220e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 963b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 96420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 96520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 96620e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 96720e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 968f97108d1SJesse Barnes } 969f97108d1SJesse Barnes 9707648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 97120e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 972f97108d1SJesse Barnes 973d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9749270388eSDaniel Vetter 975f97108d1SJesse Barnes return; 976f97108d1SJesse Barnes } 977f97108d1SJesse Barnes 978549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 979549f7365SChris Wilson struct intel_ring_buffer *ring) 980549f7365SChris Wilson { 981475553deSChris Wilson if (ring->obj == NULL) 982475553deSChris Wilson return; 983475553deSChris Wilson 984814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 9859862e600SChris Wilson 986549f7365SChris Wilson wake_up_all(&ring->irq_queue); 98710cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 988549f7365SChris Wilson } 989549f7365SChris Wilson 9904912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9913b8d8d91SJesse Barnes { 9924912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 993c6a828d3SDaniel Vetter rps.work); 994edbfdb45SPaulo Zanoni u32 pm_iir; 995dd75fdc8SChris Wilson int new_delay, adj; 9963b8d8d91SJesse Barnes 99759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 998c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 999c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 10004848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 1001edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 100259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10034912d041SBen Widawsky 100460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 100560611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 100660611c13SPaulo Zanoni 10074848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 10083b8d8d91SJesse Barnes return; 10093b8d8d91SJesse Barnes 10104fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 10117b9e0ae6SChris Wilson 1012dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 10137425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1014dd75fdc8SChris Wilson if (adj > 0) 1015dd75fdc8SChris Wilson adj *= 2; 1016dd75fdc8SChris Wilson else 1017dd75fdc8SChris Wilson adj = 1; 1018dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 10197425034aSVille Syrjälä 10207425034aSVille Syrjälä /* 10217425034aSVille Syrjälä * For better performance, jump directly 10227425034aSVille Syrjälä * to RPe if we're below it. 10237425034aSVille Syrjälä */ 1024dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 10257425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 1026dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1027dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 1028dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 1029dd75fdc8SChris Wilson else 1030dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 1031dd75fdc8SChris Wilson adj = 0; 1032dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1033dd75fdc8SChris Wilson if (adj < 0) 1034dd75fdc8SChris Wilson adj *= 2; 1035dd75fdc8SChris Wilson else 1036dd75fdc8SChris Wilson adj = -1; 1037dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 1038dd75fdc8SChris Wilson } else { /* unknown event */ 1039dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 1040dd75fdc8SChris Wilson } 10413b8d8d91SJesse Barnes 104279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 104379249636SBen Widawsky * interrupt 104479249636SBen Widawsky */ 10451272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 10461272e7b8SVille Syrjälä dev_priv->rps.min_delay, dev_priv->rps.max_delay); 1047dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 1048dd75fdc8SChris Wilson 10490a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 10500a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 10510a073b84SJesse Barnes else 10524912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 10533b8d8d91SJesse Barnes 10544fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 10553b8d8d91SJesse Barnes } 10563b8d8d91SJesse Barnes 1057e3689190SBen Widawsky 1058e3689190SBen Widawsky /** 1059e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1060e3689190SBen Widawsky * occurred. 1061e3689190SBen Widawsky * @work: workqueue struct 1062e3689190SBen Widawsky * 1063e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1064e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1065e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1066e3689190SBen Widawsky */ 1067e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1068e3689190SBen Widawsky { 1069e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 1070a4da4fa4SDaniel Vetter l3_parity.error_work); 1071e3689190SBen Widawsky u32 error_status, row, bank, subbank; 107235a85ac6SBen Widawsky char *parity_event[6]; 1073e3689190SBen Widawsky uint32_t misccpctl; 1074e3689190SBen Widawsky unsigned long flags; 107535a85ac6SBen Widawsky uint8_t slice = 0; 1076e3689190SBen Widawsky 1077e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1078e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1079e3689190SBen Widawsky * any time we access those registers. 1080e3689190SBen Widawsky */ 1081e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1082e3689190SBen Widawsky 108335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 108435a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 108535a85ac6SBen Widawsky goto out; 108635a85ac6SBen Widawsky 1087e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1088e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1089e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1090e3689190SBen Widawsky 109135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 109235a85ac6SBen Widawsky u32 reg; 109335a85ac6SBen Widawsky 109435a85ac6SBen Widawsky slice--; 109535a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 109635a85ac6SBen Widawsky break; 109735a85ac6SBen Widawsky 109835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 109935a85ac6SBen Widawsky 110035a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 110135a85ac6SBen Widawsky 110235a85ac6SBen Widawsky error_status = I915_READ(reg); 1103e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1104e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1105e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1106e3689190SBen Widawsky 110735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 110835a85ac6SBen Widawsky POSTING_READ(reg); 1109e3689190SBen Widawsky 1110cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1111e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1112e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1113e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 111435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 111535a85ac6SBen Widawsky parity_event[5] = NULL; 1116e3689190SBen Widawsky 11175bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1118e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1119e3689190SBen Widawsky 112035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 112135a85ac6SBen Widawsky slice, row, bank, subbank); 1122e3689190SBen Widawsky 112335a85ac6SBen Widawsky kfree(parity_event[4]); 1124e3689190SBen Widawsky kfree(parity_event[3]); 1125e3689190SBen Widawsky kfree(parity_event[2]); 1126e3689190SBen Widawsky kfree(parity_event[1]); 1127e3689190SBen Widawsky } 1128e3689190SBen Widawsky 112935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 113035a85ac6SBen Widawsky 113135a85ac6SBen Widawsky out: 113235a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 113335a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 113435a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 113535a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 113635a85ac6SBen Widawsky 113735a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 113835a85ac6SBen Widawsky } 113935a85ac6SBen Widawsky 114035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1141e3689190SBen Widawsky { 1142e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1143e3689190SBen Widawsky 1144040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1145e3689190SBen Widawsky return; 1146e3689190SBen Widawsky 1147d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 114835a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1149d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1150e3689190SBen Widawsky 115135a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 115235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 115335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 115435a85ac6SBen Widawsky 115535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 115635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 115735a85ac6SBen Widawsky 1158a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1159e3689190SBen Widawsky } 1160e3689190SBen Widawsky 1161f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1162f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1163f1af8fc1SPaulo Zanoni u32 gt_iir) 1164f1af8fc1SPaulo Zanoni { 1165f1af8fc1SPaulo Zanoni if (gt_iir & 1166f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1167f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1168f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1169f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1170f1af8fc1SPaulo Zanoni } 1171f1af8fc1SPaulo Zanoni 1172e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1173e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1174e7b4c6b1SDaniel Vetter u32 gt_iir) 1175e7b4c6b1SDaniel Vetter { 1176e7b4c6b1SDaniel Vetter 1177cc609d5dSBen Widawsky if (gt_iir & 1178cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1179e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1180cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1181e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1182cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1183e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1184e7b4c6b1SDaniel Vetter 1185cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1186cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1187cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1188e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1189e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1190e7b4c6b1SDaniel Vetter } 1191e3689190SBen Widawsky 119235a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 119335a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1194e7b4c6b1SDaniel Vetter } 1195e7b4c6b1SDaniel Vetter 1196abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1197abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1198abd58f01SBen Widawsky u32 master_ctl) 1199abd58f01SBen Widawsky { 1200abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1201abd58f01SBen Widawsky uint32_t tmp = 0; 1202abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1203abd58f01SBen Widawsky 1204abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1205abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1206abd58f01SBen Widawsky if (tmp) { 1207abd58f01SBen Widawsky ret = IRQ_HANDLED; 1208abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1209abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1210abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1211abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1212abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1213abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1214abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1215abd58f01SBen Widawsky } else 1216abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1217abd58f01SBen Widawsky } 1218abd58f01SBen Widawsky 1219abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VCS1_IRQ) { 1220abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1221abd58f01SBen Widawsky if (tmp) { 1222abd58f01SBen Widawsky ret = IRQ_HANDLED; 1223abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1224abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1225abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 1226abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1227abd58f01SBen Widawsky } else 1228abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1229abd58f01SBen Widawsky } 1230abd58f01SBen Widawsky 1231abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1232abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1233abd58f01SBen Widawsky if (tmp) { 1234abd58f01SBen Widawsky ret = IRQ_HANDLED; 1235abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1236abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1237abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1238abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1239abd58f01SBen Widawsky } else 1240abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1241abd58f01SBen Widawsky } 1242abd58f01SBen Widawsky 1243abd58f01SBen Widawsky return ret; 1244abd58f01SBen Widawsky } 1245abd58f01SBen Widawsky 1246b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1247b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1248b543fb04SEgbert Eich 124910a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1250b543fb04SEgbert Eich u32 hotplug_trigger, 1251b543fb04SEgbert Eich const u32 *hpd) 1252b543fb04SEgbert Eich { 1253b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1254b543fb04SEgbert Eich int i; 125510a504deSDaniel Vetter bool storm_detected = false; 1256b543fb04SEgbert Eich 125791d131d2SDaniel Vetter if (!hotplug_trigger) 125891d131d2SDaniel Vetter return; 125991d131d2SDaniel Vetter 1260b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1261b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1262821450c6SEgbert Eich 12633432087eSChris Wilson WARN_ONCE(hpd[i] & hotplug_trigger && 12648b5565b8SChris Wilson dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED, 1265cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1266cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1267b8f102e8SEgbert Eich 1268b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1269b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1270b543fb04SEgbert Eich continue; 1271b543fb04SEgbert Eich 1272bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1273b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1274b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1275b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1276b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1277b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1278b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1279b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1280b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1281142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1282b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 128310a504deSDaniel Vetter storm_detected = true; 1284b543fb04SEgbert Eich } else { 1285b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1286b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1287b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1288b543fb04SEgbert Eich } 1289b543fb04SEgbert Eich } 1290b543fb04SEgbert Eich 129110a504deSDaniel Vetter if (storm_detected) 129210a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1293b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12945876fa0dSDaniel Vetter 1295645416f5SDaniel Vetter /* 1296645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1297645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1298645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1299645416f5SDaniel Vetter * deadlock. 1300645416f5SDaniel Vetter */ 1301645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1302b543fb04SEgbert Eich } 1303b543fb04SEgbert Eich 1304515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1305515ac2bbSDaniel Vetter { 130628c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 130728c70f16SDaniel Vetter 130828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1309515ac2bbSDaniel Vetter } 1310515ac2bbSDaniel Vetter 1311ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1312ce99c256SDaniel Vetter { 13139ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 13149ee32feaSDaniel Vetter 13159ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1316ce99c256SDaniel Vetter } 1317ce99c256SDaniel Vetter 13188bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1319277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1320eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1321eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13228bc5e955SDaniel Vetter uint32_t crc4) 13238bf1e9f1SShuang He { 13248bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13258bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13268bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1327ac2300d4SDamien Lespiau int head, tail; 1328b2c88f5bSDamien Lespiau 1329d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1330d538bbdfSDamien Lespiau 13310c912c79SDamien Lespiau if (!pipe_crc->entries) { 1332d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 13330c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 13340c912c79SDamien Lespiau return; 13350c912c79SDamien Lespiau } 13360c912c79SDamien Lespiau 1337d538bbdfSDamien Lespiau head = pipe_crc->head; 1338d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1339b2c88f5bSDamien Lespiau 1340b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1341d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1342b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1343b2c88f5bSDamien Lespiau return; 1344b2c88f5bSDamien Lespiau } 1345b2c88f5bSDamien Lespiau 1346b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 13478bf1e9f1SShuang He 13488bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1349eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1350eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1351eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1352eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1353eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1354b2c88f5bSDamien Lespiau 1355b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1356d538bbdfSDamien Lespiau pipe_crc->head = head; 1357d538bbdfSDamien Lespiau 1358d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 135907144428SDamien Lespiau 136007144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 13618bf1e9f1SShuang He } 1362277de95eSDaniel Vetter #else 1363277de95eSDaniel Vetter static inline void 1364277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1365277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1366277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1367277de95eSDaniel Vetter uint32_t crc4) {} 1368277de95eSDaniel Vetter #endif 1369eba94eb9SDaniel Vetter 1370277de95eSDaniel Vetter 1371277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13725a69b89fSDaniel Vetter { 13735a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13745a69b89fSDaniel Vetter 1375277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13765a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13775a69b89fSDaniel Vetter 0, 0, 0, 0); 13785a69b89fSDaniel Vetter } 13795a69b89fSDaniel Vetter 1380277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1381eba94eb9SDaniel Vetter { 1382eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1383eba94eb9SDaniel Vetter 1384277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1385eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1386eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1387eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1388eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13898bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1390eba94eb9SDaniel Vetter } 13915b3a856bSDaniel Vetter 1392277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13935b3a856bSDaniel Vetter { 13945b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13950b5c5ed0SDaniel Vetter uint32_t res1, res2; 13960b5c5ed0SDaniel Vetter 13970b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 13980b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13990b5c5ed0SDaniel Vetter else 14000b5c5ed0SDaniel Vetter res1 = 0; 14010b5c5ed0SDaniel Vetter 14020b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 14030b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 14040b5c5ed0SDaniel Vetter else 14050b5c5ed0SDaniel Vetter res2 = 0; 14065b3a856bSDaniel Vetter 1407277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14080b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 14090b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 14100b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 14110b5c5ed0SDaniel Vetter res1, res2); 14125b3a856bSDaniel Vetter } 14138bf1e9f1SShuang He 14141403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 14151403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 14161403c0d4SPaulo Zanoni * the work queue. */ 14171403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1418baf02a1fSBen Widawsky { 141941a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 142059cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 14214848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 14224d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 142359cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14242adbee62SDaniel Vetter 14252adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 142641a05a3aSDaniel Vetter } 1427baf02a1fSBen Widawsky 14281403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 142912638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 143012638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 143112638c57SBen Widawsky 143212638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 143312638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 143412638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 143512638c57SBen Widawsky } 143612638c57SBen Widawsky } 14371403c0d4SPaulo Zanoni } 1438baf02a1fSBen Widawsky 1439ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 14407e231dbeSJesse Barnes { 14417e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 14427e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14437e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 14447e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 14457e231dbeSJesse Barnes unsigned long irqflags; 14467e231dbeSJesse Barnes int pipe; 14477e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 14487e231dbeSJesse Barnes 14497e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 14507e231dbeSJesse Barnes 14517e231dbeSJesse Barnes while (true) { 14527e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 14537e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 14547e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 14557e231dbeSJesse Barnes 14567e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 14577e231dbeSJesse Barnes goto out; 14587e231dbeSJesse Barnes 14597e231dbeSJesse Barnes ret = IRQ_HANDLED; 14607e231dbeSJesse Barnes 1461e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 14627e231dbeSJesse Barnes 14637e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14647e231dbeSJesse Barnes for_each_pipe(pipe) { 14657e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 14667e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 14677e231dbeSJesse Barnes 14687e231dbeSJesse Barnes /* 14697e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 14707e231dbeSJesse Barnes */ 14717e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 14727e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14737e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 14747e231dbeSJesse Barnes pipe_name(pipe)); 14757e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 14767e231dbeSJesse Barnes } 14777e231dbeSJesse Barnes } 14787e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14797e231dbeSJesse Barnes 148031acc7f5SJesse Barnes for_each_pipe(pipe) { 14817b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 148231acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 148331acc7f5SJesse Barnes 148431acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 148531acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 148631acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 148731acc7f5SJesse Barnes } 14884356d586SDaniel Vetter 14894356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1490277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 149131acc7f5SJesse Barnes } 149231acc7f5SJesse Barnes 14937e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 14947e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 14957e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1496b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 14977e231dbeSJesse Barnes 14987e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 14997e231dbeSJesse Barnes hotplug_status); 150091d131d2SDaniel Vetter 150110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 150291d131d2SDaniel Vetter 15034aeebd74SDaniel Vetter if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 15044aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 15054aeebd74SDaniel Vetter 15067e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15077e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 15087e231dbeSJesse Barnes } 15097e231dbeSJesse Barnes 1510515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1511515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 15127e231dbeSJesse Barnes 151360611c13SPaulo Zanoni if (pm_iir) 1514d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 15157e231dbeSJesse Barnes 15167e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 15177e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 15187e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 15197e231dbeSJesse Barnes } 15207e231dbeSJesse Barnes 15217e231dbeSJesse Barnes out: 15227e231dbeSJesse Barnes return ret; 15237e231dbeSJesse Barnes } 15247e231dbeSJesse Barnes 152523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1526776ad806SJesse Barnes { 1527776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15289db4a9c7SJesse Barnes int pipe; 1529b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1530776ad806SJesse Barnes 153110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 153291d131d2SDaniel Vetter 1533cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1534cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1535776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1536cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1537cfc33bf7SVille Syrjälä port_name(port)); 1538cfc33bf7SVille Syrjälä } 1539776ad806SJesse Barnes 1540ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1541ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1542ce99c256SDaniel Vetter 1543776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1544515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1545776ad806SJesse Barnes 1546776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1547776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1548776ad806SJesse Barnes 1549776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1550776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1551776ad806SJesse Barnes 1552776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1553776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1554776ad806SJesse Barnes 15559db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 15569db4a9c7SJesse Barnes for_each_pipe(pipe) 15579db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 15589db4a9c7SJesse Barnes pipe_name(pipe), 15599db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1560776ad806SJesse Barnes 1561776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1562776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1563776ad806SJesse Barnes 1564776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1565776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1566776ad806SJesse Barnes 1567776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 15688664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 15698664281bSPaulo Zanoni false)) 15708664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 15718664281bSPaulo Zanoni 15728664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 15738664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 15748664281bSPaulo Zanoni false)) 15758664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 15768664281bSPaulo Zanoni } 15778664281bSPaulo Zanoni 15788664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 15798664281bSPaulo Zanoni { 15808664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 15818664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 15825a69b89fSDaniel Vetter enum pipe pipe; 15838664281bSPaulo Zanoni 1584de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1585de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1586de032bf4SPaulo Zanoni 15875a69b89fSDaniel Vetter for_each_pipe(pipe) { 15885a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 15895a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 15905a69b89fSDaniel Vetter false)) 15915a69b89fSDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 15925a69b89fSDaniel Vetter pipe_name(pipe)); 15935a69b89fSDaniel Vetter } 15948664281bSPaulo Zanoni 15955a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 15965a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1597277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 15985a69b89fSDaniel Vetter else 1599277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 16005a69b89fSDaniel Vetter } 16015a69b89fSDaniel Vetter } 16028bf1e9f1SShuang He 16038664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 16048664281bSPaulo Zanoni } 16058664281bSPaulo Zanoni 16068664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 16078664281bSPaulo Zanoni { 16088664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 16098664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 16108664281bSPaulo Zanoni 1611de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1612de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1613de032bf4SPaulo Zanoni 16148664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 16158664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 16168664281bSPaulo Zanoni false)) 16178664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 16188664281bSPaulo Zanoni 16198664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 16208664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 16218664281bSPaulo Zanoni false)) 16228664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 16238664281bSPaulo Zanoni 16248664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 16258664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 16268664281bSPaulo Zanoni false)) 16278664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 16288664281bSPaulo Zanoni 16298664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1630776ad806SJesse Barnes } 1631776ad806SJesse Barnes 163223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 163323e81d69SAdam Jackson { 163423e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 163523e81d69SAdam Jackson int pipe; 1636b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 163723e81d69SAdam Jackson 163810a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 163991d131d2SDaniel Vetter 1640cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1641cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 164223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1643cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1644cfc33bf7SVille Syrjälä port_name(port)); 1645cfc33bf7SVille Syrjälä } 164623e81d69SAdam Jackson 164723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1648ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 164923e81d69SAdam Jackson 165023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1651515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 165223e81d69SAdam Jackson 165323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 165423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 165523e81d69SAdam Jackson 165623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 165723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 165823e81d69SAdam Jackson 165923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 166023e81d69SAdam Jackson for_each_pipe(pipe) 166123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 166223e81d69SAdam Jackson pipe_name(pipe), 166323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 16648664281bSPaulo Zanoni 16658664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 16668664281bSPaulo Zanoni cpt_serr_int_handler(dev); 166723e81d69SAdam Jackson } 166823e81d69SAdam Jackson 1669c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1670c008bc6eSPaulo Zanoni { 1671c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 167240da17c2SDaniel Vetter enum pipe pipe; 1673c008bc6eSPaulo Zanoni 1674c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1675c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1676c008bc6eSPaulo Zanoni 1677c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1678c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1679c008bc6eSPaulo Zanoni 1680c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1681c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1682c008bc6eSPaulo Zanoni 168340da17c2SDaniel Vetter for_each_pipe(pipe) { 168440da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 168540da17c2SDaniel Vetter drm_handle_vblank(dev, pipe); 1686c008bc6eSPaulo Zanoni 168740da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 168840da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 168940da17c2SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 169040da17c2SDaniel Vetter pipe_name(pipe)); 1691c008bc6eSPaulo Zanoni 169240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 169340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16945b3a856bSDaniel Vetter 169540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 169640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 169740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 169840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1699c008bc6eSPaulo Zanoni } 1700c008bc6eSPaulo Zanoni } 1701c008bc6eSPaulo Zanoni 1702c008bc6eSPaulo Zanoni /* check event from PCH */ 1703c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1704c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1705c008bc6eSPaulo Zanoni 1706c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1707c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1708c008bc6eSPaulo Zanoni else 1709c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1710c008bc6eSPaulo Zanoni 1711c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1712c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1713c008bc6eSPaulo Zanoni } 1714c008bc6eSPaulo Zanoni 1715c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1716c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1717c008bc6eSPaulo Zanoni } 1718c008bc6eSPaulo Zanoni 17199719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 17209719fb98SPaulo Zanoni { 17219719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17223b6c42e8SDaniel Vetter enum pipe i; 17239719fb98SPaulo Zanoni 17249719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 17259719fb98SPaulo Zanoni ivb_err_int_handler(dev); 17269719fb98SPaulo Zanoni 17279719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 17289719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 17299719fb98SPaulo Zanoni 17309719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 17319719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 17329719fb98SPaulo Zanoni 17333b6c42e8SDaniel Vetter for_each_pipe(i) { 173440da17c2SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(i))) 17359719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 173640da17c2SDaniel Vetter 173740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 173840da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) { 17399719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 17409719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 17419719fb98SPaulo Zanoni } 17429719fb98SPaulo Zanoni } 17439719fb98SPaulo Zanoni 17449719fb98SPaulo Zanoni /* check event from PCH */ 17459719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 17469719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 17479719fb98SPaulo Zanoni 17489719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 17499719fb98SPaulo Zanoni 17509719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 17519719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 17529719fb98SPaulo Zanoni } 17539719fb98SPaulo Zanoni } 17549719fb98SPaulo Zanoni 1755f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1756b1f14ad0SJesse Barnes { 1757b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1758b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1759f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 17600e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1761b1f14ad0SJesse Barnes 1762b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1763b1f14ad0SJesse Barnes 17648664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 17658664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1766907b28c5SChris Wilson intel_uncore_check_errors(dev); 17678664281bSPaulo Zanoni 1768b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1769b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1770b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 177123a78516SPaulo Zanoni POSTING_READ(DEIER); 17720e43406bSChris Wilson 177344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 177444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 177544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 177644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 177744498aeaSPaulo Zanoni * due to its back queue). */ 1778ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 177944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 178044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 178144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1782ab5c608bSBen Widawsky } 178344498aeaSPaulo Zanoni 17840e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 17850e43406bSChris Wilson if (gt_iir) { 1786d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 17870e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1788d8fc8a47SPaulo Zanoni else 1789d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 17900e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 17910e43406bSChris Wilson ret = IRQ_HANDLED; 17920e43406bSChris Wilson } 1793b1f14ad0SJesse Barnes 1794b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 17950e43406bSChris Wilson if (de_iir) { 1796f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 17979719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1798f1af8fc1SPaulo Zanoni else 1799f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 18000e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 18010e43406bSChris Wilson ret = IRQ_HANDLED; 18020e43406bSChris Wilson } 18030e43406bSChris Wilson 1804f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1805f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 18060e43406bSChris Wilson if (pm_iir) { 1807d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1808b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 18090e43406bSChris Wilson ret = IRQ_HANDLED; 18100e43406bSChris Wilson } 1811f1af8fc1SPaulo Zanoni } 1812b1f14ad0SJesse Barnes 1813b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1814b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1815ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 181644498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 181744498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1818ab5c608bSBen Widawsky } 1819b1f14ad0SJesse Barnes 1820b1f14ad0SJesse Barnes return ret; 1821b1f14ad0SJesse Barnes } 1822b1f14ad0SJesse Barnes 1823abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1824abd58f01SBen Widawsky { 1825abd58f01SBen Widawsky struct drm_device *dev = arg; 1826abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1827abd58f01SBen Widawsky u32 master_ctl; 1828abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1829abd58f01SBen Widawsky uint32_t tmp = 0; 1830c42664ccSDaniel Vetter enum pipe pipe; 1831abd58f01SBen Widawsky 1832abd58f01SBen Widawsky atomic_inc(&dev_priv->irq_received); 1833abd58f01SBen Widawsky 1834abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 1835abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 1836abd58f01SBen Widawsky if (!master_ctl) 1837abd58f01SBen Widawsky return IRQ_NONE; 1838abd58f01SBen Widawsky 1839abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 1840abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1841abd58f01SBen Widawsky 1842abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1843abd58f01SBen Widawsky 1844abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 1845abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 1846abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 1847abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 1848abd58f01SBen Widawsky else if (tmp) 1849abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 1850abd58f01SBen Widawsky else 1851abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 1852abd58f01SBen Widawsky 1853abd58f01SBen Widawsky if (tmp) { 1854abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 1855abd58f01SBen Widawsky ret = IRQ_HANDLED; 1856abd58f01SBen Widawsky } 1857abd58f01SBen Widawsky } 1858abd58f01SBen Widawsky 18596d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 18606d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 18616d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 18626d766f02SDaniel Vetter dp_aux_irq_handler(dev); 18636d766f02SDaniel Vetter else if (tmp) 18646d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 18656d766f02SDaniel Vetter else 18666d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 18676d766f02SDaniel Vetter 18686d766f02SDaniel Vetter if (tmp) { 18696d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 18706d766f02SDaniel Vetter ret = IRQ_HANDLED; 18716d766f02SDaniel Vetter } 18726d766f02SDaniel Vetter } 18736d766f02SDaniel Vetter 1874abd58f01SBen Widawsky for_each_pipe(pipe) { 1875abd58f01SBen Widawsky uint32_t pipe_iir; 1876abd58f01SBen Widawsky 1877c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 1878c42664ccSDaniel Vetter continue; 1879c42664ccSDaniel Vetter 1880abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 1881abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 1882abd58f01SBen Widawsky drm_handle_vblank(dev, pipe); 1883abd58f01SBen Widawsky 1884abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_FLIP_DONE) { 1885abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 1886abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 1887abd58f01SBen Widawsky } 1888abd58f01SBen Widawsky 18890fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 18900fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 18910fbe7870SDaniel Vetter 189238d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 189338d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 189438d83c96SDaniel Vetter false)) 189538d83c96SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 189638d83c96SDaniel Vetter pipe_name(pipe)); 189738d83c96SDaniel Vetter } 189838d83c96SDaniel Vetter 189930100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 190030100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 190130100f2bSDaniel Vetter pipe_name(pipe), 190230100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 190330100f2bSDaniel Vetter } 1904abd58f01SBen Widawsky 1905abd58f01SBen Widawsky if (pipe_iir) { 1906abd58f01SBen Widawsky ret = IRQ_HANDLED; 1907abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 1908c42664ccSDaniel Vetter } else 1909abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 1910abd58f01SBen Widawsky } 1911abd58f01SBen Widawsky 191292d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 191392d03a80SDaniel Vetter /* 191492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 191592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 191692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 191792d03a80SDaniel Vetter */ 191892d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 191992d03a80SDaniel Vetter 192092d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 192192d03a80SDaniel Vetter 192292d03a80SDaniel Vetter if (pch_iir) { 192392d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 192492d03a80SDaniel Vetter ret = IRQ_HANDLED; 192592d03a80SDaniel Vetter } 192692d03a80SDaniel Vetter } 192792d03a80SDaniel Vetter 1928abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 1929abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1930abd58f01SBen Widawsky 1931abd58f01SBen Widawsky return ret; 1932abd58f01SBen Widawsky } 1933abd58f01SBen Widawsky 193417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 193517e1df07SDaniel Vetter bool reset_completed) 193617e1df07SDaniel Vetter { 193717e1df07SDaniel Vetter struct intel_ring_buffer *ring; 193817e1df07SDaniel Vetter int i; 193917e1df07SDaniel Vetter 194017e1df07SDaniel Vetter /* 194117e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 194217e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 194317e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 194417e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 194517e1df07SDaniel Vetter */ 194617e1df07SDaniel Vetter 194717e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 194817e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 194917e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 195017e1df07SDaniel Vetter 195117e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 195217e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 195317e1df07SDaniel Vetter 195417e1df07SDaniel Vetter /* 195517e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 195617e1df07SDaniel Vetter * reset state is cleared. 195717e1df07SDaniel Vetter */ 195817e1df07SDaniel Vetter if (reset_completed) 195917e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 196017e1df07SDaniel Vetter } 196117e1df07SDaniel Vetter 19628a905236SJesse Barnes /** 19638a905236SJesse Barnes * i915_error_work_func - do process context error handling work 19648a905236SJesse Barnes * @work: work struct 19658a905236SJesse Barnes * 19668a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 19678a905236SJesse Barnes * was detected. 19688a905236SJesse Barnes */ 19698a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 19708a905236SJesse Barnes { 19711f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 19721f83fee0SDaniel Vetter work); 19731f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 19741f83fee0SDaniel Vetter gpu_error); 19758a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1976cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1977cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1978cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 197917e1df07SDaniel Vetter int ret; 19808a905236SJesse Barnes 19815bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 19828a905236SJesse Barnes 19837db0ba24SDaniel Vetter /* 19847db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 19857db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 19867db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 19877db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 19887db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 19897db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 19907db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 19917db0ba24SDaniel Vetter * work we don't need to worry about any other races. 19927db0ba24SDaniel Vetter */ 19937db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 199444d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 19955bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 19967db0ba24SDaniel Vetter reset_event); 19971f83fee0SDaniel Vetter 199817e1df07SDaniel Vetter /* 199917e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 200017e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 200117e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 200217e1df07SDaniel Vetter * deadlocks with the reset work. 200317e1df07SDaniel Vetter */ 2004f69061beSDaniel Vetter ret = i915_reset(dev); 2005f69061beSDaniel Vetter 200617e1df07SDaniel Vetter intel_display_handle_reset(dev); 200717e1df07SDaniel Vetter 2008f69061beSDaniel Vetter if (ret == 0) { 2009f69061beSDaniel Vetter /* 2010f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2011f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2012f69061beSDaniel Vetter * complete. 2013f69061beSDaniel Vetter * 2014f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2015f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2016f69061beSDaniel Vetter * updates before 2017f69061beSDaniel Vetter * the counter increment. 2018f69061beSDaniel Vetter */ 2019f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2020f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2021f69061beSDaniel Vetter 20225bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2023f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 20241f83fee0SDaniel Vetter } else { 20252ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2026f316a42cSBen Gamari } 20271f83fee0SDaniel Vetter 202817e1df07SDaniel Vetter /* 202917e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 203017e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 203117e1df07SDaniel Vetter */ 203217e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2033f316a42cSBen Gamari } 20348a905236SJesse Barnes } 20358a905236SJesse Barnes 203635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2037c0e09200SDave Airlie { 20388a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2039bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 204063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2041050ee91fSBen Widawsky int pipe, i; 204263eeaf38SJesse Barnes 204335aed2e6SChris Wilson if (!eir) 204435aed2e6SChris Wilson return; 204563eeaf38SJesse Barnes 2046a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 20478a905236SJesse Barnes 2048bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2049bd9854f9SBen Widawsky 20508a905236SJesse Barnes if (IS_G4X(dev)) { 20518a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 20528a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 20538a905236SJesse Barnes 2054a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2055a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2056050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2057050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2058a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2059a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 20608a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20613143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 20628a905236SJesse Barnes } 20638a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 20648a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2065a70491ccSJoe Perches pr_err("page table error\n"); 2066a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 20678a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20683143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 20698a905236SJesse Barnes } 20708a905236SJesse Barnes } 20718a905236SJesse Barnes 2072a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 207363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 207463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2075a70491ccSJoe Perches pr_err("page table error\n"); 2076a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 207763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20783143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 207963eeaf38SJesse Barnes } 20808a905236SJesse Barnes } 20818a905236SJesse Barnes 208263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2083a70491ccSJoe Perches pr_err("memory refresh error:\n"); 20849db4a9c7SJesse Barnes for_each_pipe(pipe) 2085a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 20869db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 208763eeaf38SJesse Barnes /* pipestat has already been acked */ 208863eeaf38SJesse Barnes } 208963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2090a70491ccSJoe Perches pr_err("instruction error\n"); 2091a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2092050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2093050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2094a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 209563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 209663eeaf38SJesse Barnes 2097a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2098a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2099a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 210063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 21013143a2bfSChris Wilson POSTING_READ(IPEIR); 210263eeaf38SJesse Barnes } else { 210363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 210463eeaf38SJesse Barnes 2105a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2106a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2107a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2108a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 210963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 21103143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 211163eeaf38SJesse Barnes } 211263eeaf38SJesse Barnes } 211363eeaf38SJesse Barnes 211463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 21153143a2bfSChris Wilson POSTING_READ(EIR); 211663eeaf38SJesse Barnes eir = I915_READ(EIR); 211763eeaf38SJesse Barnes if (eir) { 211863eeaf38SJesse Barnes /* 211963eeaf38SJesse Barnes * some errors might have become stuck, 212063eeaf38SJesse Barnes * mask them. 212163eeaf38SJesse Barnes */ 212263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 212363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 212463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 212563eeaf38SJesse Barnes } 212635aed2e6SChris Wilson } 212735aed2e6SChris Wilson 212835aed2e6SChris Wilson /** 212935aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 213035aed2e6SChris Wilson * @dev: drm device 213135aed2e6SChris Wilson * 213235aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 213335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 213435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 213535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 213635aed2e6SChris Wilson * of a ring dump etc.). 213735aed2e6SChris Wilson */ 2138527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 213935aed2e6SChris Wilson { 214035aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 214135aed2e6SChris Wilson 214235aed2e6SChris Wilson i915_capture_error_state(dev); 214335aed2e6SChris Wilson i915_report_and_clear_eir(dev); 21448a905236SJesse Barnes 2145ba1234d1SBen Gamari if (wedged) { 2146f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2147f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2148ba1234d1SBen Gamari 214911ed50ecSBen Gamari /* 215017e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 215117e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 215217e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 215317e1df07SDaniel Vetter * processes will see a reset in progress and back off, 215417e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 215517e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 215617e1df07SDaniel Vetter * that the reset work needs to acquire. 215717e1df07SDaniel Vetter * 215817e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 215917e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 216017e1df07SDaniel Vetter * counter atomic_t. 216111ed50ecSBen Gamari */ 216217e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 216311ed50ecSBen Gamari } 216411ed50ecSBen Gamari 2165122f46baSDaniel Vetter /* 2166122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2167122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2168122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2169122f46baSDaniel Vetter * code will deadlock. 2170122f46baSDaniel Vetter */ 2171122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 21728a905236SJesse Barnes } 21738a905236SJesse Barnes 217421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 21754e5359cdSSimon Farnsworth { 21764e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 21774e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 21784e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 217905394f39SChris Wilson struct drm_i915_gem_object *obj; 21804e5359cdSSimon Farnsworth struct intel_unpin_work *work; 21814e5359cdSSimon Farnsworth unsigned long flags; 21824e5359cdSSimon Farnsworth bool stall_detected; 21834e5359cdSSimon Farnsworth 21844e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 21854e5359cdSSimon Farnsworth if (intel_crtc == NULL) 21864e5359cdSSimon Farnsworth return; 21874e5359cdSSimon Farnsworth 21884e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 21894e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 21904e5359cdSSimon Farnsworth 2191e7d841caSChris Wilson if (work == NULL || 2192e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2193e7d841caSChris Wilson !work->enable_stall_check) { 21944e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 21954e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21964e5359cdSSimon Farnsworth return; 21974e5359cdSSimon Farnsworth } 21984e5359cdSSimon Farnsworth 21994e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 220005394f39SChris Wilson obj = work->pending_flip_obj; 2201a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 22029db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2203446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2204f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 22054e5359cdSSimon Farnsworth } else { 22069db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2207f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 220801f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 22094e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 22104e5359cdSSimon Farnsworth } 22114e5359cdSSimon Farnsworth 22124e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 22134e5359cdSSimon Farnsworth 22144e5359cdSSimon Farnsworth if (stall_detected) { 22154e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 22164e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 22174e5359cdSSimon Farnsworth } 22184e5359cdSSimon Farnsworth } 22194e5359cdSSimon Farnsworth 222042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 222142f52ef8SKeith Packard * we use as a pipe index 222242f52ef8SKeith Packard */ 2223f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 22240a3e67a4SJesse Barnes { 22250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2226e9d21d7fSKeith Packard unsigned long irqflags; 222771e0ffa5SJesse Barnes 22285eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 222971e0ffa5SJesse Barnes return -EINVAL; 22300a3e67a4SJesse Barnes 22311ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2232f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 22337c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22347c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22350a3e67a4SJesse Barnes else 22367c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22377c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 22388692d00eSChris Wilson 22398692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 22408692d00eSChris Wilson if (dev_priv->info->gen == 3) 22416b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 22421ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22438692d00eSChris Wilson 22440a3e67a4SJesse Barnes return 0; 22450a3e67a4SJesse Barnes } 22460a3e67a4SJesse Barnes 2247f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2248f796cf8fSJesse Barnes { 2249f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2250f796cf8fSJesse Barnes unsigned long irqflags; 2251b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 225240da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2253f796cf8fSJesse Barnes 2254f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2255f796cf8fSJesse Barnes return -EINVAL; 2256f796cf8fSJesse Barnes 2257f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2258b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2259b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2260b1f14ad0SJesse Barnes 2261b1f14ad0SJesse Barnes return 0; 2262b1f14ad0SJesse Barnes } 2263b1f14ad0SJesse Barnes 22647e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 22657e231dbeSJesse Barnes { 22667e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22677e231dbeSJesse Barnes unsigned long irqflags; 226831acc7f5SJesse Barnes u32 imr; 22697e231dbeSJesse Barnes 22707e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 22717e231dbeSJesse Barnes return -EINVAL; 22727e231dbeSJesse Barnes 22737e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22747e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 22753b6c42e8SDaniel Vetter if (pipe == PIPE_A) 22767e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 227731acc7f5SJesse Barnes else 22787e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22797e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 228031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 228131acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22827e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22837e231dbeSJesse Barnes 22847e231dbeSJesse Barnes return 0; 22857e231dbeSJesse Barnes } 22867e231dbeSJesse Barnes 2287abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2288abd58f01SBen Widawsky { 2289abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2290abd58f01SBen Widawsky unsigned long irqflags; 2291abd58f01SBen Widawsky 2292abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2293abd58f01SBen Widawsky return -EINVAL; 2294abd58f01SBen Widawsky 2295abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22967167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 22977167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2298abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2299abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2300abd58f01SBen Widawsky return 0; 2301abd58f01SBen Widawsky } 2302abd58f01SBen Widawsky 230342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 230442f52ef8SKeith Packard * we use as a pipe index 230542f52ef8SKeith Packard */ 2306f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 23070a3e67a4SJesse Barnes { 23080a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2309e9d21d7fSKeith Packard unsigned long irqflags; 23100a3e67a4SJesse Barnes 23111ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23128692d00eSChris Wilson if (dev_priv->info->gen == 3) 23136b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 23148692d00eSChris Wilson 23157c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 23167c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 23177c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 23181ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23190a3e67a4SJesse Barnes } 23200a3e67a4SJesse Barnes 2321f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2322f796cf8fSJesse Barnes { 2323f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2324f796cf8fSJesse Barnes unsigned long irqflags; 2325b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 232640da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2327f796cf8fSJesse Barnes 2328f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2329b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2330b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2331b1f14ad0SJesse Barnes } 2332b1f14ad0SJesse Barnes 23337e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 23347e231dbeSJesse Barnes { 23357e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23367e231dbeSJesse Barnes unsigned long irqflags; 233731acc7f5SJesse Barnes u32 imr; 23387e231dbeSJesse Barnes 23397e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 234031acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 234131acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 23427e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 23433b6c42e8SDaniel Vetter if (pipe == PIPE_A) 23447e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 234531acc7f5SJesse Barnes else 23467e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23477e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 23487e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23497e231dbeSJesse Barnes } 23507e231dbeSJesse Barnes 2351abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2352abd58f01SBen Widawsky { 2353abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2354abd58f01SBen Widawsky unsigned long irqflags; 2355abd58f01SBen Widawsky 2356abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2357abd58f01SBen Widawsky return; 2358abd58f01SBen Widawsky 2359abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23607167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 23617167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2362abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2363abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2364abd58f01SBen Widawsky } 2365abd58f01SBen Widawsky 2366893eead0SChris Wilson static u32 2367893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2368852835f3SZou Nan hai { 2369893eead0SChris Wilson return list_entry(ring->request_list.prev, 2370893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2371893eead0SChris Wilson } 2372893eead0SChris Wilson 23739107e9d2SChris Wilson static bool 23749107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2375893eead0SChris Wilson { 23769107e9d2SChris Wilson return (list_empty(&ring->request_list) || 23779107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2378f65d9421SBen Gamari } 2379f65d9421SBen Gamari 23806274f212SChris Wilson static struct intel_ring_buffer * 23816274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2382a24a11e6SChris Wilson { 2383a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23846274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2385a24a11e6SChris Wilson 2386a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2387a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2388a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 23896274f212SChris Wilson return NULL; 2390a24a11e6SChris Wilson 2391a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2392a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2393a24a11e6SChris Wilson */ 23946274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2395a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2396a24a11e6SChris Wilson do { 2397a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2398a24a11e6SChris Wilson if (cmd == ipehr) 2399a24a11e6SChris Wilson break; 2400a24a11e6SChris Wilson 2401a24a11e6SChris Wilson acthd -= 4; 2402a24a11e6SChris Wilson if (acthd < acthd_min) 24036274f212SChris Wilson return NULL; 2404a24a11e6SChris Wilson } while (1); 2405a24a11e6SChris Wilson 24066274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 24076274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2408a24a11e6SChris Wilson } 2409a24a11e6SChris Wilson 24106274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 24116274f212SChris Wilson { 24126274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 24136274f212SChris Wilson struct intel_ring_buffer *signaller; 24146274f212SChris Wilson u32 seqno, ctl; 24156274f212SChris Wilson 24166274f212SChris Wilson ring->hangcheck.deadlock = true; 24176274f212SChris Wilson 24186274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 24196274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 24206274f212SChris Wilson return -1; 24216274f212SChris Wilson 24226274f212SChris Wilson /* cursory check for an unkickable deadlock */ 24236274f212SChris Wilson ctl = I915_READ_CTL(signaller); 24246274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 24256274f212SChris Wilson return -1; 24266274f212SChris Wilson 24276274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 24286274f212SChris Wilson } 24296274f212SChris Wilson 24306274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 24316274f212SChris Wilson { 24326274f212SChris Wilson struct intel_ring_buffer *ring; 24336274f212SChris Wilson int i; 24346274f212SChris Wilson 24356274f212SChris Wilson for_each_ring(ring, dev_priv, i) 24366274f212SChris Wilson ring->hangcheck.deadlock = false; 24376274f212SChris Wilson } 24386274f212SChris Wilson 2439ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2440ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 24411ec14ad3SChris Wilson { 24421ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 24431ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 24449107e9d2SChris Wilson u32 tmp; 24459107e9d2SChris Wilson 24466274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2447f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 24486274f212SChris Wilson 24499107e9d2SChris Wilson if (IS_GEN2(dev)) 2450f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24519107e9d2SChris Wilson 24529107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 24539107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 24549107e9d2SChris Wilson * and break the hang. This should work on 24559107e9d2SChris Wilson * all but the second generation chipsets. 24569107e9d2SChris Wilson */ 24579107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 24581ec14ad3SChris Wilson if (tmp & RING_WAIT) { 24591ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 24601ec14ad3SChris Wilson ring->name); 246109e14bf3SChris Wilson i915_handle_error(dev, false); 24621ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2463f2f4d82fSJani Nikula return HANGCHECK_KICK; 24641ec14ad3SChris Wilson } 2465a24a11e6SChris Wilson 24666274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 24676274f212SChris Wilson switch (semaphore_passed(ring)) { 24686274f212SChris Wilson default: 2469f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24706274f212SChris Wilson case 1: 2471a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2472a24a11e6SChris Wilson ring->name); 247309e14bf3SChris Wilson i915_handle_error(dev, false); 2474a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2475f2f4d82fSJani Nikula return HANGCHECK_KICK; 24766274f212SChris Wilson case 0: 2477f2f4d82fSJani Nikula return HANGCHECK_WAIT; 24786274f212SChris Wilson } 24799107e9d2SChris Wilson } 24809107e9d2SChris Wilson 2481f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2482a24a11e6SChris Wilson } 2483d1e61e7fSChris Wilson 2484f65d9421SBen Gamari /** 2485f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 248605407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 248705407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 248805407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 248905407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 249005407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2491f65d9421SBen Gamari */ 2492a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2493f65d9421SBen Gamari { 2494f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2495f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2496b4519513SChris Wilson struct intel_ring_buffer *ring; 2497b4519513SChris Wilson int i; 249805407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 24999107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 25009107e9d2SChris Wilson #define BUSY 1 25019107e9d2SChris Wilson #define KICK 5 25029107e9d2SChris Wilson #define HUNG 20 25039107e9d2SChris Wilson #define FIRE 30 2504893eead0SChris Wilson 25053e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 25063e0dc6b0SBen Widawsky return; 25073e0dc6b0SBen Widawsky 2508b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 250905407ff8SMika Kuoppala u32 seqno, acthd; 25109107e9d2SChris Wilson bool busy = true; 2511b4519513SChris Wilson 25126274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 25136274f212SChris Wilson 251405407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 251505407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 251605407ff8SMika Kuoppala 251705407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 25189107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2519da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2520da661464SMika Kuoppala 25219107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 25229107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2523094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2524f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 25259107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 25269107e9d2SChris Wilson ring->name); 2527f4adcd24SDaniel Vetter else 2528f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2529f4adcd24SDaniel Vetter ring->name); 25309107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2531094f9a54SChris Wilson } 2532094f9a54SChris Wilson /* Safeguard against driver failure */ 2533094f9a54SChris Wilson ring->hangcheck.score += BUSY; 25349107e9d2SChris Wilson } else 25359107e9d2SChris Wilson busy = false; 253605407ff8SMika Kuoppala } else { 25376274f212SChris Wilson /* We always increment the hangcheck score 25386274f212SChris Wilson * if the ring is busy and still processing 25396274f212SChris Wilson * the same request, so that no single request 25406274f212SChris Wilson * can run indefinitely (such as a chain of 25416274f212SChris Wilson * batches). The only time we do not increment 25426274f212SChris Wilson * the hangcheck score on this ring, if this 25436274f212SChris Wilson * ring is in a legitimate wait for another 25446274f212SChris Wilson * ring. In that case the waiting ring is a 25456274f212SChris Wilson * victim and we want to be sure we catch the 25466274f212SChris Wilson * right culprit. Then every time we do kick 25476274f212SChris Wilson * the ring, add a small increment to the 25486274f212SChris Wilson * score so that we can catch a batch that is 25496274f212SChris Wilson * being repeatedly kicked and so responsible 25506274f212SChris Wilson * for stalling the machine. 25519107e9d2SChris Wilson */ 2552ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2553ad8beaeaSMika Kuoppala acthd); 2554ad8beaeaSMika Kuoppala 2555ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2556da661464SMika Kuoppala case HANGCHECK_IDLE: 2557f2f4d82fSJani Nikula case HANGCHECK_WAIT: 25586274f212SChris Wilson break; 2559f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2560ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 25616274f212SChris Wilson break; 2562f2f4d82fSJani Nikula case HANGCHECK_KICK: 2563ea04cb31SJani Nikula ring->hangcheck.score += KICK; 25646274f212SChris Wilson break; 2565f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2566ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 25676274f212SChris Wilson stuck[i] = true; 25686274f212SChris Wilson break; 25696274f212SChris Wilson } 257005407ff8SMika Kuoppala } 25719107e9d2SChris Wilson } else { 2572da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2573da661464SMika Kuoppala 25749107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 25759107e9d2SChris Wilson * attempts across multiple batches. 25769107e9d2SChris Wilson */ 25779107e9d2SChris Wilson if (ring->hangcheck.score > 0) 25789107e9d2SChris Wilson ring->hangcheck.score--; 2579cbb465e7SChris Wilson } 2580f65d9421SBen Gamari 258105407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 258205407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 25839107e9d2SChris Wilson busy_count += busy; 258405407ff8SMika Kuoppala } 258505407ff8SMika Kuoppala 258605407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 25879107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2588b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 258905407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2590a43adf07SChris Wilson ring->name); 2591a43adf07SChris Wilson rings_hung++; 259205407ff8SMika Kuoppala } 259305407ff8SMika Kuoppala } 259405407ff8SMika Kuoppala 259505407ff8SMika Kuoppala if (rings_hung) 259605407ff8SMika Kuoppala return i915_handle_error(dev, true); 259705407ff8SMika Kuoppala 259805407ff8SMika Kuoppala if (busy_count) 259905407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 260005407ff8SMika Kuoppala * being added */ 260110cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 260210cd45b6SMika Kuoppala } 260310cd45b6SMika Kuoppala 260410cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 260510cd45b6SMika Kuoppala { 260610cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 260710cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 260810cd45b6SMika Kuoppala return; 260910cd45b6SMika Kuoppala 261099584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 261110cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2612f65d9421SBen Gamari } 2613f65d9421SBen Gamari 261491738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 261591738a95SPaulo Zanoni { 261691738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 261791738a95SPaulo Zanoni 261891738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 261991738a95SPaulo Zanoni return; 262091738a95SPaulo Zanoni 262191738a95SPaulo Zanoni /* south display irq */ 262291738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 262391738a95SPaulo Zanoni /* 262491738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 262591738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 262691738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 262791738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 262891738a95SPaulo Zanoni */ 262991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 263091738a95SPaulo Zanoni POSTING_READ(SDEIER); 263191738a95SPaulo Zanoni } 263291738a95SPaulo Zanoni 2633d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2634d18ea1b5SDaniel Vetter { 2635d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2636d18ea1b5SDaniel Vetter 2637d18ea1b5SDaniel Vetter /* and GT */ 2638d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2639d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2640d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2641d18ea1b5SDaniel Vetter 2642d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2643d18ea1b5SDaniel Vetter /* and PM */ 2644d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2645d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2646d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2647d18ea1b5SDaniel Vetter } 2648d18ea1b5SDaniel Vetter } 2649d18ea1b5SDaniel Vetter 2650c0e09200SDave Airlie /* drm_dma.h hooks 2651c0e09200SDave Airlie */ 2652f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2653036a4a7dSZhenyu Wang { 2654036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2655036a4a7dSZhenyu Wang 26564697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26574697995bSJesse Barnes 2658036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2659bdfcdb63SDaniel Vetter 2660036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2661036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 26623143a2bfSChris Wilson POSTING_READ(DEIER); 2663036a4a7dSZhenyu Wang 2664d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2665c650156aSZhenyu Wang 266691738a95SPaulo Zanoni ibx_irq_preinstall(dev); 26677d99163dSBen Widawsky } 26687d99163dSBen Widawsky 26697e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 26707e231dbeSJesse Barnes { 26717e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26727e231dbeSJesse Barnes int pipe; 26737e231dbeSJesse Barnes 26747e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26757e231dbeSJesse Barnes 26767e231dbeSJesse Barnes /* VLV magic */ 26777e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 26787e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 26797e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 26807e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 26817e231dbeSJesse Barnes 26827e231dbeSJesse Barnes /* and GT */ 26837e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 26847e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2685d18ea1b5SDaniel Vetter 2686d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 26877e231dbeSJesse Barnes 26887e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 26897e231dbeSJesse Barnes 26907e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 26917e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 26927e231dbeSJesse Barnes for_each_pipe(pipe) 26937e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26947e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26957e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 26967e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 26977e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26987e231dbeSJesse Barnes } 26997e231dbeSJesse Barnes 2700abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev) 2701abd58f01SBen Widawsky { 2702abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2703abd58f01SBen Widawsky int pipe; 2704abd58f01SBen Widawsky 2705abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 2706abd58f01SBen Widawsky 2707abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2708abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2709abd58f01SBen Widawsky 2710abd58f01SBen Widawsky /* IIR can theoretically queue up two events. Be paranoid */ 2711abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \ 2712abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 2713abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR(which)); \ 2714abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 2715abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2716abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR(which)); \ 2717abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2718abd58f01SBen Widawsky } while (0) 2719abd58f01SBen Widawsky 2720abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \ 2721abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 2722abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR); \ 2723abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 2724abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2725abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR); \ 2726abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2727abd58f01SBen Widawsky } while (0) 2728abd58f01SBen Widawsky 2729abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 0); 2730abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 1); 2731abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 2); 2732abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 3); 2733abd58f01SBen Widawsky 2734abd58f01SBen Widawsky for_each_pipe(pipe) { 2735abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(DE_PIPE, pipe); 2736abd58f01SBen Widawsky } 2737abd58f01SBen Widawsky 2738abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_PORT); 2739abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_MISC); 2740abd58f01SBen Widawsky GEN8_IRQ_INIT(PCU); 2741abd58f01SBen Widawsky #undef GEN8_IRQ_INIT 2742abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX 2743abd58f01SBen Widawsky 2744abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 274509f2344dSJesse Barnes 274609f2344dSJesse Barnes ibx_irq_preinstall(dev); 2747abd58f01SBen Widawsky } 2748abd58f01SBen Widawsky 274982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 275082a28bcfSDaniel Vetter { 275182a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 275282a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 275382a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2754fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 275582a28bcfSDaniel Vetter 275682a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2757fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 275882a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2759cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2760fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 276182a28bcfSDaniel Vetter } else { 2762fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 276382a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2764cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2765fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 276682a28bcfSDaniel Vetter } 276782a28bcfSDaniel Vetter 2768fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 276982a28bcfSDaniel Vetter 27707fe0b973SKeith Packard /* 27717fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 27727fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 27737fe0b973SKeith Packard * 27747fe0b973SKeith Packard * This register is the same on all known PCH chips. 27757fe0b973SKeith Packard */ 27767fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 27777fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 27787fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 27797fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 27807fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 27817fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 27827fe0b973SKeith Packard } 27837fe0b973SKeith Packard 2784d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2785d46da437SPaulo Zanoni { 2786d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 278782a28bcfSDaniel Vetter u32 mask; 2788d46da437SPaulo Zanoni 2789692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2790692a04cfSDaniel Vetter return; 2791692a04cfSDaniel Vetter 27928664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 27938664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2794de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 27958664281bSPaulo Zanoni } else { 27968664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 27978664281bSPaulo Zanoni 27988664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 27998664281bSPaulo Zanoni } 2800ab5c608bSBen Widawsky 2801d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2802d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2803d46da437SPaulo Zanoni } 2804d46da437SPaulo Zanoni 28050a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 28060a9a8c91SDaniel Vetter { 28070a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 28080a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 28090a9a8c91SDaniel Vetter 28100a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 28110a9a8c91SDaniel Vetter 28120a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2813040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 28140a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 281535a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 281635a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 28170a9a8c91SDaniel Vetter } 28180a9a8c91SDaniel Vetter 28190a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 28200a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 28210a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 28220a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 28230a9a8c91SDaniel Vetter } else { 28240a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 28250a9a8c91SDaniel Vetter } 28260a9a8c91SDaniel Vetter 28270a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 28280a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 28290a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 28300a9a8c91SDaniel Vetter POSTING_READ(GTIER); 28310a9a8c91SDaniel Vetter 28320a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 28330a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 28340a9a8c91SDaniel Vetter 28350a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 28360a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 28370a9a8c91SDaniel Vetter 2838605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 28390a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2840605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 28410a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 28420a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 28430a9a8c91SDaniel Vetter } 28440a9a8c91SDaniel Vetter } 28450a9a8c91SDaniel Vetter 2846f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2847036a4a7dSZhenyu Wang { 28484bc9d430SDaniel Vetter unsigned long irqflags; 2849036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28508e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 28518e76f8dcSPaulo Zanoni 28528e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 28538e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 28548e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 28558e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 28568e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 28578e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 28588e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 28598e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 28608e76f8dcSPaulo Zanoni 28618e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 28628e76f8dcSPaulo Zanoni } else { 28638e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2864ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 28655b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 28665b3a856bSDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 28675b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 28685b3a856bSDaniel Vetter DE_POISON); 28698e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 28708e76f8dcSPaulo Zanoni } 2871036a4a7dSZhenyu Wang 28721ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2873036a4a7dSZhenyu Wang 2874036a4a7dSZhenyu Wang /* should always can generate irq */ 2875036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 28761ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 28778e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 28783143a2bfSChris Wilson POSTING_READ(DEIER); 2879036a4a7dSZhenyu Wang 28800a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2881036a4a7dSZhenyu Wang 2882d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 28837fe0b973SKeith Packard 2884f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 28856005ce42SDaniel Vetter /* Enable PCU event interrupts 28866005ce42SDaniel Vetter * 28876005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 28884bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 28894bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 28904bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2891f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 28924bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2893f97108d1SJesse Barnes } 2894f97108d1SJesse Barnes 2895036a4a7dSZhenyu Wang return 0; 2896036a4a7dSZhenyu Wang } 2897036a4a7dSZhenyu Wang 28987e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 28997e231dbeSJesse Barnes { 29007e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 29017e231dbeSJesse Barnes u32 enable_mask; 2902379ef82dSDaniel Vetter u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV | 2903379ef82dSDaniel Vetter PIPE_CRC_DONE_ENABLE; 2904b79480baSDaniel Vetter unsigned long irqflags; 29057e231dbeSJesse Barnes 29067e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 290731acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 290831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 290931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 29107e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29117e231dbeSJesse Barnes 291231acc7f5SJesse Barnes /* 291331acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 291431acc7f5SJesse Barnes * toggle them based on usage. 291531acc7f5SJesse Barnes */ 291631acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 291731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 291831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29197e231dbeSJesse Barnes 292020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 292120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 292220afbda2SDaniel Vetter 29237e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 29247e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 29257e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29267e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 29277e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 29287e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29297e231dbeSJesse Barnes 2930b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2931b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2932b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29333b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable); 29343b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 29353b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable); 2936b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 293731acc7f5SJesse Barnes 29387e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29397e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29407e231dbeSJesse Barnes 29410a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 29427e231dbeSJesse Barnes 29437e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 29447e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 29457e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29467e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 29477e231dbeSJesse Barnes #endif 29487e231dbeSJesse Barnes 29497e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 295020afbda2SDaniel Vetter 295120afbda2SDaniel Vetter return 0; 295220afbda2SDaniel Vetter } 295320afbda2SDaniel Vetter 2954abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 2955abd58f01SBen Widawsky { 2956abd58f01SBen Widawsky int i; 2957abd58f01SBen Widawsky 2958abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 2959abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 2960abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 2961abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 2962abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 2963abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 2964abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 2965abd58f01SBen Widawsky 0, 2966abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 2967abd58f01SBen Widawsky }; 2968abd58f01SBen Widawsky 2969abd58f01SBen Widawsky for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) { 2970abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_GT_IIR(i)); 2971abd58f01SBen Widawsky if (tmp) 2972abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2973abd58f01SBen Widawsky i, tmp); 2974abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]); 2975abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]); 2976abd58f01SBen Widawsky } 2977abd58f01SBen Widawsky POSTING_READ(GEN8_GT_IER(0)); 2978abd58f01SBen Widawsky } 2979abd58f01SBen Widawsky 2980abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 2981abd58f01SBen Widawsky { 2982abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 298313b3a0a7SDaniel Vetter uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE | 29840fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 298538d83c96SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN | 298630100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 298713b3a0a7SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK; 2988abd58f01SBen Widawsky int pipe; 298913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 299013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 299113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 2992abd58f01SBen Widawsky 2993abd58f01SBen Widawsky for_each_pipe(pipe) { 2994abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2995abd58f01SBen Widawsky if (tmp) 2996abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2997abd58f01SBen Widawsky pipe, tmp); 2998abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2999abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables); 3000abd58f01SBen Widawsky } 3001abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_ISR(0)); 3002abd58f01SBen Widawsky 30036d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A); 30046d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A); 3005abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PORT_IER); 3006abd58f01SBen Widawsky } 3007abd58f01SBen Widawsky 3008abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3009abd58f01SBen Widawsky { 3010abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3011abd58f01SBen Widawsky 3012abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3013abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3014abd58f01SBen Widawsky 3015abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3016abd58f01SBen Widawsky 3017abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3018abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3019abd58f01SBen Widawsky 3020abd58f01SBen Widawsky return 0; 3021abd58f01SBen Widawsky } 3022abd58f01SBen Widawsky 3023abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3024abd58f01SBen Widawsky { 3025abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3026abd58f01SBen Widawsky int pipe; 3027abd58f01SBen Widawsky 3028abd58f01SBen Widawsky if (!dev_priv) 3029abd58f01SBen Widawsky return; 3030abd58f01SBen Widawsky 3031abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 3032abd58f01SBen Widawsky 3033abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3034abd58f01SBen Widawsky 3035abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \ 3036abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3037abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 3038abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3039abd58f01SBen Widawsky } while (0) 3040abd58f01SBen Widawsky 3041abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \ 3042abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3043abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 3044abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3045abd58f01SBen Widawsky } while (0) 3046abd58f01SBen Widawsky 3047abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 0); 3048abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 1); 3049abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 2); 3050abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 3); 3051abd58f01SBen Widawsky 3052abd58f01SBen Widawsky for_each_pipe(pipe) { 3053abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(DE_PIPE, pipe); 3054abd58f01SBen Widawsky } 3055abd58f01SBen Widawsky 3056abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_PORT); 3057abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_MISC); 3058abd58f01SBen Widawsky GEN8_IRQ_FINI(PCU); 3059abd58f01SBen Widawsky #undef GEN8_IRQ_FINI 3060abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX 3061abd58f01SBen Widawsky 3062abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 3063abd58f01SBen Widawsky } 3064abd58f01SBen Widawsky 30657e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 30667e231dbeSJesse Barnes { 30677e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30687e231dbeSJesse Barnes int pipe; 30697e231dbeSJesse Barnes 30707e231dbeSJesse Barnes if (!dev_priv) 30717e231dbeSJesse Barnes return; 30727e231dbeSJesse Barnes 3073ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3074ac4c16c5SEgbert Eich 30757e231dbeSJesse Barnes for_each_pipe(pipe) 30767e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30777e231dbeSJesse Barnes 30787e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 30797e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 30807e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 30817e231dbeSJesse Barnes for_each_pipe(pipe) 30827e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30837e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 30847e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 30857e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 30867e231dbeSJesse Barnes POSTING_READ(VLV_IER); 30877e231dbeSJesse Barnes } 30887e231dbeSJesse Barnes 3089f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3090036a4a7dSZhenyu Wang { 3091036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30924697995bSJesse Barnes 30934697995bSJesse Barnes if (!dev_priv) 30944697995bSJesse Barnes return; 30954697995bSJesse Barnes 3096ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3097ac4c16c5SEgbert Eich 3098036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 3099036a4a7dSZhenyu Wang 3100036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 3101036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 3102036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 31038664281bSPaulo Zanoni if (IS_GEN7(dev)) 31048664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 3105036a4a7dSZhenyu Wang 3106036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 3107036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 3108036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 3109192aac1fSKeith Packard 3110ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 3111ab5c608bSBen Widawsky return; 3112ab5c608bSBen Widawsky 3113192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 3114192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 3115192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 31168664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 31178664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 3118036a4a7dSZhenyu Wang } 3119036a4a7dSZhenyu Wang 3120c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3121c2798b19SChris Wilson { 3122c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3123c2798b19SChris Wilson int pipe; 3124c2798b19SChris Wilson 3125c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3126c2798b19SChris Wilson 3127c2798b19SChris Wilson for_each_pipe(pipe) 3128c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3129c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3130c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3131c2798b19SChris Wilson POSTING_READ16(IER); 3132c2798b19SChris Wilson } 3133c2798b19SChris Wilson 3134c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3135c2798b19SChris Wilson { 3136c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3137379ef82dSDaniel Vetter unsigned long irqflags; 3138c2798b19SChris Wilson 3139c2798b19SChris Wilson I915_WRITE16(EMR, 3140c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3141c2798b19SChris Wilson 3142c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3143c2798b19SChris Wilson dev_priv->irq_mask = 3144c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3145c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3146c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3147c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3148c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3149c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3150c2798b19SChris Wilson 3151c2798b19SChris Wilson I915_WRITE16(IER, 3152c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3153c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3154c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3155c2798b19SChris Wilson I915_USER_INTERRUPT); 3156c2798b19SChris Wilson POSTING_READ16(IER); 3157c2798b19SChris Wilson 3158379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3159379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3160379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31613b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 31623b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3163379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3164379ef82dSDaniel Vetter 3165c2798b19SChris Wilson return 0; 3166c2798b19SChris Wilson } 3167c2798b19SChris Wilson 316890a72f87SVille Syrjälä /* 316990a72f87SVille Syrjälä * Returns true when a page flip has completed. 317090a72f87SVille Syrjälä */ 317190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 31721f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 317390a72f87SVille Syrjälä { 317490a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 31751f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 317690a72f87SVille Syrjälä 317790a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 317890a72f87SVille Syrjälä return false; 317990a72f87SVille Syrjälä 318090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 318190a72f87SVille Syrjälä return false; 318290a72f87SVille Syrjälä 31831f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 318490a72f87SVille Syrjälä 318590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 318690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 318790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 318890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 318990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 319090a72f87SVille Syrjälä */ 319190a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 319290a72f87SVille Syrjälä return false; 319390a72f87SVille Syrjälä 319490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 319590a72f87SVille Syrjälä 319690a72f87SVille Syrjälä return true; 319790a72f87SVille Syrjälä } 319890a72f87SVille Syrjälä 3199ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3200c2798b19SChris Wilson { 3201c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3202c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3203c2798b19SChris Wilson u16 iir, new_iir; 3204c2798b19SChris Wilson u32 pipe_stats[2]; 3205c2798b19SChris Wilson unsigned long irqflags; 3206c2798b19SChris Wilson int pipe; 3207c2798b19SChris Wilson u16 flip_mask = 3208c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3209c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3210c2798b19SChris Wilson 3211c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 3212c2798b19SChris Wilson 3213c2798b19SChris Wilson iir = I915_READ16(IIR); 3214c2798b19SChris Wilson if (iir == 0) 3215c2798b19SChris Wilson return IRQ_NONE; 3216c2798b19SChris Wilson 3217c2798b19SChris Wilson while (iir & ~flip_mask) { 3218c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3219c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3220c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3221c2798b19SChris Wilson * interrupts (for non-MSI). 3222c2798b19SChris Wilson */ 3223c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3224c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3225c2798b19SChris Wilson i915_handle_error(dev, false); 3226c2798b19SChris Wilson 3227c2798b19SChris Wilson for_each_pipe(pipe) { 3228c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3229c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3230c2798b19SChris Wilson 3231c2798b19SChris Wilson /* 3232c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3233c2798b19SChris Wilson */ 3234c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3235c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3236c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3237c2798b19SChris Wilson pipe_name(pipe)); 3238c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3239c2798b19SChris Wilson } 3240c2798b19SChris Wilson } 3241c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3242c2798b19SChris Wilson 3243c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3244c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3245c2798b19SChris Wilson 3246d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3247c2798b19SChris Wilson 3248c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3249c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3250c2798b19SChris Wilson 32514356d586SDaniel Vetter for_each_pipe(pipe) { 32521f1c2e24SVille Syrjälä int plane = pipe; 32533a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 32541f1c2e24SVille Syrjälä plane = !plane; 32551f1c2e24SVille Syrjälä 32564356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 32571f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 32581f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3259c2798b19SChris Wilson 32604356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3261277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 32624356d586SDaniel Vetter } 3263c2798b19SChris Wilson 3264c2798b19SChris Wilson iir = new_iir; 3265c2798b19SChris Wilson } 3266c2798b19SChris Wilson 3267c2798b19SChris Wilson return IRQ_HANDLED; 3268c2798b19SChris Wilson } 3269c2798b19SChris Wilson 3270c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3271c2798b19SChris Wilson { 3272c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3273c2798b19SChris Wilson int pipe; 3274c2798b19SChris Wilson 3275c2798b19SChris Wilson for_each_pipe(pipe) { 3276c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3277c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3278c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3279c2798b19SChris Wilson } 3280c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3281c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3282c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3283c2798b19SChris Wilson } 3284c2798b19SChris Wilson 3285a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3286a266c7d5SChris Wilson { 3287a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3288a266c7d5SChris Wilson int pipe; 3289a266c7d5SChris Wilson 3290a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3291a266c7d5SChris Wilson 3292a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3293a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3294a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3295a266c7d5SChris Wilson } 3296a266c7d5SChris Wilson 329700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3298a266c7d5SChris Wilson for_each_pipe(pipe) 3299a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3300a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3301a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3302a266c7d5SChris Wilson POSTING_READ(IER); 3303a266c7d5SChris Wilson } 3304a266c7d5SChris Wilson 3305a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3306a266c7d5SChris Wilson { 3307a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 330838bde180SChris Wilson u32 enable_mask; 3309379ef82dSDaniel Vetter unsigned long irqflags; 3310a266c7d5SChris Wilson 331138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 331238bde180SChris Wilson 331338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 331438bde180SChris Wilson dev_priv->irq_mask = 331538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 331638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 331738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 331838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 331938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 332038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 332138bde180SChris Wilson 332238bde180SChris Wilson enable_mask = 332338bde180SChris Wilson I915_ASLE_INTERRUPT | 332438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 332538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 332638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 332738bde180SChris Wilson I915_USER_INTERRUPT; 332838bde180SChris Wilson 3329a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 333020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 333120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 333220afbda2SDaniel Vetter 3333a266c7d5SChris Wilson /* Enable in IER... */ 3334a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3335a266c7d5SChris Wilson /* and unmask in IMR */ 3336a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3337a266c7d5SChris Wilson } 3338a266c7d5SChris Wilson 3339a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3340a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3341a266c7d5SChris Wilson POSTING_READ(IER); 3342a266c7d5SChris Wilson 3343f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 334420afbda2SDaniel Vetter 3345379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3346379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3347379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33483b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 33493b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3350379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3351379ef82dSDaniel Vetter 335220afbda2SDaniel Vetter return 0; 335320afbda2SDaniel Vetter } 335420afbda2SDaniel Vetter 335590a72f87SVille Syrjälä /* 335690a72f87SVille Syrjälä * Returns true when a page flip has completed. 335790a72f87SVille Syrjälä */ 335890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 335990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 336090a72f87SVille Syrjälä { 336190a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 336290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 336390a72f87SVille Syrjälä 336490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 336590a72f87SVille Syrjälä return false; 336690a72f87SVille Syrjälä 336790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 336890a72f87SVille Syrjälä return false; 336990a72f87SVille Syrjälä 337090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 337190a72f87SVille Syrjälä 337290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 337390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 337490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 337590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 337690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 337790a72f87SVille Syrjälä */ 337890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 337990a72f87SVille Syrjälä return false; 338090a72f87SVille Syrjälä 338190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 338290a72f87SVille Syrjälä 338390a72f87SVille Syrjälä return true; 338490a72f87SVille Syrjälä } 338590a72f87SVille Syrjälä 3386ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3387a266c7d5SChris Wilson { 3388a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3389a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 33908291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3391a266c7d5SChris Wilson unsigned long irqflags; 339238bde180SChris Wilson u32 flip_mask = 339338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 339438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 339538bde180SChris Wilson int pipe, ret = IRQ_NONE; 3396a266c7d5SChris Wilson 3397a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3398a266c7d5SChris Wilson 3399a266c7d5SChris Wilson iir = I915_READ(IIR); 340038bde180SChris Wilson do { 340138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 34028291ee90SChris Wilson bool blc_event = false; 3403a266c7d5SChris Wilson 3404a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3405a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3406a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3407a266c7d5SChris Wilson * interrupts (for non-MSI). 3408a266c7d5SChris Wilson */ 3409a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3410a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3411a266c7d5SChris Wilson i915_handle_error(dev, false); 3412a266c7d5SChris Wilson 3413a266c7d5SChris Wilson for_each_pipe(pipe) { 3414a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3415a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3416a266c7d5SChris Wilson 341738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3418a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3419a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3420a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3421a266c7d5SChris Wilson pipe_name(pipe)); 3422a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 342338bde180SChris Wilson irq_received = true; 3424a266c7d5SChris Wilson } 3425a266c7d5SChris Wilson } 3426a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3427a266c7d5SChris Wilson 3428a266c7d5SChris Wilson if (!irq_received) 3429a266c7d5SChris Wilson break; 3430a266c7d5SChris Wilson 3431a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3432a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3433a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3434a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3435b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3436a266c7d5SChris Wilson 3437a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3438a266c7d5SChris Wilson hotplug_status); 343991d131d2SDaniel Vetter 344010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 344191d131d2SDaniel Vetter 3442a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 344338bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3444a266c7d5SChris Wilson } 3445a266c7d5SChris Wilson 344638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3447a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3448a266c7d5SChris Wilson 3449a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3450a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3451a266c7d5SChris Wilson 3452a266c7d5SChris Wilson for_each_pipe(pipe) { 345338bde180SChris Wilson int plane = pipe; 34543a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 345538bde180SChris Wilson plane = !plane; 34565e2032d4SVille Syrjälä 345790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 345890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 345990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3460a266c7d5SChris Wilson 3461a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3462a266c7d5SChris Wilson blc_event = true; 34634356d586SDaniel Vetter 34644356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3465277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3466a266c7d5SChris Wilson } 3467a266c7d5SChris Wilson 3468a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3469a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3470a266c7d5SChris Wilson 3471a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3472a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3473a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3474a266c7d5SChris Wilson * we would never get another interrupt. 3475a266c7d5SChris Wilson * 3476a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3477a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3478a266c7d5SChris Wilson * another one. 3479a266c7d5SChris Wilson * 3480a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3481a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3482a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3483a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3484a266c7d5SChris Wilson * stray interrupts. 3485a266c7d5SChris Wilson */ 348638bde180SChris Wilson ret = IRQ_HANDLED; 3487a266c7d5SChris Wilson iir = new_iir; 348838bde180SChris Wilson } while (iir & ~flip_mask); 3489a266c7d5SChris Wilson 3490d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 34918291ee90SChris Wilson 3492a266c7d5SChris Wilson return ret; 3493a266c7d5SChris Wilson } 3494a266c7d5SChris Wilson 3495a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3496a266c7d5SChris Wilson { 3497a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3498a266c7d5SChris Wilson int pipe; 3499a266c7d5SChris Wilson 3500ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3501ac4c16c5SEgbert Eich 3502a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3503a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3504a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3505a266c7d5SChris Wilson } 3506a266c7d5SChris Wilson 350700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 350855b39755SChris Wilson for_each_pipe(pipe) { 350955b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3510a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 351155b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 351255b39755SChris Wilson } 3513a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3514a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3515a266c7d5SChris Wilson 3516a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3517a266c7d5SChris Wilson } 3518a266c7d5SChris Wilson 3519a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3520a266c7d5SChris Wilson { 3521a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3522a266c7d5SChris Wilson int pipe; 3523a266c7d5SChris Wilson 3524a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3525a266c7d5SChris Wilson 3526a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3527a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3528a266c7d5SChris Wilson 3529a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3530a266c7d5SChris Wilson for_each_pipe(pipe) 3531a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3532a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3533a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3534a266c7d5SChris Wilson POSTING_READ(IER); 3535a266c7d5SChris Wilson } 3536a266c7d5SChris Wilson 3537a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3538a266c7d5SChris Wilson { 3539a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3540bbba0a97SChris Wilson u32 enable_mask; 3541a266c7d5SChris Wilson u32 error_mask; 3542b79480baSDaniel Vetter unsigned long irqflags; 3543a266c7d5SChris Wilson 3544a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3545bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3546adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3547bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3548bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3549bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3550bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3551bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3552bbba0a97SChris Wilson 3553bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 355421ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 355521ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3556bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3557bbba0a97SChris Wilson 3558bbba0a97SChris Wilson if (IS_G4X(dev)) 3559bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3560a266c7d5SChris Wilson 3561b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3562b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3563b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 35643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 35653b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 35663b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3567b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3568a266c7d5SChris Wilson 3569a266c7d5SChris Wilson /* 3570a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3571a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3572a266c7d5SChris Wilson */ 3573a266c7d5SChris Wilson if (IS_G4X(dev)) { 3574a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3575a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3576a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3577a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3578a266c7d5SChris Wilson } else { 3579a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3580a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3581a266c7d5SChris Wilson } 3582a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3583a266c7d5SChris Wilson 3584a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3585a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3586a266c7d5SChris Wilson POSTING_READ(IER); 3587a266c7d5SChris Wilson 358820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 358920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 359020afbda2SDaniel Vetter 3591f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 359220afbda2SDaniel Vetter 359320afbda2SDaniel Vetter return 0; 359420afbda2SDaniel Vetter } 359520afbda2SDaniel Vetter 3596bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 359720afbda2SDaniel Vetter { 359820afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3599e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3600cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 360120afbda2SDaniel Vetter u32 hotplug_en; 360220afbda2SDaniel Vetter 3603b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3604b5ea2d56SDaniel Vetter 3605bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3606bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3607bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3608adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3609e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3610cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3611cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3612cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3613a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3614a266c7d5SChris Wilson to generate a spurious hotplug event about three 3615a266c7d5SChris Wilson seconds later. So just do it once. 3616a266c7d5SChris Wilson */ 3617a266c7d5SChris Wilson if (IS_G4X(dev)) 3618a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 361985fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3620a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3621a266c7d5SChris Wilson 3622a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3623a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3624a266c7d5SChris Wilson } 3625bac56d5bSEgbert Eich } 3626a266c7d5SChris Wilson 3627ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3628a266c7d5SChris Wilson { 3629a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3630a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3631a266c7d5SChris Wilson u32 iir, new_iir; 3632a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3633a266c7d5SChris Wilson unsigned long irqflags; 3634a266c7d5SChris Wilson int irq_received; 3635a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 363621ad8330SVille Syrjälä u32 flip_mask = 363721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 363821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3639a266c7d5SChris Wilson 3640a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3641a266c7d5SChris Wilson 3642a266c7d5SChris Wilson iir = I915_READ(IIR); 3643a266c7d5SChris Wilson 3644a266c7d5SChris Wilson for (;;) { 36452c8ba29fSChris Wilson bool blc_event = false; 36462c8ba29fSChris Wilson 364721ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3648a266c7d5SChris Wilson 3649a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3650a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3651a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3652a266c7d5SChris Wilson * interrupts (for non-MSI). 3653a266c7d5SChris Wilson */ 3654a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3655a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3656a266c7d5SChris Wilson i915_handle_error(dev, false); 3657a266c7d5SChris Wilson 3658a266c7d5SChris Wilson for_each_pipe(pipe) { 3659a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3660a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3661a266c7d5SChris Wilson 3662a266c7d5SChris Wilson /* 3663a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3664a266c7d5SChris Wilson */ 3665a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3666a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3667a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3668a266c7d5SChris Wilson pipe_name(pipe)); 3669a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3670a266c7d5SChris Wilson irq_received = 1; 3671a266c7d5SChris Wilson } 3672a266c7d5SChris Wilson } 3673a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3674a266c7d5SChris Wilson 3675a266c7d5SChris Wilson if (!irq_received) 3676a266c7d5SChris Wilson break; 3677a266c7d5SChris Wilson 3678a266c7d5SChris Wilson ret = IRQ_HANDLED; 3679a266c7d5SChris Wilson 3680a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3681adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3682a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3683b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3684b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 36854f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3686a266c7d5SChris Wilson 3687a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3688a266c7d5SChris Wilson hotplug_status); 368991d131d2SDaniel Vetter 369010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 3691704cfb87SDaniel Vetter IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915); 369291d131d2SDaniel Vetter 36934aeebd74SDaniel Vetter if (IS_G4X(dev) && 36944aeebd74SDaniel Vetter (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)) 36954aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 36964aeebd74SDaniel Vetter 3697a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3698a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3699a266c7d5SChris Wilson } 3700a266c7d5SChris Wilson 370121ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3702a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3703a266c7d5SChris Wilson 3704a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3705a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3706a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3707a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3708a266c7d5SChris Wilson 3709a266c7d5SChris Wilson for_each_pipe(pipe) { 37102c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 371190a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 371290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3713a266c7d5SChris Wilson 3714a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3715a266c7d5SChris Wilson blc_event = true; 37164356d586SDaniel Vetter 37174356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3718277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3719a266c7d5SChris Wilson } 3720a266c7d5SChris Wilson 3721a266c7d5SChris Wilson 3722a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3723a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3724a266c7d5SChris Wilson 3725515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3726515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3727515ac2bbSDaniel Vetter 3728a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3729a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3730a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3731a266c7d5SChris Wilson * we would never get another interrupt. 3732a266c7d5SChris Wilson * 3733a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3734a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3735a266c7d5SChris Wilson * another one. 3736a266c7d5SChris Wilson * 3737a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3738a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3739a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3740a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3741a266c7d5SChris Wilson * stray interrupts. 3742a266c7d5SChris Wilson */ 3743a266c7d5SChris Wilson iir = new_iir; 3744a266c7d5SChris Wilson } 3745a266c7d5SChris Wilson 3746d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37472c8ba29fSChris Wilson 3748a266c7d5SChris Wilson return ret; 3749a266c7d5SChris Wilson } 3750a266c7d5SChris Wilson 3751a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3752a266c7d5SChris Wilson { 3753a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3754a266c7d5SChris Wilson int pipe; 3755a266c7d5SChris Wilson 3756a266c7d5SChris Wilson if (!dev_priv) 3757a266c7d5SChris Wilson return; 3758a266c7d5SChris Wilson 3759ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3760ac4c16c5SEgbert Eich 3761a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3762a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3763a266c7d5SChris Wilson 3764a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3765a266c7d5SChris Wilson for_each_pipe(pipe) 3766a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3767a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3768a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3769a266c7d5SChris Wilson 3770a266c7d5SChris Wilson for_each_pipe(pipe) 3771a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3772a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3773a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3774a266c7d5SChris Wilson } 3775a266c7d5SChris Wilson 3776ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3777ac4c16c5SEgbert Eich { 3778ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3779ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3780ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3781ac4c16c5SEgbert Eich unsigned long irqflags; 3782ac4c16c5SEgbert Eich int i; 3783ac4c16c5SEgbert Eich 3784ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3785ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3786ac4c16c5SEgbert Eich struct drm_connector *connector; 3787ac4c16c5SEgbert Eich 3788ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3789ac4c16c5SEgbert Eich continue; 3790ac4c16c5SEgbert Eich 3791ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3792ac4c16c5SEgbert Eich 3793ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3794ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3795ac4c16c5SEgbert Eich 3796ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3797ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3798ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3799ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3800ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3801ac4c16c5SEgbert Eich if (!connector->polled) 3802ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3803ac4c16c5SEgbert Eich } 3804ac4c16c5SEgbert Eich } 3805ac4c16c5SEgbert Eich } 3806ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3807ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3808ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3809ac4c16c5SEgbert Eich } 3810ac4c16c5SEgbert Eich 3811f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3812f71d4af4SJesse Barnes { 38138b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 38148b2e326dSChris Wilson 38158b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 381699584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3817c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3818a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 38198b2e326dSChris Wilson 382099584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 382199584db3SDaniel Vetter i915_hangcheck_elapsed, 382261bac78eSDaniel Vetter (unsigned long) dev); 3823ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3824ac4c16c5SEgbert Eich (unsigned long) dev_priv); 382561bac78eSDaniel Vetter 382697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 38279ee32feaSDaniel Vetter 38284cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 38294cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 38304cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 38314cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3832f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3833f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3834391f75e2SVille Syrjälä } else { 3835391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 3836391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 3837f71d4af4SJesse Barnes } 3838f71d4af4SJesse Barnes 3839c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 3840f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3841f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3842c2baf4b7SVille Syrjälä } 3843f71d4af4SJesse Barnes 38447e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 38457e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 38467e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 38477e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 38487e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 38497e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 38507e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3851fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3852abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 3853abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 3854abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 3855abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 3856abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 3857abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 3858abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 3859abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3860f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3861f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3862f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3863f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3864f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3865f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3866f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 386782a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3868f71d4af4SJesse Barnes } else { 3869c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3870c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3871c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3872c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3873c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3874a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3875a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3876a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3877a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3878a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 387920afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3880c2798b19SChris Wilson } else { 3881a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3882a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3883a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3884a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3885bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3886c2798b19SChris Wilson } 3887f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3888f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3889f71d4af4SJesse Barnes } 3890f71d4af4SJesse Barnes } 389120afbda2SDaniel Vetter 389220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 389320afbda2SDaniel Vetter { 389420afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3895821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3896821450c6SEgbert Eich struct drm_connector *connector; 3897b5ea2d56SDaniel Vetter unsigned long irqflags; 3898821450c6SEgbert Eich int i; 389920afbda2SDaniel Vetter 3900821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3901821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3902821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3903821450c6SEgbert Eich } 3904821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3905821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3906821450c6SEgbert Eich connector->polled = intel_connector->polled; 3907821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3908821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3909821450c6SEgbert Eich } 3910b5ea2d56SDaniel Vetter 3911b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3912b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3913b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 391420afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 391520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3916b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 391720afbda2SDaniel Vetter } 3918c67a470bSPaulo Zanoni 3919c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3920c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3921c67a470bSPaulo Zanoni { 3922c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3923c67a470bSPaulo Zanoni unsigned long irqflags; 3924c67a470bSPaulo Zanoni 3925c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3926c67a470bSPaulo Zanoni 3927c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3928c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3929c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3930c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3931c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3932c67a470bSPaulo Zanoni 39331f2d4531SPaulo Zanoni ironlake_disable_display_irq(dev_priv, 0xffffffff); 39341f2d4531SPaulo Zanoni ibx_disable_display_interrupt(dev_priv, 0xffffffff); 3935c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3936c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3937c67a470bSPaulo Zanoni 3938c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3939c67a470bSPaulo Zanoni 3940c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3941c67a470bSPaulo Zanoni } 3942c67a470bSPaulo Zanoni 3943c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3944c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3945c67a470bSPaulo Zanoni { 3946c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3947c67a470bSPaulo Zanoni unsigned long irqflags; 39481f2d4531SPaulo Zanoni uint32_t val; 3949c67a470bSPaulo Zanoni 3950c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3951c67a470bSPaulo Zanoni 3952c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 39531f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val); 3954c67a470bSPaulo Zanoni 39551f2d4531SPaulo Zanoni val = I915_READ(SDEIMR); 39561f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val); 3957c67a470bSPaulo Zanoni 3958c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 39591f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val); 3960c67a470bSPaulo Zanoni 3961c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 39621f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val); 3963c67a470bSPaulo Zanoni 3964c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3965c67a470bSPaulo Zanoni 3966c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 39671f2d4531SPaulo Zanoni ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr); 3968c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3969c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3970c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3971c67a470bSPaulo Zanoni 3972c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3973c67a470bSPaulo Zanoni } 3974