xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision fc6826d1dcd65f3d1e9a5377678882e4e08f02be)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
41c0e09200SDave Airlie 
427c463586SKeith Packard /**
437c463586SKeith Packard  * Interrupts that are always left unmasked.
447c463586SKeith Packard  *
457c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
467c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
477c463586SKeith Packard  * PIPESTAT alone.
487c463586SKeith Packard  */
496b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX			\
506b95a207SKristian Høgsberg 	(I915_ASLE_INTERRUPT |				\
510a3e67a4SJesse Barnes 	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
5263eeaf38SJesse Barnes 	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
536b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
546b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
5563eeaf38SJesse Barnes 	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
56ed4cb414SEric Anholt 
577c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
58d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
597c463586SKeith Packard 
6079e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
6179e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
6279e53945SJesse Barnes 
6379e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
6479e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
6579e53945SJesse Barnes 
6679e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6779e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6879e53945SJesse Barnes 
69036a4a7dSZhenyu Wang /* For display hotplug interrupt */
70995b6762SChris Wilson static void
71f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
72036a4a7dSZhenyu Wang {
731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
741ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
77036a4a7dSZhenyu Wang 	}
78036a4a7dSZhenyu Wang }
79036a4a7dSZhenyu Wang 
80036a4a7dSZhenyu Wang static inline void
81f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
82036a4a7dSZhenyu Wang {
831ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
841ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
851ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
863143a2bfSChris Wilson 		POSTING_READ(DEIMR);
87036a4a7dSZhenyu Wang 	}
88036a4a7dSZhenyu Wang }
89036a4a7dSZhenyu Wang 
907c463586SKeith Packard void
917c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
927c463586SKeith Packard {
937c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
949db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
957c463586SKeith Packard 
967c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
977c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
987c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
993143a2bfSChris Wilson 		POSTING_READ(reg);
1007c463586SKeith Packard 	}
1017c463586SKeith Packard }
1027c463586SKeith Packard 
1037c463586SKeith Packard void
1047c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1057c463586SKeith Packard {
1067c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1079db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
1087c463586SKeith Packard 
1097c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1107c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1113143a2bfSChris Wilson 		POSTING_READ(reg);
1127c463586SKeith Packard 	}
1137c463586SKeith Packard }
1147c463586SKeith Packard 
115c0e09200SDave Airlie /**
11601c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
11701c66889SZhao Yakui  */
11801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
11901c66889SZhao Yakui {
1201ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1211ec14ad3SChris Wilson 	unsigned long irqflags;
1221ec14ad3SChris Wilson 
1237e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
1247e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
1257e231dbeSJesse Barnes 		return;
1267e231dbeSJesse Barnes 
1271ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
12801c66889SZhao Yakui 
129c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
130f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
131edcb49caSZhao Yakui 	else {
13201c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
133d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
134a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
135edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
136d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
137edcb49caSZhao Yakui 	}
1381ec14ad3SChris Wilson 
1391ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14001c66889SZhao Yakui }
14101c66889SZhao Yakui 
14201c66889SZhao Yakui /**
1430a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1440a3e67a4SJesse Barnes  * @dev: DRM device
1450a3e67a4SJesse Barnes  * @pipe: pipe to check
1460a3e67a4SJesse Barnes  *
1470a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1480a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1490a3e67a4SJesse Barnes  * before reading such registers if unsure.
1500a3e67a4SJesse Barnes  */
1510a3e67a4SJesse Barnes static int
1520a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1530a3e67a4SJesse Barnes {
1540a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1555eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1560a3e67a4SJesse Barnes }
1570a3e67a4SJesse Barnes 
15842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
15942f52ef8SKeith Packard  * we use as a pipe index
16042f52ef8SKeith Packard  */
161f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1620a3e67a4SJesse Barnes {
1630a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1640a3e67a4SJesse Barnes 	unsigned long high_frame;
1650a3e67a4SJesse Barnes 	unsigned long low_frame;
1665eddb70bSChris Wilson 	u32 high1, high2, low;
1670a3e67a4SJesse Barnes 
1680a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
16944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1709db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1710a3e67a4SJesse Barnes 		return 0;
1720a3e67a4SJesse Barnes 	}
1730a3e67a4SJesse Barnes 
1749db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1759db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1765eddb70bSChris Wilson 
1770a3e67a4SJesse Barnes 	/*
1780a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1790a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1800a3e67a4SJesse Barnes 	 * register.
1810a3e67a4SJesse Barnes 	 */
1820a3e67a4SJesse Barnes 	do {
1835eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1845eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1855eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1860a3e67a4SJesse Barnes 	} while (high1 != high2);
1870a3e67a4SJesse Barnes 
1885eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1895eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1905eddb70bSChris Wilson 	return (high1 << 8) | low;
1910a3e67a4SJesse Barnes }
1920a3e67a4SJesse Barnes 
193f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1949880b7a5SJesse Barnes {
1959880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1969db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1979880b7a5SJesse Barnes 
1989880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
19944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2009db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2019880b7a5SJesse Barnes 		return 0;
2029880b7a5SJesse Barnes 	}
2039880b7a5SJesse Barnes 
2049880b7a5SJesse Barnes 	return I915_READ(reg);
2059880b7a5SJesse Barnes }
2069880b7a5SJesse Barnes 
207f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
2080af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
2090af7e4dfSMario Kleiner {
2100af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2110af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
2120af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
2130af7e4dfSMario Kleiner 	bool in_vbl = true;
2140af7e4dfSMario Kleiner 	int ret = 0;
2150af7e4dfSMario Kleiner 
2160af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
2170af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
2189db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2190af7e4dfSMario Kleiner 		return 0;
2200af7e4dfSMario Kleiner 	}
2210af7e4dfSMario Kleiner 
2220af7e4dfSMario Kleiner 	/* Get vtotal. */
2230af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
2240af7e4dfSMario Kleiner 
2250af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2260af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2270af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2280af7e4dfSMario Kleiner 		 */
2290af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2300af7e4dfSMario Kleiner 
2310af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2320af7e4dfSMario Kleiner 		 * horizontal scanout position.
2330af7e4dfSMario Kleiner 		 */
2340af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2350af7e4dfSMario Kleiner 		*hpos = 0;
2360af7e4dfSMario Kleiner 	} else {
2370af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2380af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2390af7e4dfSMario Kleiner 		 * scanout position.
2400af7e4dfSMario Kleiner 		 */
2410af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2420af7e4dfSMario Kleiner 
2430af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2440af7e4dfSMario Kleiner 		*vpos = position / htotal;
2450af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2460af7e4dfSMario Kleiner 	}
2470af7e4dfSMario Kleiner 
2480af7e4dfSMario Kleiner 	/* Query vblank area. */
2490af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2500af7e4dfSMario Kleiner 
2510af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2520af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2530af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2540af7e4dfSMario Kleiner 
2550af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2560af7e4dfSMario Kleiner 		in_vbl = false;
2570af7e4dfSMario Kleiner 
2580af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2590af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2600af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2610af7e4dfSMario Kleiner 
2620af7e4dfSMario Kleiner 	/* Readouts valid? */
2630af7e4dfSMario Kleiner 	if (vbl > 0)
2640af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2650af7e4dfSMario Kleiner 
2660af7e4dfSMario Kleiner 	/* In vblank? */
2670af7e4dfSMario Kleiner 	if (in_vbl)
2680af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2690af7e4dfSMario Kleiner 
2700af7e4dfSMario Kleiner 	return ret;
2710af7e4dfSMario Kleiner }
2720af7e4dfSMario Kleiner 
273f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2740af7e4dfSMario Kleiner 			      int *max_error,
2750af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2760af7e4dfSMario Kleiner 			      unsigned flags)
2770af7e4dfSMario Kleiner {
2784041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2794041b853SChris Wilson 	struct drm_crtc *crtc;
2800af7e4dfSMario Kleiner 
2814041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2824041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2830af7e4dfSMario Kleiner 		return -EINVAL;
2840af7e4dfSMario Kleiner 	}
2850af7e4dfSMario Kleiner 
2860af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2874041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2884041b853SChris Wilson 	if (crtc == NULL) {
2894041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2904041b853SChris Wilson 		return -EINVAL;
2914041b853SChris Wilson 	}
2924041b853SChris Wilson 
2934041b853SChris Wilson 	if (!crtc->enabled) {
2944041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2954041b853SChris Wilson 		return -EBUSY;
2964041b853SChris Wilson 	}
2970af7e4dfSMario Kleiner 
2980af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2994041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
3004041b853SChris Wilson 						     vblank_time, flags,
3014041b853SChris Wilson 						     crtc);
3020af7e4dfSMario Kleiner }
3030af7e4dfSMario Kleiner 
3045ca58282SJesse Barnes /*
3055ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
3065ca58282SJesse Barnes  */
3075ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
3085ca58282SJesse Barnes {
3095ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3105ca58282SJesse Barnes 						    hotplug_work);
3115ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
312c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
3134ef69c7aSChris Wilson 	struct intel_encoder *encoder;
3145ca58282SJesse Barnes 
315a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
316e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
317e67189abSJesse Barnes 
3184ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
3194ef69c7aSChris Wilson 		if (encoder->hot_plug)
3204ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
321c31c4ba3SKeith Packard 
32240ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
32340ee3381SKeith Packard 
3245ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
325eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3265ca58282SJesse Barnes }
3275ca58282SJesse Barnes 
328f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev)
329f97108d1SJesse Barnes {
330f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
331b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
332f97108d1SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
333f97108d1SJesse Barnes 
3347648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
335b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
336b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
337f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
338f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
339f97108d1SJesse Barnes 
340f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
341b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
342f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
343f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
344f97108d1SJesse Barnes 		if (new_delay < dev_priv->max_delay)
345f97108d1SJesse Barnes 			new_delay = dev_priv->max_delay;
346b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
347f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
348f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
349f97108d1SJesse Barnes 		if (new_delay > dev_priv->min_delay)
350f97108d1SJesse Barnes 			new_delay = dev_priv->min_delay;
351f97108d1SJesse Barnes 	}
352f97108d1SJesse Barnes 
3537648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
354f97108d1SJesse Barnes 		dev_priv->cur_delay = new_delay;
355f97108d1SJesse Barnes 
356f97108d1SJesse Barnes 	return;
357f97108d1SJesse Barnes }
358f97108d1SJesse Barnes 
359549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
360549f7365SChris Wilson 			struct intel_ring_buffer *ring)
361549f7365SChris Wilson {
362549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
363475553deSChris Wilson 	u32 seqno;
3649862e600SChris Wilson 
365475553deSChris Wilson 	if (ring->obj == NULL)
366475553deSChris Wilson 		return;
367475553deSChris Wilson 
368475553deSChris Wilson 	seqno = ring->get_seqno(ring);
369db53a302SChris Wilson 	trace_i915_gem_request_complete(ring, seqno);
3709862e600SChris Wilson 
3719862e600SChris Wilson 	ring->irq_seqno = seqno;
372549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3733e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
374549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
375549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
3763e0dc6b0SBen Widawsky 			  jiffies +
3773e0dc6b0SBen Widawsky 			  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
3783e0dc6b0SBen Widawsky 	}
379549f7365SChris Wilson }
380549f7365SChris Wilson 
3814912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3823b8d8d91SJesse Barnes {
3834912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3844912d041SBen Widawsky 						    rps_work);
3853b8d8d91SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
3864912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3873b8d8d91SJesse Barnes 
3884912d041SBen Widawsky 	spin_lock_irq(&dev_priv->rps_lock);
3894912d041SBen Widawsky 	pm_iir = dev_priv->pm_iir;
3904912d041SBen Widawsky 	dev_priv->pm_iir = 0;
3914912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
392a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
3934912d041SBen Widawsky 	spin_unlock_irq(&dev_priv->rps_lock);
3944912d041SBen Widawsky 
3953b8d8d91SJesse Barnes 	if (!pm_iir)
3963b8d8d91SJesse Barnes 		return;
3973b8d8d91SJesse Barnes 
3984912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3993b8d8d91SJesse Barnes 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
4003b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
4013b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
4023b8d8d91SJesse Barnes 		if (new_delay > dev_priv->max_delay)
4033b8d8d91SJesse Barnes 			new_delay = dev_priv->max_delay;
4043b8d8d91SJesse Barnes 	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
4054912d041SBen Widawsky 		gen6_gt_force_wake_get(dev_priv);
4063b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
4073b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
4083b8d8d91SJesse Barnes 		if (new_delay < dev_priv->min_delay) {
4093b8d8d91SJesse Barnes 			new_delay = dev_priv->min_delay;
4103b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4113b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
4123b8d8d91SJesse Barnes 				   ((new_delay << 16) & 0x3f0000));
4133b8d8d91SJesse Barnes 		} else {
4143b8d8d91SJesse Barnes 			/* Make sure we continue to get down interrupts
4153b8d8d91SJesse Barnes 			 * until we hit the minimum frequency */
4163b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4173b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
4183b8d8d91SJesse Barnes 		}
4194912d041SBen Widawsky 		gen6_gt_force_wake_put(dev_priv);
4203b8d8d91SJesse Barnes 	}
4213b8d8d91SJesse Barnes 
4224912d041SBen Widawsky 	gen6_set_rps(dev_priv->dev, new_delay);
4233b8d8d91SJesse Barnes 	dev_priv->cur_delay = new_delay;
4243b8d8d91SJesse Barnes 
4254912d041SBen Widawsky 	/*
4264912d041SBen Widawsky 	 * rps_lock not held here because clearing is non-destructive. There is
4274912d041SBen Widawsky 	 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
4284912d041SBen Widawsky 	 * by holding struct_mutex for the duration of the write.
4294912d041SBen Widawsky 	 */
4304912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
4313b8d8d91SJesse Barnes }
4323b8d8d91SJesse Barnes 
433e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
434e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
435e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
436e7b4c6b1SDaniel Vetter {
437e7b4c6b1SDaniel Vetter 
438e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
439e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
440e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
441e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
442e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
443e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
444e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
445e7b4c6b1SDaniel Vetter 
446e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
447e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
448e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
449e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
450e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
451e7b4c6b1SDaniel Vetter 	}
452e7b4c6b1SDaniel Vetter }
453e7b4c6b1SDaniel Vetter 
454*fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
455*fc6826d1SChris Wilson 				u32 pm_iir)
456*fc6826d1SChris Wilson {
457*fc6826d1SChris Wilson 	unsigned long flags;
458*fc6826d1SChris Wilson 
459*fc6826d1SChris Wilson 	/*
460*fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
461*fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
462*fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
463*fc6826d1SChris Wilson 	 * dev_priv->pm_iir. Although missing an interrupt of the same
464*fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
465*fc6826d1SChris Wilson 	 *
466*fc6826d1SChris Wilson 	 * The mask bit in IMR is cleared by rps_work.
467*fc6826d1SChris Wilson 	 */
468*fc6826d1SChris Wilson 
469*fc6826d1SChris Wilson 	spin_lock_irqsave(&dev_priv->rps_lock, flags);
470*fc6826d1SChris Wilson 	WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
471*fc6826d1SChris Wilson 	dev_priv->pm_iir |= pm_iir;
472*fc6826d1SChris Wilson 	I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
473*fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
474*fc6826d1SChris Wilson 	spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
475*fc6826d1SChris Wilson 
476*fc6826d1SChris Wilson 	queue_work(dev_priv->wq, &dev_priv->rps_work);
477*fc6826d1SChris Wilson }
478*fc6826d1SChris Wilson 
4797e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
4807e231dbeSJesse Barnes {
4817e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
4827e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4837e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
4847e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
4857e231dbeSJesse Barnes 	unsigned long irqflags;
4867e231dbeSJesse Barnes 	int pipe;
4877e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
4887e231dbeSJesse Barnes 	u32 vblank_status;
4897e231dbeSJesse Barnes 	int vblank = 0;
4907e231dbeSJesse Barnes 	bool blc_event;
4917e231dbeSJesse Barnes 
4927e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
4937e231dbeSJesse Barnes 
4947e231dbeSJesse Barnes 	vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
4957e231dbeSJesse Barnes 		PIPE_VBLANK_INTERRUPT_STATUS;
4967e231dbeSJesse Barnes 
4977e231dbeSJesse Barnes 	while (true) {
4987e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
4997e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
5007e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
5017e231dbeSJesse Barnes 
5027e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
5037e231dbeSJesse Barnes 			goto out;
5047e231dbeSJesse Barnes 
5057e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
5067e231dbeSJesse Barnes 
507e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
5087e231dbeSJesse Barnes 
5097e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5107e231dbeSJesse Barnes 		for_each_pipe(pipe) {
5117e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
5127e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
5137e231dbeSJesse Barnes 
5147e231dbeSJesse Barnes 			/*
5157e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
5167e231dbeSJesse Barnes 			 */
5177e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
5187e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
5197e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
5207e231dbeSJesse Barnes 							 pipe_name(pipe));
5217e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
5227e231dbeSJesse Barnes 			}
5237e231dbeSJesse Barnes 		}
5247e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5257e231dbeSJesse Barnes 
5267e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5277e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
5287e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5297e231dbeSJesse Barnes 
5307e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5317e231dbeSJesse Barnes 					 hotplug_status);
5327e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5337e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5347e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5357e231dbeSJesse Barnes 
5367e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5377e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5387e231dbeSJesse Barnes 		}
5397e231dbeSJesse Barnes 
5407e231dbeSJesse Barnes 
5417e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
5427e231dbeSJesse Barnes 			drm_handle_vblank(dev, 0);
5437e231dbeSJesse Barnes 			vblank++;
5447e231dbeSJesse Barnes 			if (!dev_priv->flip_pending_is_done) {
5457e231dbeSJesse Barnes 				intel_finish_page_flip(dev, 0);
5467e231dbeSJesse Barnes 			}
5477e231dbeSJesse Barnes 		}
5487e231dbeSJesse Barnes 
5497e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
5507e231dbeSJesse Barnes 			drm_handle_vblank(dev, 1);
5517e231dbeSJesse Barnes 			vblank++;
5527e231dbeSJesse Barnes 			if (!dev_priv->flip_pending_is_done) {
5537e231dbeSJesse Barnes 				intel_finish_page_flip(dev, 0);
5547e231dbeSJesse Barnes 			}
5557e231dbeSJesse Barnes 		}
5567e231dbeSJesse Barnes 
5577e231dbeSJesse Barnes 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
5587e231dbeSJesse Barnes 			blc_event = true;
5597e231dbeSJesse Barnes 
560*fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
561*fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
5627e231dbeSJesse Barnes 
5637e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5647e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5657e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5667e231dbeSJesse Barnes 	}
5677e231dbeSJesse Barnes 
5687e231dbeSJesse Barnes out:
5697e231dbeSJesse Barnes 	return ret;
5707e231dbeSJesse Barnes }
5717e231dbeSJesse Barnes 
572776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev)
573776ad806SJesse Barnes {
574776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
575776ad806SJesse Barnes 	u32 pch_iir;
5769db4a9c7SJesse Barnes 	int pipe;
577776ad806SJesse Barnes 
578776ad806SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
579776ad806SJesse Barnes 
580776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
581776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
582776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
583776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
584776ad806SJesse Barnes 
585776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
586776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
587776ad806SJesse Barnes 
588776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
589776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
590776ad806SJesse Barnes 
591776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
592776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
593776ad806SJesse Barnes 
594776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
595776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
596776ad806SJesse Barnes 
5979db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
5989db4a9c7SJesse Barnes 		for_each_pipe(pipe)
5999db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
6009db4a9c7SJesse Barnes 					 pipe_name(pipe),
6019db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
602776ad806SJesse Barnes 
603776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
604776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
605776ad806SJesse Barnes 
606776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
607776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
608776ad806SJesse Barnes 
609776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
610776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
611776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
612776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
613776ad806SJesse Barnes }
614776ad806SJesse Barnes 
615f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
616b1f14ad0SJesse Barnes {
617b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
618b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
619b1f14ad0SJesse Barnes 	int ret = IRQ_NONE;
620b1f14ad0SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
621b1f14ad0SJesse Barnes 	struct drm_i915_master_private *master_priv;
622b1f14ad0SJesse Barnes 
623b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
624b1f14ad0SJesse Barnes 
625b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
626b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
627b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
628b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
629b1f14ad0SJesse Barnes 
630b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
631b1f14ad0SJesse Barnes 	gt_iir = I915_READ(GTIIR);
632b1f14ad0SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
633b1f14ad0SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
634b1f14ad0SJesse Barnes 
635b1f14ad0SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
636b1f14ad0SJesse Barnes 		goto done;
637b1f14ad0SJesse Barnes 
638b1f14ad0SJesse Barnes 	ret = IRQ_HANDLED;
639b1f14ad0SJesse Barnes 
640b1f14ad0SJesse Barnes 	if (dev->primary->master) {
641b1f14ad0SJesse Barnes 		master_priv = dev->primary->master->driver_priv;
642b1f14ad0SJesse Barnes 		if (master_priv->sarea_priv)
643b1f14ad0SJesse Barnes 			master_priv->sarea_priv->last_dispatch =
644b1f14ad0SJesse Barnes 				READ_BREADCRUMB(dev_priv);
645b1f14ad0SJesse Barnes 	}
646b1f14ad0SJesse Barnes 
647e7b4c6b1SDaniel Vetter 	snb_gt_irq_handler(dev, dev_priv, gt_iir);
648b1f14ad0SJesse Barnes 
649b1f14ad0SJesse Barnes 	if (de_iir & DE_GSE_IVB)
650b1f14ad0SJesse Barnes 		intel_opregion_gse_intr(dev);
651b1f14ad0SJesse Barnes 
652b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
653b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 0);
654b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 0);
655b1f14ad0SJesse Barnes 	}
656b1f14ad0SJesse Barnes 
657b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
658b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 1);
659b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 1);
660b1f14ad0SJesse Barnes 	}
661b1f14ad0SJesse Barnes 
662b1f14ad0SJesse Barnes 	if (de_iir & DE_PIPEA_VBLANK_IVB)
663b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 0);
664b1f14ad0SJesse Barnes 
665f6b07f45SDan Carpenter 	if (de_iir & DE_PIPEB_VBLANK_IVB)
666b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 1);
667b1f14ad0SJesse Barnes 
668b1f14ad0SJesse Barnes 	/* check event from PCH */
669b1f14ad0SJesse Barnes 	if (de_iir & DE_PCH_EVENT_IVB) {
670b1f14ad0SJesse Barnes 		if (pch_iir & SDE_HOTPLUG_MASK_CPT)
671b1f14ad0SJesse Barnes 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
672b1f14ad0SJesse Barnes 		pch_irq_handler(dev);
673b1f14ad0SJesse Barnes 	}
674b1f14ad0SJesse Barnes 
675*fc6826d1SChris Wilson 	if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
676*fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
677b1f14ad0SJesse Barnes 
678b1f14ad0SJesse Barnes 	/* should clear PCH hotplug event before clear CPU irq */
679b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, pch_iir);
680b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, gt_iir);
681b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, de_iir);
682b1f14ad0SJesse Barnes 	I915_WRITE(GEN6_PMIIR, pm_iir);
683b1f14ad0SJesse Barnes 
684b1f14ad0SJesse Barnes done:
685b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
686b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
687b1f14ad0SJesse Barnes 
688b1f14ad0SJesse Barnes 	return ret;
689b1f14ad0SJesse Barnes }
690b1f14ad0SJesse Barnes 
691e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
692e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
693e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
694e7b4c6b1SDaniel Vetter {
695e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
696e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
697e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
698e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
699e7b4c6b1SDaniel Vetter }
700e7b4c6b1SDaniel Vetter 
701f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
702036a4a7dSZhenyu Wang {
7034697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
704036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
705036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
7063b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
7072d7b8366SYuanhan Liu 	u32 hotplug_mask;
708036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
709881f47b6SXiang, Haihao 
7104697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
7114697995bSJesse Barnes 
7122d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
7132d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
7142d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
7153143a2bfSChris Wilson 	POSTING_READ(DEIER);
7162d109a84SZou, Nanhai 
717036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
718036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
719c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
7203b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
721036a4a7dSZhenyu Wang 
7223b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
7233b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
724c7c85101SZou Nan hai 		goto done;
725036a4a7dSZhenyu Wang 
7262d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev))
7272d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
7282d7b8366SYuanhan Liu 	else
7292d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK;
7302d7b8366SYuanhan Liu 
731036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
732036a4a7dSZhenyu Wang 
733036a4a7dSZhenyu Wang 	if (dev->primary->master) {
734036a4a7dSZhenyu Wang 		master_priv = dev->primary->master->driver_priv;
735036a4a7dSZhenyu Wang 		if (master_priv->sarea_priv)
736036a4a7dSZhenyu Wang 			master_priv->sarea_priv->last_dispatch =
737036a4a7dSZhenyu Wang 				READ_BREADCRUMB(dev_priv);
738036a4a7dSZhenyu Wang 	}
739036a4a7dSZhenyu Wang 
740e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
741e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
742e7b4c6b1SDaniel Vetter 	else
743e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
744036a4a7dSZhenyu Wang 
74501c66889SZhao Yakui 	if (de_iir & DE_GSE)
7463b617967SChris Wilson 		intel_opregion_gse_intr(dev);
74701c66889SZhao Yakui 
748f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
749013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7502bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
751013d5aa2SJesse Barnes 	}
752013d5aa2SJesse Barnes 
753f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
754f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7552bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
756013d5aa2SJesse Barnes 	}
757c062df61SLi Peng 
758f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
759f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
760f072d2e7SZhenyu Wang 
761f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
762f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
763f072d2e7SZhenyu Wang 
764c650156aSZhenyu Wang 	/* check event from PCH */
765776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
766776ad806SJesse Barnes 		if (pch_iir & hotplug_mask)
767c650156aSZhenyu Wang 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
768776ad806SJesse Barnes 		pch_irq_handler(dev);
769776ad806SJesse Barnes 	}
770c650156aSZhenyu Wang 
771f97108d1SJesse Barnes 	if (de_iir & DE_PCU_EVENT) {
7727648fa99SJesse Barnes 		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
773f97108d1SJesse Barnes 		i915_handle_rps_change(dev);
774f97108d1SJesse Barnes 	}
775f97108d1SJesse Barnes 
776*fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
777*fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
7783b8d8d91SJesse Barnes 
779c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
780c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
781c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
782c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
7834912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
784036a4a7dSZhenyu Wang 
785c7c85101SZou Nan hai done:
7862d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
7873143a2bfSChris Wilson 	POSTING_READ(DEIER);
7882d109a84SZou, Nanhai 
789036a4a7dSZhenyu Wang 	return ret;
790036a4a7dSZhenyu Wang }
791036a4a7dSZhenyu Wang 
7928a905236SJesse Barnes /**
7938a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
7948a905236SJesse Barnes  * @work: work struct
7958a905236SJesse Barnes  *
7968a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
7978a905236SJesse Barnes  * was detected.
7988a905236SJesse Barnes  */
7998a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8008a905236SJesse Barnes {
8018a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8028a905236SJesse Barnes 						    error_work);
8038a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
804f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
805f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
806f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
8078a905236SJesse Barnes 
808f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
8098a905236SJesse Barnes 
810ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
81144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
812f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
813f803aa55SChris Wilson 		if (!i915_reset(dev, GRDOM_RENDER)) {
814ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
815f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
816f316a42cSBen Gamari 		}
81730dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
818f316a42cSBen Gamari 	}
8198a905236SJesse Barnes }
8208a905236SJesse Barnes 
8213bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
8229df30794SChris Wilson static struct drm_i915_error_object *
823bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
82405394f39SChris Wilson 			 struct drm_i915_gem_object *src)
8259df30794SChris Wilson {
8269df30794SChris Wilson 	struct drm_i915_error_object *dst;
8279df30794SChris Wilson 	int page, page_count;
828e56660ddSChris Wilson 	u32 reloc_offset;
8299df30794SChris Wilson 
83005394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
8319df30794SChris Wilson 		return NULL;
8329df30794SChris Wilson 
83305394f39SChris Wilson 	page_count = src->base.size / PAGE_SIZE;
8349df30794SChris Wilson 
8359df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
8369df30794SChris Wilson 	if (dst == NULL)
8379df30794SChris Wilson 		return NULL;
8389df30794SChris Wilson 
83905394f39SChris Wilson 	reloc_offset = src->gtt_offset;
8409df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
841788885aeSAndrew Morton 		unsigned long flags;
842e56660ddSChris Wilson 		void *d;
843788885aeSAndrew Morton 
844e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
8459df30794SChris Wilson 		if (d == NULL)
8469df30794SChris Wilson 			goto unwind;
847e56660ddSChris Wilson 
848788885aeSAndrew Morton 		local_irq_save(flags);
84974898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
85074898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
851172975aaSChris Wilson 			void __iomem *s;
852172975aaSChris Wilson 
853172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
854172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
855172975aaSChris Wilson 			 * captures what the GPU read.
856172975aaSChris Wilson 			 */
857172975aaSChris Wilson 
858e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
8593e4d3af5SPeter Zijlstra 						     reloc_offset);
860e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
8613e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
862172975aaSChris Wilson 		} else {
863172975aaSChris Wilson 			void *s;
864172975aaSChris Wilson 
865172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
866172975aaSChris Wilson 
867172975aaSChris Wilson 			s = kmap_atomic(src->pages[page]);
868172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
869172975aaSChris Wilson 			kunmap_atomic(s);
870172975aaSChris Wilson 
871172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
872172975aaSChris Wilson 		}
873788885aeSAndrew Morton 		local_irq_restore(flags);
874e56660ddSChris Wilson 
8759df30794SChris Wilson 		dst->pages[page] = d;
876e56660ddSChris Wilson 
877e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
8789df30794SChris Wilson 	}
8799df30794SChris Wilson 	dst->page_count = page_count;
88005394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
8819df30794SChris Wilson 
8829df30794SChris Wilson 	return dst;
8839df30794SChris Wilson 
8849df30794SChris Wilson unwind:
8859df30794SChris Wilson 	while (page--)
8869df30794SChris Wilson 		kfree(dst->pages[page]);
8879df30794SChris Wilson 	kfree(dst);
8889df30794SChris Wilson 	return NULL;
8899df30794SChris Wilson }
8909df30794SChris Wilson 
8919df30794SChris Wilson static void
8929df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
8939df30794SChris Wilson {
8949df30794SChris Wilson 	int page;
8959df30794SChris Wilson 
8969df30794SChris Wilson 	if (obj == NULL)
8979df30794SChris Wilson 		return;
8989df30794SChris Wilson 
8999df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
9009df30794SChris Wilson 		kfree(obj->pages[page]);
9019df30794SChris Wilson 
9029df30794SChris Wilson 	kfree(obj);
9039df30794SChris Wilson }
9049df30794SChris Wilson 
9059df30794SChris Wilson static void
9069df30794SChris Wilson i915_error_state_free(struct drm_device *dev,
9079df30794SChris Wilson 		      struct drm_i915_error_state *error)
9089df30794SChris Wilson {
909e2f973d5SChris Wilson 	int i;
910e2f973d5SChris Wilson 
91152d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
91252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
91352d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
91452d39a21SChris Wilson 		kfree(error->ring[i].requests);
91552d39a21SChris Wilson 	}
916e2f973d5SChris Wilson 
9179df30794SChris Wilson 	kfree(error->active_bo);
9186ef3d427SChris Wilson 	kfree(error->overlay);
9199df30794SChris Wilson 	kfree(error);
9209df30794SChris Wilson }
9219df30794SChris Wilson 
922c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err,
923c724e8a9SChris Wilson 			   int count,
924c724e8a9SChris Wilson 			   struct list_head *head)
925c724e8a9SChris Wilson {
926c724e8a9SChris Wilson 	struct drm_i915_gem_object *obj;
927c724e8a9SChris Wilson 	int i = 0;
928c724e8a9SChris Wilson 
929c724e8a9SChris Wilson 	list_for_each_entry(obj, head, mm_list) {
930c724e8a9SChris Wilson 		err->size = obj->base.size;
931c724e8a9SChris Wilson 		err->name = obj->base.name;
932c724e8a9SChris Wilson 		err->seqno = obj->last_rendering_seqno;
933c724e8a9SChris Wilson 		err->gtt_offset = obj->gtt_offset;
934c724e8a9SChris Wilson 		err->read_domains = obj->base.read_domains;
935c724e8a9SChris Wilson 		err->write_domain = obj->base.write_domain;
936c724e8a9SChris Wilson 		err->fence_reg = obj->fence_reg;
937c724e8a9SChris Wilson 		err->pinned = 0;
938c724e8a9SChris Wilson 		if (obj->pin_count > 0)
939c724e8a9SChris Wilson 			err->pinned = 1;
940c724e8a9SChris Wilson 		if (obj->user_pin_count > 0)
941c724e8a9SChris Wilson 			err->pinned = -1;
942c724e8a9SChris Wilson 		err->tiling = obj->tiling_mode;
943c724e8a9SChris Wilson 		err->dirty = obj->dirty;
944c724e8a9SChris Wilson 		err->purgeable = obj->madv != I915_MADV_WILLNEED;
94596154f2fSDaniel Vetter 		err->ring = obj->ring ? obj->ring->id : -1;
94693dfb40cSChris Wilson 		err->cache_level = obj->cache_level;
947c724e8a9SChris Wilson 
948c724e8a9SChris Wilson 		if (++i == count)
949c724e8a9SChris Wilson 			break;
950c724e8a9SChris Wilson 
951c724e8a9SChris Wilson 		err++;
952c724e8a9SChris Wilson 	}
953c724e8a9SChris Wilson 
954c724e8a9SChris Wilson 	return i;
955c724e8a9SChris Wilson }
956c724e8a9SChris Wilson 
957748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
958748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
959748ebc60SChris Wilson {
960748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
961748ebc60SChris Wilson 	int i;
962748ebc60SChris Wilson 
963748ebc60SChris Wilson 	/* Fences */
964748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
965775d17b6SDaniel Vetter 	case 7:
966748ebc60SChris Wilson 	case 6:
967748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
968748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
969748ebc60SChris Wilson 		break;
970748ebc60SChris Wilson 	case 5:
971748ebc60SChris Wilson 	case 4:
972748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
973748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
974748ebc60SChris Wilson 		break;
975748ebc60SChris Wilson 	case 3:
976748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
977748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
978748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
979748ebc60SChris Wilson 	case 2:
980748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
981748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
982748ebc60SChris Wilson 		break;
983748ebc60SChris Wilson 
984748ebc60SChris Wilson 	}
985748ebc60SChris Wilson }
986748ebc60SChris Wilson 
987bcfb2e28SChris Wilson static struct drm_i915_error_object *
988bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
989bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
990bcfb2e28SChris Wilson {
991bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
992bcfb2e28SChris Wilson 	u32 seqno;
993bcfb2e28SChris Wilson 
994bcfb2e28SChris Wilson 	if (!ring->get_seqno)
995bcfb2e28SChris Wilson 		return NULL;
996bcfb2e28SChris Wilson 
997bcfb2e28SChris Wilson 	seqno = ring->get_seqno(ring);
998bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
999bcfb2e28SChris Wilson 		if (obj->ring != ring)
1000bcfb2e28SChris Wilson 			continue;
1001bcfb2e28SChris Wilson 
1002c37d9a5dSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
1003bcfb2e28SChris Wilson 			continue;
1004bcfb2e28SChris Wilson 
1005bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1006bcfb2e28SChris Wilson 			continue;
1007bcfb2e28SChris Wilson 
1008bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1009bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1010bcfb2e28SChris Wilson 		 */
1011bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1012bcfb2e28SChris Wilson 	}
1013bcfb2e28SChris Wilson 
1014bcfb2e28SChris Wilson 	return NULL;
1015bcfb2e28SChris Wilson }
1016bcfb2e28SChris Wilson 
1017d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1018d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1019d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1020d27b1e0eSDaniel Vetter {
1021d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1022d27b1e0eSDaniel Vetter 
102333f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
102433f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
10257e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
10267e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
10277e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
10287e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
102933f3f518SDaniel Vetter 	}
1030c1cd90edSDaniel Vetter 
1031d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
10329d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1033d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1034d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1035d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1036c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1037d27b1e0eSDaniel Vetter 		if (ring->id == RCS) {
1038d27b1e0eSDaniel Vetter 			error->instdone1 = I915_READ(INSTDONE1);
1039d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1040d27b1e0eSDaniel Vetter 		}
1041d27b1e0eSDaniel Vetter 	} else {
10429d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1043d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1044d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1045d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1046d27b1e0eSDaniel Vetter 	}
1047d27b1e0eSDaniel Vetter 
1048c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1049d27b1e0eSDaniel Vetter 	error->seqno[ring->id] = ring->get_seqno(ring);
1050d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1051c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1052c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
10537e3b8737SDaniel Vetter 
10547e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
10557e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1056d27b1e0eSDaniel Vetter }
1057d27b1e0eSDaniel Vetter 
105852d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
105952d39a21SChris Wilson 				  struct drm_i915_error_state *error)
106052d39a21SChris Wilson {
106152d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
106252d39a21SChris Wilson 	struct drm_i915_gem_request *request;
106352d39a21SChris Wilson 	int i, count;
106452d39a21SChris Wilson 
106552d39a21SChris Wilson 	for (i = 0; i < I915_NUM_RINGS; i++) {
106652d39a21SChris Wilson 		struct intel_ring_buffer *ring = &dev_priv->ring[i];
106752d39a21SChris Wilson 
106852d39a21SChris Wilson 		if (ring->obj == NULL)
106952d39a21SChris Wilson 			continue;
107052d39a21SChris Wilson 
107152d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
107252d39a21SChris Wilson 
107352d39a21SChris Wilson 		error->ring[i].batchbuffer =
107452d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
107552d39a21SChris Wilson 
107652d39a21SChris Wilson 		error->ring[i].ringbuffer =
107752d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
107852d39a21SChris Wilson 
107952d39a21SChris Wilson 		count = 0;
108052d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
108152d39a21SChris Wilson 			count++;
108252d39a21SChris Wilson 
108352d39a21SChris Wilson 		error->ring[i].num_requests = count;
108452d39a21SChris Wilson 		error->ring[i].requests =
108552d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
108652d39a21SChris Wilson 				GFP_ATOMIC);
108752d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
108852d39a21SChris Wilson 			error->ring[i].num_requests = 0;
108952d39a21SChris Wilson 			continue;
109052d39a21SChris Wilson 		}
109152d39a21SChris Wilson 
109252d39a21SChris Wilson 		count = 0;
109352d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
109452d39a21SChris Wilson 			struct drm_i915_error_request *erq;
109552d39a21SChris Wilson 
109652d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
109752d39a21SChris Wilson 			erq->seqno = request->seqno;
109852d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1099ee4f42b1SChris Wilson 			erq->tail = request->tail;
110052d39a21SChris Wilson 		}
110152d39a21SChris Wilson 	}
110252d39a21SChris Wilson }
110352d39a21SChris Wilson 
11048a905236SJesse Barnes /**
11058a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
11068a905236SJesse Barnes  * @dev: drm device
11078a905236SJesse Barnes  *
11088a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
11098a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
11108a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
11118a905236SJesse Barnes  * to pick up.
11128a905236SJesse Barnes  */
111363eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
111463eeaf38SJesse Barnes {
111563eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
111605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
111763eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
111863eeaf38SJesse Barnes 	unsigned long flags;
11199db4a9c7SJesse Barnes 	int i, pipe;
112063eeaf38SJesse Barnes 
112163eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11229df30794SChris Wilson 	error = dev_priv->first_error;
11239df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11249df30794SChris Wilson 	if (error)
11259df30794SChris Wilson 		return;
112663eeaf38SJesse Barnes 
11279db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
112833f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
112963eeaf38SJesse Barnes 	if (!error) {
11309df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
11319df30794SChris Wilson 		return;
113263eeaf38SJesse Barnes 	}
113363eeaf38SJesse Barnes 
1134b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1135b6f7833bSChris Wilson 		 dev->primary->index);
11362fa772f3SChris Wilson 
113763eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
113863eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
11399db4a9c7SJesse Barnes 	for_each_pipe(pipe)
11409db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1141d27b1e0eSDaniel Vetter 
114233f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1143f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
114433f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
114533f3f518SDaniel Vetter 	}
1146add354ddSChris Wilson 
1147748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
114852d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
11499df30794SChris Wilson 
1150c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
11519df30794SChris Wilson 	error->active_bo = NULL;
1152c724e8a9SChris Wilson 	error->pinned_bo = NULL;
11539df30794SChris Wilson 
1154bcfb2e28SChris Wilson 	i = 0;
1155bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1156bcfb2e28SChris Wilson 		i++;
1157bcfb2e28SChris Wilson 	error->active_bo_count = i;
115805394f39SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
1159bcfb2e28SChris Wilson 		i++;
1160bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1161c724e8a9SChris Wilson 
11628e934dbfSChris Wilson 	error->active_bo = NULL;
11638e934dbfSChris Wilson 	error->pinned_bo = NULL;
1164bcfb2e28SChris Wilson 	if (i) {
1165bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
11669df30794SChris Wilson 					   GFP_ATOMIC);
1167c724e8a9SChris Wilson 		if (error->active_bo)
1168c724e8a9SChris Wilson 			error->pinned_bo =
1169c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
11709df30794SChris Wilson 	}
1171c724e8a9SChris Wilson 
1172c724e8a9SChris Wilson 	if (error->active_bo)
1173c724e8a9SChris Wilson 		error->active_bo_count =
1174c724e8a9SChris Wilson 			capture_bo_list(error->active_bo,
1175c724e8a9SChris Wilson 					error->active_bo_count,
1176c724e8a9SChris Wilson 					&dev_priv->mm.active_list);
1177c724e8a9SChris Wilson 
1178c724e8a9SChris Wilson 	if (error->pinned_bo)
1179c724e8a9SChris Wilson 		error->pinned_bo_count =
1180c724e8a9SChris Wilson 			capture_bo_list(error->pinned_bo,
1181c724e8a9SChris Wilson 					error->pinned_bo_count,
1182c724e8a9SChris Wilson 					&dev_priv->mm.pinned_list);
118363eeaf38SJesse Barnes 
11848a905236SJesse Barnes 	do_gettimeofday(&error->time);
11858a905236SJesse Barnes 
11866ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1187c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
11886ef3d427SChris Wilson 
11899df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11909df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
119163eeaf38SJesse Barnes 		dev_priv->first_error = error;
11929df30794SChris Wilson 		error = NULL;
11939df30794SChris Wilson 	}
119463eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11959df30794SChris Wilson 
11969df30794SChris Wilson 	if (error)
11979df30794SChris Wilson 		i915_error_state_free(dev, error);
11989df30794SChris Wilson }
11999df30794SChris Wilson 
12009df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
12019df30794SChris Wilson {
12029df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
12039df30794SChris Wilson 	struct drm_i915_error_state *error;
12046dc0e816SBen Widawsky 	unsigned long flags;
12059df30794SChris Wilson 
12066dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12079df30794SChris Wilson 	error = dev_priv->first_error;
12089df30794SChris Wilson 	dev_priv->first_error = NULL;
12096dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12109df30794SChris Wilson 
12119df30794SChris Wilson 	if (error)
12129df30794SChris Wilson 		i915_error_state_free(dev, error);
121363eeaf38SJesse Barnes }
12143bd3c932SChris Wilson #else
12153bd3c932SChris Wilson #define i915_capture_error_state(x)
12163bd3c932SChris Wilson #endif
121763eeaf38SJesse Barnes 
121835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1219c0e09200SDave Airlie {
12208a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
122163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
12229db4a9c7SJesse Barnes 	int pipe;
122363eeaf38SJesse Barnes 
122435aed2e6SChris Wilson 	if (!eir)
122535aed2e6SChris Wilson 		return;
122663eeaf38SJesse Barnes 
1227a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
12288a905236SJesse Barnes 
12298a905236SJesse Barnes 	if (IS_G4X(dev)) {
12308a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
12318a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
12328a905236SJesse Barnes 
1233a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1234a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1235a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
12368a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
1237a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1238a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1239a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
12408a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
12428a905236SJesse Barnes 		}
12438a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
12448a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1245a70491ccSJoe Perches 			pr_err("page table error\n");
1246a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
12478a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12483143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
12498a905236SJesse Barnes 		}
12508a905236SJesse Barnes 	}
12518a905236SJesse Barnes 
1252a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
125363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
125463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1255a70491ccSJoe Perches 			pr_err("page table error\n");
1256a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
125763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12583143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
125963eeaf38SJesse Barnes 		}
12608a905236SJesse Barnes 	}
12618a905236SJesse Barnes 
126263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1263a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
12649db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1265a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
12669db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
126763eeaf38SJesse Barnes 		/* pipestat has already been acked */
126863eeaf38SJesse Barnes 	}
126963eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1270a70491ccSJoe Perches 		pr_err("instruction error\n");
1271a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1272a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
127363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
127463eeaf38SJesse Barnes 
1275a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1276a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1277a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1278a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
127963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
12803143a2bfSChris Wilson 			POSTING_READ(IPEIR);
128163eeaf38SJesse Barnes 		} else {
128263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
128363eeaf38SJesse Barnes 
1284a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1285a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1286a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
128763eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
1288a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1289a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1290a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
129163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12923143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
129363eeaf38SJesse Barnes 		}
129463eeaf38SJesse Barnes 	}
129563eeaf38SJesse Barnes 
129663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
12973143a2bfSChris Wilson 	POSTING_READ(EIR);
129863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
129963eeaf38SJesse Barnes 	if (eir) {
130063eeaf38SJesse Barnes 		/*
130163eeaf38SJesse Barnes 		 * some errors might have become stuck,
130263eeaf38SJesse Barnes 		 * mask them.
130363eeaf38SJesse Barnes 		 */
130463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
130563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
130663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
130763eeaf38SJesse Barnes 	}
130835aed2e6SChris Wilson }
130935aed2e6SChris Wilson 
131035aed2e6SChris Wilson /**
131135aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
131235aed2e6SChris Wilson  * @dev: drm device
131335aed2e6SChris Wilson  *
131435aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
131535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
131635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
131735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
131835aed2e6SChris Wilson  * of a ring dump etc.).
131935aed2e6SChris Wilson  */
1320527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
132135aed2e6SChris Wilson {
132235aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
132335aed2e6SChris Wilson 
132435aed2e6SChris Wilson 	i915_capture_error_state(dev);
132535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
13268a905236SJesse Barnes 
1327ba1234d1SBen Gamari 	if (wedged) {
132830dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1329ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1330ba1234d1SBen Gamari 
133111ed50ecSBen Gamari 		/*
133211ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
133311ed50ecSBen Gamari 		 */
13341ec14ad3SChris Wilson 		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1335f787a5f5SChris Wilson 		if (HAS_BSD(dev))
13361ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1337549f7365SChris Wilson 		if (HAS_BLT(dev))
13381ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[BCS].irq_queue);
133911ed50ecSBen Gamari 	}
134011ed50ecSBen Gamari 
13419c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
13428a905236SJesse Barnes }
13438a905236SJesse Barnes 
13444e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
13454e5359cdSSimon Farnsworth {
13464e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
13474e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13484e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134905394f39SChris Wilson 	struct drm_i915_gem_object *obj;
13504e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
13514e5359cdSSimon Farnsworth 	unsigned long flags;
13524e5359cdSSimon Farnsworth 	bool stall_detected;
13534e5359cdSSimon Farnsworth 
13544e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
13554e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
13564e5359cdSSimon Farnsworth 		return;
13574e5359cdSSimon Farnsworth 
13584e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
13594e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
13604e5359cdSSimon Farnsworth 
13614e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
13624e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
13634e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
13644e5359cdSSimon Farnsworth 		return;
13654e5359cdSSimon Farnsworth 	}
13664e5359cdSSimon Farnsworth 
13674e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
136805394f39SChris Wilson 	obj = work->pending_flip_obj;
1369a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
13709db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
137105394f39SChris Wilson 		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
13724e5359cdSSimon Farnsworth 	} else {
13739db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
137405394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
137501f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
13764e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
13774e5359cdSSimon Farnsworth 	}
13784e5359cdSSimon Farnsworth 
13794e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
13804e5359cdSSimon Farnsworth 
13814e5359cdSSimon Farnsworth 	if (stall_detected) {
13824e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
13834e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
13844e5359cdSSimon Farnsworth 	}
13854e5359cdSSimon Farnsworth }
13864e5359cdSSimon Farnsworth 
1387f71d4af4SJesse Barnes static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
13888a905236SJesse Barnes {
13898a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
13908a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
13918a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
13928a905236SJesse Barnes 	u32 iir, new_iir;
13939db4a9c7SJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
13948a905236SJesse Barnes 	u32 vblank_status;
13958a905236SJesse Barnes 	int vblank = 0;
13968a905236SJesse Barnes 	unsigned long irqflags;
13978a905236SJesse Barnes 	int irq_received;
13989db4a9c7SJesse Barnes 	int ret = IRQ_NONE, pipe;
13999db4a9c7SJesse Barnes 	bool blc_event = false;
14008a905236SJesse Barnes 
14018a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
14028a905236SJesse Barnes 
14038a905236SJesse Barnes 	iir = I915_READ(IIR);
14048a905236SJesse Barnes 
1405a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
1406d874bcffSJesse Barnes 		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1407e25e6601SJesse Barnes 	else
1408d874bcffSJesse Barnes 		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
14098a905236SJesse Barnes 
14108a905236SJesse Barnes 	for (;;) {
14118a905236SJesse Barnes 		irq_received = iir != 0;
14128a905236SJesse Barnes 
14138a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
14148a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
14158a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
14168a905236SJesse Barnes 		 * interrupts (for non-MSI).
14178a905236SJesse Barnes 		 */
14181ec14ad3SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
14198a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1420ba1234d1SBen Gamari 			i915_handle_error(dev, false);
14218a905236SJesse Barnes 
14229db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
14239db4a9c7SJesse Barnes 			int reg = PIPESTAT(pipe);
14249db4a9c7SJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
14259db4a9c7SJesse Barnes 
14268a905236SJesse Barnes 			/*
14279db4a9c7SJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
14288a905236SJesse Barnes 			 */
14299db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
14309db4a9c7SJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14319db4a9c7SJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
14329db4a9c7SJesse Barnes 							 pipe_name(pipe));
14339db4a9c7SJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
14348a905236SJesse Barnes 				irq_received = 1;
14358a905236SJesse Barnes 			}
14368a905236SJesse Barnes 		}
14371ec14ad3SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14388a905236SJesse Barnes 
14398a905236SJesse Barnes 		if (!irq_received)
14408a905236SJesse Barnes 			break;
14418a905236SJesse Barnes 
14428a905236SJesse Barnes 		ret = IRQ_HANDLED;
14438a905236SJesse Barnes 
14448a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
14458a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
14468a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
14478a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
14488a905236SJesse Barnes 
144944d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
14508a905236SJesse Barnes 				  hotplug_status);
14518a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
14529c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
14539c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
14548a905236SJesse Barnes 
14558a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
14568a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
145763eeaf38SJesse Barnes 		}
145863eeaf38SJesse Barnes 
1459673a394bSEric Anholt 		I915_WRITE(IIR, iir);
1460cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
14617c463586SKeith Packard 
14627c1c2871SDave Airlie 		if (dev->primary->master) {
14637c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
14647c1c2871SDave Airlie 			if (master_priv->sarea_priv)
14657c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
1466c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
14677c1c2871SDave Airlie 		}
14680a3e67a4SJesse Barnes 
1469549f7365SChris Wilson 		if (iir & I915_USER_INTERRUPT)
14701ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
14711ec14ad3SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
14721ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
1473d1b851fcSZou Nan hai 
14741afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
14756b95a207SKristian Høgsberg 			intel_prepare_page_flip(dev, 0);
14761afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
14771afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 0);
14781afe3e9dSJesse Barnes 		}
14796b95a207SKristian Høgsberg 
14801afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
148170565d00SJesse Barnes 			intel_prepare_page_flip(dev, 1);
14821afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
14831afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 1);
14841afe3e9dSJesse Barnes 		}
14856b95a207SKristian Høgsberg 
14869db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
14879db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & vblank_status &&
14889db4a9c7SJesse Barnes 			    drm_handle_vblank(dev, pipe)) {
14897c463586SKeith Packard 				vblank++;
14904e5359cdSSimon Farnsworth 				if (!dev_priv->flip_pending_is_done) {
14919db4a9c7SJesse Barnes 					i915_pageflip_stall_check(dev, pipe);
14929db4a9c7SJesse Barnes 					intel_finish_page_flip(dev, pipe);
14937c463586SKeith Packard 				}
14944e5359cdSSimon Farnsworth 			}
14957c463586SKeith Packard 
14969db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
14979db4a9c7SJesse Barnes 				blc_event = true;
14984e5359cdSSimon Farnsworth 		}
14997c463586SKeith Packard 
15009db4a9c7SJesse Barnes 
15019db4a9c7SJesse Barnes 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
15023b617967SChris Wilson 			intel_opregion_asle_intr(dev);
15030a3e67a4SJesse Barnes 
1504cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
1505cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
1506cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
1507cdfbc41fSEric Anholt 		 * we would never get another interrupt.
1508cdfbc41fSEric Anholt 		 *
1509cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
1510cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
1511cdfbc41fSEric Anholt 		 * another one.
1512cdfbc41fSEric Anholt 		 *
1513cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
1514cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
1515cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
1516cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
1517cdfbc41fSEric Anholt 		 * stray interrupts.
1518cdfbc41fSEric Anholt 		 */
1519cdfbc41fSEric Anholt 		iir = new_iir;
152005eff845SKeith Packard 	}
1521cdfbc41fSEric Anholt 
152205eff845SKeith Packard 	return ret;
1523c0e09200SDave Airlie }
1524c0e09200SDave Airlie 
1525c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
1526c0e09200SDave Airlie {
1527c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
15287c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1529c0e09200SDave Airlie 
1530c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
1531c0e09200SDave Airlie 
153244d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
1533c0e09200SDave Airlie 
1534c99b058fSKristian Høgsberg 	dev_priv->counter++;
1535c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
1536c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
15377c1c2871SDave Airlie 	if (master_priv->sarea_priv)
15387c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1539c0e09200SDave Airlie 
1540e1f99ce6SChris Wilson 	if (BEGIN_LP_RING(4) == 0) {
1541585fb111SJesse Barnes 		OUT_RING(MI_STORE_DWORD_INDEX);
15420baf823aSKeith Packard 		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1543c0e09200SDave Airlie 		OUT_RING(dev_priv->counter);
1544585fb111SJesse Barnes 		OUT_RING(MI_USER_INTERRUPT);
1545c0e09200SDave Airlie 		ADVANCE_LP_RING();
1546e1f99ce6SChris Wilson 	}
1547c0e09200SDave Airlie 
1548c0e09200SDave Airlie 	return dev_priv->counter;
1549c0e09200SDave Airlie }
1550c0e09200SDave Airlie 
1551c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1552c0e09200SDave Airlie {
1553c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15547c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1555c0e09200SDave Airlie 	int ret = 0;
15561ec14ad3SChris Wilson 	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1557c0e09200SDave Airlie 
155844d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1559c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
1560c0e09200SDave Airlie 
1561ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
15627c1c2871SDave Airlie 		if (master_priv->sarea_priv)
15637c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1564c0e09200SDave Airlie 		return 0;
1565ed4cb414SEric Anholt 	}
1566c0e09200SDave Airlie 
15677c1c2871SDave Airlie 	if (master_priv->sarea_priv)
15687c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1569c0e09200SDave Airlie 
1570b13c2b96SChris Wilson 	if (ring->irq_get(ring)) {
15711ec14ad3SChris Wilson 		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1572c0e09200SDave Airlie 			    READ_BREADCRUMB(dev_priv) >= irq_nr);
15731ec14ad3SChris Wilson 		ring->irq_put(ring);
15745a9a8d1aSChris Wilson 	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
15755a9a8d1aSChris Wilson 		ret = -EBUSY;
1576c0e09200SDave Airlie 
1577c0e09200SDave Airlie 	if (ret == -EBUSY) {
1578c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1579c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1580c0e09200SDave Airlie 	}
1581c0e09200SDave Airlie 
1582c0e09200SDave Airlie 	return ret;
1583c0e09200SDave Airlie }
1584c0e09200SDave Airlie 
1585c0e09200SDave Airlie /* Needs the lock as it touches the ring.
1586c0e09200SDave Airlie  */
1587c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
1588c0e09200SDave Airlie 			 struct drm_file *file_priv)
1589c0e09200SDave Airlie {
1590c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1591c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
1592c0e09200SDave Airlie 	int result;
1593c0e09200SDave Airlie 
15941ec14ad3SChris Wilson 	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1595c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1596c0e09200SDave Airlie 		return -EINVAL;
1597c0e09200SDave Airlie 	}
1598299eb93cSEric Anholt 
1599299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1600299eb93cSEric Anholt 
1601546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
1602c0e09200SDave Airlie 	result = i915_emit_irq(dev);
1603546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
1604c0e09200SDave Airlie 
1605c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1606c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
1607c0e09200SDave Airlie 		return -EFAULT;
1608c0e09200SDave Airlie 	}
1609c0e09200SDave Airlie 
1610c0e09200SDave Airlie 	return 0;
1611c0e09200SDave Airlie }
1612c0e09200SDave Airlie 
1613c0e09200SDave Airlie /* Doesn't need the hardware lock.
1614c0e09200SDave Airlie  */
1615c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
1616c0e09200SDave Airlie 			 struct drm_file *file_priv)
1617c0e09200SDave Airlie {
1618c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1619c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
1620c0e09200SDave Airlie 
1621c0e09200SDave Airlie 	if (!dev_priv) {
1622c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1623c0e09200SDave Airlie 		return -EINVAL;
1624c0e09200SDave Airlie 	}
1625c0e09200SDave Airlie 
1626c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
1627c0e09200SDave Airlie }
1628c0e09200SDave Airlie 
162942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
163042f52ef8SKeith Packard  * we use as a pipe index
163142f52ef8SKeith Packard  */
1632f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
16330a3e67a4SJesse Barnes {
16340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1635e9d21d7fSKeith Packard 	unsigned long irqflags;
163671e0ffa5SJesse Barnes 
16375eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
163871e0ffa5SJesse Barnes 		return -EINVAL;
16390a3e67a4SJesse Barnes 
16401ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1641f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
16427c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16437c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
16440a3e67a4SJesse Barnes 	else
16457c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16467c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
16478692d00eSChris Wilson 
16488692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
16498692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
16508692d00eSChris Wilson 		I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
16511ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16528692d00eSChris Wilson 
16530a3e67a4SJesse Barnes 	return 0;
16540a3e67a4SJesse Barnes }
16550a3e67a4SJesse Barnes 
1656f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1657f796cf8fSJesse Barnes {
1658f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1659f796cf8fSJesse Barnes 	unsigned long irqflags;
1660f796cf8fSJesse Barnes 
1661f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1662f796cf8fSJesse Barnes 		return -EINVAL;
1663f796cf8fSJesse Barnes 
1664f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1665f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1666f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1667f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1668f796cf8fSJesse Barnes 
1669f796cf8fSJesse Barnes 	return 0;
1670f796cf8fSJesse Barnes }
1671f796cf8fSJesse Barnes 
1672f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1673b1f14ad0SJesse Barnes {
1674b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1675b1f14ad0SJesse Barnes 	unsigned long irqflags;
1676b1f14ad0SJesse Barnes 
1677b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1678b1f14ad0SJesse Barnes 		return -EINVAL;
1679b1f14ad0SJesse Barnes 
1680b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1681b1f14ad0SJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1682b1f14ad0SJesse Barnes 				    DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1683b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1684b1f14ad0SJesse Barnes 
1685b1f14ad0SJesse Barnes 	return 0;
1686b1f14ad0SJesse Barnes }
1687b1f14ad0SJesse Barnes 
16887e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
16897e231dbeSJesse Barnes {
16907e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16917e231dbeSJesse Barnes 	unsigned long irqflags;
16927e231dbeSJesse Barnes 	u32 dpfl, imr;
16937e231dbeSJesse Barnes 
16947e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
16957e231dbeSJesse Barnes 		return -EINVAL;
16967e231dbeSJesse Barnes 
16977e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
16987e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
16997e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
17007e231dbeSJesse Barnes 	if (pipe == 0) {
17017e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
17027e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
17037e231dbeSJesse Barnes 	} else {
17047e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
17057e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17067e231dbeSJesse Barnes 	}
17077e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
17087e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17097e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17107e231dbeSJesse Barnes 
17117e231dbeSJesse Barnes 	return 0;
17127e231dbeSJesse Barnes }
17137e231dbeSJesse Barnes 
171442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
171542f52ef8SKeith Packard  * we use as a pipe index
171642f52ef8SKeith Packard  */
1717f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
17180a3e67a4SJesse Barnes {
17190a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1720e9d21d7fSKeith Packard 	unsigned long irqflags;
17210a3e67a4SJesse Barnes 
17221ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17238692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17248692d00eSChris Wilson 		I915_WRITE(INSTPM,
17258692d00eSChris Wilson 			   INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
17268692d00eSChris Wilson 
17277c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
17287c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
17297c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17301ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17310a3e67a4SJesse Barnes }
17320a3e67a4SJesse Barnes 
1733f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1734f796cf8fSJesse Barnes {
1735f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1736f796cf8fSJesse Barnes 	unsigned long irqflags;
1737f796cf8fSJesse Barnes 
1738f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1739f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1740f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1741f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1742f796cf8fSJesse Barnes }
1743f796cf8fSJesse Barnes 
1744f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1745b1f14ad0SJesse Barnes {
1746b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1747b1f14ad0SJesse Barnes 	unsigned long irqflags;
1748b1f14ad0SJesse Barnes 
1749b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1750b1f14ad0SJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1751b1f14ad0SJesse Barnes 				     DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1752b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1753b1f14ad0SJesse Barnes }
1754b1f14ad0SJesse Barnes 
17557e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
17567e231dbeSJesse Barnes {
17577e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17587e231dbeSJesse Barnes 	unsigned long irqflags;
17597e231dbeSJesse Barnes 	u32 dpfl, imr;
17607e231dbeSJesse Barnes 
17617e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17627e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
17637e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
17647e231dbeSJesse Barnes 	if (pipe == 0) {
17657e231dbeSJesse Barnes 		dpfl &= ~PIPEA_VBLANK_INT_EN;
17667e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
17677e231dbeSJesse Barnes 	} else {
17687e231dbeSJesse Barnes 		dpfl &= ~PIPEB_VBLANK_INT_EN;
17697e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17707e231dbeSJesse Barnes 	}
17717e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17727e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
17737e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17747e231dbeSJesse Barnes }
17757e231dbeSJesse Barnes 
17767e231dbeSJesse Barnes 
1777c0e09200SDave Airlie /* Set the vblank monitor pipe
1778c0e09200SDave Airlie  */
1779c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1780c0e09200SDave Airlie 			 struct drm_file *file_priv)
1781c0e09200SDave Airlie {
1782c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1783c0e09200SDave Airlie 
1784c0e09200SDave Airlie 	if (!dev_priv) {
1785c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1786c0e09200SDave Airlie 		return -EINVAL;
1787c0e09200SDave Airlie 	}
1788c0e09200SDave Airlie 
1789c0e09200SDave Airlie 	return 0;
1790c0e09200SDave Airlie }
1791c0e09200SDave Airlie 
1792c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1793c0e09200SDave Airlie 			 struct drm_file *file_priv)
1794c0e09200SDave Airlie {
1795c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1796c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
1797c0e09200SDave Airlie 
1798c0e09200SDave Airlie 	if (!dev_priv) {
1799c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1800c0e09200SDave Airlie 		return -EINVAL;
1801c0e09200SDave Airlie 	}
1802c0e09200SDave Airlie 
18030a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1804c0e09200SDave Airlie 
1805c0e09200SDave Airlie 	return 0;
1806c0e09200SDave Airlie }
1807c0e09200SDave Airlie 
1808c0e09200SDave Airlie /**
1809c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
1810c0e09200SDave Airlie  */
1811c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
1812c0e09200SDave Airlie 		     struct drm_file *file_priv)
1813c0e09200SDave Airlie {
1814bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
1815bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
1816bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
1817bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
1818bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
1819bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
1820bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
1821bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
1822bd95e0a4SEric Anholt 	 *
1823bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
1824bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
1825bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
1826bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
18270a3e67a4SJesse Barnes 	 */
1828c0e09200SDave Airlie 	return -EINVAL;
1829c0e09200SDave Airlie }
1830c0e09200SDave Airlie 
1831893eead0SChris Wilson static u32
1832893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1833852835f3SZou Nan hai {
1834893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1835893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1836893eead0SChris Wilson }
1837893eead0SChris Wilson 
1838893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1839893eead0SChris Wilson {
1840893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1841893eead0SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1842893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
1843b2223497SChris Wilson 		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1844893eead0SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1845893eead0SChris Wilson 				  ring->name,
1846b2223497SChris Wilson 				  ring->waiting_seqno,
1847893eead0SChris Wilson 				  ring->get_seqno(ring));
1848893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1849893eead0SChris Wilson 			*err = true;
1850893eead0SChris Wilson 		}
1851893eead0SChris Wilson 		return true;
1852893eead0SChris Wilson 	}
1853893eead0SChris Wilson 	return false;
1854f65d9421SBen Gamari }
1855f65d9421SBen Gamari 
18561ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
18571ec14ad3SChris Wilson {
18581ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
18591ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
18601ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
18611ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
18621ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
18631ec14ad3SChris Wilson 			  ring->name);
18641ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
18651ec14ad3SChris Wilson 		return true;
18661ec14ad3SChris Wilson 	}
18671ec14ad3SChris Wilson 	return false;
18681ec14ad3SChris Wilson }
18691ec14ad3SChris Wilson 
1870d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1871d1e61e7fSChris Wilson {
1872d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1873d1e61e7fSChris Wilson 
1874d1e61e7fSChris Wilson 	if (dev_priv->hangcheck_count++ > 1) {
1875d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1876d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1877d1e61e7fSChris Wilson 
1878d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1879d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1880d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1881d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1882d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1883d1e61e7fSChris Wilson 			 */
1884d1e61e7fSChris Wilson 			if (kick_ring(&dev_priv->ring[RCS]))
1885d1e61e7fSChris Wilson 				return false;
1886d1e61e7fSChris Wilson 
1887d1e61e7fSChris Wilson 			if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
1888d1e61e7fSChris Wilson 				return false;
1889d1e61e7fSChris Wilson 
1890d1e61e7fSChris Wilson 			if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
1891d1e61e7fSChris Wilson 				return false;
1892d1e61e7fSChris Wilson 		}
1893d1e61e7fSChris Wilson 
1894d1e61e7fSChris Wilson 		return true;
1895d1e61e7fSChris Wilson 	}
1896d1e61e7fSChris Wilson 
1897d1e61e7fSChris Wilson 	return false;
1898d1e61e7fSChris Wilson }
1899d1e61e7fSChris Wilson 
1900f65d9421SBen Gamari /**
1901f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1902f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1903f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1904f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1905f65d9421SBen Gamari  */
1906f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1907f65d9421SBen Gamari {
1908f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1909f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1910097354ebSDaniel Vetter 	uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
1911893eead0SChris Wilson 	bool err = false;
1912893eead0SChris Wilson 
19133e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
19143e0dc6b0SBen Widawsky 		return;
19153e0dc6b0SBen Widawsky 
1916893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
19171ec14ad3SChris Wilson 	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
19181ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
19191ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1920d1e61e7fSChris Wilson 		if (err) {
1921d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1922d1e61e7fSChris Wilson 				return;
1923d1e61e7fSChris Wilson 
1924893eead0SChris Wilson 			goto repeat;
1925d1e61e7fSChris Wilson 		}
1926d1e61e7fSChris Wilson 
1927d1e61e7fSChris Wilson 		dev_priv->hangcheck_count = 0;
1928893eead0SChris Wilson 		return;
1929893eead0SChris Wilson 	}
1930f65d9421SBen Gamari 
1931a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen < 4) {
1932cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE);
1933cbb465e7SChris Wilson 		instdone1 = 0;
1934cbb465e7SChris Wilson 	} else {
1935cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE_I965);
1936cbb465e7SChris Wilson 		instdone1 = I915_READ(INSTDONE1);
1937cbb465e7SChris Wilson 	}
1938097354ebSDaniel Vetter 	acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1939097354ebSDaniel Vetter 	acthd_bsd = HAS_BSD(dev) ?
1940097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1941097354ebSDaniel Vetter 	acthd_blt = HAS_BLT(dev) ?
1942097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
1943f65d9421SBen Gamari 
1944cbb465e7SChris Wilson 	if (dev_priv->last_acthd == acthd &&
1945097354ebSDaniel Vetter 	    dev_priv->last_acthd_bsd == acthd_bsd &&
1946097354ebSDaniel Vetter 	    dev_priv->last_acthd_blt == acthd_blt &&
1947cbb465e7SChris Wilson 	    dev_priv->last_instdone == instdone &&
1948cbb465e7SChris Wilson 	    dev_priv->last_instdone1 == instdone1) {
1949d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1950f65d9421SBen Gamari 			return;
1951cbb465e7SChris Wilson 	} else {
1952cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1953cbb465e7SChris Wilson 
1954cbb465e7SChris Wilson 		dev_priv->last_acthd = acthd;
1955097354ebSDaniel Vetter 		dev_priv->last_acthd_bsd = acthd_bsd;
1956097354ebSDaniel Vetter 		dev_priv->last_acthd_blt = acthd_blt;
1957cbb465e7SChris Wilson 		dev_priv->last_instdone = instdone;
1958cbb465e7SChris Wilson 		dev_priv->last_instdone1 = instdone1;
1959cbb465e7SChris Wilson 	}
1960f65d9421SBen Gamari 
1961893eead0SChris Wilson repeat:
1962f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1963b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1964b3b079dbSChris Wilson 		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1965f65d9421SBen Gamari }
1966f65d9421SBen Gamari 
1967c0e09200SDave Airlie /* drm_dma.h hooks
1968c0e09200SDave Airlie */
1969f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1970036a4a7dSZhenyu Wang {
1971036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1972036a4a7dSZhenyu Wang 
19734697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
19744697995bSJesse Barnes 
19754697995bSJesse Barnes 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
19764697995bSJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
19779e3c256dSJesse Barnes 	if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
19789e3c256dSJesse Barnes 		INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
19794697995bSJesse Barnes 
1980036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1981bdfcdb63SDaniel Vetter 
1982036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1983036a4a7dSZhenyu Wang 
1984036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1985036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
19863143a2bfSChris Wilson 	POSTING_READ(DEIER);
1987036a4a7dSZhenyu Wang 
1988036a4a7dSZhenyu Wang 	/* and GT */
1989036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1990036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
19913143a2bfSChris Wilson 	POSTING_READ(GTIER);
1992c650156aSZhenyu Wang 
1993c650156aSZhenyu Wang 	/* south display irq */
1994c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1995c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
19963143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1997036a4a7dSZhenyu Wang }
1998036a4a7dSZhenyu Wang 
19997e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
20007e231dbeSJesse Barnes {
20017e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20027e231dbeSJesse Barnes 	int pipe;
20037e231dbeSJesse Barnes 
20047e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
20057e231dbeSJesse Barnes 
20067e231dbeSJesse Barnes 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
20077e231dbeSJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
20087e231dbeSJesse Barnes 
20097e231dbeSJesse Barnes 	/* VLV magic */
20107e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
20117e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
20127e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
20137e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
20147e231dbeSJesse Barnes 
20157e231dbeSJesse Barnes 	/* and GT */
20167e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20177e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20187e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
20197e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
20207e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20217e231dbeSJesse Barnes 
20227e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
20237e231dbeSJesse Barnes 
20247e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20257e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20267e231dbeSJesse Barnes 	for_each_pipe(pipe)
20277e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20287e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20297e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20307e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20317e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20327e231dbeSJesse Barnes }
20337e231dbeSJesse Barnes 
20347fe0b973SKeith Packard /*
20357fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
20367fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
20377fe0b973SKeith Packard  *
20387fe0b973SKeith Packard  * This register is the same on all known PCH chips.
20397fe0b973SKeith Packard  */
20407fe0b973SKeith Packard 
20417fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
20427fe0b973SKeith Packard {
20437fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20447fe0b973SKeith Packard 	u32	hotplug;
20457fe0b973SKeith Packard 
20467fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
20477fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
20487fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
20497fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
20507fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
20517fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
20527fe0b973SKeith Packard }
20537fe0b973SKeith Packard 
2054f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2055036a4a7dSZhenyu Wang {
2056036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2057036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2058013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2059013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
20601ec14ad3SChris Wilson 	u32 render_irqs;
20612d7b8366SYuanhan Liu 	u32 hotplug_mask;
2062036a4a7dSZhenyu Wang 
20634697995bSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
20644697995bSJesse Barnes 	if (HAS_BSD(dev))
20654697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
20664697995bSJesse Barnes 	if (HAS_BLT(dev))
20674697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
20684697995bSJesse Barnes 
20694697995bSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
20701ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2071036a4a7dSZhenyu Wang 
2072036a4a7dSZhenyu Wang 	/* should always can generate irq */
2073036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
20741ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
20751ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
20763143a2bfSChris Wilson 	POSTING_READ(DEIER);
2077036a4a7dSZhenyu Wang 
20781ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2079036a4a7dSZhenyu Wang 
2080036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20811ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2082881f47b6SXiang, Haihao 
20831ec14ad3SChris Wilson 	if (IS_GEN6(dev))
20841ec14ad3SChris Wilson 		render_irqs =
20851ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
2086e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
2087e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
20881ec14ad3SChris Wilson 	else
20891ec14ad3SChris Wilson 		render_irqs =
209088f23b8fSChris Wilson 			GT_USER_INTERRUPT |
2091c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
20921ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
20931ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
20943143a2bfSChris Wilson 	POSTING_READ(GTIER);
2095036a4a7dSZhenyu Wang 
20962d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
20979035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
20989035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
20999035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
21009035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
21012d7b8366SYuanhan Liu 	} else {
21029035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
21039035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
21049035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
21059035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
21069035a97aSChris Wilson 				SDE_AUX_MASK);
21072d7b8366SYuanhan Liu 	}
21082d7b8366SYuanhan Liu 
21091ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
2110c650156aSZhenyu Wang 
2111c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
21121ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
21131ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
21143143a2bfSChris Wilson 	POSTING_READ(SDEIER);
2115c650156aSZhenyu Wang 
21167fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
21177fe0b973SKeith Packard 
2118f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2119f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2120f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2121f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2122f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2123f97108d1SJesse Barnes 	}
2124f97108d1SJesse Barnes 
2125036a4a7dSZhenyu Wang 	return 0;
2126036a4a7dSZhenyu Wang }
2127036a4a7dSZhenyu Wang 
2128f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2129b1f14ad0SJesse Barnes {
2130b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2131b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2132b1f14ad0SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2133b1f14ad0SJesse Barnes 		DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
2134b1f14ad0SJesse Barnes 		DE_PLANEB_FLIP_DONE_IVB;
2135b1f14ad0SJesse Barnes 	u32 render_irqs;
2136b1f14ad0SJesse Barnes 	u32 hotplug_mask;
2137b1f14ad0SJesse Barnes 
2138b1f14ad0SJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
2139b1f14ad0SJesse Barnes 	if (HAS_BSD(dev))
2140b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
2141b1f14ad0SJesse Barnes 	if (HAS_BLT(dev))
2142b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
2143b1f14ad0SJesse Barnes 
2144b1f14ad0SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2145b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2146b1f14ad0SJesse Barnes 
2147b1f14ad0SJesse Barnes 	/* should always can generate irq */
2148b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2149b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2150b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
2151b1f14ad0SJesse Barnes 		   DE_PIPEB_VBLANK_IVB);
2152b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2153b1f14ad0SJesse Barnes 
2154b1f14ad0SJesse Barnes 	dev_priv->gt_irq_mask = ~0;
2155b1f14ad0SJesse Barnes 
2156b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2157b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2158b1f14ad0SJesse Barnes 
2159e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2160e2a1e2f0SBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT;
2161b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2162b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2163b1f14ad0SJesse Barnes 
2164b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2165b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
2166b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
2167b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
2168b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
2169b1f14ad0SJesse Barnes 
2170b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2171b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2172b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
2173b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
2174b1f14ad0SJesse Barnes 
21757fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
21767fe0b973SKeith Packard 
2177b1f14ad0SJesse Barnes 	return 0;
2178b1f14ad0SJesse Barnes }
2179b1f14ad0SJesse Barnes 
21807e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
21817e231dbeSJesse Barnes {
21827e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21837e231dbeSJesse Barnes 	u32 render_irqs;
21847e231dbeSJesse Barnes 	u32 enable_mask;
21857e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
21867e231dbeSJesse Barnes 	u16 msid;
21877e231dbeSJesse Barnes 
21887e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
21897e231dbeSJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
21907e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21917e231dbeSJesse Barnes 
21927e231dbeSJesse Barnes 	dev_priv->irq_mask = ~enable_mask;
21937e231dbeSJesse Barnes 
21947e231dbeSJesse Barnes 
21957e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
21967e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
21977e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
21987e231dbeSJesse Barnes 
21997e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
22007e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
22017e231dbeSJesse Barnes 
22027e231dbeSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
22037e231dbeSJesse Barnes 
22047e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
22057e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
22067e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
22077e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
22087e231dbeSJesse Barnes 	msid |= (1<<14);
22097e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
22107e231dbeSJesse Barnes 
22117e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
22127e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
22137e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22147e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
22157e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
22167e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22177e231dbeSJesse Barnes 
22187e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22197e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22207e231dbeSJesse Barnes 
22217e231dbeSJesse Barnes 	render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
22227e231dbeSJesse Barnes 		GT_GEN6_BLT_CS_ERROR_INTERRUPT |
2223e2a1e2f0SBen Widawsky 		GT_GEN6_BLT_USER_INTERRUPT |
22247e231dbeSJesse Barnes 		GT_GEN6_BSD_USER_INTERRUPT |
22257e231dbeSJesse Barnes 		GT_GEN6_BSD_CS_ERROR_INTERRUPT |
22267e231dbeSJesse Barnes 		GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
22277e231dbeSJesse Barnes 		GT_PIPE_NOTIFY |
22287e231dbeSJesse Barnes 		GT_RENDER_CS_ERROR_INTERRUPT |
22297e231dbeSJesse Barnes 		GT_SYNC_STATUS |
22307e231dbeSJesse Barnes 		GT_USER_INTERRUPT;
22317e231dbeSJesse Barnes 
22327e231dbeSJesse Barnes 	dev_priv->gt_irq_mask = ~render_irqs;
22337e231dbeSJesse Barnes 
22347e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22357e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22367e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0);
22377e231dbeSJesse Barnes 	I915_WRITE(GTIER, render_irqs);
22387e231dbeSJesse Barnes 	POSTING_READ(GTIER);
22397e231dbeSJesse Barnes 
22407e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
22417e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
22427e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
22437e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
22447e231dbeSJesse Barnes #endif
22457e231dbeSJesse Barnes 
22467e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22477e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */
22487e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
22497e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
22507e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
22517e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
22527e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
22537e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
22547e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
22557e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
22567e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
22577e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
22587e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
22597e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
22607e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
22617e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
22627e231dbeSJesse Barnes 	}
22637e231dbeSJesse Barnes #endif
22647e231dbeSJesse Barnes 
22657e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
22667e231dbeSJesse Barnes 
22677e231dbeSJesse Barnes 	return 0;
22687e231dbeSJesse Barnes }
22697e231dbeSJesse Barnes 
2270f71d4af4SJesse Barnes static void i915_driver_irq_preinstall(struct drm_device * dev)
2271c0e09200SDave Airlie {
2272c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22739db4a9c7SJesse Barnes 	int pipe;
2274c0e09200SDave Airlie 
227579e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
227679e53945SJesse Barnes 
2277036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
22788a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2279036a4a7dSZhenyu Wang 
22805ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
22815ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
22825ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
22835ca58282SJesse Barnes 	}
22845ca58282SJesse Barnes 
22850a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
22869db4a9c7SJesse Barnes 	for_each_pipe(pipe)
22879db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
22880a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
2289ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
22903143a2bfSChris Wilson 	POSTING_READ(IER);
2291c0e09200SDave Airlie }
2292c0e09200SDave Airlie 
2293b01f2c3aSJesse Barnes /*
2294b01f2c3aSJesse Barnes  * Must be called after intel_modeset_init or hotplug interrupts won't be
2295b01f2c3aSJesse Barnes  * enabled correctly.
2296b01f2c3aSJesse Barnes  */
2297f71d4af4SJesse Barnes static int i915_driver_irq_postinstall(struct drm_device *dev)
2298c0e09200SDave Airlie {
2299c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23005ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
230163eeaf38SJesse Barnes 	u32 error_mask;
23020a3e67a4SJesse Barnes 
23030a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2304ed4cb414SEric Anholt 
23057c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
23061ec14ad3SChris Wilson 	dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
23078ee1c3dbSMatthew Garrett 
23087c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
23097c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
23107c463586SKeith Packard 
23115ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
2312c496fa1fSAdam Jackson 		/* Enable in IER... */
2313c496fa1fSAdam Jackson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2314c496fa1fSAdam Jackson 		/* and unmask in IMR */
23151ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2316c496fa1fSAdam Jackson 	}
2317c496fa1fSAdam Jackson 
2318c496fa1fSAdam Jackson 	/*
2319c496fa1fSAdam Jackson 	 * Enable some error detection, note the instruction error mask
2320c496fa1fSAdam Jackson 	 * bit is reserved, so we leave it masked.
2321c496fa1fSAdam Jackson 	 */
2322c496fa1fSAdam Jackson 	if (IS_G4X(dev)) {
2323c496fa1fSAdam Jackson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2324c496fa1fSAdam Jackson 			       GM45_ERROR_MEM_PRIV |
2325c496fa1fSAdam Jackson 			       GM45_ERROR_CP_PRIV |
2326c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2327c496fa1fSAdam Jackson 	} else {
2328c496fa1fSAdam Jackson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2329c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2330c496fa1fSAdam Jackson 	}
2331c496fa1fSAdam Jackson 	I915_WRITE(EMR, error_mask);
2332c496fa1fSAdam Jackson 
23331ec14ad3SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2334c496fa1fSAdam Jackson 	I915_WRITE(IER, enable_mask);
23353143a2bfSChris Wilson 	POSTING_READ(IER);
2336c496fa1fSAdam Jackson 
2337c496fa1fSAdam Jackson 	if (I915_HAS_HOTPLUG(dev)) {
23385ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
23395ca58282SJesse Barnes 
2340b01f2c3aSJesse Barnes 		/* Note HDMI and DP share bits */
2341b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2342b01f2c3aSJesse Barnes 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2343b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2344b01f2c3aSJesse Barnes 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2345b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2346b01f2c3aSJesse Barnes 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2347b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2348b01f2c3aSJesse Barnes 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2349b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2350b01f2c3aSJesse Barnes 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
23512d1c9752SAndy Lutomirski 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2352b01f2c3aSJesse Barnes 			hotplug_en |= CRT_HOTPLUG_INT_EN;
23532d1c9752SAndy Lutomirski 
23542d1c9752SAndy Lutomirski 			/* Programming the CRT detection parameters tends
23552d1c9752SAndy Lutomirski 			   to generate a spurious hotplug event about three
23562d1c9752SAndy Lutomirski 			   seconds later.  So just do it once.
23572d1c9752SAndy Lutomirski 			*/
23582d1c9752SAndy Lutomirski 			if (IS_G4X(dev))
23592d1c9752SAndy Lutomirski 				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
23602d1c9752SAndy Lutomirski 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
23612d1c9752SAndy Lutomirski 		}
23622d1c9752SAndy Lutomirski 
2363b01f2c3aSJesse Barnes 		/* Ignore TV since it's buggy */
2364b01f2c3aSJesse Barnes 
23655ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
23665ca58282SJesse Barnes 	}
23675ca58282SJesse Barnes 
23683b617967SChris Wilson 	intel_opregion_enable_asle(dev);
23690a3e67a4SJesse Barnes 
23700a3e67a4SJesse Barnes 	return 0;
2371c0e09200SDave Airlie }
2372c0e09200SDave Airlie 
23737e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
23747e231dbeSJesse Barnes {
23757e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23767e231dbeSJesse Barnes 	int pipe;
23777e231dbeSJesse Barnes 
23787e231dbeSJesse Barnes 	if (!dev_priv)
23797e231dbeSJesse Barnes 		return;
23807e231dbeSJesse Barnes 
23817e231dbeSJesse Barnes 	dev_priv->vblank_pipe = 0;
23827e231dbeSJesse Barnes 
23837e231dbeSJesse Barnes 	for_each_pipe(pipe)
23847e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23857e231dbeSJesse Barnes 
23867e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
23877e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
23887e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
23897e231dbeSJesse Barnes 	for_each_pipe(pipe)
23907e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23917e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23927e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
23937e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
23947e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23957e231dbeSJesse Barnes }
23967e231dbeSJesse Barnes 
2397f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2398036a4a7dSZhenyu Wang {
2399036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24004697995bSJesse Barnes 
24014697995bSJesse Barnes 	if (!dev_priv)
24024697995bSJesse Barnes 		return;
24034697995bSJesse Barnes 
24044697995bSJesse Barnes 	dev_priv->vblank_pipe = 0;
24054697995bSJesse Barnes 
2406036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2407036a4a7dSZhenyu Wang 
2408036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2409036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2410036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2411036a4a7dSZhenyu Wang 
2412036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2413036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2414036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2415192aac1fSKeith Packard 
2416192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2417192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2418192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2419036a4a7dSZhenyu Wang }
2420036a4a7dSZhenyu Wang 
2421f71d4af4SJesse Barnes static void i915_driver_irq_uninstall(struct drm_device * dev)
2422c0e09200SDave Airlie {
2423c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24249db4a9c7SJesse Barnes 	int pipe;
2425c0e09200SDave Airlie 
2426c0e09200SDave Airlie 	if (!dev_priv)
2427c0e09200SDave Airlie 		return;
2428c0e09200SDave Airlie 
24290a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
24300a3e67a4SJesse Barnes 
24315ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
24325ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
24335ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
24345ca58282SJesse Barnes 	}
24355ca58282SJesse Barnes 
24360a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
24379db4a9c7SJesse Barnes 	for_each_pipe(pipe)
24389db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
24390a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
2440ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
2441c0e09200SDave Airlie 
24429db4a9c7SJesse Barnes 	for_each_pipe(pipe)
24439db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe),
24449db4a9c7SJesse Barnes 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
24457c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
2446c0e09200SDave Airlie }
2447f71d4af4SJesse Barnes 
2448f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2449f71d4af4SJesse Barnes {
2450f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2451f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
24527e231dbeSJesse Barnes 	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
24537e231dbeSJesse Barnes 	    IS_VALLEYVIEW(dev)) {
2454f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2455f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2456f71d4af4SJesse Barnes 	}
2457f71d4af4SJesse Barnes 
2458c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2459f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2460c3613de9SKeith Packard 	else
2461c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2462f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2463f71d4af4SJesse Barnes 
24647e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
24657e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
24667e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
24677e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
24687e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
24697e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
24707e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
24717e231dbeSJesse Barnes 	} else if (IS_IVYBRIDGE(dev)) {
2472f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2473f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2474f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2475f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2476f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2477f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2478f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2479f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2480f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2481f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2482f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2483f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2484f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2485f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2486f71d4af4SJesse Barnes 	} else {
2487f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2488f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2489f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2490f71d4af4SJesse Barnes 		dev->driver->irq_handler = i915_driver_irq_handler;
2491f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2492f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2493f71d4af4SJesse Barnes 	}
2494f71d4af4SJesse Barnes }
2495