xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision fa58c9e4e36402ae3dfaa05914df9d22e2d4d458)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
639c6508b9SThomas Gleixner /*
649c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
659c6508b9SThomas Gleixner  * interrupt originated from the the GPU so interrupts from a device which
669c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
679c6508b9SThomas Gleixner  */
689c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
699c6508b9SThomas Gleixner 				 irqreturn_t res)
709c6508b9SThomas Gleixner {
719c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
729c6508b9SThomas Gleixner 		return;
739c6508b9SThomas Gleixner 
749c6508b9SThomas Gleixner 	/*
759c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
769c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
779c6508b9SThomas Gleixner 	 */
789c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
799c6508b9SThomas Gleixner }
809c6508b9SThomas Gleixner 
8148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
822ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
832ea63927SVille Syrjälä 				    enum hpd_pin pin);
8448ef15d3SJosé Roberto de Souza 
85e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
86e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
87e4ce95aaSVille Syrjälä };
88e4ce95aaSVille Syrjälä 
8923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9123bb4cb5SVille Syrjälä };
9223bb4cb5SVille Syrjälä 
933a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
94e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
953a3b3c7dSVille Syrjälä };
963a3b3c7dSVille Syrjälä 
977c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
98e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
99e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
100e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1027203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
103e5868a31SEgbert Eich };
104e5868a31SEgbert Eich 
1057c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
106e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
108e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
109e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1107203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
111e5868a31SEgbert Eich };
112e5868a31SEgbert Eich 
11326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1187203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
11926951cafSXiong Zhang };
12026951cafSXiong Zhang 
1217c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
122e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
123e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
124e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1277203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
128e5868a31SEgbert Eich };
129e5868a31SEgbert Eich 
1307c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
131e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
132e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
133e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
134e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
135e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1367203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
137e5868a31SEgbert Eich };
138e5868a31SEgbert Eich 
1394bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
140e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
141e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
142e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
143e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
144e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1457203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
146e5868a31SEgbert Eich };
147e5868a31SEgbert Eich 
148e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
149e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
150e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
151e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
152e0a20ad7SShashank Sharma };
153e0a20ad7SShashank Sharma 
154b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1555b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1565b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1575b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16148ef15d3SJosé Roberto de Souza };
16248ef15d3SJosé Roberto de Souza 
16331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1645f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1655f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1665f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16797011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
16897011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
16997011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17097011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17197011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17297011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17352dfdba0SLucas De Marchi };
17452dfdba0SLucas De Marchi 
175229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1765f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1775f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1785f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1795f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
180229f31e2SLucas De Marchi };
181229f31e2SLucas De Marchi 
1820398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1830398993bSVille Syrjälä {
1840398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1850398993bSVille Syrjälä 
1860398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1870398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1880398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1890398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1900398993bSVille Syrjälä 		else
1910398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1920398993bSVille Syrjälä 		return;
1930398993bSVille Syrjälä 	}
1940398993bSVille Syrjälä 
195da51e4baSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 11)
1960398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
1970398993bSVille Syrjälä 	else if (IS_GEN9_LP(dev_priv))
1980398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
1990398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 8)
2000398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
2010398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 7)
2020398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2030398993bSVille Syrjälä 	else
2040398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2050398993bSVille Syrjälä 
206229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
207229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2080398993bSVille Syrjälä 		return;
2090398993bSVille Syrjälä 
210229f31e2SLucas De Marchi 	if (HAS_PCH_DG1(dev_priv))
211229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
212*fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2130398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2140398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2150398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2160398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2170398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2180398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2190398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2200398993bSVille Syrjälä 	else
2210398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2220398993bSVille Syrjälä }
2230398993bSVille Syrjälä 
224aca9310aSAnshuman Gupta static void
225aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
226aca9310aSAnshuman Gupta {
227aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
228aca9310aSAnshuman Gupta 
229aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
230aca9310aSAnshuman Gupta }
231aca9310aSAnshuman Gupta 
232cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23368eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23468eb49b1SPaulo Zanoni {
23565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
23768eb49b1SPaulo Zanoni 
23865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
23968eb49b1SPaulo Zanoni 
2405c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24265f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24465f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24568eb49b1SPaulo Zanoni }
2465c502442SPaulo Zanoni 
247cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
24868eb49b1SPaulo Zanoni {
24965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
251a9d356a6SPaulo Zanoni 
25265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25368eb49b1SPaulo Zanoni 
25468eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25968eb49b1SPaulo Zanoni }
26068eb49b1SPaulo Zanoni 
261337ba017SPaulo Zanoni /*
262337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
263337ba017SPaulo Zanoni  */
26465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
265b51a2842SVille Syrjälä {
26665f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
267b51a2842SVille Syrjälä 
268b51a2842SVille Syrjälä 	if (val == 0)
269b51a2842SVille Syrjälä 		return;
270b51a2842SVille Syrjälä 
271a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
272a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
273f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
278b51a2842SVille Syrjälä }
279337ba017SPaulo Zanoni 
28065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
281e9e9848aSVille Syrjälä {
28265f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
283e9e9848aSVille Syrjälä 
284e9e9848aSVille Syrjälä 	if (val == 0)
285e9e9848aSVille Syrjälä 		return;
286e9e9848aSVille Syrjälä 
287a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
288a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2899d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
294e9e9848aSVille Syrjälä }
295e9e9848aSVille Syrjälä 
296cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
29768eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
29868eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
29968eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30068eb49b1SPaulo Zanoni {
30165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30235079899SPaulo Zanoni 
30365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30668eb49b1SPaulo Zanoni }
30735079899SPaulo Zanoni 
308cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3092918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31068eb49b1SPaulo Zanoni {
31165f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31268eb49b1SPaulo Zanoni 
31365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31668eb49b1SPaulo Zanoni }
31768eb49b1SPaulo Zanoni 
3180706f17cSEgbert Eich /* For display hotplug interrupt */
3190706f17cSEgbert Eich static inline void
3200706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
321a9c287c9SJani Nikula 				     u32 mask,
322a9c287c9SJani Nikula 				     u32 bits)
3230706f17cSEgbert Eich {
324a9c287c9SJani Nikula 	u32 val;
3250706f17cSEgbert Eich 
32667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3280706f17cSEgbert Eich 
3292939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN);
3300706f17cSEgbert Eich 	val &= ~mask;
3310706f17cSEgbert Eich 	val |= bits;
3322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val);
3330706f17cSEgbert Eich }
3340706f17cSEgbert Eich 
3350706f17cSEgbert Eich /**
3360706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3370706f17cSEgbert Eich  * @dev_priv: driver private
3380706f17cSEgbert Eich  * @mask: bits to update
3390706f17cSEgbert Eich  * @bits: bits to enable
3400706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3410706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3420706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3430706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3440706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3450706f17cSEgbert Eich  * version is also available.
3460706f17cSEgbert Eich  */
3470706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
348a9c287c9SJani Nikula 				   u32 mask,
349a9c287c9SJani Nikula 				   u32 bits)
3500706f17cSEgbert Eich {
3510706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3520706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3530706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3540706f17cSEgbert Eich }
3550706f17cSEgbert Eich 
356d9dc34f1SVille Syrjälä /**
357d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
358d9dc34f1SVille Syrjälä  * @dev_priv: driver private
359d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
360d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
361d9dc34f1SVille Syrjälä  */
362fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
363a9c287c9SJani Nikula 			    u32 interrupt_mask,
364a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
365036a4a7dSZhenyu Wang {
366a9c287c9SJani Nikula 	u32 new_val;
367d9dc34f1SVille Syrjälä 
36867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
370d9dc34f1SVille Syrjälä 
371d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
372d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
373d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
374d9dc34f1SVille Syrjälä 
375e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
376e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
377d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3792939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
380036a4a7dSZhenyu Wang 	}
381036a4a7dSZhenyu Wang }
382036a4a7dSZhenyu Wang 
3830961021aSBen Widawsky /**
3843a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3853a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3863a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3873a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3883a3b3c7dSVille Syrjälä  */
3893a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
390a9c287c9SJani Nikula 				u32 interrupt_mask,
391a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3923a3b3c7dSVille Syrjälä {
393a9c287c9SJani Nikula 	u32 new_val;
394a9c287c9SJani Nikula 	u32 old_val;
3953a3b3c7dSVille Syrjälä 
39667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3973a3b3c7dSVille Syrjälä 
39848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3993a3b3c7dSVille Syrjälä 
40048a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4013a3b3c7dSVille Syrjälä 		return;
4023a3b3c7dSVille Syrjälä 
4032939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4043a3b3c7dSVille Syrjälä 
4053a3b3c7dSVille Syrjälä 	new_val = old_val;
4063a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4073a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4083a3b3c7dSVille Syrjälä 
4093a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4102939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4112939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4123a3b3c7dSVille Syrjälä 	}
4133a3b3c7dSVille Syrjälä }
4143a3b3c7dSVille Syrjälä 
4153a3b3c7dSVille Syrjälä /**
416013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
417013d3752SVille Syrjälä  * @dev_priv: driver private
418013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
419013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
420013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
421013d3752SVille Syrjälä  */
422013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
423013d3752SVille Syrjälä 			 enum pipe pipe,
424a9c287c9SJani Nikula 			 u32 interrupt_mask,
425a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
426013d3752SVille Syrjälä {
427a9c287c9SJani Nikula 	u32 new_val;
428013d3752SVille Syrjälä 
42967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
430013d3752SVille Syrjälä 
43148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
432013d3752SVille Syrjälä 
43348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
434013d3752SVille Syrjälä 		return;
435013d3752SVille Syrjälä 
436013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
437013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
438013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
439013d3752SVille Syrjälä 
440013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
441013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4422939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4432939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
444013d3752SVille Syrjälä 	}
445013d3752SVille Syrjälä }
446013d3752SVille Syrjälä 
447013d3752SVille Syrjälä /**
448fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
449fee884edSDaniel Vetter  * @dev_priv: driver private
450fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
451fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
452fee884edSDaniel Vetter  */
45347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
454a9c287c9SJani Nikula 				  u32 interrupt_mask,
455a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
456fee884edSDaniel Vetter {
4572939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
458fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
459fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
460fee884edSDaniel Vetter 
46148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
46215a17aaeSDaniel Vetter 
46367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
464fee884edSDaniel Vetter 
46548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
466c67a470bSPaulo Zanoni 		return;
467c67a470bSPaulo Zanoni 
4682939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4692939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
470fee884edSDaniel Vetter }
4718664281bSPaulo Zanoni 
4726b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4736b12ca56SVille Syrjälä 			      enum pipe pipe)
4747c463586SKeith Packard {
4756b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
47610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
47710c59c51SImre Deak 
4786b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4796b12ca56SVille Syrjälä 
4806b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
4816b12ca56SVille Syrjälä 		goto out;
4826b12ca56SVille Syrjälä 
48310c59c51SImre Deak 	/*
484724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
485724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
48610c59c51SImre Deak 	 */
48748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
48848a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
48910c59c51SImre Deak 		return 0;
490724a6905SVille Syrjälä 	/*
491724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
492724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
493724a6905SVille Syrjälä 	 */
49448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
49548a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
496724a6905SVille Syrjälä 		return 0;
49710c59c51SImre Deak 
49810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
49910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
50010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
50110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
50210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
50310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
50410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
50510c59c51SImre Deak 
5066b12ca56SVille Syrjälä out:
50748a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
50848a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5096b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5106b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5116b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5126b12ca56SVille Syrjälä 
51310c59c51SImre Deak 	return enable_mask;
51410c59c51SImre Deak }
51510c59c51SImre Deak 
5166b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5176b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
518755e9019SImre Deak {
5196b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
520755e9019SImre Deak 	u32 enable_mask;
521755e9019SImre Deak 
52248a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5236b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5246b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5256b12ca56SVille Syrjälä 
5266b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5286b12ca56SVille Syrjälä 
5296b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5306b12ca56SVille Syrjälä 		return;
5316b12ca56SVille Syrjälä 
5326b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5336b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5346b12ca56SVille Syrjälä 
5352939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5362939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
537755e9019SImre Deak }
538755e9019SImre Deak 
5396b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5406b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
541755e9019SImre Deak {
5426b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
543755e9019SImre Deak 	u32 enable_mask;
544755e9019SImre Deak 
54548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5466b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5476b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5486b12ca56SVille Syrjälä 
5496b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5516b12ca56SVille Syrjälä 
5526b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5536b12ca56SVille Syrjälä 		return;
5546b12ca56SVille Syrjälä 
5556b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5566b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5576b12ca56SVille Syrjälä 
5582939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5592939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
560755e9019SImre Deak }
561755e9019SImre Deak 
562f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
563f3e30485SVille Syrjälä {
564f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
565f3e30485SVille Syrjälä 		return false;
566f3e30485SVille Syrjälä 
567f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
568f3e30485SVille Syrjälä }
569f3e30485SVille Syrjälä 
570c0e09200SDave Airlie /**
571f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
57214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
57301c66889SZhao Yakui  */
57491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
57501c66889SZhao Yakui {
576f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
577f49e38ddSJani Nikula 		return;
578f49e38ddSJani Nikula 
57913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
58001c66889SZhao Yakui 
581755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
58291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
5833b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
584755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5851ec14ad3SChris Wilson 
58613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
58701c66889SZhao Yakui }
58801c66889SZhao Yakui 
589f75f3746SVille Syrjälä /*
590f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
591f75f3746SVille Syrjälä  * around the vertical blanking period.
592f75f3746SVille Syrjälä  *
593f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
594f75f3746SVille Syrjälä  *  vblank_start >= 3
595f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
596f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
597f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
598f75f3746SVille Syrjälä  *
599f75f3746SVille Syrjälä  *           start of vblank:
600f75f3746SVille Syrjälä  *           latch double buffered registers
601f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
602f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
603f75f3746SVille Syrjälä  *           |
604f75f3746SVille Syrjälä  *           |          frame start:
605f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
606f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
607f75f3746SVille Syrjälä  *           |          |
608f75f3746SVille Syrjälä  *           |          |  start of vsync:
609f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
610f75f3746SVille Syrjälä  *           |          |  |
611f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
612f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
613f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
614f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
615f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
616f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
617f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
618f75f3746SVille Syrjälä  *       |          |                                         |
619f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
620f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
621f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
622f75f3746SVille Syrjälä  *
623f75f3746SVille Syrjälä  * x  = horizontal active
624f75f3746SVille Syrjälä  * _  = horizontal blanking
625f75f3746SVille Syrjälä  * hs = horizontal sync
626f75f3746SVille Syrjälä  * va = vertical active
627f75f3746SVille Syrjälä  * vb = vertical blanking
628f75f3746SVille Syrjälä  * vs = vertical sync
629f75f3746SVille Syrjälä  * vbs = vblank_start (number)
630f75f3746SVille Syrjälä  *
631f75f3746SVille Syrjälä  * Summary:
632f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
633f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
634f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
635f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
636f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
637f75f3746SVille Syrjälä  */
638f75f3746SVille Syrjälä 
63942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
64042f52ef8SKeith Packard  * we use as a pipe index
64142f52ef8SKeith Packard  */
64208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6430a3e67a4SJesse Barnes {
64408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
64508fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
64632db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
64708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
648f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6490b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
650694e409dSVille Syrjälä 	unsigned long irqflags;
651391f75e2SVille Syrjälä 
65232db0b65SVille Syrjälä 	/*
65332db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
65432db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
65532db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
65632db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
65732db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
65832db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
65932db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
66032db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
66132db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
66232db0b65SVille Syrjälä 	 */
66332db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
66432db0b65SVille Syrjälä 		return 0;
66532db0b65SVille Syrjälä 
6660b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6670b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6680b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6690b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6700b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
671391f75e2SVille Syrjälä 
6720b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6730b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6740b2a8e09SVille Syrjälä 
6750b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6760b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6770b2a8e09SVille Syrjälä 
6789db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6799db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6805eddb70bSChris Wilson 
681694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682694e409dSVille Syrjälä 
6830a3e67a4SJesse Barnes 	/*
6840a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6850a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6860a3e67a4SJesse Barnes 	 * register.
6870a3e67a4SJesse Barnes 	 */
6880a3e67a4SJesse Barnes 	do {
6898cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6908cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6918cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6920a3e67a4SJesse Barnes 	} while (high1 != high2);
6930a3e67a4SJesse Barnes 
694694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
695694e409dSVille Syrjälä 
6965eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
697391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6985eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
699391f75e2SVille Syrjälä 
700391f75e2SVille Syrjälä 	/*
701391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
702391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
703391f75e2SVille Syrjälä 	 * counter against vblank start.
704391f75e2SVille Syrjälä 	 */
705edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7060a3e67a4SJesse Barnes }
7070a3e67a4SJesse Barnes 
70808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7099880b7a5SJesse Barnes {
71008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
71133267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
71208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7139880b7a5SJesse Barnes 
71433267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
71533267703SVandita Kulkarni 		return 0;
71633267703SVandita Kulkarni 
7172939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7189880b7a5SJesse Barnes }
7199880b7a5SJesse Barnes 
720aec0246fSUma Shankar /*
721aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
722aec0246fSUma Shankar  * scanline register will not work to get the scanline,
723aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
724aec0246fSUma Shankar  * with scanline register updates.
725aec0246fSUma Shankar  * This function will use Framestamp and current
726aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
727aec0246fSUma Shankar  */
728aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
729aec0246fSUma Shankar {
730aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
731aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
732aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
733aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
734aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
735aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
736aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
737aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
738aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
739aec0246fSUma Shankar 
740aec0246fSUma Shankar 	/*
741aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
742aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
743aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
744aec0246fSUma Shankar 	 * during the same frame.
745aec0246fSUma Shankar 	 */
746aec0246fSUma Shankar 	do {
747aec0246fSUma Shankar 		/*
748aec0246fSUma Shankar 		 * This field provides read back of the display
749aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
750aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
751aec0246fSUma Shankar 		 */
7528cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7538cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
754aec0246fSUma Shankar 
755aec0246fSUma Shankar 		/*
756aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
757aec0246fSUma Shankar 		 * time stamp value.
758aec0246fSUma Shankar 		 */
7598cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
760aec0246fSUma Shankar 
7618cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7628cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
763aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
764aec0246fSUma Shankar 
765aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
766aec0246fSUma Shankar 					clock), 1000 * htotal);
767aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
768aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
769aec0246fSUma Shankar 
770aec0246fSUma Shankar 	return scanline;
771aec0246fSUma Shankar }
772aec0246fSUma Shankar 
7738cbda6b2SJani Nikula /*
7748cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7758cbda6b2SJani Nikula  * forcewake etc.
7768cbda6b2SJani Nikula  */
777a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
778a225f079SVille Syrjälä {
779a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
780fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7815caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7825caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
783a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78480715b2fSVille Syrjälä 	int position, vtotal;
785a225f079SVille Syrjälä 
78672259536SVille Syrjälä 	if (!crtc->active)
78772259536SVille Syrjälä 		return -1;
78872259536SVille Syrjälä 
7895caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7905caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7915caa0feaSDaniel Vetter 
792af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
793aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
794aec0246fSUma Shankar 
79580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
796a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
797a225f079SVille Syrjälä 		vtotal /= 2;
798a225f079SVille Syrjälä 
799cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
8008cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
801a225f079SVille Syrjälä 	else
8028cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
803a225f079SVille Syrjälä 
804a225f079SVille Syrjälä 	/*
80541b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
80641b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
80741b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
80841b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80941b578fbSJesse Barnes 	 *
81041b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
81141b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
81241b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
81341b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
81441b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
81541b578fbSJesse Barnes 	 */
81691d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
81741b578fbSJesse Barnes 		int i, temp;
81841b578fbSJesse Barnes 
81941b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
82041b578fbSJesse Barnes 			udelay(1);
8218cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
82241b578fbSJesse Barnes 			if (temp != position) {
82341b578fbSJesse Barnes 				position = temp;
82441b578fbSJesse Barnes 				break;
82541b578fbSJesse Barnes 			}
82641b578fbSJesse Barnes 		}
82741b578fbSJesse Barnes 	}
82841b578fbSJesse Barnes 
82941b578fbSJesse Barnes 	/*
83080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
83180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
832a225f079SVille Syrjälä 	 */
83380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
834a225f079SVille Syrjälä }
835a225f079SVille Syrjälä 
8364bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8374bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8384bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8393bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8403bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8410af7e4dfSMario Kleiner {
8424bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
843fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8444bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
845e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8463aa18df8SVille Syrjälä 	int position;
84778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
848ad3543edSMario Kleiner 	unsigned long irqflags;
8498a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
8508a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
851af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8520af7e4dfSMario Kleiner 
85348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
85400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
85500376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8569db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8571bf6ad62SDaniel Vetter 		return false;
8580af7e4dfSMario Kleiner 	}
8590af7e4dfSMario Kleiner 
860c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
86178e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
862c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
863c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
864c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8650af7e4dfSMario Kleiner 
866d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
867d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
868d31faf65SVille Syrjälä 		vbl_end /= 2;
869d31faf65SVille Syrjälä 		vtotal /= 2;
870d31faf65SVille Syrjälä 	}
871d31faf65SVille Syrjälä 
872ad3543edSMario Kleiner 	/*
873ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
874ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
875ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
876ad3543edSMario Kleiner 	 */
877ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
878ad3543edSMario Kleiner 
879ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
880ad3543edSMario Kleiner 
881ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
882ad3543edSMario Kleiner 	if (stime)
883ad3543edSMario Kleiner 		*stime = ktime_get();
884ad3543edSMario Kleiner 
8858a920e24SVille Syrjälä 	if (use_scanline_counter) {
8860af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8870af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8880af7e4dfSMario Kleiner 		 */
889e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8900af7e4dfSMario Kleiner 	} else {
8910af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8920af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8930af7e4dfSMario Kleiner 		 * scanout position.
8940af7e4dfSMario Kleiner 		 */
8958cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8960af7e4dfSMario Kleiner 
8973aa18df8SVille Syrjälä 		/* convert to pixel counts */
8983aa18df8SVille Syrjälä 		vbl_start *= htotal;
8993aa18df8SVille Syrjälä 		vbl_end *= htotal;
9003aa18df8SVille Syrjälä 		vtotal *= htotal;
90178e8fc6bSVille Syrjälä 
90278e8fc6bSVille Syrjälä 		/*
9037e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9047e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9057e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9067e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9077e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9087e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9097e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9107e78f1cbSVille Syrjälä 		 */
9117e78f1cbSVille Syrjälä 		if (position >= vtotal)
9127e78f1cbSVille Syrjälä 			position = vtotal - 1;
9137e78f1cbSVille Syrjälä 
9147e78f1cbSVille Syrjälä 		/*
91578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
91678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
91778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
91878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
91978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
92078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
92178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
92278e8fc6bSVille Syrjälä 		 */
92378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9243aa18df8SVille Syrjälä 	}
9253aa18df8SVille Syrjälä 
926ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
927ad3543edSMario Kleiner 	if (etime)
928ad3543edSMario Kleiner 		*etime = ktime_get();
929ad3543edSMario Kleiner 
930ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
931ad3543edSMario Kleiner 
932ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
933ad3543edSMario Kleiner 
9343aa18df8SVille Syrjälä 	/*
9353aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9363aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9373aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9383aa18df8SVille Syrjälä 	 * up since vbl_end.
9393aa18df8SVille Syrjälä 	 */
9403aa18df8SVille Syrjälä 	if (position >= vbl_start)
9413aa18df8SVille Syrjälä 		position -= vbl_end;
9423aa18df8SVille Syrjälä 	else
9433aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9443aa18df8SVille Syrjälä 
9458a920e24SVille Syrjälä 	if (use_scanline_counter) {
9463aa18df8SVille Syrjälä 		*vpos = position;
9473aa18df8SVille Syrjälä 		*hpos = 0;
9483aa18df8SVille Syrjälä 	} else {
9490af7e4dfSMario Kleiner 		*vpos = position / htotal;
9500af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9510af7e4dfSMario Kleiner 	}
9520af7e4dfSMario Kleiner 
9531bf6ad62SDaniel Vetter 	return true;
9540af7e4dfSMario Kleiner }
9550af7e4dfSMario Kleiner 
9564bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9574bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9584bbffbf3SThomas Zimmermann {
9594bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9604bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
96148e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9624bbffbf3SThomas Zimmermann }
9634bbffbf3SThomas Zimmermann 
964a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
965a225f079SVille Syrjälä {
966fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
967a225f079SVille Syrjälä 	unsigned long irqflags;
968a225f079SVille Syrjälä 	int position;
969a225f079SVille Syrjälä 
970a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
971a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
972a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
973a225f079SVille Syrjälä 
974a225f079SVille Syrjälä 	return position;
975a225f079SVille Syrjälä }
976a225f079SVille Syrjälä 
977e3689190SBen Widawsky /**
97874bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
979e3689190SBen Widawsky  * occurred.
980e3689190SBen Widawsky  * @work: workqueue struct
981e3689190SBen Widawsky  *
982e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
983e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
984e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
985e3689190SBen Widawsky  */
98674bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
987e3689190SBen Widawsky {
9882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
989cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
990cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
991e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
99235a85ac6SBen Widawsky 	char *parity_event[6];
993a9c287c9SJani Nikula 	u32 misccpctl;
994a9c287c9SJani Nikula 	u8 slice = 0;
995e3689190SBen Widawsky 
996e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
997e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
998e3689190SBen Widawsky 	 * any time we access those registers.
999e3689190SBen Widawsky 	 */
100091c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1001e3689190SBen Widawsky 
100235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
100348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
100435a85ac6SBen Widawsky 		goto out;
100535a85ac6SBen Widawsky 
10062939eb06SJani Nikula 	misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
10072939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
10082939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1009e3689190SBen Widawsky 
101035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1011f0f59a00SVille Syrjälä 		i915_reg_t reg;
101235a85ac6SBen Widawsky 
101335a85ac6SBen Widawsky 		slice--;
101448a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
101548a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
101635a85ac6SBen Widawsky 			break;
101735a85ac6SBen Widawsky 
101835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
101935a85ac6SBen Widawsky 
10206fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
102135a85ac6SBen Widawsky 
10222939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1023e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1024e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1025e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1026e3689190SBen Widawsky 
10272939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10282939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1029e3689190SBen Widawsky 
1030cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1031e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1032e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1033e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
103435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
103535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1036e3689190SBen Widawsky 
103791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1038e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1039e3689190SBen Widawsky 
104035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
104135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1042e3689190SBen Widawsky 
104335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1044e3689190SBen Widawsky 		kfree(parity_event[3]);
1045e3689190SBen Widawsky 		kfree(parity_event[2]);
1046e3689190SBen Widawsky 		kfree(parity_event[1]);
1047e3689190SBen Widawsky 	}
1048e3689190SBen Widawsky 
10492939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
105035a85ac6SBen Widawsky 
105135a85ac6SBen Widawsky out:
105248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1053cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1054cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1055cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
105635a85ac6SBen Widawsky 
105791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
105835a85ac6SBen Widawsky }
105935a85ac6SBen Widawsky 
1060af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1061121e758eSDhinakaran Pandiyan {
1062af92058fSVille Syrjälä 	switch (pin) {
1063da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1064da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1065da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1066da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1067da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1068da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
10694294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
107048ef15d3SJosé Roberto de Souza 	default:
107148ef15d3SJosé Roberto de Souza 		return false;
107248ef15d3SJosé Roberto de Souza 	}
107348ef15d3SJosé Roberto de Souza }
107448ef15d3SJosé Roberto de Souza 
1075af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
107663c88d22SImre Deak {
1077af92058fSVille Syrjälä 	switch (pin) {
1078af92058fSVille Syrjälä 	case HPD_PORT_A:
1079195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1080af92058fSVille Syrjälä 	case HPD_PORT_B:
108163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1082af92058fSVille Syrjälä 	case HPD_PORT_C:
108363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
108463c88d22SImre Deak 	default:
108563c88d22SImre Deak 		return false;
108663c88d22SImre Deak 	}
108763c88d22SImre Deak }
108863c88d22SImre Deak 
1089af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
109031604222SAnusha Srivatsa {
1091af92058fSVille Syrjälä 	switch (pin) {
1092af92058fSVille Syrjälä 	case HPD_PORT_A:
1093af92058fSVille Syrjälä 	case HPD_PORT_B:
10948ef7e340SMatt Roper 	case HPD_PORT_C:
1095229f31e2SLucas De Marchi 	case HPD_PORT_D:
10964294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
109731604222SAnusha Srivatsa 	default:
109831604222SAnusha Srivatsa 		return false;
109931604222SAnusha Srivatsa 	}
110031604222SAnusha Srivatsa }
110131604222SAnusha Srivatsa 
1102af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
110331604222SAnusha Srivatsa {
1104af92058fSVille Syrjälä 	switch (pin) {
1105da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1106da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1107da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1108da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1109da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1110da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11114294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
111252dfdba0SLucas De Marchi 	default:
111352dfdba0SLucas De Marchi 		return false;
111452dfdba0SLucas De Marchi 	}
111552dfdba0SLucas De Marchi }
111652dfdba0SLucas De Marchi 
1117af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11186dbf30ceSVille Syrjälä {
1119af92058fSVille Syrjälä 	switch (pin) {
1120af92058fSVille Syrjälä 	case HPD_PORT_E:
11216dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11226dbf30ceSVille Syrjälä 	default:
11236dbf30ceSVille Syrjälä 		return false;
11246dbf30ceSVille Syrjälä 	}
11256dbf30ceSVille Syrjälä }
11266dbf30ceSVille Syrjälä 
1127af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112874c0b395SVille Syrjälä {
1129af92058fSVille Syrjälä 	switch (pin) {
1130af92058fSVille Syrjälä 	case HPD_PORT_A:
113174c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1132af92058fSVille Syrjälä 	case HPD_PORT_B:
113374c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1134af92058fSVille Syrjälä 	case HPD_PORT_C:
113574c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1136af92058fSVille Syrjälä 	case HPD_PORT_D:
113774c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
113874c0b395SVille Syrjälä 	default:
113974c0b395SVille Syrjälä 		return false;
114074c0b395SVille Syrjälä 	}
114174c0b395SVille Syrjälä }
114274c0b395SVille Syrjälä 
1143af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1144e4ce95aaSVille Syrjälä {
1145af92058fSVille Syrjälä 	switch (pin) {
1146af92058fSVille Syrjälä 	case HPD_PORT_A:
1147e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1148e4ce95aaSVille Syrjälä 	default:
1149e4ce95aaSVille Syrjälä 		return false;
1150e4ce95aaSVille Syrjälä 	}
1151e4ce95aaSVille Syrjälä }
1152e4ce95aaSVille Syrjälä 
1153af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115413cf5504SDave Airlie {
1155af92058fSVille Syrjälä 	switch (pin) {
1156af92058fSVille Syrjälä 	case HPD_PORT_B:
1157676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1158af92058fSVille Syrjälä 	case HPD_PORT_C:
1159676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1160af92058fSVille Syrjälä 	case HPD_PORT_D:
1161676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1162676574dfSJani Nikula 	default:
1163676574dfSJani Nikula 		return false;
116413cf5504SDave Airlie 	}
116513cf5504SDave Airlie }
116613cf5504SDave Airlie 
1167af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
116813cf5504SDave Airlie {
1169af92058fSVille Syrjälä 	switch (pin) {
1170af92058fSVille Syrjälä 	case HPD_PORT_B:
1171676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1172af92058fSVille Syrjälä 	case HPD_PORT_C:
1173676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1174af92058fSVille Syrjälä 	case HPD_PORT_D:
1175676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1176676574dfSJani Nikula 	default:
1177676574dfSJani Nikula 		return false;
117813cf5504SDave Airlie 	}
117913cf5504SDave Airlie }
118013cf5504SDave Airlie 
118142db67d6SVille Syrjälä /*
118242db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
118342db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
118442db67d6SVille Syrjälä  * hotplug detection results from several registers.
118542db67d6SVille Syrjälä  *
118642db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
118742db67d6SVille Syrjälä  */
1188cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1189cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
11908c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1191fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1192af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1193676574dfSJani Nikula {
1194e9be2850SVille Syrjälä 	enum hpd_pin pin;
1195676574dfSJani Nikula 
119652dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
119752dfdba0SLucas De Marchi 
1198e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1199e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12008c841e57SJani Nikula 			continue;
12018c841e57SJani Nikula 
1202e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1203676574dfSJani Nikula 
1204af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1205e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1206676574dfSJani Nikula 	}
1207676574dfSJani Nikula 
120800376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
120900376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1210f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1211676574dfSJani Nikula 
1212676574dfSJani Nikula }
1213676574dfSJani Nikula 
1214a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1215a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1216a0e066b8SVille Syrjälä {
1217a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1218a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1219a0e066b8SVille Syrjälä 
1220a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1221a0e066b8SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1222a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1223a0e066b8SVille Syrjälä 
1224a0e066b8SVille Syrjälä 	return enabled_irqs;
1225a0e066b8SVille Syrjälä }
1226a0e066b8SVille Syrjälä 
1227a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1228a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1229a0e066b8SVille Syrjälä {
1230a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1231a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1232a0e066b8SVille Syrjälä 
1233a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1234a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1235a0e066b8SVille Syrjälä 
1236a0e066b8SVille Syrjälä 	return hotplug_irqs;
1237a0e066b8SVille Syrjälä }
1238a0e066b8SVille Syrjälä 
12392ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12402ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12412ea63927SVille Syrjälä {
12422ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12432ea63927SVille Syrjälä 	u32 hotplug = 0;
12442ea63927SVille Syrjälä 
12452ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12462ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12472ea63927SVille Syrjälä 
12482ea63927SVille Syrjälä 	return hotplug;
12492ea63927SVille Syrjälä }
12502ea63927SVille Syrjälä 
125191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1252515ac2bbSDaniel Vetter {
125328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1254515ac2bbSDaniel Vetter }
1255515ac2bbSDaniel Vetter 
125691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1257ce99c256SDaniel Vetter {
12589ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1259ce99c256SDaniel Vetter }
1260ce99c256SDaniel Vetter 
12618bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
126291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
126391d14251STvrtko Ursulin 					 enum pipe pipe,
1264a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1265a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1266a9c287c9SJani Nikula 					 u32 crc4)
12678bf1e9f1SShuang He {
12688c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
126900535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12705cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12715cee6c45SVille Syrjälä 
12725cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1273b2c88f5bSDamien Lespiau 
1274d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12758c6b709dSTomeu Vizoso 	/*
12768c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
12778c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
12788c6b709dSTomeu Vizoso 	 * out the buggy result.
12798c6b709dSTomeu Vizoso 	 *
1280163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
12818c6b709dSTomeu Vizoso 	 * don't trust that one either.
12828c6b709dSTomeu Vizoso 	 */
1283033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1284163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
12858c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
12868c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
12878c6b709dSTomeu Vizoso 		return;
12888c6b709dSTomeu Vizoso 	}
12898c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
12906cc42152SMaarten Lankhorst 
1291246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1292ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1293246ee524STomeu Vizoso 				crcs);
12948c6b709dSTomeu Vizoso }
1295277de95eSDaniel Vetter #else
1296277de95eSDaniel Vetter static inline void
129791d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
129891d14251STvrtko Ursulin 			     enum pipe pipe,
1299a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1300a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1301a9c287c9SJani Nikula 			     u32 crc4) {}
1302277de95eSDaniel Vetter #endif
1303eba94eb9SDaniel Vetter 
13041288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13051288f9b0SKarthik B S 			      enum pipe pipe)
13061288f9b0SKarthik B S {
13071288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
13081288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13091288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13101288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13111288f9b0SKarthik B S 	unsigned long irqflags;
13121288f9b0SKarthik B S 
13131288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13141288f9b0SKarthik B S 
13151288f9b0SKarthik B S 	crtc_state->event = NULL;
13161288f9b0SKarthik B S 
13171288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13181288f9b0SKarthik B S 
13191288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13201288f9b0SKarthik B S }
1321277de95eSDaniel Vetter 
132291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
132391d14251STvrtko Ursulin 				     enum pipe pipe)
13245a69b89fSDaniel Vetter {
132591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13262939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13275a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13285a69b89fSDaniel Vetter }
13295a69b89fSDaniel Vetter 
133091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
133191d14251STvrtko Ursulin 				     enum pipe pipe)
1332eba94eb9SDaniel Vetter {
133391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13342939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13352939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13362939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13372939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13382939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1339eba94eb9SDaniel Vetter }
13405b3a856bSDaniel Vetter 
134191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134291d14251STvrtko Ursulin 				      enum pipe pipe)
13435b3a856bSDaniel Vetter {
1344a9c287c9SJani Nikula 	u32 res1, res2;
13450b5c5ed0SDaniel Vetter 
134691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
13472939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13480b5c5ed0SDaniel Vetter 	else
13490b5c5ed0SDaniel Vetter 		res1 = 0;
13500b5c5ed0SDaniel Vetter 
135191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
13522939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
13530b5c5ed0SDaniel Vetter 	else
13540b5c5ed0SDaniel Vetter 		res2 = 0;
13555b3a856bSDaniel Vetter 
135691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13572939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
13582939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
13592939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
13600b5c5ed0SDaniel Vetter 				     res1, res2);
13615b3a856bSDaniel Vetter }
13628bf1e9f1SShuang He 
136344d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
136444d9241eSVille Syrjälä {
136544d9241eSVille Syrjälä 	enum pipe pipe;
136644d9241eSVille Syrjälä 
136744d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
13682939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
136944d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
137044d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
137144d9241eSVille Syrjälä 
137244d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
137344d9241eSVille Syrjälä 	}
137444d9241eSVille Syrjälä }
137544d9241eSVille Syrjälä 
1376eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
137791d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
13787e231dbeSJesse Barnes {
1379d048a268SVille Syrjälä 	enum pipe pipe;
13807e231dbeSJesse Barnes 
138158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
13821ca993d2SVille Syrjälä 
13831ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
13841ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
13851ca993d2SVille Syrjälä 		return;
13861ca993d2SVille Syrjälä 	}
13871ca993d2SVille Syrjälä 
1388055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1389f0f59a00SVille Syrjälä 		i915_reg_t reg;
13906b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
139191d181ddSImre Deak 
1392bbb5eebfSDaniel Vetter 		/*
1393bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1394bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1395bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1396bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1397bbb5eebfSDaniel Vetter 		 * handle.
1398bbb5eebfSDaniel Vetter 		 */
13990f239f4cSDaniel Vetter 
14000f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14016b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1402bbb5eebfSDaniel Vetter 
1403bbb5eebfSDaniel Vetter 		switch (pipe) {
1404d048a268SVille Syrjälä 		default:
1405bbb5eebfSDaniel Vetter 		case PIPE_A:
1406bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1407bbb5eebfSDaniel Vetter 			break;
1408bbb5eebfSDaniel Vetter 		case PIPE_B:
1409bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1410bbb5eebfSDaniel Vetter 			break;
14113278f67fSVille Syrjälä 		case PIPE_C:
14123278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14133278f67fSVille Syrjälä 			break;
1414bbb5eebfSDaniel Vetter 		}
1415bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14166b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1417bbb5eebfSDaniel Vetter 
14186b12ca56SVille Syrjälä 		if (!status_mask)
141991d181ddSImre Deak 			continue;
142091d181ddSImre Deak 
142191d181ddSImre Deak 		reg = PIPESTAT(pipe);
14222939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14236b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14247e231dbeSJesse Barnes 
14257e231dbeSJesse Barnes 		/*
14267e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1427132c27c9SVille Syrjälä 		 *
1428132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1429132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1430132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1431132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1432132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14337e231dbeSJesse Barnes 		 */
1434132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14352939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14362939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1437132c27c9SVille Syrjälä 		}
14387e231dbeSJesse Barnes 	}
143958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14402ecb8ca4SVille Syrjälä }
14412ecb8ca4SVille Syrjälä 
1442eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1443eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1444eb64343cSVille Syrjälä {
1445eb64343cSVille Syrjälä 	enum pipe pipe;
1446eb64343cSVille Syrjälä 
1447eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1448eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1449aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1450eb64343cSVille Syrjälä 
1451eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1452eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1453eb64343cSVille Syrjälä 
1454eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1455eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1456eb64343cSVille Syrjälä 	}
1457eb64343cSVille Syrjälä }
1458eb64343cSVille Syrjälä 
1459eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1460eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1461eb64343cSVille Syrjälä {
1462eb64343cSVille Syrjälä 	bool blc_event = false;
1463eb64343cSVille Syrjälä 	enum pipe pipe;
1464eb64343cSVille Syrjälä 
1465eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1466eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1467aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1468eb64343cSVille Syrjälä 
1469eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1470eb64343cSVille Syrjälä 			blc_event = true;
1471eb64343cSVille Syrjälä 
1472eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1473eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1474eb64343cSVille Syrjälä 
1475eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1476eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1477eb64343cSVille Syrjälä 	}
1478eb64343cSVille Syrjälä 
1479eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1480eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1481eb64343cSVille Syrjälä }
1482eb64343cSVille Syrjälä 
1483eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1484eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1485eb64343cSVille Syrjälä {
1486eb64343cSVille Syrjälä 	bool blc_event = false;
1487eb64343cSVille Syrjälä 	enum pipe pipe;
1488eb64343cSVille Syrjälä 
1489eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1490eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1491aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1492eb64343cSVille Syrjälä 
1493eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1494eb64343cSVille Syrjälä 			blc_event = true;
1495eb64343cSVille Syrjälä 
1496eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1497eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1498eb64343cSVille Syrjälä 
1499eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1500eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1501eb64343cSVille Syrjälä 	}
1502eb64343cSVille Syrjälä 
1503eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1504eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1505eb64343cSVille Syrjälä 
1506eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1507eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1508eb64343cSVille Syrjälä }
1509eb64343cSVille Syrjälä 
151091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15112ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15122ecb8ca4SVille Syrjälä {
15132ecb8ca4SVille Syrjälä 	enum pipe pipe;
15147e231dbeSJesse Barnes 
1515055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1516fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1517aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15184356d586SDaniel Vetter 
15194356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
152091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15212d9d2b0bSVille Syrjälä 
15221f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15231f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
152431acc7f5SJesse Barnes 	}
152531acc7f5SJesse Barnes 
1526c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
152791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1528c1874ed7SImre Deak }
1529c1874ed7SImre Deak 
15301ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
153116c6c56bSVille Syrjälä {
15320ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15330ba7c51aSVille Syrjälä 	int i;
153416c6c56bSVille Syrjälä 
15350ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15360ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15370ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15380ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15390ba7c51aSVille Syrjälä 	else
15400ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15410ba7c51aSVille Syrjälä 
15420ba7c51aSVille Syrjälä 	/*
15430ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15440ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15450ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
15460ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
15470ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
15480ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
15490ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
15500ba7c51aSVille Syrjälä 	 */
15510ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
15522939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
15530ba7c51aSVille Syrjälä 
15540ba7c51aSVille Syrjälä 		if (tmp == 0)
15550ba7c51aSVille Syrjälä 			return hotplug_status;
15560ba7c51aSVille Syrjälä 
15570ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15582939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
15590ba7c51aSVille Syrjälä 	}
15600ba7c51aSVille Syrjälä 
156148a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15620ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15632939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
15641ae3c34cSVille Syrjälä 
15651ae3c34cSVille Syrjälä 	return hotplug_status;
15661ae3c34cSVille Syrjälä }
15671ae3c34cSVille Syrjälä 
156891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15691ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15701ae3c34cSVille Syrjälä {
15711ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15720398993bSVille Syrjälä 	u32 hotplug_trigger;
15733ff60f89SOscar Mateo 
15740398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15750398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15760398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
15770398993bSVille Syrjälä 	else
15780398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
157916c6c56bSVille Syrjälä 
158058f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1581cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1582cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
15830398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1584fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
158558f2cf24SVille Syrjälä 
158691d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
158758f2cf24SVille Syrjälä 	}
1588369712e8SJani Nikula 
15890398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
15900398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
15910398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
159291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
159358f2cf24SVille Syrjälä }
159416c6c56bSVille Syrjälä 
1595c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1596c1874ed7SImre Deak {
1597b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1598c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1599c1874ed7SImre Deak 
16002dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16012dd2a883SImre Deak 		return IRQ_NONE;
16022dd2a883SImre Deak 
16031f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16049102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16051f814dacSImre Deak 
16061e1cace9SVille Syrjälä 	do {
16076e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16082ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16091ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1610a5e485a9SVille Syrjälä 		u32 ier = 0;
16113ff60f89SOscar Mateo 
16122939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16132939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16142939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1615c1874ed7SImre Deak 
1616c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16171e1cace9SVille Syrjälä 			break;
1618c1874ed7SImre Deak 
1619c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1620c1874ed7SImre Deak 
1621a5e485a9SVille Syrjälä 		/*
1622a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1623a5e485a9SVille Syrjälä 		 *
1624a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1625a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1626a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1627a5e485a9SVille Syrjälä 		 *
1628a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1629a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1630a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1631a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1632a5e485a9SVille Syrjälä 		 * bits this time around.
1633a5e485a9SVille Syrjälä 		 */
16342939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16352939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
16362939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
16374a0a0202SVille Syrjälä 
16384a0a0202SVille Syrjälä 		if (gt_iir)
16392939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16404a0a0202SVille Syrjälä 		if (pm_iir)
16412939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16424a0a0202SVille Syrjälä 
16437ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16441ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16457ce4d1f2SVille Syrjälä 
16463ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16473ff60f89SOscar Mateo 		 * signalled in iir */
1648eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
16497ce4d1f2SVille Syrjälä 
1650eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1651eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1652eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1653eef57324SJerome Anand 
16547ce4d1f2SVille Syrjälä 		/*
16557ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16567ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16577ce4d1f2SVille Syrjälä 		 */
16587ce4d1f2SVille Syrjälä 		if (iir)
16592939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
16604a0a0202SVille Syrjälä 
16612939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
16622939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16631ae3c34cSVille Syrjälä 
166452894874SVille Syrjälä 		if (gt_iir)
1665cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
166652894874SVille Syrjälä 		if (pm_iir)
16673e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
166852894874SVille Syrjälä 
16691ae3c34cSVille Syrjälä 		if (hotplug_status)
167091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16712ecb8ca4SVille Syrjälä 
167291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
16731e1cace9SVille Syrjälä 	} while (0);
16747e231dbeSJesse Barnes 
16759c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
16769c6508b9SThomas Gleixner 
16779102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16781f814dacSImre Deak 
16797e231dbeSJesse Barnes 	return ret;
16807e231dbeSJesse Barnes }
16817e231dbeSJesse Barnes 
168243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
168343f328d7SVille Syrjälä {
1684b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
168543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
168643f328d7SVille Syrjälä 
16872dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16882dd2a883SImre Deak 		return IRQ_NONE;
16892dd2a883SImre Deak 
16901f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16919102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16921f814dacSImre Deak 
1693579de73bSChris Wilson 	do {
16946e814800SVille Syrjälä 		u32 master_ctl, iir;
16952ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16961ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1697a5e485a9SVille Syrjälä 		u32 ier = 0;
1698a5e485a9SVille Syrjälä 
16992939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17002939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17013278f67fSVille Syrjälä 
17023278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17038e5fd599SVille Syrjälä 			break;
170443f328d7SVille Syrjälä 
170527b6c122SOscar Mateo 		ret = IRQ_HANDLED;
170627b6c122SOscar Mateo 
1707a5e485a9SVille Syrjälä 		/*
1708a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1709a5e485a9SVille Syrjälä 		 *
1710a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1711a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1712a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1713a5e485a9SVille Syrjälä 		 *
1714a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1715a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1716a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1717a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1718a5e485a9SVille Syrjälä 		 * bits this time around.
1719a5e485a9SVille Syrjälä 		 */
17202939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17212939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
17222939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
172343f328d7SVille Syrjälä 
17246cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
172527b6c122SOscar Mateo 
172627b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17271ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
172843f328d7SVille Syrjälä 
172927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
173027b6c122SOscar Mateo 		 * signalled in iir */
1731eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
173243f328d7SVille Syrjälä 
1733eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1734eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1735eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1736eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1737eef57324SJerome Anand 
17387ce4d1f2SVille Syrjälä 		/*
17397ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17407ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17417ce4d1f2SVille Syrjälä 		 */
17427ce4d1f2SVille Syrjälä 		if (iir)
17432939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17447ce4d1f2SVille Syrjälä 
17452939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17462939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
17471ae3c34cSVille Syrjälä 
17481ae3c34cSVille Syrjälä 		if (hotplug_status)
174991d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17502ecb8ca4SVille Syrjälä 
175191d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1752579de73bSChris Wilson 	} while (0);
17533278f67fSVille Syrjälä 
17549c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17559c6508b9SThomas Gleixner 
17569102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17571f814dacSImre Deak 
175843f328d7SVille Syrjälä 	return ret;
175943f328d7SVille Syrjälä }
176043f328d7SVille Syrjälä 
176191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17620398993bSVille Syrjälä 				u32 hotplug_trigger)
1763776ad806SJesse Barnes {
176442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1765776ad806SJesse Barnes 
17666a39d7c9SJani Nikula 	/*
17676a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17686a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17696a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17706a39d7c9SJani Nikula 	 * errors.
17716a39d7c9SJani Nikula 	 */
17722939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
17736a39d7c9SJani Nikula 	if (!hotplug_trigger) {
17746a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
17756a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
17766a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
17776a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
17786a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
17796a39d7c9SJani Nikula 	}
17806a39d7c9SJani Nikula 
17812939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
17826a39d7c9SJani Nikula 	if (!hotplug_trigger)
17836a39d7c9SJani Nikula 		return;
178413cf5504SDave Airlie 
17850398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
17860398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
17870398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1788fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
178940e56410SVille Syrjälä 
179091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1791aaf5ec2eSSonika Jindal }
179291d131d2SDaniel Vetter 
179391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
179440e56410SVille Syrjälä {
1795d048a268SVille Syrjälä 	enum pipe pipe;
179640e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
179740e56410SVille Syrjälä 
17980398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
179940e56410SVille Syrjälä 
1800cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1801cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1802776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
180300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1804cfc33bf7SVille Syrjälä 			port_name(port));
1805cfc33bf7SVille Syrjälä 	}
1806776ad806SJesse Barnes 
1807ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
180891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1809ce99c256SDaniel Vetter 
1810776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
181191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1812776ad806SJesse Barnes 
1813776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
181400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1815776ad806SJesse Barnes 
1816776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
181700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1818776ad806SJesse Barnes 
1819776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
182000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1821776ad806SJesse Barnes 
1822b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1823055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
182400376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18259db4a9c7SJesse Barnes 				pipe_name(pipe),
18262939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1827b8b65ccdSAnshuman Gupta 	}
1828776ad806SJesse Barnes 
1829776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
183000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1831776ad806SJesse Barnes 
1832776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
183300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
183400376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1835776ad806SJesse Barnes 
1836776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1837a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18388664281bSPaulo Zanoni 
18398664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1840a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18418664281bSPaulo Zanoni }
18428664281bSPaulo Zanoni 
184391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18448664281bSPaulo Zanoni {
18452939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
18465a69b89fSDaniel Vetter 	enum pipe pipe;
18478664281bSPaulo Zanoni 
1848de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
184900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1850de032bf4SPaulo Zanoni 
1851055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18521f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
18531f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
18548664281bSPaulo Zanoni 
18555a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
185691d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
185791d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
18585a69b89fSDaniel Vetter 			else
185991d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18605a69b89fSDaniel Vetter 		}
18615a69b89fSDaniel Vetter 	}
18628bf1e9f1SShuang He 
18632939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
18648664281bSPaulo Zanoni }
18658664281bSPaulo Zanoni 
186691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18678664281bSPaulo Zanoni {
18682939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
186945c1cd87SMika Kahola 	enum pipe pipe;
18708664281bSPaulo Zanoni 
1871de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
187200376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1873de032bf4SPaulo Zanoni 
187445c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
187545c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
187645c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
18778664281bSPaulo Zanoni 
18782939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1879776ad806SJesse Barnes }
1880776ad806SJesse Barnes 
188191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
188223e81d69SAdam Jackson {
1883d048a268SVille Syrjälä 	enum pipe pipe;
18846dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1885aaf5ec2eSSonika Jindal 
18860398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
188791d131d2SDaniel Vetter 
1888cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1889cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
189023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
189100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1892cfc33bf7SVille Syrjälä 			port_name(port));
1893cfc33bf7SVille Syrjälä 	}
189423e81d69SAdam Jackson 
189523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
189691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
189723e81d69SAdam Jackson 
189823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
189991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
190023e81d69SAdam Jackson 
190123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
190200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
190323e81d69SAdam Jackson 
190423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
190500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
190623e81d69SAdam Jackson 
1907b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1908055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
190900376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
191023e81d69SAdam Jackson 				pipe_name(pipe),
19112939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1912b8b65ccdSAnshuman Gupta 	}
19138664281bSPaulo Zanoni 
19148664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
191591d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
191623e81d69SAdam Jackson }
191723e81d69SAdam Jackson 
191858676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
191931604222SAnusha Srivatsa {
1920e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1921e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
192231604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
192331604222SAnusha Srivatsa 
192431604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
192531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
192631604222SAnusha Srivatsa 
19272939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
19282939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg);
192931604222SAnusha Srivatsa 
193031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19310398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19320398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
193331604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
193431604222SAnusha Srivatsa 	}
193531604222SAnusha Srivatsa 
193631604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
193731604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
193831604222SAnusha Srivatsa 
19392939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
19402939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg);
194131604222SAnusha Srivatsa 
194231604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19430398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19440398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1945da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
194652dfdba0SLucas De Marchi 	}
194752dfdba0SLucas De Marchi 
194852dfdba0SLucas De Marchi 	if (pin_mask)
194952dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
195052dfdba0SLucas De Marchi 
195152dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
195252dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
195352dfdba0SLucas De Marchi }
195452dfdba0SLucas De Marchi 
195591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19566dbf30ceSVille Syrjälä {
19576dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19586dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19596dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19606dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19616dbf30ceSVille Syrjälä 
19626dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19636dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19646dbf30ceSVille Syrjälä 
19652939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
19662939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
19676dbf30ceSVille Syrjälä 
1968cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19690398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19700398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
197174c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19726dbf30ceSVille Syrjälä 	}
19736dbf30ceSVille Syrjälä 
19746dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19756dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19766dbf30ceSVille Syrjälä 
19772939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
19782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19796dbf30ceSVille Syrjälä 
1980cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19810398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
19820398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
19836dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19846dbf30ceSVille Syrjälä 	}
19856dbf30ceSVille Syrjälä 
19866dbf30ceSVille Syrjälä 	if (pin_mask)
198791d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
19886dbf30ceSVille Syrjälä 
19896dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
199091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
19916dbf30ceSVille Syrjälä }
19926dbf30ceSVille Syrjälä 
199391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
19940398993bSVille Syrjälä 				u32 hotplug_trigger)
1995c008bc6eSPaulo Zanoni {
1996e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1997e4ce95aaSVille Syrjälä 
19982939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
19992939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2000e4ce95aaSVille Syrjälä 
20010398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20020398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20030398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2004e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
200540e56410SVille Syrjälä 
200691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2007e4ce95aaSVille Syrjälä }
2008c008bc6eSPaulo Zanoni 
200991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
201091d14251STvrtko Ursulin 				    u32 de_iir)
201140e56410SVille Syrjälä {
201240e56410SVille Syrjälä 	enum pipe pipe;
201340e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
201440e56410SVille Syrjälä 
201540e56410SVille Syrjälä 	if (hotplug_trigger)
20160398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
201740e56410SVille Syrjälä 
2018c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
201991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2020c008bc6eSPaulo Zanoni 
2021c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
202291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2023c008bc6eSPaulo Zanoni 
2024c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
202500376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2026c008bc6eSPaulo Zanoni 
2027055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2028fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2029aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2030c008bc6eSPaulo Zanoni 
203140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20321f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2033c008bc6eSPaulo Zanoni 
203440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
203591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2036c008bc6eSPaulo Zanoni 	}
2037c008bc6eSPaulo Zanoni 
2038c008bc6eSPaulo Zanoni 	/* check event from PCH */
2039c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20402939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2041c008bc6eSPaulo Zanoni 
204291d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
204391d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2044c008bc6eSPaulo Zanoni 		else
204591d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2046c008bc6eSPaulo Zanoni 
2047c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
20482939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2049c008bc6eSPaulo Zanoni 	}
2050c008bc6eSPaulo Zanoni 
2051cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
20523e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2053c008bc6eSPaulo Zanoni }
2054c008bc6eSPaulo Zanoni 
205591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
205691d14251STvrtko Ursulin 				    u32 de_iir)
20579719fb98SPaulo Zanoni {
205807d27e20SDamien Lespiau 	enum pipe pipe;
205923bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
206023bb4cb5SVille Syrjälä 
206140e56410SVille Syrjälä 	if (hotplug_trigger)
20620398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20639719fb98SPaulo Zanoni 
20649719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
206591d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20669719fb98SPaulo Zanoni 
206754fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
20682939eb06SJani Nikula 		u32 psr_iir = intel_uncore_read(&dev_priv->uncore, EDP_PSR_IIR);
206954fd3149SDhinakaran Pandiyan 
207054fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
20712939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, EDP_PSR_IIR, psr_iir);
207254fd3149SDhinakaran Pandiyan 	}
2073fc340442SDaniel Vetter 
20749719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
207591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
20769719fb98SPaulo Zanoni 
20779719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
207891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
20799719fb98SPaulo Zanoni 
2080055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2081fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2082aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
20839719fb98SPaulo Zanoni 	}
20849719fb98SPaulo Zanoni 
20859719fb98SPaulo Zanoni 	/* check event from PCH */
208691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
20872939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
20889719fb98SPaulo Zanoni 
208991d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
20909719fb98SPaulo Zanoni 
20919719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20922939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
20939719fb98SPaulo Zanoni 	}
20949719fb98SPaulo Zanoni }
20959719fb98SPaulo Zanoni 
209672c90f62SOscar Mateo /*
209772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
209872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
209972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
210072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
210172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
210272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
210372c90f62SOscar Mateo  */
21049eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2105b1f14ad0SJesse Barnes {
2106c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2107c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2108f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21090e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2110b1f14ad0SJesse Barnes 
2111c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21122dd2a883SImre Deak 		return IRQ_NONE;
21132dd2a883SImre Deak 
21141f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2115c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21161f814dacSImre Deak 
2117b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2118c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2119c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21200e43406bSChris Wilson 
212144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
212244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
212344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
212444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
212544498aeaSPaulo Zanoni 	 * due to its back queue). */
2126c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2127c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2128c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2129ab5c608bSBen Widawsky 	}
213044498aeaSPaulo Zanoni 
213172c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
213272c90f62SOscar Mateo 
2133c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21340e43406bSChris Wilson 	if (gt_iir) {
2135c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2136c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2137c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2138d8fc8a47SPaulo Zanoni 		else
2139c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2140c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21410e43406bSChris Wilson 	}
2142b1f14ad0SJesse Barnes 
2143c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21440e43406bSChris Wilson 	if (de_iir) {
2145c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2146c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 7)
2147c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2148f1af8fc1SPaulo Zanoni 		else
2149c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21500e43406bSChris Wilson 		ret = IRQ_HANDLED;
2151c48a798aSChris Wilson 	}
2152c48a798aSChris Wilson 
2153c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2154c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2155c48a798aSChris Wilson 		if (pm_iir) {
2156c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2157c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2158c48a798aSChris Wilson 			ret = IRQ_HANDLED;
21590e43406bSChris Wilson 		}
2160f1af8fc1SPaulo Zanoni 	}
2161b1f14ad0SJesse Barnes 
2162c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2163c48a798aSChris Wilson 	if (sde_ier)
2164c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2165b1f14ad0SJesse Barnes 
21669c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
21679c6508b9SThomas Gleixner 
21681f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2169c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
21701f814dacSImre Deak 
2171b1f14ad0SJesse Barnes 	return ret;
2172b1f14ad0SJesse Barnes }
2173b1f14ad0SJesse Barnes 
217491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
21750398993bSVille Syrjälä 				u32 hotplug_trigger)
2176d04a492dSShashank Sharma {
2177cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2178d04a492dSShashank Sharma 
21792939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
21802939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
2181d04a492dSShashank Sharma 
21820398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21830398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
21840398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2185cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
218640e56410SVille Syrjälä 
218791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2188d04a492dSShashank Sharma }
2189d04a492dSShashank Sharma 
2190121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2191121e758eSDhinakaran Pandiyan {
2192121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2193b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2194b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2195121e758eSDhinakaran Pandiyan 
2196121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2197b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2198b796b971SDhinakaran Pandiyan 
21992939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
22002939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2201121e758eSDhinakaran Pandiyan 
22020398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22030398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22040398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2205da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2206121e758eSDhinakaran Pandiyan 	}
2207b796b971SDhinakaran Pandiyan 
2208b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2209b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2210b796b971SDhinakaran Pandiyan 
22112939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
22122939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2213b796b971SDhinakaran Pandiyan 
22140398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22150398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22160398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2217da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2218b796b971SDhinakaran Pandiyan 	}
2219b796b971SDhinakaran Pandiyan 
2220b796b971SDhinakaran Pandiyan 	if (pin_mask)
2221b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2222b796b971SDhinakaran Pandiyan 	else
222300376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
222400376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2225121e758eSDhinakaran Pandiyan }
2226121e758eSDhinakaran Pandiyan 
22279d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22289d17210fSLucas De Marchi {
222955523360SLucas De Marchi 	u32 mask;
22309d17210fSLucas De Marchi 
223155523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
223255523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
223355523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2234e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2235e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2236e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2237e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2238e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2239e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2240e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2241e5df52dcSMatt Roper 
224255523360SLucas De Marchi 
224355523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
22449d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
22459d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22469d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22479d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22489d17210fSLucas De Marchi 
224955523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
22509d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
22519d17210fSLucas De Marchi 
225255523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
225355523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
22549d17210fSLucas De Marchi 
22559d17210fSLucas De Marchi 	return mask;
22569d17210fSLucas De Marchi }
22579d17210fSLucas De Marchi 
22585270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
22595270130dSVille Syrjälä {
226099e2d8bcSMatt Roper 	if (IS_ROCKETLAKE(dev_priv))
226199e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
226299e2d8bcSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 11)
2263d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2264d506a65dSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 9)
22655270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
22665270130dSVille Syrjälä 	else
22675270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
22685270130dSVille Syrjälä }
22695270130dSVille Syrjälä 
227046c63d24SJosé Roberto de Souza static void
227146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2272abd58f01SBen Widawsky {
2273e04f7eceSVille Syrjälä 	bool found = false;
2274e04f7eceSVille Syrjälä 
2275e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
227691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2277e04f7eceSVille Syrjälä 		found = true;
2278e04f7eceSVille Syrjälä 	}
2279e04f7eceSVille Syrjälä 
2280e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
22818241cfbeSJosé Roberto de Souza 		u32 psr_iir;
22828241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
22838241cfbeSJosé Roberto de Souza 
22848241cfbeSJosé Roberto de Souza 		if (INTEL_GEN(dev_priv) >= 12)
22858241cfbeSJosé Roberto de Souza 			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
22868241cfbeSJosé Roberto de Souza 		else
22878241cfbeSJosé Roberto de Souza 			iir_reg = EDP_PSR_IIR;
22888241cfbeSJosé Roberto de Souza 
22892939eb06SJani Nikula 		psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg);
22902939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir);
22918241cfbeSJosé Roberto de Souza 
22928241cfbeSJosé Roberto de Souza 		if (psr_iir)
22938241cfbeSJosé Roberto de Souza 			found = true;
229454fd3149SDhinakaran Pandiyan 
229554fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
2296e04f7eceSVille Syrjälä 	}
2297e04f7eceSVille Syrjälä 
2298e04f7eceSVille Syrjälä 	if (!found)
229900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2300abd58f01SBen Widawsky }
230146c63d24SJosé Roberto de Souza 
230200acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
230300acb329SVandita Kulkarni 					   u32 te_trigger)
230400acb329SVandita Kulkarni {
230500acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
230600acb329SVandita Kulkarni 	enum transcoder dsi_trans;
230700acb329SVandita Kulkarni 	enum port port;
230800acb329SVandita Kulkarni 	u32 val, tmp;
230900acb329SVandita Kulkarni 
231000acb329SVandita Kulkarni 	/*
231100acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
231200acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
231300acb329SVandita Kulkarni 	 */
23142939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
231500acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
231600acb329SVandita Kulkarni 
231700acb329SVandita Kulkarni 	/*
231800acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
231900acb329SVandita Kulkarni 	 * transcoder registers
232000acb329SVandita Kulkarni 	 */
232100acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
232200acb329SVandita Kulkarni 						  PORT_A : PORT_B;
232300acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
232400acb329SVandita Kulkarni 
232500acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23262939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
232700acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
232800acb329SVandita Kulkarni 
232900acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
233000acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
233100acb329SVandita Kulkarni 		return;
233200acb329SVandita Kulkarni 	}
233300acb329SVandita Kulkarni 
233400acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
23352939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
233600acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
233700acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
233800acb329SVandita Kulkarni 		pipe = PIPE_A;
233900acb329SVandita Kulkarni 		break;
234000acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
234100acb329SVandita Kulkarni 		pipe = PIPE_B;
234200acb329SVandita Kulkarni 		break;
234300acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
234400acb329SVandita Kulkarni 		pipe = PIPE_C;
234500acb329SVandita Kulkarni 		break;
234600acb329SVandita Kulkarni 	default:
234700acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
234800acb329SVandita Kulkarni 		return;
234900acb329SVandita Kulkarni 	}
235000acb329SVandita Kulkarni 
235100acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
235200acb329SVandita Kulkarni 
235300acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
235400acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
23552939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
23562939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
235700acb329SVandita Kulkarni }
235800acb329SVandita Kulkarni 
235946c63d24SJosé Roberto de Souza static irqreturn_t
236046c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
236146c63d24SJosé Roberto de Souza {
236246c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
236346c63d24SJosé Roberto de Souza 	u32 iir;
236446c63d24SJosé Roberto de Souza 	enum pipe pipe;
236546c63d24SJosé Roberto de Souza 
236646c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
23672939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
236846c63d24SJosé Roberto de Souza 		if (iir) {
23692939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
237046c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
237146c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
237246c63d24SJosé Roberto de Souza 		} else {
237300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
237400376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2375abd58f01SBen Widawsky 		}
237646c63d24SJosé Roberto de Souza 	}
2377abd58f01SBen Widawsky 
2378121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
23792939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2380121e758eSDhinakaran Pandiyan 		if (iir) {
23812939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2382121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2383121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2384121e758eSDhinakaran Pandiyan 		} else {
238500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
238600376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2387121e758eSDhinakaran Pandiyan 		}
2388121e758eSDhinakaran Pandiyan 	}
2389121e758eSDhinakaran Pandiyan 
23906d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
23912939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2392e32192e1STvrtko Ursulin 		if (iir) {
2393d04a492dSShashank Sharma 			bool found = false;
2394cebd87a0SVille Syrjälä 
23952939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
23966d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
239788e04703SJesse Barnes 
23989d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
239991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2400d04a492dSShashank Sharma 				found = true;
2401d04a492dSShashank Sharma 			}
2402d04a492dSShashank Sharma 
2403cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
24049a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24059a55a620SVille Syrjälä 
24069a55a620SVille Syrjälä 				if (hotplug_trigger) {
24079a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2408d04a492dSShashank Sharma 					found = true;
2409d04a492dSShashank Sharma 				}
2410e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
24119a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
24129a55a620SVille Syrjälä 
24139a55a620SVille Syrjälä 				if (hotplug_trigger) {
24149a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2415e32192e1STvrtko Ursulin 					found = true;
2416e32192e1STvrtko Ursulin 				}
2417e32192e1STvrtko Ursulin 			}
2418d04a492dSShashank Sharma 
2419cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
242091d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24219e63743eSShashank Sharma 				found = true;
24229e63743eSShashank Sharma 			}
24239e63743eSShashank Sharma 
242400acb329SVandita Kulkarni 			if (INTEL_GEN(dev_priv) >= 11) {
24259a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
24269a55a620SVille Syrjälä 
24279a55a620SVille Syrjälä 				if (te_trigger) {
24289a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
242900acb329SVandita Kulkarni 					found = true;
243000acb329SVandita Kulkarni 				}
243100acb329SVandita Kulkarni 			}
243200acb329SVandita Kulkarni 
2433d04a492dSShashank Sharma 			if (!found)
243400376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
243500376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
24366d766f02SDaniel Vetter 		}
243738cc46d7SOscar Mateo 		else
243800376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
243900376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
24406d766f02SDaniel Vetter 	}
24416d766f02SDaniel Vetter 
2442055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2443fd3a4024SDaniel Vetter 		u32 fault_errors;
2444abd58f01SBen Widawsky 
2445c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2446c42664ccSDaniel Vetter 			continue;
2447c42664ccSDaniel Vetter 
24482939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2449e32192e1STvrtko Ursulin 		if (!iir) {
245000376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
245100376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2452e32192e1STvrtko Ursulin 			continue;
2453e32192e1STvrtko Ursulin 		}
2454770de83dSDamien Lespiau 
2455e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
24562939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2457e32192e1STvrtko Ursulin 
2458fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2459aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2460abd58f01SBen Widawsky 
24611288f9b0SKarthik B S 		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
24621288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
24631288f9b0SKarthik B S 
2464e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
246591d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24660fbe7870SDaniel Vetter 
2467e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2468e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
246938d83c96SDaniel Vetter 
24705270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2471770de83dSDamien Lespiau 		if (fault_errors)
247200376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
247300376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
247430100f2bSDaniel Vetter 				pipe_name(pipe),
2475e32192e1STvrtko Ursulin 				fault_errors);
2476abd58f01SBen Widawsky 	}
2477abd58f01SBen Widawsky 
247891d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2479266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
248092d03a80SDaniel Vetter 		/*
248192d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
248292d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
248392d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
248492d03a80SDaniel Vetter 		 */
24852939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2486e32192e1STvrtko Ursulin 		if (iir) {
24872939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
248892d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24896dbf30ceSVille Syrjälä 
249058676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
249158676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2492c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
249391d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24946dbf30ceSVille Syrjälä 			else
249591d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24962dfb0b81SJani Nikula 		} else {
24972dfb0b81SJani Nikula 			/*
24982dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24992dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25002dfb0b81SJani Nikula 			 */
250100376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
250200376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25032dfb0b81SJani Nikula 		}
250492d03a80SDaniel Vetter 	}
250592d03a80SDaniel Vetter 
2506f11a0f46STvrtko Ursulin 	return ret;
2507f11a0f46STvrtko Ursulin }
2508f11a0f46STvrtko Ursulin 
25094376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
25104376b9c9SMika Kuoppala {
25114376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
25124376b9c9SMika Kuoppala 
25134376b9c9SMika Kuoppala 	/*
25144376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
25154376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
25164376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
25174376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
25184376b9c9SMika Kuoppala 	 */
25194376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
25204376b9c9SMika Kuoppala }
25214376b9c9SMika Kuoppala 
25224376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
25234376b9c9SMika Kuoppala {
25244376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
25254376b9c9SMika Kuoppala }
25264376b9c9SMika Kuoppala 
2527f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2528f11a0f46STvrtko Ursulin {
2529b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
253025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2531f11a0f46STvrtko Ursulin 	u32 master_ctl;
2532f11a0f46STvrtko Ursulin 
2533f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2534f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2535f11a0f46STvrtko Ursulin 
25364376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
25374376b9c9SMika Kuoppala 	if (!master_ctl) {
25384376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2539f11a0f46STvrtko Ursulin 		return IRQ_NONE;
25404376b9c9SMika Kuoppala 	}
2541f11a0f46STvrtko Ursulin 
25426cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
25436cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2544f0fd96f5SChris Wilson 
2545f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2546f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
25479102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
254855ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
25499102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2550f0fd96f5SChris Wilson 	}
2551f11a0f46STvrtko Ursulin 
25524376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2553abd58f01SBen Widawsky 
25549c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
25559c6508b9SThomas Gleixner 
255655ef72f2SChris Wilson 	return IRQ_HANDLED;
2557abd58f01SBen Widawsky }
2558abd58f01SBen Widawsky 
255951951ae7SMika Kuoppala static u32
25609b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2561df0d28c1SDhinakaran Pandiyan {
25629b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
25637a909383SChris Wilson 	u32 iir;
2564df0d28c1SDhinakaran Pandiyan 
2565df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
25667a909383SChris Wilson 		return 0;
2567df0d28c1SDhinakaran Pandiyan 
25687a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
25697a909383SChris Wilson 	if (likely(iir))
25707a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
25717a909383SChris Wilson 
25727a909383SChris Wilson 	return iir;
2573df0d28c1SDhinakaran Pandiyan }
2574df0d28c1SDhinakaran Pandiyan 
2575df0d28c1SDhinakaran Pandiyan static void
25769b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2577df0d28c1SDhinakaran Pandiyan {
2578df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
25799b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2580df0d28c1SDhinakaran Pandiyan }
2581df0d28c1SDhinakaran Pandiyan 
258281067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
258381067b71SMika Kuoppala {
258481067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
258581067b71SMika Kuoppala 
258681067b71SMika Kuoppala 	/*
258781067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
258881067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
258981067b71SMika Kuoppala 	 * New indications can and will light up during processing,
259081067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
259181067b71SMika Kuoppala 	 */
259281067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
259381067b71SMika Kuoppala }
259481067b71SMika Kuoppala 
259581067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
259681067b71SMika Kuoppala {
259781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
259881067b71SMika Kuoppala }
259981067b71SMika Kuoppala 
2600a3265d85SMatt Roper static void
2601a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2602a3265d85SMatt Roper {
2603a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2604a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2605a3265d85SMatt Roper 
2606a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2607a3265d85SMatt Roper 	/*
2608a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2609a3265d85SMatt Roper 	 * for the display related bits.
2610a3265d85SMatt Roper 	 */
2611a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2612a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2613a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2614a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2615a3265d85SMatt Roper 
2616a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2617a3265d85SMatt Roper }
2618a3265d85SMatt Roper 
26197be8782aSLucas De Marchi static __always_inline irqreturn_t
26207be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
26217be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
26227be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
262351951ae7SMika Kuoppala {
262425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
26259b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
262651951ae7SMika Kuoppala 	u32 master_ctl;
2627df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
262851951ae7SMika Kuoppala 
262951951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
263051951ae7SMika Kuoppala 		return IRQ_NONE;
263151951ae7SMika Kuoppala 
26327be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
263381067b71SMika Kuoppala 	if (!master_ctl) {
26347be8782aSLucas De Marchi 		intr_enable(regs);
263551951ae7SMika Kuoppala 		return IRQ_NONE;
263681067b71SMika Kuoppala 	}
263751951ae7SMika Kuoppala 
26386cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26399b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
264051951ae7SMika Kuoppala 
264151951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2642a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2643a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
264451951ae7SMika Kuoppala 
26459b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2646df0d28c1SDhinakaran Pandiyan 
26477be8782aSLucas De Marchi 	intr_enable(regs);
264851951ae7SMika Kuoppala 
26499b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2650df0d28c1SDhinakaran Pandiyan 
26519c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
26529c6508b9SThomas Gleixner 
265351951ae7SMika Kuoppala 	return IRQ_HANDLED;
265451951ae7SMika Kuoppala }
265551951ae7SMika Kuoppala 
26567be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
26577be8782aSLucas De Marchi {
26587be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
26597be8782aSLucas De Marchi 				   gen11_master_intr_disable,
26607be8782aSLucas De Marchi 				   gen11_master_intr_enable);
26617be8782aSLucas De Marchi }
26627be8782aSLucas De Marchi 
266397b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
266497b492f5SLucas De Marchi {
266597b492f5SLucas De Marchi 	u32 val;
266697b492f5SLucas De Marchi 
266797b492f5SLucas De Marchi 	/* First disable interrupts */
266897b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
266997b492f5SLucas De Marchi 
267097b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
267197b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
267297b492f5SLucas De Marchi 	if (unlikely(!val))
267397b492f5SLucas De Marchi 		return 0;
267497b492f5SLucas De Marchi 
267597b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
267697b492f5SLucas De Marchi 
267797b492f5SLucas De Marchi 	/*
267897b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
267997b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
268097b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
268197b492f5SLucas De Marchi 	 */
268297b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
268397b492f5SLucas De Marchi 	if (unlikely(!val))
268497b492f5SLucas De Marchi 		return 0;
268597b492f5SLucas De Marchi 
268697b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
268797b492f5SLucas De Marchi 
268897b492f5SLucas De Marchi 	return val;
268997b492f5SLucas De Marchi }
269097b492f5SLucas De Marchi 
269197b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
269297b492f5SLucas De Marchi {
269397b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
269497b492f5SLucas De Marchi }
269597b492f5SLucas De Marchi 
269697b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
269797b492f5SLucas De Marchi {
269897b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
269997b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
270097b492f5SLucas De Marchi 				   dg1_master_intr_enable);
270197b492f5SLucas De Marchi }
270297b492f5SLucas De Marchi 
270342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
270442f52ef8SKeith Packard  * we use as a pipe index
270542f52ef8SKeith Packard  */
270608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
27070a3e67a4SJesse Barnes {
270808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
270908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2710e9d21d7fSKeith Packard 	unsigned long irqflags;
271171e0ffa5SJesse Barnes 
27121ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
271386e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
271486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
271586e83e35SChris Wilson 
271686e83e35SChris Wilson 	return 0;
271786e83e35SChris Wilson }
271886e83e35SChris Wilson 
27197d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2720d938da6bSVille Syrjälä {
272108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2722d938da6bSVille Syrjälä 
27237d423af9SVille Syrjälä 	/*
27247d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
27257d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
27267d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
27277d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
27287d423af9SVille Syrjälä 	 */
27297d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
27302939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2731d938da6bSVille Syrjälä 
273208fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2733d938da6bSVille Syrjälä }
2734d938da6bSVille Syrjälä 
273508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
273686e83e35SChris Wilson {
273708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
273808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
273986e83e35SChris Wilson 	unsigned long irqflags;
274086e83e35SChris Wilson 
274186e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27427c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2743755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27458692d00eSChris Wilson 
27460a3e67a4SJesse Barnes 	return 0;
27470a3e67a4SJesse Barnes }
27480a3e67a4SJesse Barnes 
274908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2750f796cf8fSJesse Barnes {
275108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
275208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2753f796cf8fSJesse Barnes 	unsigned long irqflags;
2754a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
275586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2756f796cf8fSJesse Barnes 
2757f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2758fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2759b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2760b1f14ad0SJesse Barnes 
27612e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
27622e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
27632e8bf223SDhinakaran Pandiyan 	 */
27642e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
276508fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27662e8bf223SDhinakaran Pandiyan 
2767b1f14ad0SJesse Barnes 	return 0;
2768b1f14ad0SJesse Barnes }
2769b1f14ad0SJesse Barnes 
27709c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
27719c9e97c4SVandita Kulkarni 				   bool enable)
27729c9e97c4SVandita Kulkarni {
27739c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
27749c9e97c4SVandita Kulkarni 	enum port port;
27759c9e97c4SVandita Kulkarni 	u32 tmp;
27769c9e97c4SVandita Kulkarni 
27779c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
27789c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
27799c9e97c4SVandita Kulkarni 		return false;
27809c9e97c4SVandita Kulkarni 
27819c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
27829c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
27839c9e97c4SVandita Kulkarni 		port = PORT_B;
27849c9e97c4SVandita Kulkarni 	else
27859c9e97c4SVandita Kulkarni 		port = PORT_A;
27869c9e97c4SVandita Kulkarni 
27872939eb06SJani Nikula 	tmp =  intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port));
27889c9e97c4SVandita Kulkarni 	if (enable)
27899c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
27909c9e97c4SVandita Kulkarni 	else
27919c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
27929c9e97c4SVandita Kulkarni 
27932939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp);
27949c9e97c4SVandita Kulkarni 
27952939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
27962939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
27979c9e97c4SVandita Kulkarni 
27989c9e97c4SVandita Kulkarni 	return true;
27999c9e97c4SVandita Kulkarni }
28009c9e97c4SVandita Kulkarni 
280108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2802abd58f01SBen Widawsky {
280308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28049c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28059c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2806abd58f01SBen Widawsky 	unsigned long irqflags;
2807abd58f01SBen Widawsky 
28089c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
28099c9e97c4SVandita Kulkarni 		return 0;
28109c9e97c4SVandita Kulkarni 
2811abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2812013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2813abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2814013d3752SVille Syrjälä 
28152e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
28162e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
28172e8bf223SDhinakaran Pandiyan 	 */
28182e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
281908fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28202e8bf223SDhinakaran Pandiyan 
2821abd58f01SBen Widawsky 	return 0;
2822abd58f01SBen Widawsky }
2823abd58f01SBen Widawsky 
28241288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc)
28251288f9b0SKarthik B S {
28261288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
28271288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
28281288f9b0SKarthik B S 	unsigned long irqflags;
28291288f9b0SKarthik B S 
28301288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
28311288f9b0SKarthik B S 
28321288f9b0SKarthik B S 	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
28331288f9b0SKarthik B S 
28341288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
28351288f9b0SKarthik B S }
28361288f9b0SKarthik B S 
283742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
283842f52ef8SKeith Packard  * we use as a pipe index
283942f52ef8SKeith Packard  */
284008fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
284186e83e35SChris Wilson {
284208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
284308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
284486e83e35SChris Wilson 	unsigned long irqflags;
284586e83e35SChris Wilson 
284686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
284786e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
284886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
284986e83e35SChris Wilson }
285086e83e35SChris Wilson 
28517d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2852d938da6bSVille Syrjälä {
285308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2854d938da6bSVille Syrjälä 
285508fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2856d938da6bSVille Syrjälä 
28577d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
28582939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2859d938da6bSVille Syrjälä }
2860d938da6bSVille Syrjälä 
286108fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
28620a3e67a4SJesse Barnes {
286308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
286408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2865e9d21d7fSKeith Packard 	unsigned long irqflags;
28660a3e67a4SJesse Barnes 
28671ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28687c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2869755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28701ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28710a3e67a4SJesse Barnes }
28720a3e67a4SJesse Barnes 
287308fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2874f796cf8fSJesse Barnes {
287508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
287608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2877f796cf8fSJesse Barnes 	unsigned long irqflags;
2878a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
287986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2880f796cf8fSJesse Barnes 
2881f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2882fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2883b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2884b1f14ad0SJesse Barnes }
2885b1f14ad0SJesse Barnes 
288608fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2887abd58f01SBen Widawsky {
288808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28899c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28909c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2891abd58f01SBen Widawsky 	unsigned long irqflags;
2892abd58f01SBen Widawsky 
28939c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
28949c9e97c4SVandita Kulkarni 		return;
28959c9e97c4SVandita Kulkarni 
2896abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2897013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2898abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2899abd58f01SBen Widawsky }
2900abd58f01SBen Widawsky 
29011288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc)
29021288f9b0SKarthik B S {
29031288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
29041288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
29051288f9b0SKarthik B S 	unsigned long irqflags;
29061288f9b0SKarthik B S 
29071288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
29081288f9b0SKarthik B S 
29091288f9b0SKarthik B S 	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
29101288f9b0SKarthik B S 
29111288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
29121288f9b0SKarthik B S }
29131288f9b0SKarthik B S 
2914b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
291591738a95SPaulo Zanoni {
2916b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2917b16b2a2fSPaulo Zanoni 
29186e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
291991738a95SPaulo Zanoni 		return;
292091738a95SPaulo Zanoni 
2921b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2922105b122eSPaulo Zanoni 
29236e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
29242939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
2925622364b6SPaulo Zanoni }
2926105b122eSPaulo Zanoni 
292770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
292870591a41SVille Syrjälä {
2929b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2930b16b2a2fSPaulo Zanoni 
293171b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2932f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
293371b8b41dSVille Syrjälä 	else
2934f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
293571b8b41dSVille Syrjälä 
2936ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
29372939eb06SJani Nikula 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
293870591a41SVille Syrjälä 
293944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
294070591a41SVille Syrjälä 
2941b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29428bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
294370591a41SVille Syrjälä }
294470591a41SVille Syrjälä 
29458bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29468bb61306SVille Syrjälä {
2947b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2948b16b2a2fSPaulo Zanoni 
29498bb61306SVille Syrjälä 	u32 pipestat_mask;
29509ab981f2SVille Syrjälä 	u32 enable_mask;
29518bb61306SVille Syrjälä 	enum pipe pipe;
29528bb61306SVille Syrjälä 
2953842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
29548bb61306SVille Syrjälä 
29558bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29568bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29578bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29588bb61306SVille Syrjälä 
29599ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29608bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2961ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2962ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2963ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2964ebf5f921SVille Syrjälä 
29658bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2966ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2967ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
29686b7eafc1SVille Syrjälä 
296948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
29706b7eafc1SVille Syrjälä 
29719ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29728bb61306SVille Syrjälä 
2973b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
29748bb61306SVille Syrjälä }
29758bb61306SVille Syrjälä 
29768bb61306SVille Syrjälä /* drm_dma.h hooks
29778bb61306SVille Syrjälä */
29789eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
29798bb61306SVille Syrjälä {
2980b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
29818bb61306SVille Syrjälä 
2982b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
2983e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
2984e44adb5dSChris Wilson 
2985cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
2986f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
29878bb61306SVille Syrjälä 
2988fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
2989f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2990f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2991fc340442SDaniel Vetter 	}
2992fc340442SDaniel Vetter 
2993cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29948bb61306SVille Syrjälä 
2995b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29968bb61306SVille Syrjälä }
29978bb61306SVille Syrjälä 
2998b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
29997e231dbeSJesse Barnes {
30002939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30012939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
300234c7b8a7SVille Syrjälä 
3003cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30047e231dbeSJesse Barnes 
3005ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30069918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
300770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3008ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30097e231dbeSJesse Barnes }
30107e231dbeSJesse Barnes 
3011b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3012abd58f01SBen Widawsky {
3013b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3014d048a268SVille Syrjälä 	enum pipe pipe;
3015abd58f01SBen Widawsky 
301625286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3017abd58f01SBen Widawsky 
3018cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
3019abd58f01SBen Widawsky 
3020f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3021f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3022e04f7eceSVille Syrjälä 
3023055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3024f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3025813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3026b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3027abd58f01SBen Widawsky 
3028b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3029b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3030b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3031abd58f01SBen Widawsky 
30326e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3033b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3034abd58f01SBen Widawsky }
3035abd58f01SBen Widawsky 
3036a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
303751951ae7SMika Kuoppala {
3038b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3039d048a268SVille Syrjälä 	enum pipe pipe;
3040562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3041562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
304251951ae7SMika Kuoppala 
3043f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
304451951ae7SMika Kuoppala 
30458241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
30468241cfbeSJosé Roberto de Souza 		enum transcoder trans;
30478241cfbeSJosé Roberto de Souza 
3048562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
30498241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
30508241cfbeSJosé Roberto de Souza 
30518241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
30528241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
30538241cfbeSJosé Roberto de Souza 				continue;
30548241cfbeSJosé Roberto de Souza 
30558241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
30568241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
30578241cfbeSJosé Roberto de Souza 		}
30588241cfbeSJosé Roberto de Souza 	} else {
3059f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3060f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
30618241cfbeSJosé Roberto de Souza 	}
306262819dfdSJosé Roberto de Souza 
306351951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
306451951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
306551951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3066b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
306751951ae7SMika Kuoppala 
3068b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3069b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3070b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
307131604222SAnusha Srivatsa 
307229b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3073b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
30749b2383a7SMatt Roper 
3075b896898cSBob Paauwe 	/* Wa_14010685332:cnp/cmp,tgp,adp */
3076b896898cSBob Paauwe 	if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP ||
3077b896898cSBob Paauwe 	    (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP &&
3078b896898cSBob Paauwe 	     INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) {
30799b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30809b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
30819b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30829b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, 0);
30839b2383a7SMatt Roper 	}
308451951ae7SMika Kuoppala }
308551951ae7SMika Kuoppala 
3086a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3087a3265d85SMatt Roper {
3088a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3089a3265d85SMatt Roper 
309097b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
309197b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
309297b492f5SLucas De Marchi 	else
3093a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3094a3265d85SMatt Roper 
3095a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3096a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3097a3265d85SMatt Roper 
3098a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3099a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3100a3265d85SMatt Roper }
3101a3265d85SMatt Roper 
31024c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3103001bd2cbSImre Deak 				     u8 pipe_mask)
3104d49bdb0eSPaulo Zanoni {
3105b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3106b16b2a2fSPaulo Zanoni 
3107a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
31086831f3e3SVille Syrjälä 	enum pipe pipe;
3109d49bdb0eSPaulo Zanoni 
31101288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
31111288f9b0SKarthik B S 		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;
31121288f9b0SKarthik B S 
311313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31149dfe2e3aSImre Deak 
31159dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31169dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31179dfe2e3aSImre Deak 		return;
31189dfe2e3aSImre Deak 	}
31199dfe2e3aSImre Deak 
31206831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3121b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
31226831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
31236831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
31249dfe2e3aSImre Deak 
312513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3126d49bdb0eSPaulo Zanoni }
3127d49bdb0eSPaulo Zanoni 
3128aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3129001bd2cbSImre Deak 				     u8 pipe_mask)
3130aae8ba84SVille Syrjälä {
3131b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
31326831f3e3SVille Syrjälä 	enum pipe pipe;
31336831f3e3SVille Syrjälä 
3134aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31359dfe2e3aSImre Deak 
31369dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31379dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31389dfe2e3aSImre Deak 		return;
31399dfe2e3aSImre Deak 	}
31409dfe2e3aSImre Deak 
31416831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3142b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
31439dfe2e3aSImre Deak 
3144aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3145aae8ba84SVille Syrjälä 
3146aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3147315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3148aae8ba84SVille Syrjälä }
3149aae8ba84SVille Syrjälä 
3150b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
315143f328d7SVille Syrjälä {
3152b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
315343f328d7SVille Syrjälä 
31542939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
31552939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
315643f328d7SVille Syrjälä 
3157cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
315843f328d7SVille Syrjälä 
3159b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
316043f328d7SVille Syrjälä 
3161ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31629918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
316370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3164ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
316543f328d7SVille Syrjälä }
316643f328d7SVille Syrjälä 
31672ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
31682ea63927SVille Syrjälä 			       enum hpd_pin pin)
31692ea63927SVille Syrjälä {
31702ea63927SVille Syrjälä 	switch (pin) {
31712ea63927SVille Syrjälä 	case HPD_PORT_A:
31722ea63927SVille Syrjälä 		/*
31732ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
31742ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
31752ea63927SVille Syrjälä 		 */
31762ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
31772ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
31782ea63927SVille Syrjälä 	case HPD_PORT_B:
31792ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
31802ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
31812ea63927SVille Syrjälä 	case HPD_PORT_C:
31822ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
31832ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
31842ea63927SVille Syrjälä 	case HPD_PORT_D:
31852ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
31862ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
31872ea63927SVille Syrjälä 	default:
31882ea63927SVille Syrjälä 		return 0;
31892ea63927SVille Syrjälä 	}
31902ea63927SVille Syrjälä }
31912ea63927SVille Syrjälä 
31921a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31931a56b1a2SImre Deak {
31941a56b1a2SImre Deak 	u32 hotplug;
31951a56b1a2SImre Deak 
31961a56b1a2SImre Deak 	/*
31971a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31981a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31991a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32001a56b1a2SImre Deak 	 */
32012939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
32022ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
32032ea63927SVille Syrjälä 		     PORTB_HOTPLUG_ENABLE |
32042ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
32052ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE |
32062ea63927SVille Syrjälä 		     PORTB_PULSE_DURATION_MASK |
32071a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
32081a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
32092ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables);
32102939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
32111a56b1a2SImre Deak }
32121a56b1a2SImre Deak 
321391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
321482a28bcfSDaniel Vetter {
32151a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
321682a28bcfSDaniel Vetter 
32170398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32186d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
321982a28bcfSDaniel Vetter 
3220fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322182a28bcfSDaniel Vetter 
32221a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32236dbf30ceSVille Syrjälä }
322426951cafSXiong Zhang 
32252ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
32262ea63927SVille Syrjälä 				   enum hpd_pin pin)
32272ea63927SVille Syrjälä {
32282ea63927SVille Syrjälä 	switch (pin) {
32292ea63927SVille Syrjälä 	case HPD_PORT_A:
32302ea63927SVille Syrjälä 	case HPD_PORT_B:
32312ea63927SVille Syrjälä 	case HPD_PORT_C:
32322ea63927SVille Syrjälä 	case HPD_PORT_D:
32332ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
32342ea63927SVille Syrjälä 	default:
32352ea63927SVille Syrjälä 		return 0;
32362ea63927SVille Syrjälä 	}
32372ea63927SVille Syrjälä }
32382ea63927SVille Syrjälä 
32392ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
32402ea63927SVille Syrjälä 				  enum hpd_pin pin)
32412ea63927SVille Syrjälä {
32422ea63927SVille Syrjälä 	switch (pin) {
32432ea63927SVille Syrjälä 	case HPD_PORT_TC1:
32442ea63927SVille Syrjälä 	case HPD_PORT_TC2:
32452ea63927SVille Syrjälä 	case HPD_PORT_TC3:
32462ea63927SVille Syrjälä 	case HPD_PORT_TC4:
32472ea63927SVille Syrjälä 	case HPD_PORT_TC5:
32482ea63927SVille Syrjälä 	case HPD_PORT_TC6:
32492ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
32502ea63927SVille Syrjälä 	default:
32512ea63927SVille Syrjälä 		return 0;
32522ea63927SVille Syrjälä 	}
32532ea63927SVille Syrjälä }
32542ea63927SVille Syrjälä 
32552ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
325631604222SAnusha Srivatsa {
325731604222SAnusha Srivatsa 	u32 hotplug;
325831604222SAnusha Srivatsa 
32592939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
32602ea63927SVille Syrjälä 	hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
32612ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
32622ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
32632ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D));
32642ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables);
32652939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug);
326631604222SAnusha Srivatsa }
3267815f4ef2SVille Syrjälä 
32682ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3269815f4ef2SVille Syrjälä {
3270815f4ef2SVille Syrjälä 	u32 hotplug;
3271815f4ef2SVille Syrjälä 
32722939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
32732ea63927SVille Syrjälä 	hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
32742ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
32752ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
32762ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
32772ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
32782ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC6));
32792ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables);
32802939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug);
32818ef7e340SMatt Roper }
328231604222SAnusha Srivatsa 
32832ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
328431604222SAnusha Srivatsa {
328531604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
328631604222SAnusha Srivatsa 
32870398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32886d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
328931604222SAnusha Srivatsa 
3290f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
32912939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3292f49108d0SMatt Roper 
329331604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
329431604222SAnusha Srivatsa 
32952ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
32962ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
329752dfdba0SLucas De Marchi }
329852dfdba0SLucas De Marchi 
32992ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33002ea63927SVille Syrjälä 				 enum hpd_pin pin)
33018ef7e340SMatt Roper {
33022ea63927SVille Syrjälä 	switch (pin) {
33032ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33042ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33052ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33062ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33072ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33082ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33092ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
33102ea63927SVille Syrjälä 	default:
33112ea63927SVille Syrjälä 		return 0;
331231604222SAnusha Srivatsa 	}
3313943682e3SMatt Roper }
3314943682e3SMatt Roper 
3315229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
3316229f31e2SLucas De Marchi {
3317b18c1eb9SClinton A Taylor 	u32 val;
3318b18c1eb9SClinton A Taylor 
33192939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
3320b18c1eb9SClinton A Taylor 	val |= (INVERT_DDIA_HPD |
3321b18c1eb9SClinton A Taylor 		INVERT_DDIB_HPD |
3322b18c1eb9SClinton A Taylor 		INVERT_DDIC_HPD |
3323b18c1eb9SClinton A Taylor 		INVERT_DDID_HPD);
33242939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
3325b18c1eb9SClinton A Taylor 
33262ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3327229f31e2SLucas De Marchi }
3328229f31e2SLucas De Marchi 
332952c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3330121e758eSDhinakaran Pandiyan {
3331121e758eSDhinakaran Pandiyan 	u32 hotplug;
3332121e758eSDhinakaran Pandiyan 
33332939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
33342ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
33355b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
33365b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
33375b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
33385b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
33392ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
33402ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
33412939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug);
334252c7f5f1SVille Syrjälä }
334352c7f5f1SVille Syrjälä 
334452c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
334552c7f5f1SVille Syrjälä {
334652c7f5f1SVille Syrjälä 	u32 hotplug;
3347b796b971SDhinakaran Pandiyan 
33482939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
33492ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
33505b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
33515b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
33525b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
33535b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
33542ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
33552ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
33562939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug);
3357121e758eSDhinakaran Pandiyan }
3358121e758eSDhinakaran Pandiyan 
3359121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3360121e758eSDhinakaran Pandiyan {
3361121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3362121e758eSDhinakaran Pandiyan 	u32 val;
3363121e758eSDhinakaran Pandiyan 
33640398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
33656d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3366121e758eSDhinakaran Pandiyan 
33672939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3368121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3369587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
33702939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val);
33712939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3372121e758eSDhinakaran Pandiyan 
337352c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
337452c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
337531604222SAnusha Srivatsa 
33762ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
33772ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
33782ea63927SVille Syrjälä }
33792ea63927SVille Syrjälä 
33802ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
33812ea63927SVille Syrjälä 			       enum hpd_pin pin)
33822ea63927SVille Syrjälä {
33832ea63927SVille Syrjälä 	switch (pin) {
33842ea63927SVille Syrjälä 	case HPD_PORT_A:
33852ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
33862ea63927SVille Syrjälä 	case HPD_PORT_B:
33872ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
33882ea63927SVille Syrjälä 	case HPD_PORT_C:
33892ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
33902ea63927SVille Syrjälä 	case HPD_PORT_D:
33912ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
33922ea63927SVille Syrjälä 	default:
33932ea63927SVille Syrjälä 		return 0;
33942ea63927SVille Syrjälä 	}
33952ea63927SVille Syrjälä }
33962ea63927SVille Syrjälä 
33972ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
33982ea63927SVille Syrjälä 				enum hpd_pin pin)
33992ea63927SVille Syrjälä {
34002ea63927SVille Syrjälä 	switch (pin) {
34012ea63927SVille Syrjälä 	case HPD_PORT_E:
34022ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34032ea63927SVille Syrjälä 	default:
34042ea63927SVille Syrjälä 		return 0;
34052ea63927SVille Syrjälä 	}
3406121e758eSDhinakaran Pandiyan }
3407121e758eSDhinakaran Pandiyan 
34082a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34092a57d9ccSImre Deak {
34103b92e263SRodrigo Vivi 	u32 val, hotplug;
34113b92e263SRodrigo Vivi 
34123b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34133b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34142939eb06SJani Nikula 		val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
34153b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
34163b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
34172939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
34183b92e263SRodrigo Vivi 	}
34192a57d9ccSImre Deak 
34202a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
34212939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
34222ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
34232a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
34242a57d9ccSImre Deak 		     PORTC_HOTPLUG_ENABLE |
34252ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE);
34262ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables);
34272939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
34282a57d9ccSImre Deak 
34292939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
34302ea63927SVille Syrjälä 	hotplug &= ~PORTE_HOTPLUG_ENABLE;
34312ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables);
34322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug);
34332a57d9ccSImre Deak }
34342a57d9ccSImre Deak 
343591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34366dbf30ceSVille Syrjälä {
34372a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34386dbf30ceSVille Syrjälä 
3439f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
34402939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3441f49108d0SMatt Roper 
34420398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
34436d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
34446dbf30ceSVille Syrjälä 
34456dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34466dbf30ceSVille Syrjälä 
34472a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
344826951cafSXiong Zhang }
34497fe0b973SKeith Packard 
34502ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
34512ea63927SVille Syrjälä 			       enum hpd_pin pin)
34522ea63927SVille Syrjälä {
34532ea63927SVille Syrjälä 	switch (pin) {
34542ea63927SVille Syrjälä 	case HPD_PORT_A:
34552ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
34562ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
34572ea63927SVille Syrjälä 	default:
34582ea63927SVille Syrjälä 		return 0;
34592ea63927SVille Syrjälä 	}
34602ea63927SVille Syrjälä }
34612ea63927SVille Syrjälä 
34621a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
34631a56b1a2SImre Deak {
34641a56b1a2SImre Deak 	u32 hotplug;
34651a56b1a2SImre Deak 
34661a56b1a2SImre Deak 	/*
34671a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
34681a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
34691a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
34701a56b1a2SImre Deak 	 */
34712939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
34722ea63927SVille Syrjälä 	hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE |
34732ea63927SVille Syrjälä 		     DIGITAL_PORTA_PULSE_DURATION_MASK);
34742ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables);
34752939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
34761a56b1a2SImre Deak }
34771a56b1a2SImre Deak 
347891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3479e4ce95aaSVille Syrjälä {
34801a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3481e4ce95aaSVille Syrjälä 
34820398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34836d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
34843a3b3c7dSVille Syrjälä 
34856d3144ebSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 8)
34863a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34876d3144ebSVille Syrjälä 	else
34883a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3489e4ce95aaSVille Syrjälä 
34901a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3491e4ce95aaSVille Syrjälä 
349291d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3493e4ce95aaSVille Syrjälä }
3494e4ce95aaSVille Syrjälä 
34952ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
34962ea63927SVille Syrjälä 			       enum hpd_pin pin)
34972ea63927SVille Syrjälä {
34982ea63927SVille Syrjälä 	u32 hotplug;
34992ea63927SVille Syrjälä 
35002ea63927SVille Syrjälä 	switch (pin) {
35012ea63927SVille Syrjälä 	case HPD_PORT_A:
35022ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35032ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
35042ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
35052ea63927SVille Syrjälä 		return hotplug;
35062ea63927SVille Syrjälä 	case HPD_PORT_B:
35072ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
35082ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
35092ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
35102ea63927SVille Syrjälä 		return hotplug;
35112ea63927SVille Syrjälä 	case HPD_PORT_C:
35122ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
35132ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
35142ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
35152ea63927SVille Syrjälä 		return hotplug;
35162ea63927SVille Syrjälä 	default:
35172ea63927SVille Syrjälä 		return 0;
35182ea63927SVille Syrjälä 	}
35192ea63927SVille Syrjälä }
35202ea63927SVille Syrjälä 
35212ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3522e0a20ad7SShashank Sharma {
35232a57d9ccSImre Deak 	u32 hotplug;
3524e0a20ad7SShashank Sharma 
35252939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
35262ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
35272a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
35282ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
35292ea63927SVille Syrjälä 		     BXT_DDIA_HPD_INVERT |
35302ea63927SVille Syrjälä 		     BXT_DDIB_HPD_INVERT |
35312ea63927SVille Syrjälä 		     BXT_DDIC_HPD_INVERT);
35322ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables);
35332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
3534e0a20ad7SShashank Sharma }
3535e0a20ad7SShashank Sharma 
35362a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35372a57d9ccSImre Deak {
35382a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35392a57d9ccSImre Deak 
35400398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35416d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35422a57d9ccSImre Deak 
35432a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35442a57d9ccSImre Deak 
35452ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
35462a57d9ccSImre Deak }
35472a57d9ccSImre Deak 
3548a0a6d8cbSVille Syrjälä /*
3549a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3550a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3551a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3552a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3553a0a6d8cbSVille Syrjälä  *
3554a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3555a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3556a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3557a0a6d8cbSVille Syrjälä  * interrupts could still race.
3558a0a6d8cbSVille Syrjälä  */
3559b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3560d46da437SPaulo Zanoni {
3561a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
356282a28bcfSDaniel Vetter 	u32 mask;
3563d46da437SPaulo Zanoni 
35646e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3565692a04cfSDaniel Vetter 		return;
3566692a04cfSDaniel Vetter 
35676e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
35685c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
35694ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
35705c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
35714ebc6509SDhinakaran Pandiyan 	else
35724ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
35738664281bSPaulo Zanoni 
3574a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3575d46da437SPaulo Zanoni }
3576d46da437SPaulo Zanoni 
35779eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3578036a4a7dSZhenyu Wang {
3579b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
35808e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
35818e76f8dcSPaulo Zanoni 
3582b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
35838e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3584842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
35858e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
358623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
358723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
35888e76f8dcSPaulo Zanoni 	} else {
35898e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3590842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3591842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3592c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3593e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3594e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
35958e76f8dcSPaulo Zanoni 	}
3596036a4a7dSZhenyu Wang 
3597fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3598b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3599fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3600fc340442SDaniel Vetter 	}
3601fc340442SDaniel Vetter 
3602c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3603c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3604c6073d4cSVille Syrjälä 
36051ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3606036a4a7dSZhenyu Wang 
3607a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3608622364b6SPaulo Zanoni 
3609a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3610a9922912SVille Syrjälä 
3611b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3612b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3613036a4a7dSZhenyu Wang }
3614036a4a7dSZhenyu Wang 
3615f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3616f8b79e58SImre Deak {
361767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3618f8b79e58SImre Deak 
3619f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3620f8b79e58SImre Deak 		return;
3621f8b79e58SImre Deak 
3622f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3623f8b79e58SImre Deak 
3624d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3625d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3626ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3627f8b79e58SImre Deak 	}
3628d6c69803SVille Syrjälä }
3629f8b79e58SImre Deak 
3630f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3631f8b79e58SImre Deak {
363267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3633f8b79e58SImre Deak 
3634f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3635f8b79e58SImre Deak 		return;
3636f8b79e58SImre Deak 
3637f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3638f8b79e58SImre Deak 
3639950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3640ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3641f8b79e58SImre Deak }
3642f8b79e58SImre Deak 
36430e6c9a9eSVille Syrjälä 
3644b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
36450e6c9a9eSVille Syrjälä {
3646cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
36477e231dbeSJesse Barnes 
3648ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36499918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3650ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3651ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3652ad22d106SVille Syrjälä 
36532939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
36542939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
365520afbda2SDaniel Vetter }
365620afbda2SDaniel Vetter 
3657abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3658abd58f01SBen Widawsky {
3659b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3660b16b2a2fSPaulo Zanoni 
3661869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3662869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3663a9c287c9SJani Nikula 	u32 de_pipe_enables;
3664054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
36653a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3666df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3667562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3668562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
36693a3b3c7dSVille Syrjälä 	enum pipe pipe;
3670770de83dSDamien Lespiau 
3671df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3672df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3673df0d28c1SDhinakaran Pandiyan 
3674cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
36753a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3676a324fcacSRodrigo Vivi 
36779c9e97c4SVandita Kulkarni 	if (INTEL_GEN(dev_priv) >= 11) {
36789c9e97c4SVandita Kulkarni 		enum port port;
36799c9e97c4SVandita Kulkarni 
36809c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
36819c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
36829c9e97c4SVandita Kulkarni 	}
36839c9e97c4SVandita Kulkarni 
3684770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3685770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3686770de83dSDamien Lespiau 
36871288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
36881288f9b0SKarthik B S 		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;
36891288f9b0SKarthik B S 
36903a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3691cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3692a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3693a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3694e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
36953a3b3c7dSVille Syrjälä 
36968241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
36978241cfbeSJosé Roberto de Souza 		enum transcoder trans;
36988241cfbeSJosé Roberto de Souza 
3699562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
37008241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
37018241cfbeSJosé Roberto de Souza 
37028241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
37038241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
37048241cfbeSJosé Roberto de Souza 				continue;
37058241cfbeSJosé Roberto de Souza 
37068241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
37078241cfbeSJosé Roberto de Souza 		}
37088241cfbeSJosé Roberto de Souza 	} else {
3709b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
37108241cfbeSJosé Roberto de Souza 	}
3711e04f7eceSVille Syrjälä 
37120a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
37130a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3714abd58f01SBen Widawsky 
3715f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3716813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3717b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3718813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
371935079899SPaulo Zanoni 					  de_pipe_enables);
37200a195c02SMika Kahola 	}
3721abd58f01SBen Widawsky 
3722b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3723b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
37242a57d9ccSImre Deak 
3725121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
3726121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3727b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3728b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3729121e758eSDhinakaran Pandiyan 
3730b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3731b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3732abd58f01SBen Widawsky 	}
3733121e758eSDhinakaran Pandiyan }
3734abd58f01SBen Widawsky 
3735b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3736abd58f01SBen Widawsky {
37376e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3738a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3739622364b6SPaulo Zanoni 
3740cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3741abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3742abd58f01SBen Widawsky 
374325286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3744abd58f01SBen Widawsky }
3745abd58f01SBen Widawsky 
3746b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
374731604222SAnusha Srivatsa {
37489696f041SVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
374931604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
375031604222SAnusha Srivatsa 
37519696f041SVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
375231604222SAnusha Srivatsa }
375331604222SAnusha Srivatsa 
3754b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
375551951ae7SMika Kuoppala {
3756b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3757df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
375851951ae7SMika Kuoppala 
375929b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3760b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
376131604222SAnusha Srivatsa 
37629b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
376351951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
376451951ae7SMika Kuoppala 
3765b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3766df0d28c1SDhinakaran Pandiyan 
37672939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
376851951ae7SMika Kuoppala 
376997b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
377097b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
37712939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR);
377297b492f5SLucas De Marchi 	} else {
37739b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
37742939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
377551951ae7SMika Kuoppala 	}
377697b492f5SLucas De Marchi }
377751951ae7SMika Kuoppala 
3778b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
377943f328d7SVille Syrjälä {
3780cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
378143f328d7SVille Syrjälä 
3782ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37839918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3784ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3785ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3786ad22d106SVille Syrjälä 
37872939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
37882939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
378943f328d7SVille Syrjälä }
379043f328d7SVille Syrjälä 
3791b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3792c2798b19SChris Wilson {
3793b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3794c2798b19SChris Wilson 
379544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
379644d9241eSVille Syrjälä 
3797b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3798e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3799c2798b19SChris Wilson }
3800c2798b19SChris Wilson 
3801b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3802c2798b19SChris Wilson {
3803b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3804e9e9848aSVille Syrjälä 	u16 enable_mask;
3805c2798b19SChris Wilson 
38064f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
38074f5fd91fSTvrtko Ursulin 			     EMR,
38084f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3809045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3810c2798b19SChris Wilson 
3811c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3812c2798b19SChris Wilson 	dev_priv->irq_mask =
3813c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
381416659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
381516659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3816c2798b19SChris Wilson 
3817e9e9848aSVille Syrjälä 	enable_mask =
3818c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3819c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382016659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3821e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3822e9e9848aSVille Syrjälä 
3823b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3824c2798b19SChris Wilson 
3825379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3826379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3827d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3828755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3829755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3830d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3831c2798b19SChris Wilson }
3832c2798b19SChris Wilson 
38334f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
383478c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
383578c357ddSVille Syrjälä {
38364f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
383778c357ddSVille Syrjälä 	u16 emr;
383878c357ddSVille Syrjälä 
38394f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
384078c357ddSVille Syrjälä 
384178c357ddSVille Syrjälä 	if (*eir)
38424f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
384378c357ddSVille Syrjälä 
38444f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
384578c357ddSVille Syrjälä 	if (*eir_stuck == 0)
384678c357ddSVille Syrjälä 		return;
384778c357ddSVille Syrjälä 
384878c357ddSVille Syrjälä 	/*
384978c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
385078c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
385178c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
385278c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
385378c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
385478c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
385578c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
385678c357ddSVille Syrjälä 	 * remains set.
385778c357ddSVille Syrjälä 	 */
38584f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
38594f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
38604f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
386178c357ddSVille Syrjälä }
386278c357ddSVille Syrjälä 
386378c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
386478c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
386578c357ddSVille Syrjälä {
386678c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
386778c357ddSVille Syrjälä 
386878c357ddSVille Syrjälä 	if (eir_stuck)
386900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
387000376ccfSWambui Karuga 			eir_stuck);
387178c357ddSVille Syrjälä }
387278c357ddSVille Syrjälä 
387378c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
387478c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
387578c357ddSVille Syrjälä {
387678c357ddSVille Syrjälä 	u32 emr;
387778c357ddSVille Syrjälä 
38782939eb06SJani Nikula 	*eir = intel_uncore_read(&dev_priv->uncore, EIR);
387978c357ddSVille Syrjälä 
38802939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EIR, *eir);
388178c357ddSVille Syrjälä 
38822939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
388378c357ddSVille Syrjälä 	if (*eir_stuck == 0)
388478c357ddSVille Syrjälä 		return;
388578c357ddSVille Syrjälä 
388678c357ddSVille Syrjälä 	/*
388778c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
388878c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
388978c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
389078c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
389178c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
389278c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
389378c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
389478c357ddSVille Syrjälä 	 * remains set.
389578c357ddSVille Syrjälä 	 */
38962939eb06SJani Nikula 	emr = intel_uncore_read(&dev_priv->uncore, EMR);
38972939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff);
38982939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
389978c357ddSVille Syrjälä }
390078c357ddSVille Syrjälä 
390178c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
390278c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
390378c357ddSVille Syrjälä {
390478c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
390578c357ddSVille Syrjälä 
390678c357ddSVille Syrjälä 	if (eir_stuck)
390700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
390800376ccfSWambui Karuga 			eir_stuck);
390978c357ddSVille Syrjälä }
391078c357ddSVille Syrjälä 
3911ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3912c2798b19SChris Wilson {
3913b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3914af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3915c2798b19SChris Wilson 
39162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39172dd2a883SImre Deak 		return IRQ_NONE;
39182dd2a883SImre Deak 
39191f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39209102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39211f814dacSImre Deak 
3922af722d28SVille Syrjälä 	do {
3923af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
392478c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3925af722d28SVille Syrjälä 		u16 iir;
3926af722d28SVille Syrjälä 
39274f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3928c2798b19SChris Wilson 		if (iir == 0)
3929af722d28SVille Syrjälä 			break;
3930c2798b19SChris Wilson 
3931af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3932c2798b19SChris Wilson 
3933eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3934eb64343cSVille Syrjälä 		 * signalled in iir */
3935eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3936c2798b19SChris Wilson 
393778c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
393878c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
393978c357ddSVille Syrjälä 
39404f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3941c2798b19SChris Wilson 
3942c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
394373c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3944c2798b19SChris Wilson 
394578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
394678c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3947af722d28SVille Syrjälä 
3948eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3949af722d28SVille Syrjälä 	} while (0);
3950c2798b19SChris Wilson 
39519c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
39529c6508b9SThomas Gleixner 
39539102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39541f814dacSImre Deak 
39551f814dacSImre Deak 	return ret;
3956c2798b19SChris Wilson }
3957c2798b19SChris Wilson 
3958b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
3959a266c7d5SChris Wilson {
3960b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3961a266c7d5SChris Wilson 
396256b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
39630706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
39642939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
3965a266c7d5SChris Wilson 	}
3966a266c7d5SChris Wilson 
396744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
396844d9241eSVille Syrjälä 
3969b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3970e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3971a266c7d5SChris Wilson }
3972a266c7d5SChris Wilson 
3973b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3974a266c7d5SChris Wilson {
3975b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
397638bde180SChris Wilson 	u32 enable_mask;
3977a266c7d5SChris Wilson 
39782939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
3979045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
398038bde180SChris Wilson 
398138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
398238bde180SChris Wilson 	dev_priv->irq_mask =
398338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
398438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
398516659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
398616659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
398738bde180SChris Wilson 
398838bde180SChris Wilson 	enable_mask =
398938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
399038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
399138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
399216659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
399338bde180SChris Wilson 		I915_USER_INTERRUPT;
399438bde180SChris Wilson 
399556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3996a266c7d5SChris Wilson 		/* Enable in IER... */
3997a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3998a266c7d5SChris Wilson 		/* and unmask in IMR */
3999a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4000a266c7d5SChris Wilson 	}
4001a266c7d5SChris Wilson 
4002b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4003a266c7d5SChris Wilson 
4004379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4005379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4006d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4007755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4008755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4009d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4010379ef82dSDaniel Vetter 
4011c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
401220afbda2SDaniel Vetter }
401320afbda2SDaniel Vetter 
4014ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4015a266c7d5SChris Wilson {
4016b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4017af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4018a266c7d5SChris Wilson 
40192dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40202dd2a883SImre Deak 		return IRQ_NONE;
40212dd2a883SImre Deak 
40221f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40239102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40241f814dacSImre Deak 
402538bde180SChris Wilson 	do {
4026eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
402778c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4028af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4029af722d28SVille Syrjälä 		u32 iir;
4030a266c7d5SChris Wilson 
40312939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4032af722d28SVille Syrjälä 		if (iir == 0)
4033af722d28SVille Syrjälä 			break;
4034af722d28SVille Syrjälä 
4035af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4036af722d28SVille Syrjälä 
4037af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4038af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4039af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4040a266c7d5SChris Wilson 
4041eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4042eb64343cSVille Syrjälä 		 * signalled in iir */
4043eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4044a266c7d5SChris Wilson 
404578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
404678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
404778c357ddSVille Syrjälä 
40482939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4049a266c7d5SChris Wilson 
4050a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
405173c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4052a266c7d5SChris Wilson 
405378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
405478c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4055a266c7d5SChris Wilson 
4056af722d28SVille Syrjälä 		if (hotplug_status)
4057af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4058af722d28SVille Syrjälä 
4059af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4060af722d28SVille Syrjälä 	} while (0);
4061a266c7d5SChris Wilson 
40629c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40639c6508b9SThomas Gleixner 
40649102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40651f814dacSImre Deak 
4066a266c7d5SChris Wilson 	return ret;
4067a266c7d5SChris Wilson }
4068a266c7d5SChris Wilson 
4069b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4070a266c7d5SChris Wilson {
4071b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4072a266c7d5SChris Wilson 
40730706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40742939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4075a266c7d5SChris Wilson 
407644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
407744d9241eSVille Syrjälä 
4078b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4079e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4080a266c7d5SChris Wilson }
4081a266c7d5SChris Wilson 
4082b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4083a266c7d5SChris Wilson {
4084b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4085bbba0a97SChris Wilson 	u32 enable_mask;
4086a266c7d5SChris Wilson 	u32 error_mask;
4087a266c7d5SChris Wilson 
4088045cebd2SVille Syrjälä 	/*
4089045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4090045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4091045cebd2SVille Syrjälä 	 */
4092045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4093045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4094045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4095045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4096045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4097045cebd2SVille Syrjälä 	} else {
4098045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4099045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4100045cebd2SVille Syrjälä 	}
41012939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, error_mask);
4102045cebd2SVille Syrjälä 
4103a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4104c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4105c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4106adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4107bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4108bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
410978c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4110bbba0a97SChris Wilson 
4111c30bb1fdSVille Syrjälä 	enable_mask =
4112c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4113c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4114c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4115c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
411678c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4117c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4118bbba0a97SChris Wilson 
411991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4120bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4121a266c7d5SChris Wilson 
4122b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4123c30bb1fdSVille Syrjälä 
4124b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4125b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4126d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4127755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4128755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4129755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4130d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4131a266c7d5SChris Wilson 
413291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
413320afbda2SDaniel Vetter }
413420afbda2SDaniel Vetter 
413591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
413620afbda2SDaniel Vetter {
413720afbda2SDaniel Vetter 	u32 hotplug_en;
413820afbda2SDaniel Vetter 
413967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4140b5ea2d56SDaniel Vetter 
4141adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4142e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
414391d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4144a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4145a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4146a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4147a266c7d5SChris Wilson 	*/
414891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4149a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4150a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4151a266c7d5SChris Wilson 
4152a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41530706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4154f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4155f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4156f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
41570706f17cSEgbert Eich 					     hotplug_en);
4158a266c7d5SChris Wilson }
4159a266c7d5SChris Wilson 
4160ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4161a266c7d5SChris Wilson {
4162b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4163af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4164a266c7d5SChris Wilson 
41652dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41662dd2a883SImre Deak 		return IRQ_NONE;
41672dd2a883SImre Deak 
41681f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41699102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41701f814dacSImre Deak 
4171af722d28SVille Syrjälä 	do {
4172eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
417378c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4174af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4175af722d28SVille Syrjälä 		u32 iir;
41762c8ba29fSChris Wilson 
41772939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4178af722d28SVille Syrjälä 		if (iir == 0)
4179af722d28SVille Syrjälä 			break;
4180af722d28SVille Syrjälä 
4181af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4182af722d28SVille Syrjälä 
4183af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4184af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4185a266c7d5SChris Wilson 
4186eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4187eb64343cSVille Syrjälä 		 * signalled in iir */
4188eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4189a266c7d5SChris Wilson 
419078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
419178c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
419278c357ddSVille Syrjälä 
41932939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
419673c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4197af722d28SVille Syrjälä 
4198a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
419973c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4200a266c7d5SChris Wilson 
420178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
420278c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4203515ac2bbSDaniel Vetter 
4204af722d28SVille Syrjälä 		if (hotplug_status)
4205af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4206af722d28SVille Syrjälä 
4207af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4208af722d28SVille Syrjälä 	} while (0);
4209a266c7d5SChris Wilson 
42109c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
42119c6508b9SThomas Gleixner 
42129102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42131f814dacSImre Deak 
4214a266c7d5SChris Wilson 	return ret;
4215a266c7d5SChris Wilson }
4216a266c7d5SChris Wilson 
4217fca52a55SDaniel Vetter /**
4218fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4219fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4220fca52a55SDaniel Vetter  *
4221fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4222fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4223fca52a55SDaniel Vetter  */
4224b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4225f71d4af4SJesse Barnes {
422691c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4227cefcff8fSJoonas Lahtinen 	int i;
42288b2e326dSChris Wilson 
422974bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4230cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4231cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
42328b2e326dSChris Wilson 
4233633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4234702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
42352239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
423626705e20SSagar Arun Kamble 
42379a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
42389a450b68SLucas De Marchi 		return;
42399a450b68SLucas De Marchi 
424096bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
424196bd87b7SLucas De Marchi 
424296bd87b7SLucas De Marchi 	intel_hpd_init_work(dev_priv);
424396bd87b7SLucas De Marchi 
424421da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
424521da2700SVille Syrjälä 
4246262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4247262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4248262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4249262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4250262fd485SChris Wilson 	 * in this case to the runtime pm.
4251262fd485SChris Wilson 	 */
4252262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4253262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4254262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4255262fd485SChris Wilson 
4256317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
42579a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
42589a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
42599a64c650SLyude Paul 	 * sideband messaging with MST.
42609a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
42619a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
42629a64c650SLyude Paul 	 */
42639a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4264317eaa95SLyude 
42652ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
42662ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
42672ccf2e03SChris Wilson 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
42682ccf2e03SChris Wilson 	} else {
4269229f31e2SLucas De Marchi 		if (HAS_PCH_DG1(dev_priv))
4270229f31e2SLucas De Marchi 			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
42718ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
4272121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4273b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
4274e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4275c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
42766dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
42776dbf30ceSVille Syrjälä 		else
42783a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4279f71d4af4SJesse Barnes 	}
42802ccf2e03SChris Wilson }
428120afbda2SDaniel Vetter 
4282fca52a55SDaniel Vetter /**
4283cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4284cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4285cefcff8fSJoonas Lahtinen  *
4286cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4287cefcff8fSJoonas Lahtinen  */
4288cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4289cefcff8fSJoonas Lahtinen {
4290cefcff8fSJoonas Lahtinen 	int i;
4291cefcff8fSJoonas Lahtinen 
4292cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4293cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4294cefcff8fSJoonas Lahtinen }
4295cefcff8fSJoonas Lahtinen 
4296b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4297b318b824SVille Syrjälä {
4298b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4299b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4300b318b824SVille Syrjälä 			return cherryview_irq_handler;
4301b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4302b318b824SVille Syrjälä 			return valleyview_irq_handler;
4303b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4304b318b824SVille Syrjälä 			return i965_irq_handler;
4305b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4306b318b824SVille Syrjälä 			return i915_irq_handler;
4307b318b824SVille Syrjälä 		else
4308b318b824SVille Syrjälä 			return i8xx_irq_handler;
4309b318b824SVille Syrjälä 	} else {
431097b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
431197b492f5SLucas De Marchi 			return dg1_irq_handler;
4312b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4313b318b824SVille Syrjälä 			return gen11_irq_handler;
4314b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4315b318b824SVille Syrjälä 			return gen8_irq_handler;
4316b318b824SVille Syrjälä 		else
43179eae5e27SLucas De Marchi 			return ilk_irq_handler;
4318b318b824SVille Syrjälä 	}
4319b318b824SVille Syrjälä }
4320b318b824SVille Syrjälä 
4321b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4322b318b824SVille Syrjälä {
4323b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4324b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4325b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4326b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4327b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4328b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4329b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4330b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4331b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4332b318b824SVille Syrjälä 		else
4333b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4334b318b824SVille Syrjälä 	} else {
4335b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4336b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4337b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4338b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4339b318b824SVille Syrjälä 		else
43409eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4341b318b824SVille Syrjälä 	}
4342b318b824SVille Syrjälä }
4343b318b824SVille Syrjälä 
4344b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4345b318b824SVille Syrjälä {
4346b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4347b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4348b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4349b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4350b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4351b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4352b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4353b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4354b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4355b318b824SVille Syrjälä 		else
4356b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4357b318b824SVille Syrjälä 	} else {
4358b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4359b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4360b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4361b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4362b318b824SVille Syrjälä 		else
43639eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4364b318b824SVille Syrjälä 	}
4365b318b824SVille Syrjälä }
4366b318b824SVille Syrjälä 
4367cefcff8fSJoonas Lahtinen /**
4368fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4369fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4370fca52a55SDaniel Vetter  *
4371fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4372fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4373fca52a55SDaniel Vetter  *
4374fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4375fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4376fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4377fca52a55SDaniel Vetter  */
43782aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43792aeb7d3aSDaniel Vetter {
4380b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4381b318b824SVille Syrjälä 	int ret;
4382b318b824SVille Syrjälä 
43832aeb7d3aSDaniel Vetter 	/*
43842aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
43852aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
43862aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
43872aeb7d3aSDaniel Vetter 	 */
4388ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
43892aeb7d3aSDaniel Vetter 
4390b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4391b318b824SVille Syrjälä 
4392b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4393b318b824SVille Syrjälä 
4394b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4395b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4396b318b824SVille Syrjälä 	if (ret < 0) {
4397b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4398b318b824SVille Syrjälä 		return ret;
4399b318b824SVille Syrjälä 	}
4400b318b824SVille Syrjälä 
4401b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4402b318b824SVille Syrjälä 
4403b318b824SVille Syrjälä 	return ret;
44042aeb7d3aSDaniel Vetter }
44052aeb7d3aSDaniel Vetter 
4406fca52a55SDaniel Vetter /**
4407fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4408fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4409fca52a55SDaniel Vetter  *
4410fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4411fca52a55SDaniel Vetter  * resources acquired in the init functions.
4412fca52a55SDaniel Vetter  */
44132aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44142aeb7d3aSDaniel Vetter {
4415b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4416b318b824SVille Syrjälä 
4417b318b824SVille Syrjälä 	/*
4418789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4419789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4420789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4421789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4422b318b824SVille Syrjälä 	 */
4423b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4424b318b824SVille Syrjälä 		return;
4425b318b824SVille Syrjälä 
4426b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4427b318b824SVille Syrjälä 
4428b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4429b318b824SVille Syrjälä 
4430b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4431b318b824SVille Syrjälä 
44322aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4433ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
44342aeb7d3aSDaniel Vetter }
44352aeb7d3aSDaniel Vetter 
4436fca52a55SDaniel Vetter /**
4437fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4438fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4439fca52a55SDaniel Vetter  *
4440fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4441fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4442fca52a55SDaniel Vetter  */
4443b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4444c67a470bSPaulo Zanoni {
4445b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4446ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4447315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4448c67a470bSPaulo Zanoni }
4449c67a470bSPaulo Zanoni 
4450fca52a55SDaniel Vetter /**
4451fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4452fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4453fca52a55SDaniel Vetter  *
4454fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4455fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4456fca52a55SDaniel Vetter  */
4457b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4458c67a470bSPaulo Zanoni {
4459ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4460b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4461b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4462c67a470bSPaulo Zanoni }
4463d64575eeSJani Nikula 
4464d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4465d64575eeSJani Nikula {
4466d64575eeSJani Nikula 	/*
4467d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4468d64575eeSJani Nikula 	 * this is the only thing we need to check.
4469d64575eeSJani Nikula 	 */
4470d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4471d64575eeSJani Nikula }
4472d64575eeSJani Nikula 
4473d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4474d64575eeSJani Nikula {
4475d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
4476d64575eeSJani Nikula }
4477