1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev); 92cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev); 93e5868a31SEgbert Eich 94036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 95995b6762SChris Wilson static void 96f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 981ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 991ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1001ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1013143a2bfSChris Wilson POSTING_READ(DEIMR); 102036a4a7dSZhenyu Wang } 103036a4a7dSZhenyu Wang } 104036a4a7dSZhenyu Wang 1050ff9800aSPaulo Zanoni static void 106f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 107036a4a7dSZhenyu Wang { 1081ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1091ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1101ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1113143a2bfSChris Wilson POSTING_READ(DEIMR); 112036a4a7dSZhenyu Wang } 113036a4a7dSZhenyu Wang } 114036a4a7dSZhenyu Wang 1158664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1168664281bSPaulo Zanoni { 1178664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1188664281bSPaulo Zanoni struct intel_crtc *crtc; 1198664281bSPaulo Zanoni enum pipe pipe; 1208664281bSPaulo Zanoni 1218664281bSPaulo Zanoni for_each_pipe(pipe) { 1228664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1238664281bSPaulo Zanoni 1248664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 1258664281bSPaulo Zanoni return false; 1268664281bSPaulo Zanoni } 1278664281bSPaulo Zanoni 1288664281bSPaulo Zanoni return true; 1298664281bSPaulo Zanoni } 1308664281bSPaulo Zanoni 1318664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 1328664281bSPaulo Zanoni { 1338664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1348664281bSPaulo Zanoni enum pipe pipe; 1358664281bSPaulo Zanoni struct intel_crtc *crtc; 1368664281bSPaulo Zanoni 1378664281bSPaulo Zanoni for_each_pipe(pipe) { 1388664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1398664281bSPaulo Zanoni 1408664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 1418664281bSPaulo Zanoni return false; 1428664281bSPaulo Zanoni } 1438664281bSPaulo Zanoni 1448664281bSPaulo Zanoni return true; 1458664281bSPaulo Zanoni } 1468664281bSPaulo Zanoni 1478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 1488664281bSPaulo Zanoni enum pipe pipe, bool enable) 1498664281bSPaulo Zanoni { 1508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1518664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 1528664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 1538664281bSPaulo Zanoni 1548664281bSPaulo Zanoni if (enable) 1558664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1568664281bSPaulo Zanoni else 1578664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1588664281bSPaulo Zanoni } 1598664281bSPaulo Zanoni 1608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 1618664281bSPaulo Zanoni bool enable) 1628664281bSPaulo Zanoni { 1638664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1648664281bSPaulo Zanoni 1658664281bSPaulo Zanoni if (enable) { 1668664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 1678664281bSPaulo Zanoni return; 1688664281bSPaulo Zanoni 1698664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A | 1708664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_B | 1718664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_C); 1728664281bSPaulo Zanoni 1738664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 1748664281bSPaulo Zanoni } else { 1758664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 1768664281bSPaulo Zanoni } 1778664281bSPaulo Zanoni } 1788664281bSPaulo Zanoni 1798664281bSPaulo Zanoni static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc, 1808664281bSPaulo Zanoni bool enable) 1818664281bSPaulo Zanoni { 1828664281bSPaulo Zanoni struct drm_device *dev = crtc->base.dev; 1838664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1848664281bSPaulo Zanoni uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER : 1858664281bSPaulo Zanoni SDE_TRANSB_FIFO_UNDER; 1868664281bSPaulo Zanoni 1878664281bSPaulo Zanoni if (enable) 1888664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit); 1898664281bSPaulo Zanoni else 1908664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit); 1918664281bSPaulo Zanoni 1928664281bSPaulo Zanoni POSTING_READ(SDEIMR); 1938664281bSPaulo Zanoni } 1948664281bSPaulo Zanoni 1958664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 1968664281bSPaulo Zanoni enum transcoder pch_transcoder, 1978664281bSPaulo Zanoni bool enable) 1988664281bSPaulo Zanoni { 1998664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2008664281bSPaulo Zanoni 2018664281bSPaulo Zanoni if (enable) { 2028664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 2038664281bSPaulo Zanoni return; 2048664281bSPaulo Zanoni 2058664281bSPaulo Zanoni I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN | 2068664281bSPaulo Zanoni SERR_INT_TRANS_B_FIFO_UNDERRUN | 2078664281bSPaulo Zanoni SERR_INT_TRANS_C_FIFO_UNDERRUN); 2088664281bSPaulo Zanoni 2098664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT); 2108664281bSPaulo Zanoni } else { 2118664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT); 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni POSTING_READ(SDEIMR); 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni /** 2188664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 2198664281bSPaulo Zanoni * @dev: drm device 2208664281bSPaulo Zanoni * @pipe: pipe 2218664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2228664281bSPaulo Zanoni * 2238664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 2248664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 2258664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 2268664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 2278664281bSPaulo Zanoni * bit for all the pipes. 2288664281bSPaulo Zanoni * 2298664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2308664281bSPaulo Zanoni */ 2318664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 2328664281bSPaulo Zanoni enum pipe pipe, bool enable) 2338664281bSPaulo Zanoni { 2348664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2358664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 2368664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2378664281bSPaulo Zanoni unsigned long flags; 2388664281bSPaulo Zanoni bool ret; 2398664281bSPaulo Zanoni 2408664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 2438664281bSPaulo Zanoni 2448664281bSPaulo Zanoni if (enable == ret) 2458664281bSPaulo Zanoni goto done; 2468664281bSPaulo Zanoni 2478664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 2488664281bSPaulo Zanoni 2498664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 2508664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 2518664281bSPaulo Zanoni else if (IS_GEN7(dev)) 2528664281bSPaulo Zanoni ivybridge_set_fifo_underrun_reporting(dev, enable); 2538664281bSPaulo Zanoni 2548664281bSPaulo Zanoni done: 2558664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 2568664281bSPaulo Zanoni return ret; 2578664281bSPaulo Zanoni } 2588664281bSPaulo Zanoni 2598664281bSPaulo Zanoni /** 2608664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 2618664281bSPaulo Zanoni * @dev: drm device 2628664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 2638664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2648664281bSPaulo Zanoni * 2658664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 2668664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 2678664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 2688664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 2698664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 2708664281bSPaulo Zanoni * 2718664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2728664281bSPaulo Zanoni */ 2738664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 2748664281bSPaulo Zanoni enum transcoder pch_transcoder, 2758664281bSPaulo Zanoni bool enable) 2768664281bSPaulo Zanoni { 2778664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2788664281bSPaulo Zanoni enum pipe p; 2798664281bSPaulo Zanoni struct drm_crtc *crtc; 2808664281bSPaulo Zanoni struct intel_crtc *intel_crtc; 2818664281bSPaulo Zanoni unsigned long flags; 2828664281bSPaulo Zanoni bool ret; 2838664281bSPaulo Zanoni 2848664281bSPaulo Zanoni if (HAS_PCH_LPT(dev)) { 2858664281bSPaulo Zanoni crtc = NULL; 2868664281bSPaulo Zanoni for_each_pipe(p) { 2878664281bSPaulo Zanoni struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p]; 2888664281bSPaulo Zanoni if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) { 2898664281bSPaulo Zanoni crtc = c; 2908664281bSPaulo Zanoni break; 2918664281bSPaulo Zanoni } 2928664281bSPaulo Zanoni } 2938664281bSPaulo Zanoni if (!crtc) { 2948664281bSPaulo Zanoni DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n"); 2958664281bSPaulo Zanoni return false; 2968664281bSPaulo Zanoni } 2978664281bSPaulo Zanoni } else { 2988664281bSPaulo Zanoni crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 2998664281bSPaulo Zanoni } 3008664281bSPaulo Zanoni intel_crtc = to_intel_crtc(crtc); 3018664281bSPaulo Zanoni 3028664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3038664281bSPaulo Zanoni 3048664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 3058664281bSPaulo Zanoni 3068664281bSPaulo Zanoni if (enable == ret) 3078664281bSPaulo Zanoni goto done; 3088664281bSPaulo Zanoni 3098664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 3108664281bSPaulo Zanoni 3118664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 3128664281bSPaulo Zanoni ibx_set_fifo_underrun_reporting(intel_crtc, enable); 3138664281bSPaulo Zanoni else 3148664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3158664281bSPaulo Zanoni 3168664281bSPaulo Zanoni done: 3178664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3188664281bSPaulo Zanoni return ret; 3198664281bSPaulo Zanoni } 3208664281bSPaulo Zanoni 3218664281bSPaulo Zanoni 3227c463586SKeith Packard void 3237c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3247c463586SKeith Packard { 3259db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 32646c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3277c463586SKeith Packard 32846c06a30SVille Syrjälä if ((pipestat & mask) == mask) 32946c06a30SVille Syrjälä return; 33046c06a30SVille Syrjälä 3317c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 33246c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 33346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3343143a2bfSChris Wilson POSTING_READ(reg); 3357c463586SKeith Packard } 3367c463586SKeith Packard 3377c463586SKeith Packard void 3387c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3397c463586SKeith Packard { 3409db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 34146c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3427c463586SKeith Packard 34346c06a30SVille Syrjälä if ((pipestat & mask) == 0) 34446c06a30SVille Syrjälä return; 34546c06a30SVille Syrjälä 34646c06a30SVille Syrjälä pipestat &= ~mask; 34746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3483143a2bfSChris Wilson POSTING_READ(reg); 3497c463586SKeith Packard } 3507c463586SKeith Packard 351c0e09200SDave Airlie /** 35201c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 35301c66889SZhao Yakui */ 35401c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 35501c66889SZhao Yakui { 3561ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 3571ec14ad3SChris Wilson unsigned long irqflags; 3581ec14ad3SChris Wilson 3591ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 36001c66889SZhao Yakui 361*f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 362a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 363*f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 3641ec14ad3SChris Wilson 3651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 36601c66889SZhao Yakui } 36701c66889SZhao Yakui 36801c66889SZhao Yakui /** 3690a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 3700a3e67a4SJesse Barnes * @dev: DRM device 3710a3e67a4SJesse Barnes * @pipe: pipe to check 3720a3e67a4SJesse Barnes * 3730a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 3740a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 3750a3e67a4SJesse Barnes * before reading such registers if unsure. 3760a3e67a4SJesse Barnes */ 3770a3e67a4SJesse Barnes static int 3780a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 3790a3e67a4SJesse Barnes { 3800a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 381702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 382702e7a56SPaulo Zanoni pipe); 383702e7a56SPaulo Zanoni 384702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 3850a3e67a4SJesse Barnes } 3860a3e67a4SJesse Barnes 38742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 38842f52ef8SKeith Packard * we use as a pipe index 38942f52ef8SKeith Packard */ 390f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 3910a3e67a4SJesse Barnes { 3920a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3930a3e67a4SJesse Barnes unsigned long high_frame; 3940a3e67a4SJesse Barnes unsigned long low_frame; 3955eddb70bSChris Wilson u32 high1, high2, low; 3960a3e67a4SJesse Barnes 3970a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 39844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 3999db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4000a3e67a4SJesse Barnes return 0; 4010a3e67a4SJesse Barnes } 4020a3e67a4SJesse Barnes 4039db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 4049db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 4055eddb70bSChris Wilson 4060a3e67a4SJesse Barnes /* 4070a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 4080a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 4090a3e67a4SJesse Barnes * register. 4100a3e67a4SJesse Barnes */ 4110a3e67a4SJesse Barnes do { 4125eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4135eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 4145eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4150a3e67a4SJesse Barnes } while (high1 != high2); 4160a3e67a4SJesse Barnes 4175eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 4185eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 4195eddb70bSChris Wilson return (high1 << 8) | low; 4200a3e67a4SJesse Barnes } 4210a3e67a4SJesse Barnes 422f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 4239880b7a5SJesse Barnes { 4249880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4259db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 4269880b7a5SJesse Barnes 4279880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 42844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4299db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4309880b7a5SJesse Barnes return 0; 4319880b7a5SJesse Barnes } 4329880b7a5SJesse Barnes 4339880b7a5SJesse Barnes return I915_READ(reg); 4349880b7a5SJesse Barnes } 4359880b7a5SJesse Barnes 436f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 4370af7e4dfSMario Kleiner int *vpos, int *hpos) 4380af7e4dfSMario Kleiner { 4390af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4400af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 4410af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 4420af7e4dfSMario Kleiner bool in_vbl = true; 4430af7e4dfSMario Kleiner int ret = 0; 444fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 445fe2b8f9dSPaulo Zanoni pipe); 4460af7e4dfSMario Kleiner 4470af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 4480af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 4499db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4500af7e4dfSMario Kleiner return 0; 4510af7e4dfSMario Kleiner } 4520af7e4dfSMario Kleiner 4530af7e4dfSMario Kleiner /* Get vtotal. */ 454fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4550af7e4dfSMario Kleiner 4560af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 4570af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 4580af7e4dfSMario Kleiner * scanout position from Display scan line register. 4590af7e4dfSMario Kleiner */ 4600af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 4610af7e4dfSMario Kleiner 4620af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 4630af7e4dfSMario Kleiner * horizontal scanout position. 4640af7e4dfSMario Kleiner */ 4650af7e4dfSMario Kleiner *vpos = position & 0x1fff; 4660af7e4dfSMario Kleiner *hpos = 0; 4670af7e4dfSMario Kleiner } else { 4680af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 4690af7e4dfSMario Kleiner * We can split this into vertical and horizontal 4700af7e4dfSMario Kleiner * scanout position. 4710af7e4dfSMario Kleiner */ 4720af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 4730af7e4dfSMario Kleiner 474fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4750af7e4dfSMario Kleiner *vpos = position / htotal; 4760af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 4770af7e4dfSMario Kleiner } 4780af7e4dfSMario Kleiner 4790af7e4dfSMario Kleiner /* Query vblank area. */ 480fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 4810af7e4dfSMario Kleiner 4820af7e4dfSMario Kleiner /* Test position against vblank region. */ 4830af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 4840af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 4850af7e4dfSMario Kleiner 4860af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 4870af7e4dfSMario Kleiner in_vbl = false; 4880af7e4dfSMario Kleiner 4890af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 4900af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 4910af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 4920af7e4dfSMario Kleiner 4930af7e4dfSMario Kleiner /* Readouts valid? */ 4940af7e4dfSMario Kleiner if (vbl > 0) 4950af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 4960af7e4dfSMario Kleiner 4970af7e4dfSMario Kleiner /* In vblank? */ 4980af7e4dfSMario Kleiner if (in_vbl) 4990af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 5000af7e4dfSMario Kleiner 5010af7e4dfSMario Kleiner return ret; 5020af7e4dfSMario Kleiner } 5030af7e4dfSMario Kleiner 504f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 5050af7e4dfSMario Kleiner int *max_error, 5060af7e4dfSMario Kleiner struct timeval *vblank_time, 5070af7e4dfSMario Kleiner unsigned flags) 5080af7e4dfSMario Kleiner { 5094041b853SChris Wilson struct drm_crtc *crtc; 5100af7e4dfSMario Kleiner 5117eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 5124041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5130af7e4dfSMario Kleiner return -EINVAL; 5140af7e4dfSMario Kleiner } 5150af7e4dfSMario Kleiner 5160af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 5174041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 5184041b853SChris Wilson if (crtc == NULL) { 5194041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5204041b853SChris Wilson return -EINVAL; 5214041b853SChris Wilson } 5224041b853SChris Wilson 5234041b853SChris Wilson if (!crtc->enabled) { 5244041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 5254041b853SChris Wilson return -EBUSY; 5264041b853SChris Wilson } 5270af7e4dfSMario Kleiner 5280af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 5294041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 5304041b853SChris Wilson vblank_time, flags, 5314041b853SChris Wilson crtc); 5320af7e4dfSMario Kleiner } 5330af7e4dfSMario Kleiner 534321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector) 535321a1b30SEgbert Eich { 536321a1b30SEgbert Eich enum drm_connector_status old_status; 537321a1b30SEgbert Eich 538321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 539321a1b30SEgbert Eich old_status = connector->status; 540321a1b30SEgbert Eich 541321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 542321a1b30SEgbert Eich DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n", 543321a1b30SEgbert Eich connector->base.id, 544321a1b30SEgbert Eich drm_get_connector_name(connector), 545321a1b30SEgbert Eich old_status, connector->status); 546321a1b30SEgbert Eich return (old_status != connector->status); 547321a1b30SEgbert Eich } 548321a1b30SEgbert Eich 5495ca58282SJesse Barnes /* 5505ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 5515ca58282SJesse Barnes */ 552ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 553ac4c16c5SEgbert Eich 5545ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 5555ca58282SJesse Barnes { 5565ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5575ca58282SJesse Barnes hotplug_work); 5585ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 559c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 560cd569aedSEgbert Eich struct intel_connector *intel_connector; 561cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 562cd569aedSEgbert Eich struct drm_connector *connector; 563cd569aedSEgbert Eich unsigned long irqflags; 564cd569aedSEgbert Eich bool hpd_disabled = false; 565321a1b30SEgbert Eich bool changed = false; 566142e2398SEgbert Eich u32 hpd_event_bits; 5675ca58282SJesse Barnes 56852d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 56952d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 57052d7ecedSDaniel Vetter return; 57152d7ecedSDaniel Vetter 572a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 573e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 574e67189abSJesse Barnes 575cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 576142e2398SEgbert Eich 577142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 578142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 579cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 580cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 581cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 582cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 583cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 584cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 585cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 586cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 587cd569aedSEgbert Eich drm_get_connector_name(connector)); 588cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 589cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 590cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 591cd569aedSEgbert Eich hpd_disabled = true; 592cd569aedSEgbert Eich } 593142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 594142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 595142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 596142e2398SEgbert Eich } 597cd569aedSEgbert Eich } 598cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 599cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 600cd569aedSEgbert Eich * some connectors */ 601ac4c16c5SEgbert Eich if (hpd_disabled) { 602cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 603ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 604ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 605ac4c16c5SEgbert Eich } 606cd569aedSEgbert Eich 607cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 608cd569aedSEgbert Eich 609321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 610321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 611321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 612321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 613cd569aedSEgbert Eich if (intel_encoder->hot_plug) 614cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 615321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 616321a1b30SEgbert Eich changed = true; 617321a1b30SEgbert Eich } 618321a1b30SEgbert Eich } 61940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 62040ee3381SKeith Packard 621321a1b30SEgbert Eich if (changed) 622321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 6235ca58282SJesse Barnes } 6245ca58282SJesse Barnes 62573edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 626f97108d1SJesse Barnes { 627f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 628b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 6299270388eSDaniel Vetter u8 new_delay; 6309270388eSDaniel Vetter unsigned long flags; 6319270388eSDaniel Vetter 6329270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 633f97108d1SJesse Barnes 63473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 63573edd18fSDaniel Vetter 63620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 6379270388eSDaniel Vetter 6387648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 639b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 640b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 641f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 642f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 643f97108d1SJesse Barnes 644f97108d1SJesse Barnes /* Handle RCS change request from hw */ 645b5b72e89SMatthew Garrett if (busy_up > max_avg) { 64620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 64720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 64820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 64920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 650b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 65120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 65220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 65320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 65420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 655f97108d1SJesse Barnes } 656f97108d1SJesse Barnes 6577648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 65820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 659f97108d1SJesse Barnes 6609270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 6619270388eSDaniel Vetter 662f97108d1SJesse Barnes return; 663f97108d1SJesse Barnes } 664f97108d1SJesse Barnes 665549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 666549f7365SChris Wilson struct intel_ring_buffer *ring) 667549f7365SChris Wilson { 668549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 6699862e600SChris Wilson 670475553deSChris Wilson if (ring->obj == NULL) 671475553deSChris Wilson return; 672475553deSChris Wilson 673b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 6749862e600SChris Wilson 675549f7365SChris Wilson wake_up_all(&ring->irq_queue); 6763e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 67799584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 67899584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 679cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 6803e0dc6b0SBen Widawsky } 681549f7365SChris Wilson } 682549f7365SChris Wilson 6834912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 6843b8d8d91SJesse Barnes { 6854912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 686c6a828d3SDaniel Vetter rps.work); 6874912d041SBen Widawsky u32 pm_iir, pm_imr; 6887b9e0ae6SChris Wilson u8 new_delay; 6893b8d8d91SJesse Barnes 690c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 691c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 692c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 6934912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 694a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 695c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 6964912d041SBen Widawsky 6977b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 6983b8d8d91SJesse Barnes return; 6993b8d8d91SJesse Barnes 7004fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 7017b9e0ae6SChris Wilson 7027b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 703c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 7047b9e0ae6SChris Wilson else 705c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 7063b8d8d91SJesse Barnes 70779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 70879249636SBen Widawsky * interrupt 70979249636SBen Widawsky */ 71079249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 71179249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 7120a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 7130a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 7140a073b84SJesse Barnes else 7154912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 71679249636SBen Widawsky } 7173b8d8d91SJesse Barnes 71852ceb908SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 71952ceb908SJesse Barnes /* 72052ceb908SJesse Barnes * On VLV, when we enter RC6 we may not be at the minimum 72152ceb908SJesse Barnes * voltage level, so arm a timer to check. It should only 72252ceb908SJesse Barnes * fire when there's activity or once after we've entered 72352ceb908SJesse Barnes * RC6, and then won't be re-armed until the next RPS interrupt. 72452ceb908SJesse Barnes */ 72552ceb908SJesse Barnes mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work, 72652ceb908SJesse Barnes msecs_to_jiffies(100)); 72752ceb908SJesse Barnes } 72852ceb908SJesse Barnes 7294fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 7303b8d8d91SJesse Barnes } 7313b8d8d91SJesse Barnes 732e3689190SBen Widawsky 733e3689190SBen Widawsky /** 734e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 735e3689190SBen Widawsky * occurred. 736e3689190SBen Widawsky * @work: workqueue struct 737e3689190SBen Widawsky * 738e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 739e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 740e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 741e3689190SBen Widawsky */ 742e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 743e3689190SBen Widawsky { 744e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 745a4da4fa4SDaniel Vetter l3_parity.error_work); 746e3689190SBen Widawsky u32 error_status, row, bank, subbank; 747e3689190SBen Widawsky char *parity_event[5]; 748e3689190SBen Widawsky uint32_t misccpctl; 749e3689190SBen Widawsky unsigned long flags; 750e3689190SBen Widawsky 751e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 752e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 753e3689190SBen Widawsky * any time we access those registers. 754e3689190SBen Widawsky */ 755e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 756e3689190SBen Widawsky 757e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 758e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 759e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 760e3689190SBen Widawsky 761e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 762e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 763e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 764e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 765e3689190SBen Widawsky 766e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 767e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 768e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 769e3689190SBen Widawsky 770e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 771e3689190SBen Widawsky 772e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 773e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 774e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 775e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 776e3689190SBen Widawsky 777e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 778e3689190SBen Widawsky 779e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 780e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 781e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 782e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 783e3689190SBen Widawsky parity_event[4] = NULL; 784e3689190SBen Widawsky 785e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 786e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 787e3689190SBen Widawsky 788e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 789e3689190SBen Widawsky row, bank, subbank); 790e3689190SBen Widawsky 791e3689190SBen Widawsky kfree(parity_event[3]); 792e3689190SBen Widawsky kfree(parity_event[2]); 793e3689190SBen Widawsky kfree(parity_event[1]); 794e3689190SBen Widawsky } 795e3689190SBen Widawsky 796d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 797e3689190SBen Widawsky { 798e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 799e3689190SBen Widawsky unsigned long flags; 800e3689190SBen Widawsky 801e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 802e3689190SBen Widawsky return; 803e3689190SBen Widawsky 804e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 805e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 806e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 807e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 808e3689190SBen Widawsky 809a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 810e3689190SBen Widawsky } 811e3689190SBen Widawsky 812e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 813e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 814e7b4c6b1SDaniel Vetter u32 gt_iir) 815e7b4c6b1SDaniel Vetter { 816e7b4c6b1SDaniel Vetter 817e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 818e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 819e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 820e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 821e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 822e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 823e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 824e7b4c6b1SDaniel Vetter 825e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 826e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 827e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 828e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 829e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 830e7b4c6b1SDaniel Vetter } 831e3689190SBen Widawsky 832e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 833e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 834e7b4c6b1SDaniel Vetter } 835e7b4c6b1SDaniel Vetter 836fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 837fc6826d1SChris Wilson u32 pm_iir) 838fc6826d1SChris Wilson { 839fc6826d1SChris Wilson unsigned long flags; 840fc6826d1SChris Wilson 841fc6826d1SChris Wilson /* 842fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 843fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 844fc6826d1SChris Wilson * displays a case where we've unsafely cleared 845c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 846fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 847fc6826d1SChris Wilson * 848c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 849fc6826d1SChris Wilson */ 850fc6826d1SChris Wilson 851c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 852c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 853c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 854fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 855c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 856fc6826d1SChris Wilson 857c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 858fc6826d1SChris Wilson } 859fc6826d1SChris Wilson 860b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 861b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 862b543fb04SEgbert Eich 863cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev, 864b543fb04SEgbert Eich u32 hotplug_trigger, 865b543fb04SEgbert Eich const u32 *hpd) 866b543fb04SEgbert Eich { 867b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 868b543fb04SEgbert Eich unsigned long irqflags; 869b543fb04SEgbert Eich int i; 870cd569aedSEgbert Eich bool ret = false; 871b543fb04SEgbert Eich 872b543fb04SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 873b543fb04SEgbert Eich 874b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 875821450c6SEgbert Eich 876b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 877b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 878142e2398SEgbert Eich dev_priv->hpd_event_bits |= (1 << i); 879b543fb04SEgbert Eich continue; 880b543fb04SEgbert Eich 881b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 882b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 883b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 884b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 885b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 886b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 887b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 888142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 889b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 890cd569aedSEgbert Eich ret = true; 891b543fb04SEgbert Eich } else { 892b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 893b543fb04SEgbert Eich } 894b543fb04SEgbert Eich } 895b543fb04SEgbert Eich 896b543fb04SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 897cd569aedSEgbert Eich 898cd569aedSEgbert Eich return ret; 899b543fb04SEgbert Eich } 900b543fb04SEgbert Eich 901515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 902515ac2bbSDaniel Vetter { 90328c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 90428c70f16SDaniel Vetter 90528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 906515ac2bbSDaniel Vetter } 907515ac2bbSDaniel Vetter 908ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 909ce99c256SDaniel Vetter { 9109ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 9119ee32feaSDaniel Vetter 9129ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 913ce99c256SDaniel Vetter } 914ce99c256SDaniel Vetter 915ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 9167e231dbeSJesse Barnes { 9177e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9187e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9197e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 9207e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 9217e231dbeSJesse Barnes unsigned long irqflags; 9227e231dbeSJesse Barnes int pipe; 9237e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 9247e231dbeSJesse Barnes 9257e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 9267e231dbeSJesse Barnes 9277e231dbeSJesse Barnes while (true) { 9287e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 9297e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 9307e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 9317e231dbeSJesse Barnes 9327e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 9337e231dbeSJesse Barnes goto out; 9347e231dbeSJesse Barnes 9357e231dbeSJesse Barnes ret = IRQ_HANDLED; 9367e231dbeSJesse Barnes 937e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 9387e231dbeSJesse Barnes 9397e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9407e231dbeSJesse Barnes for_each_pipe(pipe) { 9417e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 9427e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 9437e231dbeSJesse Barnes 9447e231dbeSJesse Barnes /* 9457e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 9467e231dbeSJesse Barnes */ 9477e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 9487e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 9497e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 9507e231dbeSJesse Barnes pipe_name(pipe)); 9517e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 9527e231dbeSJesse Barnes } 9537e231dbeSJesse Barnes } 9547e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 9557e231dbeSJesse Barnes 95631acc7f5SJesse Barnes for_each_pipe(pipe) { 95731acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 95831acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 95931acc7f5SJesse Barnes 96031acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 96131acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 96231acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 96331acc7f5SJesse Barnes } 96431acc7f5SJesse Barnes } 96531acc7f5SJesse Barnes 9667e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 9677e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 9687e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 969b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 9707e231dbeSJesse Barnes 9717e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9727e231dbeSJesse Barnes hotplug_status); 973b543fb04SEgbert Eich if (hotplug_trigger) { 974cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 975cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 9767e231dbeSJesse Barnes queue_work(dev_priv->wq, 9777e231dbeSJesse Barnes &dev_priv->hotplug_work); 978b543fb04SEgbert Eich } 9797e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 9807e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 9817e231dbeSJesse Barnes } 9827e231dbeSJesse Barnes 983515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 984515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 9857e231dbeSJesse Barnes 986fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 987fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 9887e231dbeSJesse Barnes 9897e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 9907e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 9917e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 9927e231dbeSJesse Barnes } 9937e231dbeSJesse Barnes 9947e231dbeSJesse Barnes out: 9957e231dbeSJesse Barnes return ret; 9967e231dbeSJesse Barnes } 9977e231dbeSJesse Barnes 99823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 999776ad806SJesse Barnes { 1000776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10019db4a9c7SJesse Barnes int pipe; 1002b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1003776ad806SJesse Barnes 1004b543fb04SEgbert Eich if (hotplug_trigger) { 1005cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx)) 1006cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 100776e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 1008b543fb04SEgbert Eich } 1009cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1010cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1011776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1012cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1013cfc33bf7SVille Syrjälä port_name(port)); 1014cfc33bf7SVille Syrjälä } 1015776ad806SJesse Barnes 1016ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1017ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1018ce99c256SDaniel Vetter 1019776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1020515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1021776ad806SJesse Barnes 1022776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1023776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1024776ad806SJesse Barnes 1025776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1026776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1027776ad806SJesse Barnes 1028776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1029776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1030776ad806SJesse Barnes 10319db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 10329db4a9c7SJesse Barnes for_each_pipe(pipe) 10339db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 10349db4a9c7SJesse Barnes pipe_name(pipe), 10359db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1036776ad806SJesse Barnes 1037776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1038776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1039776ad806SJesse Barnes 1040776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1041776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1042776ad806SJesse Barnes 1043776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 10448664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 10458664281bSPaulo Zanoni false)) 10468664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 10478664281bSPaulo Zanoni 10488664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 10498664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 10508664281bSPaulo Zanoni false)) 10518664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 10528664281bSPaulo Zanoni } 10538664281bSPaulo Zanoni 10548664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 10558664281bSPaulo Zanoni { 10568664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 10578664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 10588664281bSPaulo Zanoni 1059de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1060de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1061de032bf4SPaulo Zanoni 10628664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 10638664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 10648664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 10658664281bSPaulo Zanoni 10668664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 10678664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 10688664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 10698664281bSPaulo Zanoni 10708664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 10718664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 10728664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 10738664281bSPaulo Zanoni 10748664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 10758664281bSPaulo Zanoni } 10768664281bSPaulo Zanoni 10778664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 10788664281bSPaulo Zanoni { 10798664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 10808664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 10818664281bSPaulo Zanoni 1082de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1083de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1084de032bf4SPaulo Zanoni 10858664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 10868664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 10878664281bSPaulo Zanoni false)) 10888664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 10898664281bSPaulo Zanoni 10908664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 10918664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 10928664281bSPaulo Zanoni false)) 10938664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 10948664281bSPaulo Zanoni 10958664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 10968664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 10978664281bSPaulo Zanoni false)) 10988664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 10998664281bSPaulo Zanoni 11008664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1101776ad806SJesse Barnes } 1102776ad806SJesse Barnes 110323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 110423e81d69SAdam Jackson { 110523e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 110623e81d69SAdam Jackson int pipe; 1107b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 110823e81d69SAdam Jackson 1109b543fb04SEgbert Eich if (hotplug_trigger) { 1110cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt)) 1111cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 111276e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 1113b543fb04SEgbert Eich } 1114cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1115cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 111623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1117cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1118cfc33bf7SVille Syrjälä port_name(port)); 1119cfc33bf7SVille Syrjälä } 112023e81d69SAdam Jackson 112123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1122ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 112323e81d69SAdam Jackson 112423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1125515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 112623e81d69SAdam Jackson 112723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 112823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 112923e81d69SAdam Jackson 113023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 113123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 113223e81d69SAdam Jackson 113323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 113423e81d69SAdam Jackson for_each_pipe(pipe) 113523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 113623e81d69SAdam Jackson pipe_name(pipe), 113723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 11388664281bSPaulo Zanoni 11398664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 11408664281bSPaulo Zanoni cpt_serr_int_handler(dev); 114123e81d69SAdam Jackson } 114223e81d69SAdam Jackson 1143ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 1144b1f14ad0SJesse Barnes { 1145b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1146b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1147ab5c608bSBen Widawsky u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; 11480e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 11490e43406bSChris Wilson int i; 1150b1f14ad0SJesse Barnes 1151b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1152b1f14ad0SJesse Barnes 11538664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 11548664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 11558664281bSPaulo Zanoni if (IS_HASWELL(dev) && 11568664281bSPaulo Zanoni (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { 11578664281bSPaulo Zanoni DRM_ERROR("Unclaimed register before interrupt\n"); 11588664281bSPaulo Zanoni I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); 11598664281bSPaulo Zanoni } 11608664281bSPaulo Zanoni 1161b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1162b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1163b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 11640e43406bSChris Wilson 116544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 116644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 116744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 116844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 116944498aeaSPaulo Zanoni * due to its back queue). */ 1170ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 117144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 117244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 117344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1174ab5c608bSBen Widawsky } 117544498aeaSPaulo Zanoni 11768664281bSPaulo Zanoni /* On Haswell, also mask ERR_INT because we don't want to risk 11778664281bSPaulo Zanoni * generating "unclaimed register" interrupts from inside the interrupt 11788664281bSPaulo Zanoni * handler. */ 11798664281bSPaulo Zanoni if (IS_HASWELL(dev)) 11808664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 11818664281bSPaulo Zanoni 11820e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 11830e43406bSChris Wilson if (gt_iir) { 11840e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 11850e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 11860e43406bSChris Wilson ret = IRQ_HANDLED; 11870e43406bSChris Wilson } 1188b1f14ad0SJesse Barnes 1189b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 11900e43406bSChris Wilson if (de_iir) { 11918664281bSPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 11928664281bSPaulo Zanoni ivb_err_int_handler(dev); 11938664281bSPaulo Zanoni 1194ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 1195ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1196ce99c256SDaniel Vetter 1197b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 119881a07809SJani Nikula intel_opregion_asle_intr(dev); 1199b1f14ad0SJesse Barnes 12000e43406bSChris Wilson for (i = 0; i < 3; i++) { 120174d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 120274d44445SDaniel Vetter drm_handle_vblank(dev, i); 12030e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 12040e43406bSChris Wilson intel_prepare_page_flip(dev, i); 12050e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 1206b1f14ad0SJesse Barnes } 1207b1f14ad0SJesse Barnes } 1208b1f14ad0SJesse Barnes 1209b1f14ad0SJesse Barnes /* check event from PCH */ 1210ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 12110e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 12120e43406bSChris Wilson 121323e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 12140e43406bSChris Wilson 12150e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 12160e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 1217b1f14ad0SJesse Barnes } 1218b1f14ad0SJesse Barnes 12190e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 12200e43406bSChris Wilson ret = IRQ_HANDLED; 12210e43406bSChris Wilson } 12220e43406bSChris Wilson 12230e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 12240e43406bSChris Wilson if (pm_iir) { 1225fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 1226fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 1227b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 12280e43406bSChris Wilson ret = IRQ_HANDLED; 12290e43406bSChris Wilson } 1230b1f14ad0SJesse Barnes 12318664281bSPaulo Zanoni if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev)) 12328664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 12338664281bSPaulo Zanoni 1234b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1235b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1236ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 123744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 123844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1239ab5c608bSBen Widawsky } 1240b1f14ad0SJesse Barnes 1241b1f14ad0SJesse Barnes return ret; 1242b1f14ad0SJesse Barnes } 1243b1f14ad0SJesse Barnes 1244e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 1245e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1246e7b4c6b1SDaniel Vetter u32 gt_iir) 1247e7b4c6b1SDaniel Vetter { 1248e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 1249e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1250e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 1251e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1252e7b4c6b1SDaniel Vetter } 1253e7b4c6b1SDaniel Vetter 1254ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1255036a4a7dSZhenyu Wang { 12564697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1257036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1258036a4a7dSZhenyu Wang int ret = IRQ_NONE; 125944498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 1260881f47b6SXiang, Haihao 12614697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 12624697995bSJesse Barnes 12632d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 12642d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 12652d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 12663143a2bfSChris Wilson POSTING_READ(DEIER); 12672d109a84SZou, Nanhai 126844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 126944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 127044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 127144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 127244498aeaSPaulo Zanoni * due to its back queue). */ 127344498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 127444498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 127544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 127644498aeaSPaulo Zanoni 1277036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 1278036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 12793b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 1280036a4a7dSZhenyu Wang 1281acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 1282c7c85101SZou Nan hai goto done; 1283036a4a7dSZhenyu Wang 1284036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 1285036a4a7dSZhenyu Wang 1286e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 1287e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 1288e7b4c6b1SDaniel Vetter else 1289e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 1290036a4a7dSZhenyu Wang 1291ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 1292ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1293ce99c256SDaniel Vetter 129401c66889SZhao Yakui if (de_iir & DE_GSE) 129581a07809SJani Nikula intel_opregion_asle_intr(dev); 129601c66889SZhao Yakui 129774d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 129874d44445SDaniel Vetter drm_handle_vblank(dev, 0); 129974d44445SDaniel Vetter 130074d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 130174d44445SDaniel Vetter drm_handle_vblank(dev, 1); 130274d44445SDaniel Vetter 1303de032bf4SPaulo Zanoni if (de_iir & DE_POISON) 1304de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1305de032bf4SPaulo Zanoni 13068664281bSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 13078664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 13088664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 13098664281bSPaulo Zanoni 13108664281bSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 13118664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 13128664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 13138664281bSPaulo Zanoni 1314f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 1315013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 13162bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 1317013d5aa2SJesse Barnes } 1318013d5aa2SJesse Barnes 1319f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 1320f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 13212bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 1322013d5aa2SJesse Barnes } 1323c062df61SLi Peng 1324c650156aSZhenyu Wang /* check event from PCH */ 1325776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 1326acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 1327acd15b6cSDaniel Vetter 132823e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 132923e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 133023e81d69SAdam Jackson else 133123e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 1332acd15b6cSDaniel Vetter 1333acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 1334acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 1335776ad806SJesse Barnes } 1336c650156aSZhenyu Wang 133773edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 133873edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 1339f97108d1SJesse Barnes 1340fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 1341fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 13423b8d8d91SJesse Barnes 1343c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 1344c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 13454912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 1346036a4a7dSZhenyu Wang 1347c7c85101SZou Nan hai done: 13482d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 13493143a2bfSChris Wilson POSTING_READ(DEIER); 135044498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 135144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 13522d109a84SZou, Nanhai 1353036a4a7dSZhenyu Wang return ret; 1354036a4a7dSZhenyu Wang } 1355036a4a7dSZhenyu Wang 13568a905236SJesse Barnes /** 13578a905236SJesse Barnes * i915_error_work_func - do process context error handling work 13588a905236SJesse Barnes * @work: work struct 13598a905236SJesse Barnes * 13608a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 13618a905236SJesse Barnes * was detected. 13628a905236SJesse Barnes */ 13638a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 13648a905236SJesse Barnes { 13651f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 13661f83fee0SDaniel Vetter work); 13671f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 13681f83fee0SDaniel Vetter gpu_error); 13698a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1370f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1371f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 1372f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 1373f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 1374f69061beSDaniel Vetter int i, ret; 13758a905236SJesse Barnes 1376f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 13778a905236SJesse Barnes 13787db0ba24SDaniel Vetter /* 13797db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 13807db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 13817db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 13827db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 13837db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 13847db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 13857db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 13867db0ba24SDaniel Vetter * work we don't need to worry about any other races. 13877db0ba24SDaniel Vetter */ 13887db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 138944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 13907db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 13917db0ba24SDaniel Vetter reset_event); 13921f83fee0SDaniel Vetter 1393f69061beSDaniel Vetter ret = i915_reset(dev); 1394f69061beSDaniel Vetter 1395f69061beSDaniel Vetter if (ret == 0) { 1396f69061beSDaniel Vetter /* 1397f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1398f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1399f69061beSDaniel Vetter * complete. 1400f69061beSDaniel Vetter * 1401f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1402f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1403f69061beSDaniel Vetter * updates before 1404f69061beSDaniel Vetter * the counter increment. 1405f69061beSDaniel Vetter */ 1406f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1407f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1408f69061beSDaniel Vetter 1409f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1410f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 14111f83fee0SDaniel Vetter } else { 14121f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1413f316a42cSBen Gamari } 14141f83fee0SDaniel Vetter 1415f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1416f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1417f69061beSDaniel Vetter 141896a02917SVille Syrjälä intel_display_handle_reset(dev); 141996a02917SVille Syrjälä 14201f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1421f316a42cSBen Gamari } 14228a905236SJesse Barnes } 14238a905236SJesse Barnes 142485f9e50dSDaniel Vetter /* NB: please notice the memset */ 142585f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 142685f9e50dSDaniel Vetter uint32_t *instdone) 142785f9e50dSDaniel Vetter { 142885f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 142985f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 143085f9e50dSDaniel Vetter 143185f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 143285f9e50dSDaniel Vetter case 2: 143385f9e50dSDaniel Vetter case 3: 143485f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 143585f9e50dSDaniel Vetter break; 143685f9e50dSDaniel Vetter case 4: 143785f9e50dSDaniel Vetter case 5: 143885f9e50dSDaniel Vetter case 6: 143985f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 144085f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 144185f9e50dSDaniel Vetter break; 144285f9e50dSDaniel Vetter default: 144385f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 144485f9e50dSDaniel Vetter case 7: 144585f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 144685f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 144785f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 144885f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 144985f9e50dSDaniel Vetter break; 145085f9e50dSDaniel Vetter } 145185f9e50dSDaniel Vetter } 145285f9e50dSDaniel Vetter 14533bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 14549df30794SChris Wilson static struct drm_i915_error_object * 1455d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv, 1456d0d045e8SBen Widawsky struct drm_i915_gem_object *src, 1457d0d045e8SBen Widawsky const int num_pages) 14589df30794SChris Wilson { 14599df30794SChris Wilson struct drm_i915_error_object *dst; 1460d0d045e8SBen Widawsky int i; 1461e56660ddSChris Wilson u32 reloc_offset; 14629df30794SChris Wilson 146305394f39SChris Wilson if (src == NULL || src->pages == NULL) 14649df30794SChris Wilson return NULL; 14659df30794SChris Wilson 1466d0d045e8SBen Widawsky dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); 14679df30794SChris Wilson if (dst == NULL) 14689df30794SChris Wilson return NULL; 14699df30794SChris Wilson 147005394f39SChris Wilson reloc_offset = src->gtt_offset; 1471d0d045e8SBen Widawsky for (i = 0; i < num_pages; i++) { 1472788885aeSAndrew Morton unsigned long flags; 1473e56660ddSChris Wilson void *d; 1474788885aeSAndrew Morton 1475e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 14769df30794SChris Wilson if (d == NULL) 14779df30794SChris Wilson goto unwind; 1478e56660ddSChris Wilson 1479788885aeSAndrew Morton local_irq_save(flags); 14805d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 148174898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1482172975aaSChris Wilson void __iomem *s; 1483172975aaSChris Wilson 1484172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1485172975aaSChris Wilson * It's part of the error state, and this hopefully 1486172975aaSChris Wilson * captures what the GPU read. 1487172975aaSChris Wilson */ 1488172975aaSChris Wilson 14895d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 14903e4d3af5SPeter Zijlstra reloc_offset); 1491e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 14923e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1493960e3564SChris Wilson } else if (src->stolen) { 1494960e3564SChris Wilson unsigned long offset; 1495960e3564SChris Wilson 1496960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1497960e3564SChris Wilson offset += src->stolen->start; 1498960e3564SChris Wilson offset += i << PAGE_SHIFT; 1499960e3564SChris Wilson 15001a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1501172975aaSChris Wilson } else { 15029da3da66SChris Wilson struct page *page; 1503172975aaSChris Wilson void *s; 1504172975aaSChris Wilson 15059da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1506172975aaSChris Wilson 15079da3da66SChris Wilson drm_clflush_pages(&page, 1); 15089da3da66SChris Wilson 15099da3da66SChris Wilson s = kmap_atomic(page); 1510172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1511172975aaSChris Wilson kunmap_atomic(s); 1512172975aaSChris Wilson 15139da3da66SChris Wilson drm_clflush_pages(&page, 1); 1514172975aaSChris Wilson } 1515788885aeSAndrew Morton local_irq_restore(flags); 1516e56660ddSChris Wilson 15179da3da66SChris Wilson dst->pages[i] = d; 1518e56660ddSChris Wilson 1519e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 15209df30794SChris Wilson } 1521d0d045e8SBen Widawsky dst->page_count = num_pages; 152205394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 15239df30794SChris Wilson 15249df30794SChris Wilson return dst; 15259df30794SChris Wilson 15269df30794SChris Wilson unwind: 15279da3da66SChris Wilson while (i--) 15289da3da66SChris Wilson kfree(dst->pages[i]); 15299df30794SChris Wilson kfree(dst); 15309df30794SChris Wilson return NULL; 15319df30794SChris Wilson } 1532d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \ 1533d0d045e8SBen Widawsky i915_error_object_create_sized((dev_priv), (src), \ 1534d0d045e8SBen Widawsky (src)->base.size>>PAGE_SHIFT) 15359df30794SChris Wilson 15369df30794SChris Wilson static void 15379df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 15389df30794SChris Wilson { 15399df30794SChris Wilson int page; 15409df30794SChris Wilson 15419df30794SChris Wilson if (obj == NULL) 15429df30794SChris Wilson return; 15439df30794SChris Wilson 15449df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 15459df30794SChris Wilson kfree(obj->pages[page]); 15469df30794SChris Wilson 15479df30794SChris Wilson kfree(obj); 15489df30794SChris Wilson } 15499df30794SChris Wilson 1550742cbee8SDaniel Vetter void 1551742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 15529df30794SChris Wilson { 1553742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1554742cbee8SDaniel Vetter typeof(*error), ref); 1555e2f973d5SChris Wilson int i; 1556e2f973d5SChris Wilson 155752d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 155852d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 155952d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 156052d39a21SChris Wilson kfree(error->ring[i].requests); 156152d39a21SChris Wilson } 1562e2f973d5SChris Wilson 15639df30794SChris Wilson kfree(error->active_bo); 15646ef3d427SChris Wilson kfree(error->overlay); 15659df30794SChris Wilson kfree(error); 15669df30794SChris Wilson } 15671b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 15681b50247aSChris Wilson struct drm_i915_gem_object *obj) 1569c724e8a9SChris Wilson { 1570c724e8a9SChris Wilson err->size = obj->base.size; 1571c724e8a9SChris Wilson err->name = obj->base.name; 15720201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 15730201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1574c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1575c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1576c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1577c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1578c724e8a9SChris Wilson err->pinned = 0; 1579c724e8a9SChris Wilson if (obj->pin_count > 0) 1580c724e8a9SChris Wilson err->pinned = 1; 1581c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1582c724e8a9SChris Wilson err->pinned = -1; 1583c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1584c724e8a9SChris Wilson err->dirty = obj->dirty; 1585c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 158696154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 158793dfb40cSChris Wilson err->cache_level = obj->cache_level; 15881b50247aSChris Wilson } 1589c724e8a9SChris Wilson 15901b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 15911b50247aSChris Wilson int count, struct list_head *head) 15921b50247aSChris Wilson { 15931b50247aSChris Wilson struct drm_i915_gem_object *obj; 15941b50247aSChris Wilson int i = 0; 15951b50247aSChris Wilson 15961b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 15971b50247aSChris Wilson capture_bo(err++, obj); 1598c724e8a9SChris Wilson if (++i == count) 1599c724e8a9SChris Wilson break; 16001b50247aSChris Wilson } 1601c724e8a9SChris Wilson 16021b50247aSChris Wilson return i; 16031b50247aSChris Wilson } 16041b50247aSChris Wilson 16051b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 16061b50247aSChris Wilson int count, struct list_head *head) 16071b50247aSChris Wilson { 16081b50247aSChris Wilson struct drm_i915_gem_object *obj; 16091b50247aSChris Wilson int i = 0; 16101b50247aSChris Wilson 16111b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 16121b50247aSChris Wilson if (obj->pin_count == 0) 16131b50247aSChris Wilson continue; 16141b50247aSChris Wilson 16151b50247aSChris Wilson capture_bo(err++, obj); 16161b50247aSChris Wilson if (++i == count) 16171b50247aSChris Wilson break; 1618c724e8a9SChris Wilson } 1619c724e8a9SChris Wilson 1620c724e8a9SChris Wilson return i; 1621c724e8a9SChris Wilson } 1622c724e8a9SChris Wilson 1623748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1624748ebc60SChris Wilson struct drm_i915_error_state *error) 1625748ebc60SChris Wilson { 1626748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1627748ebc60SChris Wilson int i; 1628748ebc60SChris Wilson 1629748ebc60SChris Wilson /* Fences */ 1630748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1631775d17b6SDaniel Vetter case 7: 1632748ebc60SChris Wilson case 6: 163342b5aeabSVille Syrjälä for (i = 0; i < dev_priv->num_fence_regs; i++) 1634748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1635748ebc60SChris Wilson break; 1636748ebc60SChris Wilson case 5: 1637748ebc60SChris Wilson case 4: 1638748ebc60SChris Wilson for (i = 0; i < 16; i++) 1639748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1640748ebc60SChris Wilson break; 1641748ebc60SChris Wilson case 3: 1642748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1643748ebc60SChris Wilson for (i = 0; i < 8; i++) 1644748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1645748ebc60SChris Wilson case 2: 1646748ebc60SChris Wilson for (i = 0; i < 8; i++) 1647748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1648748ebc60SChris Wilson break; 1649748ebc60SChris Wilson 16507dbf9d6eSBen Widawsky default: 16517dbf9d6eSBen Widawsky BUG(); 1652748ebc60SChris Wilson } 1653748ebc60SChris Wilson } 1654748ebc60SChris Wilson 1655bcfb2e28SChris Wilson static struct drm_i915_error_object * 1656bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1657bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1658bcfb2e28SChris Wilson { 1659bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1660bcfb2e28SChris Wilson u32 seqno; 1661bcfb2e28SChris Wilson 1662bcfb2e28SChris Wilson if (!ring->get_seqno) 1663bcfb2e28SChris Wilson return NULL; 1664bcfb2e28SChris Wilson 1665b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1666b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1667b45305fcSDaniel Vetter 1668b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1669b45305fcSDaniel Vetter return NULL; 1670b45305fcSDaniel Vetter 1671b45305fcSDaniel Vetter obj = ring->private; 1672b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1673b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1674b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1675b45305fcSDaniel Vetter } 1676b45305fcSDaniel Vetter 1677b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1678bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1679bcfb2e28SChris Wilson if (obj->ring != ring) 1680bcfb2e28SChris Wilson continue; 1681bcfb2e28SChris Wilson 16820201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1683bcfb2e28SChris Wilson continue; 1684bcfb2e28SChris Wilson 1685bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1686bcfb2e28SChris Wilson continue; 1687bcfb2e28SChris Wilson 1688bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1689bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1690bcfb2e28SChris Wilson */ 1691bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1692bcfb2e28SChris Wilson } 1693bcfb2e28SChris Wilson 1694bcfb2e28SChris Wilson return NULL; 1695bcfb2e28SChris Wilson } 1696bcfb2e28SChris Wilson 1697d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1698d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1699d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1700d27b1e0eSDaniel Vetter { 1701d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1702d27b1e0eSDaniel Vetter 170333f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 170412f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 170533f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 17067e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 17077e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 17087e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 17097e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1710df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1711df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 171233f3f518SDaniel Vetter } 1713c1cd90edSDaniel Vetter 1714d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 17159d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1716d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1717d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1718d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1719c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1720050ee91fSBen Widawsky if (ring->id == RCS) 1721d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1722d27b1e0eSDaniel Vetter } else { 17239d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1724d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1725d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1726d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1727d27b1e0eSDaniel Vetter } 1728d27b1e0eSDaniel Vetter 17299574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1730c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1731b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1732d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1733c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1734c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 17350f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 17367e3b8737SDaniel Vetter 17377e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 17387e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1739d27b1e0eSDaniel Vetter } 1740d27b1e0eSDaniel Vetter 17418c123e54SBen Widawsky 17428c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring, 17438c123e54SBen Widawsky struct drm_i915_error_state *error, 17448c123e54SBen Widawsky struct drm_i915_error_ring *ering) 17458c123e54SBen Widawsky { 17468c123e54SBen Widawsky struct drm_i915_private *dev_priv = ring->dev->dev_private; 17478c123e54SBen Widawsky struct drm_i915_gem_object *obj; 17488c123e54SBen Widawsky 17498c123e54SBen Widawsky /* Currently render ring is the only HW context user */ 17508c123e54SBen Widawsky if (ring->id != RCS || !error->ccid) 17518c123e54SBen Widawsky return; 17528c123e54SBen Widawsky 17538c123e54SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { 17548c123e54SBen Widawsky if ((error->ccid & PAGE_MASK) == obj->gtt_offset) { 17558c123e54SBen Widawsky ering->ctx = i915_error_object_create_sized(dev_priv, 17568c123e54SBen Widawsky obj, 1); 17578c123e54SBen Widawsky } 17588c123e54SBen Widawsky } 17598c123e54SBen Widawsky } 17608c123e54SBen Widawsky 176152d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 176252d39a21SChris Wilson struct drm_i915_error_state *error) 176352d39a21SChris Wilson { 176452d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1765b4519513SChris Wilson struct intel_ring_buffer *ring; 176652d39a21SChris Wilson struct drm_i915_gem_request *request; 176752d39a21SChris Wilson int i, count; 176852d39a21SChris Wilson 1769b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 177052d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 177152d39a21SChris Wilson 177252d39a21SChris Wilson error->ring[i].batchbuffer = 177352d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 177452d39a21SChris Wilson 177552d39a21SChris Wilson error->ring[i].ringbuffer = 177652d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 177752d39a21SChris Wilson 17788c123e54SBen Widawsky 17798c123e54SBen Widawsky i915_gem_record_active_context(ring, error, &error->ring[i]); 17808c123e54SBen Widawsky 178152d39a21SChris Wilson count = 0; 178252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 178352d39a21SChris Wilson count++; 178452d39a21SChris Wilson 178552d39a21SChris Wilson error->ring[i].num_requests = count; 178652d39a21SChris Wilson error->ring[i].requests = 178752d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 178852d39a21SChris Wilson GFP_ATOMIC); 178952d39a21SChris Wilson if (error->ring[i].requests == NULL) { 179052d39a21SChris Wilson error->ring[i].num_requests = 0; 179152d39a21SChris Wilson continue; 179252d39a21SChris Wilson } 179352d39a21SChris Wilson 179452d39a21SChris Wilson count = 0; 179552d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 179652d39a21SChris Wilson struct drm_i915_error_request *erq; 179752d39a21SChris Wilson 179852d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 179952d39a21SChris Wilson erq->seqno = request->seqno; 180052d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1801ee4f42b1SChris Wilson erq->tail = request->tail; 180252d39a21SChris Wilson } 180352d39a21SChris Wilson } 180452d39a21SChris Wilson } 180552d39a21SChris Wilson 18068a905236SJesse Barnes /** 18078a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 18088a905236SJesse Barnes * @dev: drm device 18098a905236SJesse Barnes * 18108a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 18118a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 18128a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 18138a905236SJesse Barnes * to pick up. 18148a905236SJesse Barnes */ 181563eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 181663eeaf38SJesse Barnes { 181763eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 181805394f39SChris Wilson struct drm_i915_gem_object *obj; 181963eeaf38SJesse Barnes struct drm_i915_error_state *error; 182063eeaf38SJesse Barnes unsigned long flags; 18219db4a9c7SJesse Barnes int i, pipe; 182263eeaf38SJesse Barnes 182399584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 182499584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 182599584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 18269df30794SChris Wilson if (error) 18279df30794SChris Wilson return; 182863eeaf38SJesse Barnes 18299db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 183033f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 183163eeaf38SJesse Barnes if (!error) { 18329df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 18339df30794SChris Wilson return; 183463eeaf38SJesse Barnes } 183563eeaf38SJesse Barnes 18362f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in " 18372f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1838b6f7833bSChris Wilson dev->primary->index); 18392fa772f3SChris Wilson 1840742cbee8SDaniel Vetter kref_init(&error->ref); 184163eeaf38SJesse Barnes error->eir = I915_READ(EIR); 184263eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1843211816ecSBen Widawsky if (HAS_HW_CONTEXTS(dev)) 1844b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1845be998e2eSBen Widawsky 1846be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1847be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1848be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1849be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1850be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1851be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1852be998e2eSBen Widawsky else 1853be998e2eSBen Widawsky error->ier = I915_READ(IER); 1854be998e2eSBen Widawsky 18550f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 18560f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 18570f3b6849SChris Wilson 18580f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 18590f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 18600f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 18610f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 18620f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 18630f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 18640f3b6849SChris Wilson 18654f3308b9SPaulo Zanoni if (!HAS_PCH_SPLIT(dev)) 18669db4a9c7SJesse Barnes for_each_pipe(pipe) 18679db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1868d27b1e0eSDaniel Vetter 186933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1870f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 187133f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 187233f3f518SDaniel Vetter } 1873add354ddSChris Wilson 187471e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 187571e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 187671e172e8SBen Widawsky 1877050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1878050ee91fSBen Widawsky 1879748ebc60SChris Wilson i915_gem_record_fences(dev, error); 188052d39a21SChris Wilson i915_gem_record_rings(dev, error); 18819df30794SChris Wilson 1882c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 18839df30794SChris Wilson error->active_bo = NULL; 1884c724e8a9SChris Wilson error->pinned_bo = NULL; 18859df30794SChris Wilson 1886bcfb2e28SChris Wilson i = 0; 1887bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1888bcfb2e28SChris Wilson i++; 1889bcfb2e28SChris Wilson error->active_bo_count = i; 18906c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 18911b50247aSChris Wilson if (obj->pin_count) 1892bcfb2e28SChris Wilson i++; 1893bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1894c724e8a9SChris Wilson 18958e934dbfSChris Wilson error->active_bo = NULL; 18968e934dbfSChris Wilson error->pinned_bo = NULL; 1897bcfb2e28SChris Wilson if (i) { 1898bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 18999df30794SChris Wilson GFP_ATOMIC); 1900c724e8a9SChris Wilson if (error->active_bo) 1901c724e8a9SChris Wilson error->pinned_bo = 1902c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 19039df30794SChris Wilson } 1904c724e8a9SChris Wilson 1905c724e8a9SChris Wilson if (error->active_bo) 1906c724e8a9SChris Wilson error->active_bo_count = 19071b50247aSChris Wilson capture_active_bo(error->active_bo, 1908c724e8a9SChris Wilson error->active_bo_count, 1909c724e8a9SChris Wilson &dev_priv->mm.active_list); 1910c724e8a9SChris Wilson 1911c724e8a9SChris Wilson if (error->pinned_bo) 1912c724e8a9SChris Wilson error->pinned_bo_count = 19131b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1914c724e8a9SChris Wilson error->pinned_bo_count, 19156c085a72SChris Wilson &dev_priv->mm.bound_list); 191663eeaf38SJesse Barnes 19178a905236SJesse Barnes do_gettimeofday(&error->time); 19188a905236SJesse Barnes 19196ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1920c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 19216ef3d427SChris Wilson 192299584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 192399584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 192499584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 19259df30794SChris Wilson error = NULL; 19269df30794SChris Wilson } 192799584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 19289df30794SChris Wilson 19299df30794SChris Wilson if (error) 1930742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 19319df30794SChris Wilson } 19329df30794SChris Wilson 19339df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 19349df30794SChris Wilson { 19359df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 19369df30794SChris Wilson struct drm_i915_error_state *error; 19376dc0e816SBen Widawsky unsigned long flags; 19389df30794SChris Wilson 193999584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 194099584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 194199584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 194299584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 19439df30794SChris Wilson 19449df30794SChris Wilson if (error) 1945742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 194663eeaf38SJesse Barnes } 19473bd3c932SChris Wilson #else 19483bd3c932SChris Wilson #define i915_capture_error_state(x) 19493bd3c932SChris Wilson #endif 195063eeaf38SJesse Barnes 195135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1952c0e09200SDave Airlie { 19538a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1954bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 195563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1956050ee91fSBen Widawsky int pipe, i; 195763eeaf38SJesse Barnes 195835aed2e6SChris Wilson if (!eir) 195935aed2e6SChris Wilson return; 196063eeaf38SJesse Barnes 1961a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 19628a905236SJesse Barnes 1963bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1964bd9854f9SBen Widawsky 19658a905236SJesse Barnes if (IS_G4X(dev)) { 19668a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 19678a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 19688a905236SJesse Barnes 1969a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1970a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1971050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1972050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1973a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1974a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 19758a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 19763143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 19778a905236SJesse Barnes } 19788a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 19798a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1980a70491ccSJoe Perches pr_err("page table error\n"); 1981a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 19828a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 19833143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 19848a905236SJesse Barnes } 19858a905236SJesse Barnes } 19868a905236SJesse Barnes 1987a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 198863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 198963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1990a70491ccSJoe Perches pr_err("page table error\n"); 1991a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 199263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 19933143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 199463eeaf38SJesse Barnes } 19958a905236SJesse Barnes } 19968a905236SJesse Barnes 199763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1998a70491ccSJoe Perches pr_err("memory refresh error:\n"); 19999db4a9c7SJesse Barnes for_each_pipe(pipe) 2000a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 20019db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 200263eeaf38SJesse Barnes /* pipestat has already been acked */ 200363eeaf38SJesse Barnes } 200463eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2005a70491ccSJoe Perches pr_err("instruction error\n"); 2006a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2007050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2008050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2009a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 201063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 201163eeaf38SJesse Barnes 2012a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2013a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2014a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 201563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 20163143a2bfSChris Wilson POSTING_READ(IPEIR); 201763eeaf38SJesse Barnes } else { 201863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 201963eeaf38SJesse Barnes 2020a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2021a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2022a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2023a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 202463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20253143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 202663eeaf38SJesse Barnes } 202763eeaf38SJesse Barnes } 202863eeaf38SJesse Barnes 202963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 20303143a2bfSChris Wilson POSTING_READ(EIR); 203163eeaf38SJesse Barnes eir = I915_READ(EIR); 203263eeaf38SJesse Barnes if (eir) { 203363eeaf38SJesse Barnes /* 203463eeaf38SJesse Barnes * some errors might have become stuck, 203563eeaf38SJesse Barnes * mask them. 203663eeaf38SJesse Barnes */ 203763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 203863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 203963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 204063eeaf38SJesse Barnes } 204135aed2e6SChris Wilson } 204235aed2e6SChris Wilson 204335aed2e6SChris Wilson /** 204435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 204535aed2e6SChris Wilson * @dev: drm device 204635aed2e6SChris Wilson * 204735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 204835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 204935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 205035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 205135aed2e6SChris Wilson * of a ring dump etc.). 205235aed2e6SChris Wilson */ 2053527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 205435aed2e6SChris Wilson { 205535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2056b4519513SChris Wilson struct intel_ring_buffer *ring; 2057b4519513SChris Wilson int i; 205835aed2e6SChris Wilson 205935aed2e6SChris Wilson i915_capture_error_state(dev); 206035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 20618a905236SJesse Barnes 2062ba1234d1SBen Gamari if (wedged) { 2063f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2064f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2065ba1234d1SBen Gamari 206611ed50ecSBen Gamari /* 20671f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 20681f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 206911ed50ecSBen Gamari */ 2070b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2071b4519513SChris Wilson wake_up_all(&ring->irq_queue); 207211ed50ecSBen Gamari } 207311ed50ecSBen Gamari 207499584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 20758a905236SJesse Barnes } 20768a905236SJesse Barnes 207721ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 20784e5359cdSSimon Farnsworth { 20794e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 20804e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 20814e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 208205394f39SChris Wilson struct drm_i915_gem_object *obj; 20834e5359cdSSimon Farnsworth struct intel_unpin_work *work; 20844e5359cdSSimon Farnsworth unsigned long flags; 20854e5359cdSSimon Farnsworth bool stall_detected; 20864e5359cdSSimon Farnsworth 20874e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 20884e5359cdSSimon Farnsworth if (intel_crtc == NULL) 20894e5359cdSSimon Farnsworth return; 20904e5359cdSSimon Farnsworth 20914e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 20924e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 20934e5359cdSSimon Farnsworth 2094e7d841caSChris Wilson if (work == NULL || 2095e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2096e7d841caSChris Wilson !work->enable_stall_check) { 20974e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 20984e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 20994e5359cdSSimon Farnsworth return; 21004e5359cdSSimon Farnsworth } 21014e5359cdSSimon Farnsworth 21024e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 210305394f39SChris Wilson obj = work->pending_flip_obj; 2104a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 21059db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2106446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2107446f2545SArmin Reese obj->gtt_offset; 21084e5359cdSSimon Farnsworth } else { 21099db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 211005394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 211101f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 21124e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 21134e5359cdSSimon Farnsworth } 21144e5359cdSSimon Farnsworth 21154e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21164e5359cdSSimon Farnsworth 21174e5359cdSSimon Farnsworth if (stall_detected) { 21184e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 21194e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 21204e5359cdSSimon Farnsworth } 21214e5359cdSSimon Farnsworth } 21224e5359cdSSimon Farnsworth 212342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 212442f52ef8SKeith Packard * we use as a pipe index 212542f52ef8SKeith Packard */ 2126f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 21270a3e67a4SJesse Barnes { 21280a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2129e9d21d7fSKeith Packard unsigned long irqflags; 213071e0ffa5SJesse Barnes 21315eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 213271e0ffa5SJesse Barnes return -EINVAL; 21330a3e67a4SJesse Barnes 21341ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2135f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 21367c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 21377c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 21380a3e67a4SJesse Barnes else 21397c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 21407c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 21418692d00eSChris Wilson 21428692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 21438692d00eSChris Wilson if (dev_priv->info->gen == 3) 21446b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 21451ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 21468692d00eSChris Wilson 21470a3e67a4SJesse Barnes return 0; 21480a3e67a4SJesse Barnes } 21490a3e67a4SJesse Barnes 2150f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2151f796cf8fSJesse Barnes { 2152f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2153f796cf8fSJesse Barnes unsigned long irqflags; 2154f796cf8fSJesse Barnes 2155f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2156f796cf8fSJesse Barnes return -EINVAL; 2157f796cf8fSJesse Barnes 2158f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2159f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 2160f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2161f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2162f796cf8fSJesse Barnes 2163f796cf8fSJesse Barnes return 0; 2164f796cf8fSJesse Barnes } 2165f796cf8fSJesse Barnes 2166f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 2167b1f14ad0SJesse Barnes { 2168b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2169b1f14ad0SJesse Barnes unsigned long irqflags; 2170b1f14ad0SJesse Barnes 2171b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2172b1f14ad0SJesse Barnes return -EINVAL; 2173b1f14ad0SJesse Barnes 2174b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2175b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 2176b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 2177b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2178b1f14ad0SJesse Barnes 2179b1f14ad0SJesse Barnes return 0; 2180b1f14ad0SJesse Barnes } 2181b1f14ad0SJesse Barnes 21827e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 21837e231dbeSJesse Barnes { 21847e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21857e231dbeSJesse Barnes unsigned long irqflags; 218631acc7f5SJesse Barnes u32 imr; 21877e231dbeSJesse Barnes 21887e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 21897e231dbeSJesse Barnes return -EINVAL; 21907e231dbeSJesse Barnes 21917e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 21927e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 219331acc7f5SJesse Barnes if (pipe == 0) 21947e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 219531acc7f5SJesse Barnes else 21967e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 21977e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 219831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 219931acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22007e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22017e231dbeSJesse Barnes 22027e231dbeSJesse Barnes return 0; 22037e231dbeSJesse Barnes } 22047e231dbeSJesse Barnes 220542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 220642f52ef8SKeith Packard * we use as a pipe index 220742f52ef8SKeith Packard */ 2208f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 22090a3e67a4SJesse Barnes { 22100a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2211e9d21d7fSKeith Packard unsigned long irqflags; 22120a3e67a4SJesse Barnes 22131ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22148692d00eSChris Wilson if (dev_priv->info->gen == 3) 22156b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 22168692d00eSChris Wilson 22177c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 22187c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 22197c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22201ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22210a3e67a4SJesse Barnes } 22220a3e67a4SJesse Barnes 2223f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2224f796cf8fSJesse Barnes { 2225f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2226f796cf8fSJesse Barnes unsigned long irqflags; 2227f796cf8fSJesse Barnes 2228f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2229f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 2230f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2231f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2232f796cf8fSJesse Barnes } 2233f796cf8fSJesse Barnes 2234f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 2235b1f14ad0SJesse Barnes { 2236b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2237b1f14ad0SJesse Barnes unsigned long irqflags; 2238b1f14ad0SJesse Barnes 2239b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2240b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 2241b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 2242b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2243b1f14ad0SJesse Barnes } 2244b1f14ad0SJesse Barnes 22457e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 22467e231dbeSJesse Barnes { 22477e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22487e231dbeSJesse Barnes unsigned long irqflags; 224931acc7f5SJesse Barnes u32 imr; 22507e231dbeSJesse Barnes 22517e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 225231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 225331acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22547e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 225531acc7f5SJesse Barnes if (pipe == 0) 22567e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 225731acc7f5SJesse Barnes else 22587e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22597e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 22607e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22617e231dbeSJesse Barnes } 22627e231dbeSJesse Barnes 2263893eead0SChris Wilson static u32 2264893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2265852835f3SZou Nan hai { 2266893eead0SChris Wilson return list_entry(ring->request_list.prev, 2267893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2268893eead0SChris Wilson } 2269893eead0SChris Wilson 2270893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 2271893eead0SChris Wilson { 2272893eead0SChris Wilson if (list_empty(&ring->request_list) || 2273b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 2274b2eadbc8SChris Wilson ring_last_seqno(ring))) { 2275893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 22769574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 22779574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 22789574b3feSBen Widawsky ring->name); 2279893eead0SChris Wilson wake_up_all(&ring->irq_queue); 2280893eead0SChris Wilson *err = true; 2281893eead0SChris Wilson } 2282893eead0SChris Wilson return true; 2283893eead0SChris Wilson } 2284893eead0SChris Wilson return false; 2285f65d9421SBen Gamari } 2286f65d9421SBen Gamari 2287a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring) 2288a24a11e6SChris Wilson { 2289a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2290a24a11e6SChris Wilson u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2291a24a11e6SChris Wilson struct intel_ring_buffer *signaller; 2292a24a11e6SChris Wilson u32 cmd, ipehr, acthd_min; 2293a24a11e6SChris Wilson 2294a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2295a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2296a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 2297a24a11e6SChris Wilson return false; 2298a24a11e6SChris Wilson 2299a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2300a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2301a24a11e6SChris Wilson */ 2302a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2303a24a11e6SChris Wilson do { 2304a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2305a24a11e6SChris Wilson if (cmd == ipehr) 2306a24a11e6SChris Wilson break; 2307a24a11e6SChris Wilson 2308a24a11e6SChris Wilson acthd -= 4; 2309a24a11e6SChris Wilson if (acthd < acthd_min) 2310a24a11e6SChris Wilson return false; 2311a24a11e6SChris Wilson } while (1); 2312a24a11e6SChris Wilson 2313a24a11e6SChris Wilson signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2314a24a11e6SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), 2315a24a11e6SChris Wilson ioread32(ring->virtual_start+acthd+4)+1); 2316a24a11e6SChris Wilson } 2317a24a11e6SChris Wilson 23181ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 23191ec14ad3SChris Wilson { 23201ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 23211ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 23221ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 23231ec14ad3SChris Wilson if (tmp & RING_WAIT) { 23241ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 23251ec14ad3SChris Wilson ring->name); 23261ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 23271ec14ad3SChris Wilson return true; 23281ec14ad3SChris Wilson } 2329a24a11e6SChris Wilson 2330a24a11e6SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && 2331a24a11e6SChris Wilson tmp & RING_WAIT_SEMAPHORE && 2332a24a11e6SChris Wilson semaphore_passed(ring)) { 2333a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2334a24a11e6SChris Wilson ring->name); 2335a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2336a24a11e6SChris Wilson return true; 2337a24a11e6SChris Wilson } 23381ec14ad3SChris Wilson return false; 23391ec14ad3SChris Wilson } 23401ec14ad3SChris Wilson 2341d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 2342d1e61e7fSChris Wilson { 2343d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 2344d1e61e7fSChris Wilson 234599584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 2346b4519513SChris Wilson bool hung = true; 2347b4519513SChris Wilson 2348d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 2349d1e61e7fSChris Wilson i915_handle_error(dev, true); 2350d1e61e7fSChris Wilson 2351d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 2352b4519513SChris Wilson struct intel_ring_buffer *ring; 2353b4519513SChris Wilson int i; 2354b4519513SChris Wilson 2355d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 2356d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 2357d1e61e7fSChris Wilson * and break the hang. This should work on 2358d1e61e7fSChris Wilson * all but the second generation chipsets. 2359d1e61e7fSChris Wilson */ 2360b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2361b4519513SChris Wilson hung &= !kick_ring(ring); 2362d1e61e7fSChris Wilson } 2363d1e61e7fSChris Wilson 2364b4519513SChris Wilson return hung; 2365d1e61e7fSChris Wilson } 2366d1e61e7fSChris Wilson 2367d1e61e7fSChris Wilson return false; 2368d1e61e7fSChris Wilson } 2369d1e61e7fSChris Wilson 2370f65d9421SBen Gamari /** 2371f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 2372f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 2373f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 2374f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 2375f65d9421SBen Gamari */ 2376f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 2377f65d9421SBen Gamari { 2378f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2379f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2380bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 2381b4519513SChris Wilson struct intel_ring_buffer *ring; 2382b4519513SChris Wilson bool err = false, idle; 2383b4519513SChris Wilson int i; 2384893eead0SChris Wilson 23853e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 23863e0dc6b0SBen Widawsky return; 23873e0dc6b0SBen Widawsky 2388b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 2389b4519513SChris Wilson idle = true; 2390b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 2391b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 2392b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 2393b4519513SChris Wilson } 2394b4519513SChris Wilson 2395893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 2396b4519513SChris Wilson if (idle) { 2397d1e61e7fSChris Wilson if (err) { 2398d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2399d1e61e7fSChris Wilson return; 2400d1e61e7fSChris Wilson 2401893eead0SChris Wilson goto repeat; 2402d1e61e7fSChris Wilson } 2403d1e61e7fSChris Wilson 240499584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2405893eead0SChris Wilson return; 2406893eead0SChris Wilson } 2407f65d9421SBen Gamari 2408bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 240999584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 241099584db3SDaniel Vetter sizeof(acthd)) == 0 && 241199584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 241299584db3SDaniel Vetter sizeof(instdone)) == 0) { 2413d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2414f65d9421SBen Gamari return; 2415cbb465e7SChris Wilson } else { 241699584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2417cbb465e7SChris Wilson 241899584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 241999584db3SDaniel Vetter sizeof(acthd)); 242099584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 242199584db3SDaniel Vetter sizeof(instdone)); 2422cbb465e7SChris Wilson } 2423f65d9421SBen Gamari 2424893eead0SChris Wilson repeat: 2425f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 242699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 2427cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2428f65d9421SBen Gamari } 2429f65d9421SBen Gamari 2430c0e09200SDave Airlie /* drm_dma.h hooks 2431c0e09200SDave Airlie */ 2432f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2433036a4a7dSZhenyu Wang { 2434036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2435036a4a7dSZhenyu Wang 24364697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 24374697995bSJesse Barnes 2438036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2439bdfcdb63SDaniel Vetter 2440036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2441036a4a7dSZhenyu Wang 2442036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2443036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 24443143a2bfSChris Wilson POSTING_READ(DEIER); 2445036a4a7dSZhenyu Wang 2446036a4a7dSZhenyu Wang /* and GT */ 2447036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2448036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 24493143a2bfSChris Wilson POSTING_READ(GTIER); 2450c650156aSZhenyu Wang 2451ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2452ab5c608bSBen Widawsky return; 2453ab5c608bSBen Widawsky 2454c650156aSZhenyu Wang /* south display irq */ 2455c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 245682a28bcfSDaniel Vetter /* 245782a28bcfSDaniel Vetter * SDEIER is also touched by the interrupt handler to work around missed 245882a28bcfSDaniel Vetter * PCH interrupts. Hence we can't update it after the interrupt handler 245982a28bcfSDaniel Vetter * is enabled - instead we unconditionally enable all PCH interrupt 246082a28bcfSDaniel Vetter * sources here, but then only unmask them as needed with SDEIMR. 246182a28bcfSDaniel Vetter */ 246282a28bcfSDaniel Vetter I915_WRITE(SDEIER, 0xffffffff); 24633143a2bfSChris Wilson POSTING_READ(SDEIER); 2464036a4a7dSZhenyu Wang } 2465036a4a7dSZhenyu Wang 24667e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 24677e231dbeSJesse Barnes { 24687e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24697e231dbeSJesse Barnes int pipe; 24707e231dbeSJesse Barnes 24717e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 24727e231dbeSJesse Barnes 24737e231dbeSJesse Barnes /* VLV magic */ 24747e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 24757e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 24767e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 24777e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 24787e231dbeSJesse Barnes 24797e231dbeSJesse Barnes /* and GT */ 24807e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 24817e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 24827e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 24837e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 24847e231dbeSJesse Barnes POSTING_READ(GTIER); 24857e231dbeSJesse Barnes 24867e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 24877e231dbeSJesse Barnes 24887e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 24897e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 24907e231dbeSJesse Barnes for_each_pipe(pipe) 24917e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24937e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 24947e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 24957e231dbeSJesse Barnes POSTING_READ(VLV_IER); 24967e231dbeSJesse Barnes } 24977e231dbeSJesse Barnes 249882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 249982a28bcfSDaniel Vetter { 250082a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 250182a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 250282a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 250382a28bcfSDaniel Vetter u32 mask = ~I915_READ(SDEIMR); 250482a28bcfSDaniel Vetter u32 hotplug; 250582a28bcfSDaniel Vetter 250682a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2507995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK; 250882a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2509cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 251082a28bcfSDaniel Vetter mask |= hpd_ibx[intel_encoder->hpd_pin]; 251182a28bcfSDaniel Vetter } else { 2512995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK_CPT; 251382a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2514cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 251582a28bcfSDaniel Vetter mask |= hpd_cpt[intel_encoder->hpd_pin]; 251682a28bcfSDaniel Vetter } 251782a28bcfSDaniel Vetter 251882a28bcfSDaniel Vetter I915_WRITE(SDEIMR, ~mask); 251982a28bcfSDaniel Vetter 25207fe0b973SKeith Packard /* 25217fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 25227fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 25237fe0b973SKeith Packard * 25247fe0b973SKeith Packard * This register is the same on all known PCH chips. 25257fe0b973SKeith Packard */ 25267fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 25277fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 25287fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 25297fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 25307fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 25317fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 25327fe0b973SKeith Packard } 25337fe0b973SKeith Packard 2534d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2535d46da437SPaulo Zanoni { 2536d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 253782a28bcfSDaniel Vetter u32 mask; 2538d46da437SPaulo Zanoni 25398664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 25408664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2541de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 25428664281bSPaulo Zanoni } else { 25438664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 25448664281bSPaulo Zanoni 25458664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 25468664281bSPaulo Zanoni } 2547ab5c608bSBen Widawsky 2548ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2549ab5c608bSBen Widawsky return; 2550ab5c608bSBen Widawsky 2551d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2552d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2553d46da437SPaulo Zanoni } 2554d46da437SPaulo Zanoni 2555f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2556036a4a7dSZhenyu Wang { 2557036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2558036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2559013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2560ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 25618664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 2562de032bf4SPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON; 25631ec14ad3SChris Wilson u32 render_irqs; 2564036a4a7dSZhenyu Wang 25651ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2566036a4a7dSZhenyu Wang 2567036a4a7dSZhenyu Wang /* should always can generate irq */ 2568036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 25691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 25701ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 25713143a2bfSChris Wilson POSTING_READ(DEIER); 2572036a4a7dSZhenyu Wang 25731ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2574036a4a7dSZhenyu Wang 2575036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 25761ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2577881f47b6SXiang, Haihao 25781ec14ad3SChris Wilson if (IS_GEN6(dev)) 25791ec14ad3SChris Wilson render_irqs = 25801ec14ad3SChris Wilson GT_USER_INTERRUPT | 2581e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2582e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 25831ec14ad3SChris Wilson else 25841ec14ad3SChris Wilson render_irqs = 258588f23b8fSChris Wilson GT_USER_INTERRUPT | 2586c6df541cSChris Wilson GT_PIPE_NOTIFY | 25871ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 25881ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 25893143a2bfSChris Wilson POSTING_READ(GTIER); 2590036a4a7dSZhenyu Wang 2591d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 25927fe0b973SKeith Packard 2593f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2594f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2595f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2596f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2597f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2598f97108d1SJesse Barnes } 2599f97108d1SJesse Barnes 2600036a4a7dSZhenyu Wang return 0; 2601036a4a7dSZhenyu Wang } 2602036a4a7dSZhenyu Wang 2603f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2604b1f14ad0SJesse Barnes { 2605b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2606b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2607b615b57aSChris Wilson u32 display_mask = 2608b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2609b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2610b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2611ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 26128664281bSPaulo Zanoni DE_AUX_CHANNEL_A_IVB | 26138664281bSPaulo Zanoni DE_ERR_INT_IVB; 2614b1f14ad0SJesse Barnes u32 render_irqs; 2615b1f14ad0SJesse Barnes 2616b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2617b1f14ad0SJesse Barnes 2618b1f14ad0SJesse Barnes /* should always can generate irq */ 26198664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2620b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2621b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2622b615b57aSChris Wilson I915_WRITE(DEIER, 2623b615b57aSChris Wilson display_mask | 2624b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2625b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2626b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2627b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2628b1f14ad0SJesse Barnes 262915b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2630b1f14ad0SJesse Barnes 2631b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2632b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2633b1f14ad0SJesse Barnes 2634e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 263515b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2636b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2637b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2638b1f14ad0SJesse Barnes 2639d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 26407fe0b973SKeith Packard 2641b1f14ad0SJesse Barnes return 0; 2642b1f14ad0SJesse Barnes } 2643b1f14ad0SJesse Barnes 26447e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 26457e231dbeSJesse Barnes { 26467e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26477e231dbeSJesse Barnes u32 enable_mask; 264831acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 26493bcedbe5SJesse Barnes u32 render_irqs; 26507e231dbeSJesse Barnes 26517e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 265231acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 265331acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 265431acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 26557e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 26567e231dbeSJesse Barnes 265731acc7f5SJesse Barnes /* 265831acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 265931acc7f5SJesse Barnes * toggle them based on usage. 266031acc7f5SJesse Barnes */ 266131acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 266231acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 266331acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 26647e231dbeSJesse Barnes 266520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 266620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 266720afbda2SDaniel Vetter 26687e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 26697e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 26707e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26717e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 26727e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 26737e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26747e231dbeSJesse Barnes 267531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2676515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 267731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 267831acc7f5SJesse Barnes 26797e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26807e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26817e231dbeSJesse Barnes 268231acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 268331acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26843bcedbe5SJesse Barnes 26853bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 26863bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 26873bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 26887e231dbeSJesse Barnes POSTING_READ(GTIER); 26897e231dbeSJesse Barnes 26907e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 26917e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 26927e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 26937e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 26947e231dbeSJesse Barnes #endif 26957e231dbeSJesse Barnes 26967e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 269720afbda2SDaniel Vetter 269820afbda2SDaniel Vetter return 0; 269920afbda2SDaniel Vetter } 270020afbda2SDaniel Vetter 27017e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 27027e231dbeSJesse Barnes { 27037e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 27047e231dbeSJesse Barnes int pipe; 27057e231dbeSJesse Barnes 27067e231dbeSJesse Barnes if (!dev_priv) 27077e231dbeSJesse Barnes return; 27087e231dbeSJesse Barnes 2709ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2710ac4c16c5SEgbert Eich 27117e231dbeSJesse Barnes for_each_pipe(pipe) 27127e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 27137e231dbeSJesse Barnes 27147e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 27157e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 27167e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 27177e231dbeSJesse Barnes for_each_pipe(pipe) 27187e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 27197e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 27207e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 27217e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 27227e231dbeSJesse Barnes POSTING_READ(VLV_IER); 27237e231dbeSJesse Barnes } 27247e231dbeSJesse Barnes 2725f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2726036a4a7dSZhenyu Wang { 2727036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 27284697995bSJesse Barnes 27294697995bSJesse Barnes if (!dev_priv) 27304697995bSJesse Barnes return; 27314697995bSJesse Barnes 2732ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2733ac4c16c5SEgbert Eich 2734036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2735036a4a7dSZhenyu Wang 2736036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2737036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2738036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 27398664281bSPaulo Zanoni if (IS_GEN7(dev)) 27408664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2741036a4a7dSZhenyu Wang 2742036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2743036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2744036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2745192aac1fSKeith Packard 2746ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2747ab5c608bSBen Widawsky return; 2748ab5c608bSBen Widawsky 2749192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2750192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2751192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 27528664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 27538664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2754036a4a7dSZhenyu Wang } 2755036a4a7dSZhenyu Wang 2756c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2757c2798b19SChris Wilson { 2758c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2759c2798b19SChris Wilson int pipe; 2760c2798b19SChris Wilson 2761c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2762c2798b19SChris Wilson 2763c2798b19SChris Wilson for_each_pipe(pipe) 2764c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2765c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2766c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2767c2798b19SChris Wilson POSTING_READ16(IER); 2768c2798b19SChris Wilson } 2769c2798b19SChris Wilson 2770c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2771c2798b19SChris Wilson { 2772c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2773c2798b19SChris Wilson 2774c2798b19SChris Wilson I915_WRITE16(EMR, 2775c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2776c2798b19SChris Wilson 2777c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2778c2798b19SChris Wilson dev_priv->irq_mask = 2779c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2780c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2781c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2782c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2783c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2784c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2785c2798b19SChris Wilson 2786c2798b19SChris Wilson I915_WRITE16(IER, 2787c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2788c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2789c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2790c2798b19SChris Wilson I915_USER_INTERRUPT); 2791c2798b19SChris Wilson POSTING_READ16(IER); 2792c2798b19SChris Wilson 2793c2798b19SChris Wilson return 0; 2794c2798b19SChris Wilson } 2795c2798b19SChris Wilson 279690a72f87SVille Syrjälä /* 279790a72f87SVille Syrjälä * Returns true when a page flip has completed. 279890a72f87SVille Syrjälä */ 279990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 280090a72f87SVille Syrjälä int pipe, u16 iir) 280190a72f87SVille Syrjälä { 280290a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 280390a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 280490a72f87SVille Syrjälä 280590a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 280690a72f87SVille Syrjälä return false; 280790a72f87SVille Syrjälä 280890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 280990a72f87SVille Syrjälä return false; 281090a72f87SVille Syrjälä 281190a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 281290a72f87SVille Syrjälä 281390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 281490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 281590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 281690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 281790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 281890a72f87SVille Syrjälä */ 281990a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 282090a72f87SVille Syrjälä return false; 282190a72f87SVille Syrjälä 282290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 282390a72f87SVille Syrjälä 282490a72f87SVille Syrjälä return true; 282590a72f87SVille Syrjälä } 282690a72f87SVille Syrjälä 2827ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2828c2798b19SChris Wilson { 2829c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2830c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2831c2798b19SChris Wilson u16 iir, new_iir; 2832c2798b19SChris Wilson u32 pipe_stats[2]; 2833c2798b19SChris Wilson unsigned long irqflags; 2834c2798b19SChris Wilson int irq_received; 2835c2798b19SChris Wilson int pipe; 2836c2798b19SChris Wilson u16 flip_mask = 2837c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2838c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2839c2798b19SChris Wilson 2840c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2841c2798b19SChris Wilson 2842c2798b19SChris Wilson iir = I915_READ16(IIR); 2843c2798b19SChris Wilson if (iir == 0) 2844c2798b19SChris Wilson return IRQ_NONE; 2845c2798b19SChris Wilson 2846c2798b19SChris Wilson while (iir & ~flip_mask) { 2847c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2848c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2849c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2850c2798b19SChris Wilson * interrupts (for non-MSI). 2851c2798b19SChris Wilson */ 2852c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2853c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2854c2798b19SChris Wilson i915_handle_error(dev, false); 2855c2798b19SChris Wilson 2856c2798b19SChris Wilson for_each_pipe(pipe) { 2857c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2858c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2859c2798b19SChris Wilson 2860c2798b19SChris Wilson /* 2861c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2862c2798b19SChris Wilson */ 2863c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2864c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2865c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2866c2798b19SChris Wilson pipe_name(pipe)); 2867c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2868c2798b19SChris Wilson irq_received = 1; 2869c2798b19SChris Wilson } 2870c2798b19SChris Wilson } 2871c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2872c2798b19SChris Wilson 2873c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2874c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2875c2798b19SChris Wilson 2876d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2877c2798b19SChris Wilson 2878c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2879c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2880c2798b19SChris Wilson 2881c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 288290a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 288390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2884c2798b19SChris Wilson 2885c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 288690a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 288790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2888c2798b19SChris Wilson 2889c2798b19SChris Wilson iir = new_iir; 2890c2798b19SChris Wilson } 2891c2798b19SChris Wilson 2892c2798b19SChris Wilson return IRQ_HANDLED; 2893c2798b19SChris Wilson } 2894c2798b19SChris Wilson 2895c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2896c2798b19SChris Wilson { 2897c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2898c2798b19SChris Wilson int pipe; 2899c2798b19SChris Wilson 2900c2798b19SChris Wilson for_each_pipe(pipe) { 2901c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2902c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2903c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2904c2798b19SChris Wilson } 2905c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2906c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2907c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2908c2798b19SChris Wilson } 2909c2798b19SChris Wilson 2910a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2911a266c7d5SChris Wilson { 2912a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2913a266c7d5SChris Wilson int pipe; 2914a266c7d5SChris Wilson 2915a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2916a266c7d5SChris Wilson 2917a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2918a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2919a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2920a266c7d5SChris Wilson } 2921a266c7d5SChris Wilson 292200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2923a266c7d5SChris Wilson for_each_pipe(pipe) 2924a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2925a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2926a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2927a266c7d5SChris Wilson POSTING_READ(IER); 2928a266c7d5SChris Wilson } 2929a266c7d5SChris Wilson 2930a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2931a266c7d5SChris Wilson { 2932a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 293338bde180SChris Wilson u32 enable_mask; 2934a266c7d5SChris Wilson 293538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 293638bde180SChris Wilson 293738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 293838bde180SChris Wilson dev_priv->irq_mask = 293938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 294038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 294138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 294238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 294338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 294438bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 294538bde180SChris Wilson 294638bde180SChris Wilson enable_mask = 294738bde180SChris Wilson I915_ASLE_INTERRUPT | 294838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 294938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 295038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 295138bde180SChris Wilson I915_USER_INTERRUPT; 295238bde180SChris Wilson 2953a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 295420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 295520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 295620afbda2SDaniel Vetter 2957a266c7d5SChris Wilson /* Enable in IER... */ 2958a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2959a266c7d5SChris Wilson /* and unmask in IMR */ 2960a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2961a266c7d5SChris Wilson } 2962a266c7d5SChris Wilson 2963a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2964a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2965a266c7d5SChris Wilson POSTING_READ(IER); 2966a266c7d5SChris Wilson 296720afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 296820afbda2SDaniel Vetter 296920afbda2SDaniel Vetter return 0; 297020afbda2SDaniel Vetter } 297120afbda2SDaniel Vetter 297290a72f87SVille Syrjälä /* 297390a72f87SVille Syrjälä * Returns true when a page flip has completed. 297490a72f87SVille Syrjälä */ 297590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 297690a72f87SVille Syrjälä int plane, int pipe, u32 iir) 297790a72f87SVille Syrjälä { 297890a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 297990a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 298090a72f87SVille Syrjälä 298190a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 298290a72f87SVille Syrjälä return false; 298390a72f87SVille Syrjälä 298490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 298590a72f87SVille Syrjälä return false; 298690a72f87SVille Syrjälä 298790a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 298890a72f87SVille Syrjälä 298990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 299090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 299190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 299290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 299390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 299490a72f87SVille Syrjälä */ 299590a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 299690a72f87SVille Syrjälä return false; 299790a72f87SVille Syrjälä 299890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 299990a72f87SVille Syrjälä 300090a72f87SVille Syrjälä return true; 300190a72f87SVille Syrjälä } 300290a72f87SVille Syrjälä 3003ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3004a266c7d5SChris Wilson { 3005a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3006a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30078291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3008a266c7d5SChris Wilson unsigned long irqflags; 300938bde180SChris Wilson u32 flip_mask = 301038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 301138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 301238bde180SChris Wilson int pipe, ret = IRQ_NONE; 3013a266c7d5SChris Wilson 3014a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3015a266c7d5SChris Wilson 3016a266c7d5SChris Wilson iir = I915_READ(IIR); 301738bde180SChris Wilson do { 301838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 30198291ee90SChris Wilson bool blc_event = false; 3020a266c7d5SChris Wilson 3021a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3022a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3023a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3024a266c7d5SChris Wilson * interrupts (for non-MSI). 3025a266c7d5SChris Wilson */ 3026a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3027a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3028a266c7d5SChris Wilson i915_handle_error(dev, false); 3029a266c7d5SChris Wilson 3030a266c7d5SChris Wilson for_each_pipe(pipe) { 3031a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3032a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3033a266c7d5SChris Wilson 303438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3035a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3036a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3037a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3038a266c7d5SChris Wilson pipe_name(pipe)); 3039a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 304038bde180SChris Wilson irq_received = true; 3041a266c7d5SChris Wilson } 3042a266c7d5SChris Wilson } 3043a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3044a266c7d5SChris Wilson 3045a266c7d5SChris Wilson if (!irq_received) 3046a266c7d5SChris Wilson break; 3047a266c7d5SChris Wilson 3048a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3049a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3050a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3051a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3052b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3053a266c7d5SChris Wilson 3054a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3055a266c7d5SChris Wilson hotplug_status); 3056b543fb04SEgbert Eich if (hotplug_trigger) { 3057cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 3058cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 3059a266c7d5SChris Wilson queue_work(dev_priv->wq, 3060a266c7d5SChris Wilson &dev_priv->hotplug_work); 3061b543fb04SEgbert Eich } 3062a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 306338bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3064a266c7d5SChris Wilson } 3065a266c7d5SChris Wilson 306638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3067a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3068a266c7d5SChris Wilson 3069a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3070a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3071a266c7d5SChris Wilson 3072a266c7d5SChris Wilson for_each_pipe(pipe) { 307338bde180SChris Wilson int plane = pipe; 307438bde180SChris Wilson if (IS_MOBILE(dev)) 307538bde180SChris Wilson plane = !plane; 30765e2032d4SVille Syrjälä 307790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 307890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 307990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3080a266c7d5SChris Wilson 3081a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3082a266c7d5SChris Wilson blc_event = true; 3083a266c7d5SChris Wilson } 3084a266c7d5SChris Wilson 3085a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3086a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3087a266c7d5SChris Wilson 3088a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3089a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3090a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3091a266c7d5SChris Wilson * we would never get another interrupt. 3092a266c7d5SChris Wilson * 3093a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3094a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3095a266c7d5SChris Wilson * another one. 3096a266c7d5SChris Wilson * 3097a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3098a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3099a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3100a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3101a266c7d5SChris Wilson * stray interrupts. 3102a266c7d5SChris Wilson */ 310338bde180SChris Wilson ret = IRQ_HANDLED; 3104a266c7d5SChris Wilson iir = new_iir; 310538bde180SChris Wilson } while (iir & ~flip_mask); 3106a266c7d5SChris Wilson 3107d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 31088291ee90SChris Wilson 3109a266c7d5SChris Wilson return ret; 3110a266c7d5SChris Wilson } 3111a266c7d5SChris Wilson 3112a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3113a266c7d5SChris Wilson { 3114a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3115a266c7d5SChris Wilson int pipe; 3116a266c7d5SChris Wilson 3117ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3118ac4c16c5SEgbert Eich 3119a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3120a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3121a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3122a266c7d5SChris Wilson } 3123a266c7d5SChris Wilson 312400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 312555b39755SChris Wilson for_each_pipe(pipe) { 312655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3127a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 312855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 312955b39755SChris Wilson } 3130a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3131a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3132a266c7d5SChris Wilson 3133a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3134a266c7d5SChris Wilson } 3135a266c7d5SChris Wilson 3136a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3137a266c7d5SChris Wilson { 3138a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3139a266c7d5SChris Wilson int pipe; 3140a266c7d5SChris Wilson 3141a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3142a266c7d5SChris Wilson 3143a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3144a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3145a266c7d5SChris Wilson 3146a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3147a266c7d5SChris Wilson for_each_pipe(pipe) 3148a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3149a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3150a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3151a266c7d5SChris Wilson POSTING_READ(IER); 3152a266c7d5SChris Wilson } 3153a266c7d5SChris Wilson 3154a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3155a266c7d5SChris Wilson { 3156a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3157bbba0a97SChris Wilson u32 enable_mask; 3158a266c7d5SChris Wilson u32 error_mask; 3159a266c7d5SChris Wilson 3160a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3161bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3162adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3163bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3164bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3165bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3166bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3167bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3168bbba0a97SChris Wilson 3169bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 317021ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 317121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3172bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3173bbba0a97SChris Wilson 3174bbba0a97SChris Wilson if (IS_G4X(dev)) 3175bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3176a266c7d5SChris Wilson 3177515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 3178a266c7d5SChris Wilson 3179a266c7d5SChris Wilson /* 3180a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3181a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3182a266c7d5SChris Wilson */ 3183a266c7d5SChris Wilson if (IS_G4X(dev)) { 3184a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3185a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3186a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3187a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3188a266c7d5SChris Wilson } else { 3189a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3190a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3191a266c7d5SChris Wilson } 3192a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3193a266c7d5SChris Wilson 3194a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3195a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3196a266c7d5SChris Wilson POSTING_READ(IER); 3197a266c7d5SChris Wilson 319820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 319920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 320020afbda2SDaniel Vetter 320120afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 320220afbda2SDaniel Vetter 320320afbda2SDaniel Vetter return 0; 320420afbda2SDaniel Vetter } 320520afbda2SDaniel Vetter 3206bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 320720afbda2SDaniel Vetter { 320820afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3209e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3210cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 321120afbda2SDaniel Vetter u32 hotplug_en; 321220afbda2SDaniel Vetter 3213bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3214bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3215bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3216adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3217e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3218cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3219cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3220cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3221a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3222a266c7d5SChris Wilson to generate a spurious hotplug event about three 3223a266c7d5SChris Wilson seconds later. So just do it once. 3224a266c7d5SChris Wilson */ 3225a266c7d5SChris Wilson if (IS_G4X(dev)) 3226a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 322785fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3228a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3229a266c7d5SChris Wilson 3230a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3231a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3232a266c7d5SChris Wilson } 3233bac56d5bSEgbert Eich } 3234a266c7d5SChris Wilson 3235ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3236a266c7d5SChris Wilson { 3237a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3238a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3239a266c7d5SChris Wilson u32 iir, new_iir; 3240a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3241a266c7d5SChris Wilson unsigned long irqflags; 3242a266c7d5SChris Wilson int irq_received; 3243a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 324421ad8330SVille Syrjälä u32 flip_mask = 324521ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 324621ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3247a266c7d5SChris Wilson 3248a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3249a266c7d5SChris Wilson 3250a266c7d5SChris Wilson iir = I915_READ(IIR); 3251a266c7d5SChris Wilson 3252a266c7d5SChris Wilson for (;;) { 32532c8ba29fSChris Wilson bool blc_event = false; 32542c8ba29fSChris Wilson 325521ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3256a266c7d5SChris Wilson 3257a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3258a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3259a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3260a266c7d5SChris Wilson * interrupts (for non-MSI). 3261a266c7d5SChris Wilson */ 3262a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3263a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3264a266c7d5SChris Wilson i915_handle_error(dev, false); 3265a266c7d5SChris Wilson 3266a266c7d5SChris Wilson for_each_pipe(pipe) { 3267a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3268a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3269a266c7d5SChris Wilson 3270a266c7d5SChris Wilson /* 3271a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3272a266c7d5SChris Wilson */ 3273a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3274a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3275a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3276a266c7d5SChris Wilson pipe_name(pipe)); 3277a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3278a266c7d5SChris Wilson irq_received = 1; 3279a266c7d5SChris Wilson } 3280a266c7d5SChris Wilson } 3281a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3282a266c7d5SChris Wilson 3283a266c7d5SChris Wilson if (!irq_received) 3284a266c7d5SChris Wilson break; 3285a266c7d5SChris Wilson 3286a266c7d5SChris Wilson ret = IRQ_HANDLED; 3287a266c7d5SChris Wilson 3288a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3289adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3290a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3291b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3292b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 3293b543fb04SEgbert Eich HOTPLUG_INT_STATUS_I965); 3294a266c7d5SChris Wilson 3295a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3296a266c7d5SChris Wilson hotplug_status); 3297b543fb04SEgbert Eich if (hotplug_trigger) { 3298cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, 3299cd569aedSEgbert Eich IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965)) 3300cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 3301a266c7d5SChris Wilson queue_work(dev_priv->wq, 3302a266c7d5SChris Wilson &dev_priv->hotplug_work); 3303b543fb04SEgbert Eich } 3304a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3305a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3306a266c7d5SChris Wilson } 3307a266c7d5SChris Wilson 330821ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3309a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3310a266c7d5SChris Wilson 3311a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3312a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3313a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3314a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3315a266c7d5SChris Wilson 3316a266c7d5SChris Wilson for_each_pipe(pipe) { 33172c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 331890a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 331990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3320a266c7d5SChris Wilson 3321a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3322a266c7d5SChris Wilson blc_event = true; 3323a266c7d5SChris Wilson } 3324a266c7d5SChris Wilson 3325a266c7d5SChris Wilson 3326a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3327a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3328a266c7d5SChris Wilson 3329515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3330515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3331515ac2bbSDaniel Vetter 3332a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3333a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3334a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3335a266c7d5SChris Wilson * we would never get another interrupt. 3336a266c7d5SChris Wilson * 3337a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3338a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3339a266c7d5SChris Wilson * another one. 3340a266c7d5SChris Wilson * 3341a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3342a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3343a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3344a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3345a266c7d5SChris Wilson * stray interrupts. 3346a266c7d5SChris Wilson */ 3347a266c7d5SChris Wilson iir = new_iir; 3348a266c7d5SChris Wilson } 3349a266c7d5SChris Wilson 3350d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 33512c8ba29fSChris Wilson 3352a266c7d5SChris Wilson return ret; 3353a266c7d5SChris Wilson } 3354a266c7d5SChris Wilson 3355a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3356a266c7d5SChris Wilson { 3357a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3358a266c7d5SChris Wilson int pipe; 3359a266c7d5SChris Wilson 3360a266c7d5SChris Wilson if (!dev_priv) 3361a266c7d5SChris Wilson return; 3362a266c7d5SChris Wilson 3363ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3364ac4c16c5SEgbert Eich 3365a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3366a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3367a266c7d5SChris Wilson 3368a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3369a266c7d5SChris Wilson for_each_pipe(pipe) 3370a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3371a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3372a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3373a266c7d5SChris Wilson 3374a266c7d5SChris Wilson for_each_pipe(pipe) 3375a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3376a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3377a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3378a266c7d5SChris Wilson } 3379a266c7d5SChris Wilson 3380ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3381ac4c16c5SEgbert Eich { 3382ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3383ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3384ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3385ac4c16c5SEgbert Eich unsigned long irqflags; 3386ac4c16c5SEgbert Eich int i; 3387ac4c16c5SEgbert Eich 3388ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3389ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3390ac4c16c5SEgbert Eich struct drm_connector *connector; 3391ac4c16c5SEgbert Eich 3392ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3393ac4c16c5SEgbert Eich continue; 3394ac4c16c5SEgbert Eich 3395ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3396ac4c16c5SEgbert Eich 3397ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3398ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3399ac4c16c5SEgbert Eich 3400ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3401ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3402ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3403ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3404ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3405ac4c16c5SEgbert Eich if (!connector->polled) 3406ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3407ac4c16c5SEgbert Eich } 3408ac4c16c5SEgbert Eich } 3409ac4c16c5SEgbert Eich } 3410ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3411ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3412ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3413ac4c16c5SEgbert Eich } 3414ac4c16c5SEgbert Eich 3415f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3416f71d4af4SJesse Barnes { 34178b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 34188b2e326dSChris Wilson 34198b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 342099584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3421c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3422a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 34238b2e326dSChris Wilson 342499584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 342599584db3SDaniel Vetter i915_hangcheck_elapsed, 342661bac78eSDaniel Vetter (unsigned long) dev); 3427ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3428ac4c16c5SEgbert Eich (unsigned long) dev_priv); 342961bac78eSDaniel Vetter 343097a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 34319ee32feaSDaniel Vetter 3432f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3433f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 34347d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3435f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3436f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3437f71d4af4SJesse Barnes } 3438f71d4af4SJesse Barnes 3439c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3440f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3441c3613de9SKeith Packard else 3442c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3443f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3444f71d4af4SJesse Barnes 34457e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 34467e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 34477e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 34487e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 34497e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 34507e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 34517e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3452fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 34534a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 3454f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 3455f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 3456f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3457f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 3458f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3459f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 3460f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 346182a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3462f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3463f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3464f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3465f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3466f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3467f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3468f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 346982a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3470f71d4af4SJesse Barnes } else { 3471c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3472c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3473c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3474c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3475c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3476a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3477a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3478a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3479a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3480a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 348120afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3482c2798b19SChris Wilson } else { 3483a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3484a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3485a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3486a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3487bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3488c2798b19SChris Wilson } 3489f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3490f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3491f71d4af4SJesse Barnes } 3492f71d4af4SJesse Barnes } 349320afbda2SDaniel Vetter 349420afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 349520afbda2SDaniel Vetter { 349620afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3497821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3498821450c6SEgbert Eich struct drm_connector *connector; 3499821450c6SEgbert Eich int i; 350020afbda2SDaniel Vetter 3501821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3502821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3503821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3504821450c6SEgbert Eich } 3505821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3506821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3507821450c6SEgbert Eich connector->polled = intel_connector->polled; 3508821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3509821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3510821450c6SEgbert Eich } 351120afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 351220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 351320afbda2SDaniel Vetter } 3514