1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 73036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 83036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88995b6762SChris Wilson static void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 94036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 104036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 114ed4cb414SEric Anholt (void) I915_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 124ed4cb414SEric Anholt (void) I915_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1477c463586SKeith Packard (void) I915_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1597c463586SKeith Packard (void) I915_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 174d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 175a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1945eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2055eddb70bSChris Wilson u32 high1, high2, low; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2135eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2145eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2155eddb70bSChris Wilson 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2295eddb70bSChris Wilson return (high1 << 8) | low; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2554ef69c7aSChris Wilson struct intel_encoder *encoder; 2565ca58282SJesse Barnes 2574ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2584ef69c7aSChris Wilson if (encoder->hot_plug) 2594ef69c7aSChris Wilson encoder->hot_plug(encoder); 260c31c4ba3SKeith Packard 2615ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 262eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2635ca58282SJesse Barnes } 2645ca58282SJesse Barnes 265f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 266f97108d1SJesse Barnes { 267f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 268b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 269f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 270f97108d1SJesse Barnes 2717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 272b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 273b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 274f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 275f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 276f97108d1SJesse Barnes 277f97108d1SJesse Barnes /* Handle RCS change request from hw */ 278b5b72e89SMatthew Garrett if (busy_up > max_avg) { 279f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 280f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 281f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 282f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 283b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 284f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 285f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 286f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 287f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 288f97108d1SJesse Barnes } 289f97108d1SJesse Barnes 2907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 291f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 292f97108d1SJesse Barnes 293f97108d1SJesse Barnes return; 294f97108d1SJesse Barnes } 295f97108d1SJesse Barnes 296995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 297036a4a7dSZhenyu Wang { 298036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 299036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3003ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 301036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 302852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 303036a4a7dSZhenyu Wang 3042d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3052d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3062d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3072d109a84SZou, Nanhai (void)I915_READ(DEIER); 3082d109a84SZou, Nanhai 309036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 310036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 311c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 312036a4a7dSZhenyu Wang 313c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 314c7c85101SZou Nan hai goto done; 315036a4a7dSZhenyu Wang 316036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 317036a4a7dSZhenyu Wang 318036a4a7dSZhenyu Wang if (dev->primary->master) { 319036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 320036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 321036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 322036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 323036a4a7dSZhenyu Wang } 324036a4a7dSZhenyu Wang 325e552eb70SJesse Barnes if (gt_iir & GT_PIPE_NOTIFY) { 326852835f3SZou Nan hai u32 seqno = render_ring->get_gem_seqno(dev, render_ring); 327852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 3281c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 329852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 330c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 331b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 332b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 333036a4a7dSZhenyu Wang } 334d1b851fcSZou Nan hai if (gt_iir & GT_BSD_USER_INTERRUPT) 335d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 336d1b851fcSZou Nan hai 337036a4a7dSZhenyu Wang 33801c66889SZhao Yakui if (de_iir & DE_GSE) 3393b617967SChris Wilson intel_opregion_gse_intr(dev); 34001c66889SZhao Yakui 341f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 342013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 3432bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 344013d5aa2SJesse Barnes } 345013d5aa2SJesse Barnes 346f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 347f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 3482bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 349013d5aa2SJesse Barnes } 350c062df61SLi Peng 351f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 352f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 353f072d2e7SZhenyu Wang 354f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 355f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 356f072d2e7SZhenyu Wang 357c650156aSZhenyu Wang /* check event from PCH */ 358c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 359c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 360c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 361c650156aSZhenyu Wang } 362c650156aSZhenyu Wang 363f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 3647648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 365f97108d1SJesse Barnes i915_handle_rps_change(dev); 366f97108d1SJesse Barnes } 367f97108d1SJesse Barnes 368c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 369c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 370c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 371c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 372036a4a7dSZhenyu Wang 373c7c85101SZou Nan hai done: 3742d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3752d109a84SZou, Nanhai (void)I915_READ(DEIER); 3762d109a84SZou, Nanhai 377036a4a7dSZhenyu Wang return ret; 378036a4a7dSZhenyu Wang } 379036a4a7dSZhenyu Wang 3808a905236SJesse Barnes /** 3818a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3828a905236SJesse Barnes * @work: work struct 3838a905236SJesse Barnes * 3848a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3858a905236SJesse Barnes * was detected. 3868a905236SJesse Barnes */ 3878a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 3888a905236SJesse Barnes { 3898a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3908a905236SJesse Barnes error_work); 3918a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 392f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 393f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 394f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 3958a905236SJesse Barnes 39644d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 397f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 3988a905236SJesse Barnes 399ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 40044d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 401f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 402*f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 403ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 404f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 405f316a42cSBen Gamari } 406f316a42cSBen Gamari } 4078a905236SJesse Barnes } 4088a905236SJesse Barnes 4093bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 4109df30794SChris Wilson static struct drm_i915_error_object * 4119df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4129df30794SChris Wilson struct drm_gem_object *src) 4139df30794SChris Wilson { 414e56660ddSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4159df30794SChris Wilson struct drm_i915_error_object *dst; 4169df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4179df30794SChris Wilson int page, page_count; 418e56660ddSChris Wilson u32 reloc_offset; 4199df30794SChris Wilson 4209df30794SChris Wilson if (src == NULL) 4219df30794SChris Wilson return NULL; 4229df30794SChris Wilson 42323010e43SDaniel Vetter src_priv = to_intel_bo(src); 4249df30794SChris Wilson if (src_priv->pages == NULL) 4259df30794SChris Wilson return NULL; 4269df30794SChris Wilson 4279df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4289df30794SChris Wilson 4299df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4309df30794SChris Wilson if (dst == NULL) 4319df30794SChris Wilson return NULL; 4329df30794SChris Wilson 433e56660ddSChris Wilson reloc_offset = src_priv->gtt_offset; 4349df30794SChris Wilson for (page = 0; page < page_count; page++) { 435788885aeSAndrew Morton unsigned long flags; 436e56660ddSChris Wilson void __iomem *s; 437e56660ddSChris Wilson void *d; 438788885aeSAndrew Morton 439e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4409df30794SChris Wilson if (d == NULL) 4419df30794SChris Wilson goto unwind; 442e56660ddSChris Wilson 443788885aeSAndrew Morton local_irq_save(flags); 444e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 445e56660ddSChris Wilson reloc_offset, 446e56660ddSChris Wilson KM_IRQ0); 447e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 448e56660ddSChris Wilson io_mapping_unmap_atomic(s, KM_IRQ0); 449788885aeSAndrew Morton local_irq_restore(flags); 450e56660ddSChris Wilson 4519df30794SChris Wilson dst->pages[page] = d; 452e56660ddSChris Wilson 453e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 4549df30794SChris Wilson } 4559df30794SChris Wilson dst->page_count = page_count; 4569df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4579df30794SChris Wilson 4589df30794SChris Wilson return dst; 4599df30794SChris Wilson 4609df30794SChris Wilson unwind: 4619df30794SChris Wilson while (page--) 4629df30794SChris Wilson kfree(dst->pages[page]); 4639df30794SChris Wilson kfree(dst); 4649df30794SChris Wilson return NULL; 4659df30794SChris Wilson } 4669df30794SChris Wilson 4679df30794SChris Wilson static void 4689df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4699df30794SChris Wilson { 4709df30794SChris Wilson int page; 4719df30794SChris Wilson 4729df30794SChris Wilson if (obj == NULL) 4739df30794SChris Wilson return; 4749df30794SChris Wilson 4759df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4769df30794SChris Wilson kfree(obj->pages[page]); 4779df30794SChris Wilson 4789df30794SChris Wilson kfree(obj); 4799df30794SChris Wilson } 4809df30794SChris Wilson 4819df30794SChris Wilson static void 4829df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4839df30794SChris Wilson struct drm_i915_error_state *error) 4849df30794SChris Wilson { 4859df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4869df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 4879df30794SChris Wilson i915_error_object_free(error->ringbuffer); 4889df30794SChris Wilson kfree(error->active_bo); 4896ef3d427SChris Wilson kfree(error->overlay); 4909df30794SChris Wilson kfree(error); 4919df30794SChris Wilson } 4929df30794SChris Wilson 4939df30794SChris Wilson static u32 4949df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 4959df30794SChris Wilson { 4969df30794SChris Wilson u32 cmd; 4979df30794SChris Wilson 4989df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 4999df30794SChris Wilson cmd = MI_BATCH_BUFFER; 500a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 5019df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5029df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5039df30794SChris Wilson else 5049df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5059df30794SChris Wilson 5069df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5079df30794SChris Wilson } 5089df30794SChris Wilson 5099df30794SChris Wilson static u32 5109df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev) 5119df30794SChris Wilson { 5129df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5139df30794SChris Wilson u32 head, bbaddr; 5149df30794SChris Wilson u32 *ring; 5159df30794SChris Wilson 5169df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5179df30794SChris Wilson * to find the most recently dispatched batch buffer. 5189df30794SChris Wilson */ 5199df30794SChris Wilson bbaddr = 0; 5209df30794SChris Wilson head = I915_READ(PRB0_HEAD) & HEAD_ADDR; 521d3301d86SEric Anholt ring = (u32 *)(dev_priv->render_ring.virtual_start + head); 5229df30794SChris Wilson 523d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5249df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5259df30794SChris Wilson if (bbaddr) 5269df30794SChris Wilson break; 5279df30794SChris Wilson } 5289df30794SChris Wilson 5299df30794SChris Wilson if (bbaddr == 0) { 5308187a2b7SZou Nan hai ring = (u32 *)(dev_priv->render_ring.virtual_start 5318187a2b7SZou Nan hai + dev_priv->render_ring.size); 532d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5339df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5349df30794SChris Wilson if (bbaddr) 5359df30794SChris Wilson break; 5369df30794SChris Wilson } 5379df30794SChris Wilson } 5389df30794SChris Wilson 5399df30794SChris Wilson return bbaddr; 5409df30794SChris Wilson } 5419df30794SChris Wilson 5428a905236SJesse Barnes /** 5438a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5448a905236SJesse Barnes * @dev: drm device 5458a905236SJesse Barnes * 5468a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5478a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5488a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5498a905236SJesse Barnes * to pick up. 5508a905236SJesse Barnes */ 55163eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 55263eeaf38SJesse Barnes { 55363eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5549df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 55563eeaf38SJesse Barnes struct drm_i915_error_state *error; 5569df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 55763eeaf38SJesse Barnes unsigned long flags; 5589df30794SChris Wilson u32 bbaddr; 5599df30794SChris Wilson int count; 56063eeaf38SJesse Barnes 56163eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5629df30794SChris Wilson error = dev_priv->first_error; 5639df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5649df30794SChris Wilson if (error) 5659df30794SChris Wilson return; 56663eeaf38SJesse Barnes 56763eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 56863eeaf38SJesse Barnes if (!error) { 5699df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5709df30794SChris Wilson return; 57163eeaf38SJesse Barnes } 57263eeaf38SJesse Barnes 573852835f3SZou Nan hai error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring); 57463eeaf38SJesse Barnes error->eir = I915_READ(EIR); 57563eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 57663eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 57763eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 57863eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 579a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 58063eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 58163eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 58263eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 58363eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 5849df30794SChris Wilson error->bbaddr = 0; 58563eeaf38SJesse Barnes } else { 58663eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 58763eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 58863eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 58963eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 59063eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 59163eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 5929df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 5939df30794SChris Wilson } 5949df30794SChris Wilson 5959df30794SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev); 5969df30794SChris Wilson 5979df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 5989df30794SChris Wilson batchbuffer[0] = NULL; 5999df30794SChris Wilson batchbuffer[1] = NULL; 6009df30794SChris Wilson count = 0; 601852835f3SZou Nan hai list_for_each_entry(obj_priv, 602852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 603852835f3SZou Nan hai 604a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6059df30794SChris Wilson 6069df30794SChris Wilson if (batchbuffer[0] == NULL && 6079df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6089df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6099df30794SChris Wilson batchbuffer[0] = obj; 6109df30794SChris Wilson 6119df30794SChris Wilson if (batchbuffer[1] == NULL && 6129df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 613e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 6149df30794SChris Wilson batchbuffer[1] = obj; 6159df30794SChris Wilson 6169df30794SChris Wilson count++; 6179df30794SChris Wilson } 618e56660ddSChris Wilson /* Scan the other lists for completeness for those bizarre errors. */ 619e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 620e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) { 621e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 622e56660ddSChris Wilson 623e56660ddSChris Wilson if (batchbuffer[0] == NULL && 624e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 625e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 626e56660ddSChris Wilson batchbuffer[0] = obj; 627e56660ddSChris Wilson 628e56660ddSChris Wilson if (batchbuffer[1] == NULL && 629e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 630e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 631e56660ddSChris Wilson batchbuffer[1] = obj; 632e56660ddSChris Wilson 633e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 634e56660ddSChris Wilson break; 635e56660ddSChris Wilson } 636e56660ddSChris Wilson } 637e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 638e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) { 639e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 640e56660ddSChris Wilson 641e56660ddSChris Wilson if (batchbuffer[0] == NULL && 642e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 643e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 644e56660ddSChris Wilson batchbuffer[0] = obj; 645e56660ddSChris Wilson 646e56660ddSChris Wilson if (batchbuffer[1] == NULL && 647e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 648e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 649e56660ddSChris Wilson batchbuffer[1] = obj; 650e56660ddSChris Wilson 651e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 652e56660ddSChris Wilson break; 653e56660ddSChris Wilson } 654e56660ddSChris Wilson } 6559df30794SChris Wilson 6569df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 6579df30794SChris Wilson * method to avoid being overwritten by userpace. 6589df30794SChris Wilson */ 6599df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 660e56660ddSChris Wilson if (batchbuffer[1] != batchbuffer[0]) 6619df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 662e56660ddSChris Wilson else 663e56660ddSChris Wilson error->batchbuffer[1] = NULL; 6649df30794SChris Wilson 6659df30794SChris Wilson /* Record the ringbuffer */ 6668187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 6678187a2b7SZou Nan hai dev_priv->render_ring.gem_object); 6689df30794SChris Wilson 6699df30794SChris Wilson /* Record buffers on the active list. */ 6709df30794SChris Wilson error->active_bo = NULL; 6719df30794SChris Wilson error->active_bo_count = 0; 6729df30794SChris Wilson 6739df30794SChris Wilson if (count) 6749df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 6759df30794SChris Wilson GFP_ATOMIC); 6769df30794SChris Wilson 6779df30794SChris Wilson if (error->active_bo) { 6789df30794SChris Wilson int i = 0; 679852835f3SZou Nan hai list_for_each_entry(obj_priv, 680852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 681a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6829df30794SChris Wilson 6839df30794SChris Wilson error->active_bo[i].size = obj->size; 6849df30794SChris Wilson error->active_bo[i].name = obj->name; 6859df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 6869df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 6879df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 6889df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 6899df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 6909df30794SChris Wilson error->active_bo[i].pinned = 0; 6919df30794SChris Wilson if (obj_priv->pin_count > 0) 6929df30794SChris Wilson error->active_bo[i].pinned = 1; 6939df30794SChris Wilson if (obj_priv->user_pin_count > 0) 6949df30794SChris Wilson error->active_bo[i].pinned = -1; 6959df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 6969df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 6979df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 6989df30794SChris Wilson 6999df30794SChris Wilson if (++i == count) 7009df30794SChris Wilson break; 7019df30794SChris Wilson } 7029df30794SChris Wilson error->active_bo_count = i; 70363eeaf38SJesse Barnes } 70463eeaf38SJesse Barnes 7058a905236SJesse Barnes do_gettimeofday(&error->time); 7068a905236SJesse Barnes 7076ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 7086ef3d427SChris Wilson 7099df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 7109df30794SChris Wilson if (dev_priv->first_error == NULL) { 71163eeaf38SJesse Barnes dev_priv->first_error = error; 7129df30794SChris Wilson error = NULL; 7139df30794SChris Wilson } 71463eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7159df30794SChris Wilson 7169df30794SChris Wilson if (error) 7179df30794SChris Wilson i915_error_state_free(dev, error); 7189df30794SChris Wilson } 7199df30794SChris Wilson 7209df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7219df30794SChris Wilson { 7229df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7239df30794SChris Wilson struct drm_i915_error_state *error; 7249df30794SChris Wilson 7259df30794SChris Wilson spin_lock(&dev_priv->error_lock); 7269df30794SChris Wilson error = dev_priv->first_error; 7279df30794SChris Wilson dev_priv->first_error = NULL; 7289df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 7299df30794SChris Wilson 7309df30794SChris Wilson if (error) 7319df30794SChris Wilson i915_error_state_free(dev, error); 73263eeaf38SJesse Barnes } 7333bd3c932SChris Wilson #else 7343bd3c932SChris Wilson #define i915_capture_error_state(x) 7353bd3c932SChris Wilson #endif 73663eeaf38SJesse Barnes 73735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 738c0e09200SDave Airlie { 7398a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 74063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 74163eeaf38SJesse Barnes 74235aed2e6SChris Wilson if (!eir) 74335aed2e6SChris Wilson return; 74463eeaf38SJesse Barnes 74563eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 74663eeaf38SJesse Barnes eir); 7478a905236SJesse Barnes 7488a905236SJesse Barnes if (IS_G4X(dev)) { 7498a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7508a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7518a905236SJesse Barnes 7528a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7538a905236SJesse Barnes I915_READ(IPEIR_I965)); 7548a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7558a905236SJesse Barnes I915_READ(IPEHR_I965)); 7568a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7578a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7588a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7598a905236SJesse Barnes I915_READ(INSTPS)); 7608a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7618a905236SJesse Barnes I915_READ(INSTDONE1)); 7628a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7638a905236SJesse Barnes I915_READ(ACTHD_I965)); 7648a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 7658a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 7668a905236SJesse Barnes } 7678a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 7688a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 7698a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 7708a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 7718a905236SJesse Barnes pgtbl_err); 7728a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 7738a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 7748a905236SJesse Barnes } 7758a905236SJesse Barnes } 7768a905236SJesse Barnes 777a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 77863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 77963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 78063eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 78163eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 78263eeaf38SJesse Barnes pgtbl_err); 78363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 78463eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 78563eeaf38SJesse Barnes } 7868a905236SJesse Barnes } 7878a905236SJesse Barnes 78863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 78935aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 79035aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 79135aed2e6SChris Wilson 79263eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 79363eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 79463eeaf38SJesse Barnes pipea_stats); 79563eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 79663eeaf38SJesse Barnes pipeb_stats); 79763eeaf38SJesse Barnes /* pipestat has already been acked */ 79863eeaf38SJesse Barnes } 79963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 80063eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 80163eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 80263eeaf38SJesse Barnes I915_READ(INSTPM)); 803a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 80463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 80563eeaf38SJesse Barnes 80663eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 80763eeaf38SJesse Barnes I915_READ(IPEIR)); 80863eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 80963eeaf38SJesse Barnes I915_READ(IPEHR)); 81063eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 81163eeaf38SJesse Barnes I915_READ(INSTDONE)); 81263eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 81363eeaf38SJesse Barnes I915_READ(ACTHD)); 81463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 81563eeaf38SJesse Barnes (void)I915_READ(IPEIR); 81663eeaf38SJesse Barnes } else { 81763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 81863eeaf38SJesse Barnes 81963eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 82063eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 82163eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 82263eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 82363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 82463eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 82563eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 82663eeaf38SJesse Barnes I915_READ(INSTPS)); 82763eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 82863eeaf38SJesse Barnes I915_READ(INSTDONE1)); 82963eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 83063eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 83163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 83263eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 83363eeaf38SJesse Barnes } 83463eeaf38SJesse Barnes } 83563eeaf38SJesse Barnes 83663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 83763eeaf38SJesse Barnes (void)I915_READ(EIR); 83863eeaf38SJesse Barnes eir = I915_READ(EIR); 83963eeaf38SJesse Barnes if (eir) { 84063eeaf38SJesse Barnes /* 84163eeaf38SJesse Barnes * some errors might have become stuck, 84263eeaf38SJesse Barnes * mask them. 84363eeaf38SJesse Barnes */ 84463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 84563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 84663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 84763eeaf38SJesse Barnes } 84835aed2e6SChris Wilson } 84935aed2e6SChris Wilson 85035aed2e6SChris Wilson /** 85135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 85235aed2e6SChris Wilson * @dev: drm device 85335aed2e6SChris Wilson * 85435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 85535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 85635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 85735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 85835aed2e6SChris Wilson * of a ring dump etc.). 85935aed2e6SChris Wilson */ 86035aed2e6SChris Wilson static void i915_handle_error(struct drm_device *dev, bool wedged) 86135aed2e6SChris Wilson { 86235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 86335aed2e6SChris Wilson 86435aed2e6SChris Wilson i915_capture_error_state(dev); 86535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 8668a905236SJesse Barnes 867ba1234d1SBen Gamari if (wedged) { 868ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 869ba1234d1SBen Gamari 87011ed50ecSBen Gamari /* 87111ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 87211ed50ecSBen Gamari */ 873852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 87411ed50ecSBen Gamari } 87511ed50ecSBen Gamari 8769c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 8778a905236SJesse Barnes } 8788a905236SJesse Barnes 8794e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 8804e5359cdSSimon Farnsworth { 8814e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 8824e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 8834e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 8844e5359cdSSimon Farnsworth struct drm_i915_gem_object *obj_priv; 8854e5359cdSSimon Farnsworth struct intel_unpin_work *work; 8864e5359cdSSimon Farnsworth unsigned long flags; 8874e5359cdSSimon Farnsworth bool stall_detected; 8884e5359cdSSimon Farnsworth 8894e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 8904e5359cdSSimon Farnsworth if (intel_crtc == NULL) 8914e5359cdSSimon Farnsworth return; 8924e5359cdSSimon Farnsworth 8934e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 8944e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 8954e5359cdSSimon Farnsworth 8964e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 8974e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 8984e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 8994e5359cdSSimon Farnsworth return; 9004e5359cdSSimon Farnsworth } 9014e5359cdSSimon Farnsworth 9024e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 9034e5359cdSSimon Farnsworth obj_priv = to_intel_bo(work->pending_flip_obj); 904a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 9054e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 9064e5359cdSSimon Farnsworth stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset; 9074e5359cdSSimon Farnsworth } else { 9084e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 9094e5359cdSSimon Farnsworth stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset + 9104e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 9114e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 9124e5359cdSSimon Farnsworth } 9134e5359cdSSimon Farnsworth 9144e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9154e5359cdSSimon Farnsworth 9164e5359cdSSimon Farnsworth if (stall_detected) { 9174e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 9184e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 9194e5359cdSSimon Farnsworth } 9204e5359cdSSimon Farnsworth } 9214e5359cdSSimon Farnsworth 9228a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 9238a905236SJesse Barnes { 9248a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9258a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9268a905236SJesse Barnes struct drm_i915_master_private *master_priv; 9278a905236SJesse Barnes u32 iir, new_iir; 9288a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 9298a905236SJesse Barnes u32 vblank_status; 9308a905236SJesse Barnes int vblank = 0; 9318a905236SJesse Barnes unsigned long irqflags; 9328a905236SJesse Barnes int irq_received; 9338a905236SJesse Barnes int ret = IRQ_NONE; 934852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 9358a905236SJesse Barnes 9368a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 9378a905236SJesse Barnes 938bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 939f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 9408a905236SJesse Barnes 9418a905236SJesse Barnes iir = I915_READ(IIR); 9428a905236SJesse Barnes 943a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 944d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 945e25e6601SJesse Barnes else 946d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 9478a905236SJesse Barnes 9488a905236SJesse Barnes for (;;) { 9498a905236SJesse Barnes irq_received = iir != 0; 9508a905236SJesse Barnes 9518a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 9528a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 9538a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 9548a905236SJesse Barnes * interrupts (for non-MSI). 9558a905236SJesse Barnes */ 9568a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 9578a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 9588a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 9598a905236SJesse Barnes 9608a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 961ba1234d1SBen Gamari i915_handle_error(dev, false); 9628a905236SJesse Barnes 9638a905236SJesse Barnes /* 9648a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 9658a905236SJesse Barnes */ 9668a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 9678a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 96844d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 9698a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 9708a905236SJesse Barnes irq_received = 1; 9718a905236SJesse Barnes } 9728a905236SJesse Barnes 9738a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 9748a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 97544d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 9768a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 9778a905236SJesse Barnes irq_received = 1; 9788a905236SJesse Barnes } 9798a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 9808a905236SJesse Barnes 9818a905236SJesse Barnes if (!irq_received) 9828a905236SJesse Barnes break; 9838a905236SJesse Barnes 9848a905236SJesse Barnes ret = IRQ_HANDLED; 9858a905236SJesse Barnes 9868a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 9878a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 9888a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 9898a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 9908a905236SJesse Barnes 99144d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9928a905236SJesse Barnes hotplug_status); 9938a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 9949c9fe1f8SEric Anholt queue_work(dev_priv->wq, 9959c9fe1f8SEric Anholt &dev_priv->hotplug_work); 9968a905236SJesse Barnes 9978a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 9988a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 99963eeaf38SJesse Barnes } 100063eeaf38SJesse Barnes 1001673a394bSEric Anholt I915_WRITE(IIR, iir); 1002cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 10037c463586SKeith Packard 10047c1c2871SDave Airlie if (dev->primary->master) { 10057c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 10067c1c2871SDave Airlie if (master_priv->sarea_priv) 10077c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1008c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 10097c1c2871SDave Airlie } 10100a3e67a4SJesse Barnes 1011673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 1012852835f3SZou Nan hai u32 seqno = 1013852835f3SZou Nan hai render_ring->get_gem_seqno(dev, render_ring); 1014852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 10151c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 1016852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 1017f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1018b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1019b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1020673a394bSEric Anholt } 1021673a394bSEric Anholt 1022d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 1023d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 1024d1b851fcSZou Nan hai 10251afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 10266b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 10271afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10281afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 10291afe3e9dSJesse Barnes } 10306b95a207SKristian Høgsberg 10311afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 103270565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 10331afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10341afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 10351afe3e9dSJesse Barnes } 10366b95a207SKristian Høgsberg 103705eff845SKeith Packard if (pipea_stats & vblank_status) { 10387c463586SKeith Packard vblank++; 10397c463586SKeith Packard drm_handle_vblank(dev, 0); 10404e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10414e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 10426b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 10437c463586SKeith Packard } 10444e5359cdSSimon Farnsworth } 10457c463586SKeith Packard 104605eff845SKeith Packard if (pipeb_stats & vblank_status) { 10477c463586SKeith Packard vblank++; 10487c463586SKeith Packard drm_handle_vblank(dev, 1); 10494e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10504e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 10516b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 10527c463586SKeith Packard } 10534e5359cdSSimon Farnsworth } 10547c463586SKeith Packard 1055d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1056d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 10577c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 10583b617967SChris Wilson intel_opregion_asle_intr(dev); 10590a3e67a4SJesse Barnes 1060cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1061cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1062cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1063cdfbc41fSEric Anholt * we would never get another interrupt. 1064cdfbc41fSEric Anholt * 1065cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1066cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1067cdfbc41fSEric Anholt * another one. 1068cdfbc41fSEric Anholt * 1069cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1070cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1071cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1072cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1073cdfbc41fSEric Anholt * stray interrupts. 1074cdfbc41fSEric Anholt */ 1075cdfbc41fSEric Anholt iir = new_iir; 107605eff845SKeith Packard } 1077cdfbc41fSEric Anholt 107805eff845SKeith Packard return ret; 1079c0e09200SDave Airlie } 1080c0e09200SDave Airlie 1081c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1082c0e09200SDave Airlie { 1083c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 10847c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1085c0e09200SDave Airlie 1086c0e09200SDave Airlie i915_kernel_lost_context(dev); 1087c0e09200SDave Airlie 108844d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1089c0e09200SDave Airlie 1090c99b058fSKristian Høgsberg dev_priv->counter++; 1091c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1092c99b058fSKristian Høgsberg dev_priv->counter = 1; 10937c1c2871SDave Airlie if (master_priv->sarea_priv) 10947c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1095c0e09200SDave Airlie 10960baf823aSKeith Packard BEGIN_LP_RING(4); 1097585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 10980baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1099c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1100585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1101c0e09200SDave Airlie ADVANCE_LP_RING(); 1102c0e09200SDave Airlie 1103c0e09200SDave Airlie return dev_priv->counter; 1104c0e09200SDave Airlie } 1105c0e09200SDave Airlie 11069d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 11079d34e5dbSChris Wilson { 11089d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11098187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 11109d34e5dbSChris Wilson 11119d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 11128187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 11139d34e5dbSChris Wilson 11149d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 11159d34e5dbSChris Wilson } 11169d34e5dbSChris Wilson 1117c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1118c0e09200SDave Airlie { 1119c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11207c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1121c0e09200SDave Airlie int ret = 0; 11228187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1123c0e09200SDave Airlie 112444d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1125c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1126c0e09200SDave Airlie 1127ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 11287c1c2871SDave Airlie if (master_priv->sarea_priv) 11297c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1130c0e09200SDave Airlie return 0; 1131ed4cb414SEric Anholt } 1132c0e09200SDave Airlie 11337c1c2871SDave Airlie if (master_priv->sarea_priv) 11347c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1135c0e09200SDave Airlie 11368187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 1137852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1138c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 11398187a2b7SZou Nan hai render_ring->user_irq_put(dev, render_ring); 1140c0e09200SDave Airlie 1141c0e09200SDave Airlie if (ret == -EBUSY) { 1142c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1143c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1144c0e09200SDave Airlie } 1145c0e09200SDave Airlie 1146c0e09200SDave Airlie return ret; 1147c0e09200SDave Airlie } 1148c0e09200SDave Airlie 1149c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1150c0e09200SDave Airlie */ 1151c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1152c0e09200SDave Airlie struct drm_file *file_priv) 1153c0e09200SDave Airlie { 1154c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1155c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1156c0e09200SDave Airlie int result; 1157c0e09200SDave Airlie 1158d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1159c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1160c0e09200SDave Airlie return -EINVAL; 1161c0e09200SDave Airlie } 1162299eb93cSEric Anholt 1163299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1164299eb93cSEric Anholt 1165546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1166c0e09200SDave Airlie result = i915_emit_irq(dev); 1167546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1168c0e09200SDave Airlie 1169c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1170c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1171c0e09200SDave Airlie return -EFAULT; 1172c0e09200SDave Airlie } 1173c0e09200SDave Airlie 1174c0e09200SDave Airlie return 0; 1175c0e09200SDave Airlie } 1176c0e09200SDave Airlie 1177c0e09200SDave Airlie /* Doesn't need the hardware lock. 1178c0e09200SDave Airlie */ 1179c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1180c0e09200SDave Airlie struct drm_file *file_priv) 1181c0e09200SDave Airlie { 1182c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1183c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1184c0e09200SDave Airlie 1185c0e09200SDave Airlie if (!dev_priv) { 1186c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1187c0e09200SDave Airlie return -EINVAL; 1188c0e09200SDave Airlie } 1189c0e09200SDave Airlie 1190c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1191c0e09200SDave Airlie } 1192c0e09200SDave Airlie 119342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 119442f52ef8SKeith Packard * we use as a pipe index 119542f52ef8SKeith Packard */ 119642f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 11970a3e67a4SJesse Barnes { 11980a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1199e9d21d7fSKeith Packard unsigned long irqflags; 120071e0ffa5SJesse Barnes 12015eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 120271e0ffa5SJesse Barnes return -EINVAL; 12030a3e67a4SJesse Barnes 1204e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1205bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1206c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1207c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1208a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 12097c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12107c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 12110a3e67a4SJesse Barnes else 12127c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12137c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1214e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12150a3e67a4SJesse Barnes return 0; 12160a3e67a4SJesse Barnes } 12170a3e67a4SJesse Barnes 121842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 121942f52ef8SKeith Packard * we use as a pipe index 122042f52ef8SKeith Packard */ 122142f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 12220a3e67a4SJesse Barnes { 12230a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1224e9d21d7fSKeith Packard unsigned long irqflags; 12250a3e67a4SJesse Barnes 1226e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1227bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1228c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1229c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1230c062df61SLi Peng else 12317c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 12327c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 12337c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1234e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12350a3e67a4SJesse Barnes } 12360a3e67a4SJesse Barnes 123779e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 123879e53945SJesse Barnes { 123979e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1240e170b030SZhenyu Wang 1241bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 12423b617967SChris Wilson intel_opregion_enable_asle(dev); 124379e53945SJesse Barnes dev_priv->irq_enabled = 1; 124479e53945SJesse Barnes } 124579e53945SJesse Barnes 124679e53945SJesse Barnes 1247c0e09200SDave Airlie /* Set the vblank monitor pipe 1248c0e09200SDave Airlie */ 1249c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1250c0e09200SDave Airlie struct drm_file *file_priv) 1251c0e09200SDave Airlie { 1252c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1253c0e09200SDave Airlie 1254c0e09200SDave Airlie if (!dev_priv) { 1255c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1256c0e09200SDave Airlie return -EINVAL; 1257c0e09200SDave Airlie } 1258c0e09200SDave Airlie 1259c0e09200SDave Airlie return 0; 1260c0e09200SDave Airlie } 1261c0e09200SDave Airlie 1262c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1263c0e09200SDave Airlie struct drm_file *file_priv) 1264c0e09200SDave Airlie { 1265c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1266c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1267c0e09200SDave Airlie 1268c0e09200SDave Airlie if (!dev_priv) { 1269c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1270c0e09200SDave Airlie return -EINVAL; 1271c0e09200SDave Airlie } 1272c0e09200SDave Airlie 12730a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1274c0e09200SDave Airlie 1275c0e09200SDave Airlie return 0; 1276c0e09200SDave Airlie } 1277c0e09200SDave Airlie 1278c0e09200SDave Airlie /** 1279c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1280c0e09200SDave Airlie */ 1281c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1282c0e09200SDave Airlie struct drm_file *file_priv) 1283c0e09200SDave Airlie { 1284bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1285bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1286bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1287bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1288bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1289bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1290bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1291bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1292bd95e0a4SEric Anholt * 1293bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1294bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1295bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1296bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 12970a3e67a4SJesse Barnes */ 1298c0e09200SDave Airlie return -EINVAL; 1299c0e09200SDave Airlie } 1300c0e09200SDave Airlie 1301995b6762SChris Wilson static struct drm_i915_gem_request * 1302852835f3SZou Nan hai i915_get_tail_request(struct drm_device *dev) 1303852835f3SZou Nan hai { 1304f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1305852835f3SZou Nan hai return list_entry(dev_priv->render_ring.request_list.prev, 1306852835f3SZou Nan hai struct drm_i915_gem_request, list); 1307f65d9421SBen Gamari } 1308f65d9421SBen Gamari 1309f65d9421SBen Gamari /** 1310f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1311f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1312f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1313f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1314f65d9421SBen Gamari */ 1315f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1316f65d9421SBen Gamari { 1317f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1318f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1319cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1320f65d9421SBen Gamari 1321a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1322f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1323cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1324cbb465e7SChris Wilson instdone1 = 0; 1325cbb465e7SChris Wilson } else { 1326f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1327cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1328cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1329cbb465e7SChris Wilson } 1330f65d9421SBen Gamari 1331f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 1332852835f3SZou Nan hai if (list_empty(&dev_priv->render_ring.request_list) || 1333852835f3SZou Nan hai i915_seqno_passed(i915_get_gem_seqno(dev, 1334852835f3SZou Nan hai &dev_priv->render_ring), 1335852835f3SZou Nan hai i915_get_tail_request(dev)->seqno)) { 13367839d956SChris Wilson bool missed_wakeup = false; 13377839d956SChris Wilson 1338f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1339e78d73b1SChris Wilson 1340e78d73b1SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 13417839d956SChris Wilson if (dev_priv->render_ring.waiting_gem_seqno && 13427839d956SChris Wilson waitqueue_active(&dev_priv->render_ring.irq_queue)) { 1343e78d73b1SChris Wilson DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 13447839d956SChris Wilson missed_wakeup = true; 1345e78d73b1SChris Wilson } 13467839d956SChris Wilson 13477839d956SChris Wilson if (dev_priv->bsd_ring.waiting_gem_seqno && 13487839d956SChris Wilson waitqueue_active(&dev_priv->bsd_ring.irq_queue)) { 13497839d956SChris Wilson DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 13507839d956SChris Wilson missed_wakeup = true; 13517839d956SChris Wilson } 13527839d956SChris Wilson 13537839d956SChris Wilson if (missed_wakeup) 13547839d956SChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n"); 1355f65d9421SBen Gamari return; 1356f65d9421SBen Gamari } 1357f65d9421SBen Gamari 1358cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1359cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1360cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1361cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1362f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 13638c80b59bSChris Wilson 13648c80b59bSChris Wilson if (!IS_GEN2(dev)) { 13658c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 13668c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 13678c80b59bSChris Wilson * and break the hang. This should work on 13688c80b59bSChris Wilson * all but the second generation chipsets. 13698c80b59bSChris Wilson */ 13708c80b59bSChris Wilson u32 tmp = I915_READ(PRB0_CTL); 13718c80b59bSChris Wilson if (tmp & RING_WAIT) { 13728c80b59bSChris Wilson I915_WRITE(PRB0_CTL, tmp); 13738c80b59bSChris Wilson POSTING_READ(PRB0_CTL); 13748c80b59bSChris Wilson goto out; 13758c80b59bSChris Wilson } 13768c80b59bSChris Wilson } 13778c80b59bSChris Wilson 1378ba1234d1SBen Gamari i915_handle_error(dev, true); 1379f65d9421SBen Gamari return; 1380f65d9421SBen Gamari } 1381cbb465e7SChris Wilson } else { 1382cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1383cbb465e7SChris Wilson 1384cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1385cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1386cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1387cbb465e7SChris Wilson } 1388f65d9421SBen Gamari 13898c80b59bSChris Wilson out: 1390f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1391b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1392b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1393f65d9421SBen Gamari } 1394f65d9421SBen Gamari 1395c0e09200SDave Airlie /* drm_dma.h hooks 1396c0e09200SDave Airlie */ 1397f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1398036a4a7dSZhenyu Wang { 1399036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1400036a4a7dSZhenyu Wang 1401036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1402036a4a7dSZhenyu Wang 1403036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1404036a4a7dSZhenyu Wang 1405036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1406036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1407036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1408036a4a7dSZhenyu Wang 1409036a4a7dSZhenyu Wang /* and GT */ 1410036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1411036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1412036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1413c650156aSZhenyu Wang 1414c650156aSZhenyu Wang /* south display irq */ 1415c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1416c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1417c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1418036a4a7dSZhenyu Wang } 1419036a4a7dSZhenyu Wang 1420f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1421036a4a7dSZhenyu Wang { 1422036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1423036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1424013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1425013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1426d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 1427c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1428c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1429036a4a7dSZhenyu Wang 1430036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1431643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1432036a4a7dSZhenyu Wang 1433036a4a7dSZhenyu Wang /* should always can generate irq */ 1434036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1435036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1436036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1437036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1438036a4a7dSZhenyu Wang 14393fdef020SZhenyu Wang /* Gen6 only needs render pipe_control now */ 14403fdef020SZhenyu Wang if (IS_GEN6(dev)) 14413fdef020SZhenyu Wang render_mask = GT_PIPE_NOTIFY; 14423fdef020SZhenyu Wang 1443852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1444036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1445036a4a7dSZhenyu Wang 1446036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1447036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 14483fdef020SZhenyu Wang if (IS_GEN6(dev)) 14493fdef020SZhenyu Wang I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT); 1450036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1451036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1452036a4a7dSZhenyu Wang 1453c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1454c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1455c650156aSZhenyu Wang 1456c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1457c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1458c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1459c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1460c650156aSZhenyu Wang 1461f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1462f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1463f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1464f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1465f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1466f97108d1SJesse Barnes } 1467f97108d1SJesse Barnes 1468036a4a7dSZhenyu Wang return 0; 1469036a4a7dSZhenyu Wang } 1470036a4a7dSZhenyu Wang 1471c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1472c0e09200SDave Airlie { 1473c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1474c0e09200SDave Airlie 147579e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 147679e53945SJesse Barnes 1477036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 14788a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1479036a4a7dSZhenyu Wang 1480bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1481f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1482036a4a7dSZhenyu Wang return; 1483036a4a7dSZhenyu Wang } 1484036a4a7dSZhenyu Wang 14855ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 14865ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 14875ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 14885ca58282SJesse Barnes } 14895ca58282SJesse Barnes 14900a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 14917c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 14927c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 14930a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1494ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 14957c463586SKeith Packard (void) I915_READ(IER); 1496c0e09200SDave Airlie } 1497c0e09200SDave Airlie 1498b01f2c3aSJesse Barnes /* 1499b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1500b01f2c3aSJesse Barnes * enabled correctly. 1501b01f2c3aSJesse Barnes */ 15020a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1503c0e09200SDave Airlie { 1504c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15055ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 150663eeaf38SJesse Barnes u32 error_mask; 15070a3e67a4SJesse Barnes 1508852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1509036a4a7dSZhenyu Wang 1510d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1511d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1512d1b851fcSZou Nan hai 15130a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1514ed4cb414SEric Anholt 1515bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1516f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1517036a4a7dSZhenyu Wang 15187c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 15197c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 15208ee1c3dbSMatthew Garrett 15217c463586SKeith Packard dev_priv->pipestat[0] = 0; 15227c463586SKeith Packard dev_priv->pipestat[1] = 0; 15237c463586SKeith Packard 15245ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1525c496fa1fSAdam Jackson /* Enable in IER... */ 1526c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1527c496fa1fSAdam Jackson /* and unmask in IMR */ 1528c496fa1fSAdam Jackson dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT; 1529c496fa1fSAdam Jackson } 1530c496fa1fSAdam Jackson 1531c496fa1fSAdam Jackson /* 1532c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1533c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1534c496fa1fSAdam Jackson */ 1535c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1536c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1537c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1538c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1539c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1540c496fa1fSAdam Jackson } else { 1541c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1542c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1543c496fa1fSAdam Jackson } 1544c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1545c496fa1fSAdam Jackson 1546c496fa1fSAdam Jackson I915_WRITE(IMR, dev_priv->irq_mask_reg); 1547c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 1548c496fa1fSAdam Jackson (void) I915_READ(IER); 1549c496fa1fSAdam Jackson 1550c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 15515ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 15525ca58282SJesse Barnes 1553b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1554b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1555b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1556b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1557b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1558b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1559b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1560b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1561b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1562b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1563b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 15642d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1565b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 15662d1c9752SAndy Lutomirski 15672d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 15682d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 15692d1c9752SAndy Lutomirski seconds later. So just do it once. 15702d1c9752SAndy Lutomirski */ 15712d1c9752SAndy Lutomirski if (IS_G4X(dev)) 15722d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 15732d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 15742d1c9752SAndy Lutomirski } 15752d1c9752SAndy Lutomirski 1576b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1577b01f2c3aSJesse Barnes 15785ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 15795ca58282SJesse Barnes } 15805ca58282SJesse Barnes 15813b617967SChris Wilson intel_opregion_enable_asle(dev); 15820a3e67a4SJesse Barnes 15830a3e67a4SJesse Barnes return 0; 1584c0e09200SDave Airlie } 1585c0e09200SDave Airlie 1586f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1587036a4a7dSZhenyu Wang { 1588036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1589036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1590036a4a7dSZhenyu Wang 1591036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1592036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1593036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1594036a4a7dSZhenyu Wang 1595036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1596036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1597036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1598036a4a7dSZhenyu Wang } 1599036a4a7dSZhenyu Wang 1600c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1601c0e09200SDave Airlie { 1602c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1603c0e09200SDave Airlie 1604c0e09200SDave Airlie if (!dev_priv) 1605c0e09200SDave Airlie return; 1606c0e09200SDave Airlie 16070a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 16080a3e67a4SJesse Barnes 1609bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1610f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1611036a4a7dSZhenyu Wang return; 1612036a4a7dSZhenyu Wang } 1613036a4a7dSZhenyu Wang 16145ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16155ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16165ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16175ca58282SJesse Barnes } 16185ca58282SJesse Barnes 16190a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 16207c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16217c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16220a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1623ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1624c0e09200SDave Airlie 16257c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 16267c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 16277c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1628c0e09200SDave Airlie } 1629