1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 1869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 187c67a470bSPaulo Zanoni return; 188c67a470bSPaulo Zanoni 18943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19643eaea13SPaulo Zanoni { 19743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 19843eaea13SPaulo Zanoni } 19943eaea13SPaulo Zanoni 200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20143eaea13SPaulo Zanoni { 20243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20343eaea13SPaulo Zanoni } 20443eaea13SPaulo Zanoni 205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 206b900b949SImre Deak { 207b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 208b900b949SImre Deak } 209b900b949SImre Deak 210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 211a72fbc3aSImre Deak { 212a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 213a72fbc3aSImre Deak } 214a72fbc3aSImre Deak 215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 216b900b949SImre Deak { 217b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 218b900b949SImre Deak } 219b900b949SImre Deak 220edbfdb45SPaulo Zanoni /** 221edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 222edbfdb45SPaulo Zanoni * @dev_priv: driver private 223edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 224edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 225edbfdb45SPaulo Zanoni */ 226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 227edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 228edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 229edbfdb45SPaulo Zanoni { 230605cd25bSPaulo Zanoni uint32_t new_val; 231edbfdb45SPaulo Zanoni 232edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 233edbfdb45SPaulo Zanoni 234605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 235f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 236f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 237f52ecbcfSPaulo Zanoni 238605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 239605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 240a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 241a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 242edbfdb45SPaulo Zanoni } 243f52ecbcfSPaulo Zanoni } 244edbfdb45SPaulo Zanoni 245480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 246edbfdb45SPaulo Zanoni { 2479939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2489939fba2SImre Deak return; 2499939fba2SImre Deak 250edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 251edbfdb45SPaulo Zanoni } 252edbfdb45SPaulo Zanoni 2539939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2549939fba2SImre Deak uint32_t mask) 2559939fba2SImre Deak { 2569939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2579939fba2SImre Deak } 2589939fba2SImre Deak 259480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 260edbfdb45SPaulo Zanoni { 2619939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2629939fba2SImre Deak return; 2639939fba2SImre Deak 2649939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 265edbfdb45SPaulo Zanoni } 266edbfdb45SPaulo Zanoni 2673cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2683cc134e3SImre Deak { 2693cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2703cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2713cc134e3SImre Deak 2723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2733cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2743cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2753cc134e3SImre Deak POSTING_READ(reg); 2763cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2773cc134e3SImre Deak } 2783cc134e3SImre Deak 279b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 280b900b949SImre Deak { 281b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 282b900b949SImre Deak 283b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 28478e68d36SImre Deak 285b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2863cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 287d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 28878e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 28978e68d36SImre Deak dev_priv->pm_rps_events); 290b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 29178e68d36SImre Deak 292b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 293b900b949SImre Deak } 294b900b949SImre Deak 29559d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 29659d02a1fSImre Deak { 29759d02a1fSImre Deak /* 298*f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 29959d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 300*f24eeb19SImre Deak * 301*f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 30259d02a1fSImre Deak */ 30359d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 30459d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 30559d02a1fSImre Deak 30659d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 30759d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 30859d02a1fSImre Deak 30959d02a1fSImre Deak return mask; 31059d02a1fSImre Deak } 31159d02a1fSImre Deak 312b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 313b900b949SImre Deak { 314b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 315b900b949SImre Deak 316d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 317d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 318d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 319d4d70aa5SImre Deak 320d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 321d4d70aa5SImre Deak 3229939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3239939fba2SImre Deak 32459d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3259939fba2SImre Deak 3269939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 327b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 328b900b949SImre Deak ~dev_priv->pm_rps_events); 329b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3309939fba2SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3319939fba2SImre Deak 3329939fba2SImre Deak dev_priv->rps.pm_iir = 0; 3339939fba2SImre Deak 3349939fba2SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 335b900b949SImre Deak } 336b900b949SImre Deak 3370961021aSBen Widawsky /** 338fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 339fee884edSDaniel Vetter * @dev_priv: driver private 340fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 341fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 342fee884edSDaniel Vetter */ 34347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 344fee884edSDaniel Vetter uint32_t interrupt_mask, 345fee884edSDaniel Vetter uint32_t enabled_irq_mask) 346fee884edSDaniel Vetter { 347fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 348fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 349fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 350fee884edSDaniel Vetter 351fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 352fee884edSDaniel Vetter 3539df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 354c67a470bSPaulo Zanoni return; 355c67a470bSPaulo Zanoni 356fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 357fee884edSDaniel Vetter POSTING_READ(SDEIMR); 358fee884edSDaniel Vetter } 3598664281bSPaulo Zanoni 360b5ea642aSDaniel Vetter static void 361755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 362755e9019SImre Deak u32 enable_mask, u32 status_mask) 3637c463586SKeith Packard { 3649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 365755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3667c463586SKeith Packard 367b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 368d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 369b79480baSDaniel Vetter 37004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 37104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 37204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 37304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 374755e9019SImre Deak return; 375755e9019SImre Deak 376755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 37746c06a30SVille Syrjälä return; 37846c06a30SVille Syrjälä 37991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 38091d181ddSImre Deak 3817c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 382755e9019SImre Deak pipestat |= enable_mask | status_mask; 38346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3843143a2bfSChris Wilson POSTING_READ(reg); 3857c463586SKeith Packard } 3867c463586SKeith Packard 387b5ea642aSDaniel Vetter static void 388755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 389755e9019SImre Deak u32 enable_mask, u32 status_mask) 3907c463586SKeith Packard { 3919db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 392755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3937c463586SKeith Packard 394b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 395d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 396b79480baSDaniel Vetter 39704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 39804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 39904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 40004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 40146c06a30SVille Syrjälä return; 40246c06a30SVille Syrjälä 403755e9019SImre Deak if ((pipestat & enable_mask) == 0) 404755e9019SImre Deak return; 405755e9019SImre Deak 40691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 40791d181ddSImre Deak 408755e9019SImre Deak pipestat &= ~enable_mask; 40946c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4103143a2bfSChris Wilson POSTING_READ(reg); 4117c463586SKeith Packard } 4127c463586SKeith Packard 41310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 41410c59c51SImre Deak { 41510c59c51SImre Deak u32 enable_mask = status_mask << 16; 41610c59c51SImre Deak 41710c59c51SImre Deak /* 418724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 419724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 42010c59c51SImre Deak */ 42110c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 42210c59c51SImre Deak return 0; 423724a6905SVille Syrjälä /* 424724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 425724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 426724a6905SVille Syrjälä */ 427724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 428724a6905SVille Syrjälä return 0; 42910c59c51SImre Deak 43010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 43110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 43210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 43310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 43410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 43510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 43610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 43710c59c51SImre Deak 43810c59c51SImre Deak return enable_mask; 43910c59c51SImre Deak } 44010c59c51SImre Deak 441755e9019SImre Deak void 442755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 443755e9019SImre Deak u32 status_mask) 444755e9019SImre Deak { 445755e9019SImre Deak u32 enable_mask; 446755e9019SImre Deak 44710c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 44810c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 44910c59c51SImre Deak status_mask); 45010c59c51SImre Deak else 451755e9019SImre Deak enable_mask = status_mask << 16; 452755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 453755e9019SImre Deak } 454755e9019SImre Deak 455755e9019SImre Deak void 456755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 457755e9019SImre Deak u32 status_mask) 458755e9019SImre Deak { 459755e9019SImre Deak u32 enable_mask; 460755e9019SImre Deak 46110c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 46210c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46310c59c51SImre Deak status_mask); 46410c59c51SImre Deak else 465755e9019SImre Deak enable_mask = status_mask << 16; 466755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 467755e9019SImre Deak } 468755e9019SImre Deak 469c0e09200SDave Airlie /** 470f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 47101c66889SZhao Yakui */ 472f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 47301c66889SZhao Yakui { 4742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4751ec14ad3SChris Wilson 476f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 477f49e38ddSJani Nikula return; 478f49e38ddSJani Nikula 47913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 48001c66889SZhao Yakui 481755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 482a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4833b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 484755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4851ec14ad3SChris Wilson 48613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 48701c66889SZhao Yakui } 48801c66889SZhao Yakui 48901c66889SZhao Yakui /** 4900a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4910a3e67a4SJesse Barnes * @dev: DRM device 4920a3e67a4SJesse Barnes * @pipe: pipe to check 4930a3e67a4SJesse Barnes * 4940a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4950a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4960a3e67a4SJesse Barnes * before reading such registers if unsure. 4970a3e67a4SJesse Barnes */ 4980a3e67a4SJesse Barnes static int 4990a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5000a3e67a4SJesse Barnes { 5012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 502702e7a56SPaulo Zanoni 503a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 504a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 505a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 506a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 50771f8ba6bSPaulo Zanoni 508a01025afSDaniel Vetter return intel_crtc->active; 509a01025afSDaniel Vetter } else { 510a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 511a01025afSDaniel Vetter } 5120a3e67a4SJesse Barnes } 5130a3e67a4SJesse Barnes 514f75f3746SVille Syrjälä /* 515f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 516f75f3746SVille Syrjälä * around the vertical blanking period. 517f75f3746SVille Syrjälä * 518f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 519f75f3746SVille Syrjälä * vblank_start >= 3 520f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 521f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 522f75f3746SVille Syrjälä * vtotal = vblank_start + 3 523f75f3746SVille Syrjälä * 524f75f3746SVille Syrjälä * start of vblank: 525f75f3746SVille Syrjälä * latch double buffered registers 526f75f3746SVille Syrjälä * increment frame counter (ctg+) 527f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 528f75f3746SVille Syrjälä * | 529f75f3746SVille Syrjälä * | frame start: 530f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 531f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 532f75f3746SVille Syrjälä * | | 533f75f3746SVille Syrjälä * | | start of vsync: 534f75f3746SVille Syrjälä * | | generate vsync interrupt 535f75f3746SVille Syrjälä * | | | 536f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 537f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 538f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 539f75f3746SVille Syrjälä * | | <----vs-----> | 540f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 541f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 542f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 543f75f3746SVille Syrjälä * | | | 544f75f3746SVille Syrjälä * last visible pixel first visible pixel 545f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 546f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 547f75f3746SVille Syrjälä * 548f75f3746SVille Syrjälä * x = horizontal active 549f75f3746SVille Syrjälä * _ = horizontal blanking 550f75f3746SVille Syrjälä * hs = horizontal sync 551f75f3746SVille Syrjälä * va = vertical active 552f75f3746SVille Syrjälä * vb = vertical blanking 553f75f3746SVille Syrjälä * vs = vertical sync 554f75f3746SVille Syrjälä * vbs = vblank_start (number) 555f75f3746SVille Syrjälä * 556f75f3746SVille Syrjälä * Summary: 557f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 558f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 559f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 560f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 561f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 562f75f3746SVille Syrjälä */ 563f75f3746SVille Syrjälä 5644cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5654cdb83ecSVille Syrjälä { 5664cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5674cdb83ecSVille Syrjälä return 0; 5684cdb83ecSVille Syrjälä } 5694cdb83ecSVille Syrjälä 57042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 57142f52ef8SKeith Packard * we use as a pipe index 57242f52ef8SKeith Packard */ 573f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5740a3e67a4SJesse Barnes { 5752d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5760a3e67a4SJesse Barnes unsigned long high_frame; 5770a3e67a4SJesse Barnes unsigned long low_frame; 5780b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 5790a3e67a4SJesse Barnes 5800a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 58144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5829db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5830a3e67a4SJesse Barnes return 0; 5840a3e67a4SJesse Barnes } 5850a3e67a4SJesse Barnes 586391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 587391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 588391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 589391f75e2SVille Syrjälä const struct drm_display_mode *mode = 590391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 591391f75e2SVille Syrjälä 5920b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5930b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5940b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5950b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5960b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 597391f75e2SVille Syrjälä } else { 598a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 599391f75e2SVille Syrjälä 600391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 6010b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 602391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 6030b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 6040b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 6050b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 606391f75e2SVille Syrjälä } 607391f75e2SVille Syrjälä 6080b2a8e09SVille Syrjälä /* Convert to pixel count */ 6090b2a8e09SVille Syrjälä vbl_start *= htotal; 6100b2a8e09SVille Syrjälä 6110b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6120b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6130b2a8e09SVille Syrjälä 6149db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6159db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6165eddb70bSChris Wilson 6170a3e67a4SJesse Barnes /* 6180a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6190a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6200a3e67a4SJesse Barnes * register. 6210a3e67a4SJesse Barnes */ 6220a3e67a4SJesse Barnes do { 6235eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 624391f75e2SVille Syrjälä low = I915_READ(low_frame); 6255eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6260a3e67a4SJesse Barnes } while (high1 != high2); 6270a3e67a4SJesse Barnes 6285eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 629391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6305eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 631391f75e2SVille Syrjälä 632391f75e2SVille Syrjälä /* 633391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 634391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 635391f75e2SVille Syrjälä * counter against vblank start. 636391f75e2SVille Syrjälä */ 637edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6380a3e67a4SJesse Barnes } 6390a3e67a4SJesse Barnes 640f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6419880b7a5SJesse Barnes { 6422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6439db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6449880b7a5SJesse Barnes 6459880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 64644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6479db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6489880b7a5SJesse Barnes return 0; 6499880b7a5SJesse Barnes } 6509880b7a5SJesse Barnes 6519880b7a5SJesse Barnes return I915_READ(reg); 6529880b7a5SJesse Barnes } 6539880b7a5SJesse Barnes 654ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 655ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 656ad3543edSMario Kleiner 657a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 658a225f079SVille Syrjälä { 659a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 660a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 661a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 662a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 66380715b2fSVille Syrjälä int position, vtotal; 664a225f079SVille Syrjälä 66580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 666a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 667a225f079SVille Syrjälä vtotal /= 2; 668a225f079SVille Syrjälä 669a225f079SVille Syrjälä if (IS_GEN2(dev)) 670a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 671a225f079SVille Syrjälä else 672a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 673a225f079SVille Syrjälä 674a225f079SVille Syrjälä /* 67580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 67680715b2fSVille Syrjälä * scanline_offset adjustment. 677a225f079SVille Syrjälä */ 67880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 679a225f079SVille Syrjälä } 680a225f079SVille Syrjälä 681f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 682abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 683abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6840af7e4dfSMario Kleiner { 685c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 686c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 687c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 688c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6893aa18df8SVille Syrjälä int position; 69078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6910af7e4dfSMario Kleiner bool in_vbl = true; 6920af7e4dfSMario Kleiner int ret = 0; 693ad3543edSMario Kleiner unsigned long irqflags; 6940af7e4dfSMario Kleiner 695c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6960af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6979db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6980af7e4dfSMario Kleiner return 0; 6990af7e4dfSMario Kleiner } 7000af7e4dfSMario Kleiner 701c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 70278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 703c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 704c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 705c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7060af7e4dfSMario Kleiner 707d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 708d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 709d31faf65SVille Syrjälä vbl_end /= 2; 710d31faf65SVille Syrjälä vtotal /= 2; 711d31faf65SVille Syrjälä } 712d31faf65SVille Syrjälä 713c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 714c2baf4b7SVille Syrjälä 715ad3543edSMario Kleiner /* 716ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 717ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 718ad3543edSMario Kleiner * following code must not block on uncore.lock. 719ad3543edSMario Kleiner */ 720ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 721ad3543edSMario Kleiner 722ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 723ad3543edSMario Kleiner 724ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 725ad3543edSMario Kleiner if (stime) 726ad3543edSMario Kleiner *stime = ktime_get(); 727ad3543edSMario Kleiner 7287c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7290af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7300af7e4dfSMario Kleiner * scanout position from Display scan line register. 7310af7e4dfSMario Kleiner */ 732a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 7330af7e4dfSMario Kleiner } else { 7340af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7350af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7360af7e4dfSMario Kleiner * scanout position. 7370af7e4dfSMario Kleiner */ 738ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7390af7e4dfSMario Kleiner 7403aa18df8SVille Syrjälä /* convert to pixel counts */ 7413aa18df8SVille Syrjälä vbl_start *= htotal; 7423aa18df8SVille Syrjälä vbl_end *= htotal; 7433aa18df8SVille Syrjälä vtotal *= htotal; 74478e8fc6bSVille Syrjälä 74578e8fc6bSVille Syrjälä /* 7467e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7477e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7487e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7497e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7507e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7517e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7527e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7537e78f1cbSVille Syrjälä */ 7547e78f1cbSVille Syrjälä if (position >= vtotal) 7557e78f1cbSVille Syrjälä position = vtotal - 1; 7567e78f1cbSVille Syrjälä 7577e78f1cbSVille Syrjälä /* 75878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 75978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 76078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 76178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 76278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 76378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 76478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 76578e8fc6bSVille Syrjälä */ 76678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7673aa18df8SVille Syrjälä } 7683aa18df8SVille Syrjälä 769ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 770ad3543edSMario Kleiner if (etime) 771ad3543edSMario Kleiner *etime = ktime_get(); 772ad3543edSMario Kleiner 773ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 774ad3543edSMario Kleiner 775ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 776ad3543edSMario Kleiner 7773aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7783aa18df8SVille Syrjälä 7793aa18df8SVille Syrjälä /* 7803aa18df8SVille Syrjälä * While in vblank, position will be negative 7813aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7823aa18df8SVille Syrjälä * vblank, position will be positive counting 7833aa18df8SVille Syrjälä * up since vbl_end. 7843aa18df8SVille Syrjälä */ 7853aa18df8SVille Syrjälä if (position >= vbl_start) 7863aa18df8SVille Syrjälä position -= vbl_end; 7873aa18df8SVille Syrjälä else 7883aa18df8SVille Syrjälä position += vtotal - vbl_end; 7893aa18df8SVille Syrjälä 7907c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7913aa18df8SVille Syrjälä *vpos = position; 7923aa18df8SVille Syrjälä *hpos = 0; 7933aa18df8SVille Syrjälä } else { 7940af7e4dfSMario Kleiner *vpos = position / htotal; 7950af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7960af7e4dfSMario Kleiner } 7970af7e4dfSMario Kleiner 7980af7e4dfSMario Kleiner /* In vblank? */ 7990af7e4dfSMario Kleiner if (in_vbl) 8003d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 8010af7e4dfSMario Kleiner 8020af7e4dfSMario Kleiner return ret; 8030af7e4dfSMario Kleiner } 8040af7e4dfSMario Kleiner 805a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 806a225f079SVille Syrjälä { 807a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 808a225f079SVille Syrjälä unsigned long irqflags; 809a225f079SVille Syrjälä int position; 810a225f079SVille Syrjälä 811a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 812a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 813a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 814a225f079SVille Syrjälä 815a225f079SVille Syrjälä return position; 816a225f079SVille Syrjälä } 817a225f079SVille Syrjälä 818f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8190af7e4dfSMario Kleiner int *max_error, 8200af7e4dfSMario Kleiner struct timeval *vblank_time, 8210af7e4dfSMario Kleiner unsigned flags) 8220af7e4dfSMario Kleiner { 8234041b853SChris Wilson struct drm_crtc *crtc; 8240af7e4dfSMario Kleiner 8257eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8264041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8270af7e4dfSMario Kleiner return -EINVAL; 8280af7e4dfSMario Kleiner } 8290af7e4dfSMario Kleiner 8300af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8314041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8324041b853SChris Wilson if (crtc == NULL) { 8334041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8344041b853SChris Wilson return -EINVAL; 8354041b853SChris Wilson } 8364041b853SChris Wilson 8374041b853SChris Wilson if (!crtc->enabled) { 8384041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8394041b853SChris Wilson return -EBUSY; 8404041b853SChris Wilson } 8410af7e4dfSMario Kleiner 8420af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8434041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8444041b853SChris Wilson vblank_time, flags, 8457da903efSVille Syrjälä crtc, 8467da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8470af7e4dfSMario Kleiner } 8480af7e4dfSMario Kleiner 84967c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 85067c347ffSJani Nikula struct drm_connector *connector) 851321a1b30SEgbert Eich { 852321a1b30SEgbert Eich enum drm_connector_status old_status; 853321a1b30SEgbert Eich 854321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 855321a1b30SEgbert Eich old_status = connector->status; 856321a1b30SEgbert Eich 857321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 85867c347ffSJani Nikula if (old_status == connector->status) 85967c347ffSJani Nikula return false; 86067c347ffSJani Nikula 86167c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 862321a1b30SEgbert Eich connector->base.id, 863c23cc417SJani Nikula connector->name, 86467c347ffSJani Nikula drm_get_connector_status_name(old_status), 86567c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 86667c347ffSJani Nikula 86767c347ffSJani Nikula return true; 868321a1b30SEgbert Eich } 869321a1b30SEgbert Eich 87013cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 87113cf5504SDave Airlie { 87213cf5504SDave Airlie struct drm_i915_private *dev_priv = 87313cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 87413cf5504SDave Airlie u32 long_port_mask, short_port_mask; 87513cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 87613cf5504SDave Airlie int i, ret; 87713cf5504SDave Airlie u32 old_bits = 0; 87813cf5504SDave Airlie 8794cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 88013cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 88113cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 88213cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 88313cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8844cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 88513cf5504SDave Airlie 88613cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 88713cf5504SDave Airlie bool valid = false; 88813cf5504SDave Airlie bool long_hpd = false; 88913cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 89013cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 89113cf5504SDave Airlie continue; 89213cf5504SDave Airlie 89313cf5504SDave Airlie if (long_port_mask & (1 << i)) { 89413cf5504SDave Airlie valid = true; 89513cf5504SDave Airlie long_hpd = true; 89613cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 89713cf5504SDave Airlie valid = true; 89813cf5504SDave Airlie 89913cf5504SDave Airlie if (valid) { 90013cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 90113cf5504SDave Airlie if (ret == true) { 90213cf5504SDave Airlie /* if we get true fallback to old school hpd */ 90313cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 90413cf5504SDave Airlie } 90513cf5504SDave Airlie } 90613cf5504SDave Airlie } 90713cf5504SDave Airlie 90813cf5504SDave Airlie if (old_bits) { 9094cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 91013cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 9114cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 91213cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 91313cf5504SDave Airlie } 91413cf5504SDave Airlie } 91513cf5504SDave Airlie 9165ca58282SJesse Barnes /* 9175ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9185ca58282SJesse Barnes */ 919ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 920ac4c16c5SEgbert Eich 9215ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9225ca58282SJesse Barnes { 9232d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9242d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9255ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 926c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 927cd569aedSEgbert Eich struct intel_connector *intel_connector; 928cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 929cd569aedSEgbert Eich struct drm_connector *connector; 930cd569aedSEgbert Eich bool hpd_disabled = false; 931321a1b30SEgbert Eich bool changed = false; 932142e2398SEgbert Eich u32 hpd_event_bits; 9335ca58282SJesse Barnes 934a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 935e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 936e67189abSJesse Barnes 9374cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 938142e2398SEgbert Eich 939142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 940142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 941cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 942cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 94336cd7444SDave Airlie if (!intel_connector->encoder) 94436cd7444SDave Airlie continue; 945cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 946cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 947cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 948cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 949cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 950cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 951c23cc417SJani Nikula connector->name); 952cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 953cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 954cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 955cd569aedSEgbert Eich hpd_disabled = true; 956cd569aedSEgbert Eich } 957142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 958142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 959c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 960142e2398SEgbert Eich } 961cd569aedSEgbert Eich } 962cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 963cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 964cd569aedSEgbert Eich * some connectors */ 965ac4c16c5SEgbert Eich if (hpd_disabled) { 966cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9676323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9686323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 969ac4c16c5SEgbert Eich } 970cd569aedSEgbert Eich 9714cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 972cd569aedSEgbert Eich 973321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 974321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 97536cd7444SDave Airlie if (!intel_connector->encoder) 97636cd7444SDave Airlie continue; 977321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 978321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 979cd569aedSEgbert Eich if (intel_encoder->hot_plug) 980cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 981321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 982321a1b30SEgbert Eich changed = true; 983321a1b30SEgbert Eich } 984321a1b30SEgbert Eich } 98540ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 98640ee3381SKeith Packard 987321a1b30SEgbert Eich if (changed) 988321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9895ca58282SJesse Barnes } 9905ca58282SJesse Barnes 991d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 992f97108d1SJesse Barnes { 9932d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 994b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9959270388eSDaniel Vetter u8 new_delay; 9969270388eSDaniel Vetter 997d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 998f97108d1SJesse Barnes 99973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100073edd18fSDaniel Vetter 100120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10029270388eSDaniel Vetter 10037648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1004b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1005b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1006f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1007f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1008f97108d1SJesse Barnes 1009f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1010b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1015b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 101620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 101720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 101820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 101920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1020f97108d1SJesse Barnes } 1021f97108d1SJesse Barnes 10227648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 102320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1024f97108d1SJesse Barnes 1025d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10269270388eSDaniel Vetter 1027f97108d1SJesse Barnes return; 1028f97108d1SJesse Barnes } 1029f97108d1SJesse Barnes 1030549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1031a4872ba6SOscar Mateo struct intel_engine_cs *ring) 1032549f7365SChris Wilson { 103393b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1034475553deSChris Wilson return; 1035475553deSChris Wilson 1036814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10379862e600SChris Wilson 1038549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1039549f7365SChris Wilson } 1040549f7365SChris Wilson 104131685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1042bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 104331685c25SDeepak S { 104431685c25SDeepak S u32 cz_ts, cz_freq_khz; 104531685c25SDeepak S u32 render_count, media_count; 104631685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 104731685c25SDeepak S u32 residency = 0; 104831685c25SDeepak S 104931685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 105031685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 105131685c25SDeepak S 105231685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 105331685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 105431685c25SDeepak S 1055bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1056bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1057bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1058bf225f20SChris Wilson rps_ei->media_c0 = media_count; 105931685c25SDeepak S 106031685c25SDeepak S return dev_priv->rps.cur_freq; 106131685c25SDeepak S } 106231685c25SDeepak S 1063bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1064bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 106531685c25SDeepak S 1066bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1067bf225f20SChris Wilson rps_ei->render_c0 = render_count; 106831685c25SDeepak S 1069bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1070bf225f20SChris Wilson rps_ei->media_c0 = media_count; 107131685c25SDeepak S 107231685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 107331685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 107431685c25SDeepak S elapsed_render /= cz_freq_khz; 107531685c25SDeepak S elapsed_media /= cz_freq_khz; 107631685c25SDeepak S 107731685c25SDeepak S /* 107831685c25SDeepak S * Calculate overall C0 residency percentage 107931685c25SDeepak S * only if elapsed time is non zero 108031685c25SDeepak S */ 108131685c25SDeepak S if (elapsed_time) { 108231685c25SDeepak S residency = 108331685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 108431685c25SDeepak S / elapsed_time); 108531685c25SDeepak S } 108631685c25SDeepak S 108731685c25SDeepak S return residency; 108831685c25SDeepak S } 108931685c25SDeepak S 109031685c25SDeepak S /** 109131685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 109231685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 109331685c25SDeepak S * @dev_priv: DRM device private 109431685c25SDeepak S * 109531685c25SDeepak S */ 10964fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 109731685c25SDeepak S { 109831685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 10994fa79042SDamien Lespiau int new_delay, adj; 110031685c25SDeepak S 110131685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 110231685c25SDeepak S 110331685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 110431685c25SDeepak S 110531685c25SDeepak S 1106bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1107bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1108bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 110931685c25SDeepak S return dev_priv->rps.cur_freq; 111031685c25SDeepak S } 111131685c25SDeepak S 111231685c25SDeepak S 111331685c25SDeepak S /* 111431685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 111531685c25SDeepak S * for continous EI intervals. So calculate down EI counters 111631685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 111731685c25SDeepak S */ 111831685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 111931685c25SDeepak S 112031685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 112131685c25SDeepak S 112231685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1123bf225f20SChris Wilson &dev_priv->rps.down_ei); 112431685c25SDeepak S } else { 112531685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1126bf225f20SChris Wilson &dev_priv->rps.up_ei); 112731685c25SDeepak S } 112831685c25SDeepak S 112931685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 113031685c25SDeepak S 113131685c25SDeepak S adj = dev_priv->rps.last_adj; 113231685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 113331685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 113431685c25SDeepak S if (adj > 0) 113531685c25SDeepak S adj *= 2; 113631685c25SDeepak S else 113731685c25SDeepak S adj = 1; 113831685c25SDeepak S 113931685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 114031685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 114131685c25SDeepak S 114231685c25SDeepak S /* 114331685c25SDeepak S * For better performance, jump directly 114431685c25SDeepak S * to RPe if we're below it. 114531685c25SDeepak S */ 114631685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 114731685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 114831685c25SDeepak S 114931685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 115031685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 115131685c25SDeepak S if (adj < 0) 115231685c25SDeepak S adj *= 2; 115331685c25SDeepak S else 115431685c25SDeepak S adj = -1; 115531685c25SDeepak S /* 115631685c25SDeepak S * This means, C0 residency is less than down threshold over 115731685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 115831685c25SDeepak S */ 115931685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 116031685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 116131685c25SDeepak S } 116231685c25SDeepak S 116331685c25SDeepak S return new_delay; 116431685c25SDeepak S } 116531685c25SDeepak S 11664912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11673b8d8d91SJesse Barnes { 11682d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11692d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1170edbfdb45SPaulo Zanoni u32 pm_iir; 1171dd75fdc8SChris Wilson int new_delay, adj; 11723b8d8d91SJesse Barnes 117359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1174d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1175d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1176d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1177d4d70aa5SImre Deak return; 1178d4d70aa5SImre Deak } 1179c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1180c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1181a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1182480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 118359cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11844912d041SBen Widawsky 118560611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1186a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 118760611c13SPaulo Zanoni 1188a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11893b8d8d91SJesse Barnes return; 11903b8d8d91SJesse Barnes 11914fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11927b9e0ae6SChris Wilson 1193dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11947425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1195dd75fdc8SChris Wilson if (adj > 0) 1196dd75fdc8SChris Wilson adj *= 2; 119713a5660cSDeepak S else { 119813a5660cSDeepak S /* CHV needs even encode values */ 119913a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 120013a5660cSDeepak S } 1201b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 12027425034aSVille Syrjälä 12037425034aSVille Syrjälä /* 12047425034aSVille Syrjälä * For better performance, jump directly 12057425034aSVille Syrjälä * to RPe if we're below it. 12067425034aSVille Syrjälä */ 1207b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1208b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1209dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1210b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1211b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1212dd75fdc8SChris Wilson else 1213b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1214dd75fdc8SChris Wilson adj = 0; 121531685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 121631685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1217dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1218dd75fdc8SChris Wilson if (adj < 0) 1219dd75fdc8SChris Wilson adj *= 2; 122013a5660cSDeepak S else { 122113a5660cSDeepak S /* CHV needs even encode values */ 122213a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 122313a5660cSDeepak S } 1224b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1225dd75fdc8SChris Wilson } else { /* unknown event */ 1226b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1227dd75fdc8SChris Wilson } 12283b8d8d91SJesse Barnes 122979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 123079249636SBen Widawsky * interrupt 123179249636SBen Widawsky */ 12321272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1233b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1234b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 123527544369SDeepak S 1236b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1237dd75fdc8SChris Wilson 12380a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 12390a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 12400a073b84SJesse Barnes else 12414912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 12423b8d8d91SJesse Barnes 12434fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12443b8d8d91SJesse Barnes } 12453b8d8d91SJesse Barnes 1246e3689190SBen Widawsky 1247e3689190SBen Widawsky /** 1248e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1249e3689190SBen Widawsky * occurred. 1250e3689190SBen Widawsky * @work: workqueue struct 1251e3689190SBen Widawsky * 1252e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1253e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1254e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1255e3689190SBen Widawsky */ 1256e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1257e3689190SBen Widawsky { 12582d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12592d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1260e3689190SBen Widawsky u32 error_status, row, bank, subbank; 126135a85ac6SBen Widawsky char *parity_event[6]; 1262e3689190SBen Widawsky uint32_t misccpctl; 126335a85ac6SBen Widawsky uint8_t slice = 0; 1264e3689190SBen Widawsky 1265e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1266e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1267e3689190SBen Widawsky * any time we access those registers. 1268e3689190SBen Widawsky */ 1269e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1270e3689190SBen Widawsky 127135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 127235a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 127335a85ac6SBen Widawsky goto out; 127435a85ac6SBen Widawsky 1275e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1276e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1277e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1278e3689190SBen Widawsky 127935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 128035a85ac6SBen Widawsky u32 reg; 128135a85ac6SBen Widawsky 128235a85ac6SBen Widawsky slice--; 128335a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 128435a85ac6SBen Widawsky break; 128535a85ac6SBen Widawsky 128635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 128735a85ac6SBen Widawsky 128835a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 128935a85ac6SBen Widawsky 129035a85ac6SBen Widawsky error_status = I915_READ(reg); 1291e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1292e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1293e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 129635a85ac6SBen Widawsky POSTING_READ(reg); 1297e3689190SBen Widawsky 1298cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1299e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1300e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1301e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 130235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 130335a85ac6SBen Widawsky parity_event[5] = NULL; 1304e3689190SBen Widawsky 13055bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1306e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1307e3689190SBen Widawsky 130835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 130935a85ac6SBen Widawsky slice, row, bank, subbank); 1310e3689190SBen Widawsky 131135a85ac6SBen Widawsky kfree(parity_event[4]); 1312e3689190SBen Widawsky kfree(parity_event[3]); 1313e3689190SBen Widawsky kfree(parity_event[2]); 1314e3689190SBen Widawsky kfree(parity_event[1]); 1315e3689190SBen Widawsky } 1316e3689190SBen Widawsky 131735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 131835a85ac6SBen Widawsky 131935a85ac6SBen Widawsky out: 132035a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13214cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1322480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 13234cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 132435a85ac6SBen Widawsky 132535a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 132635a85ac6SBen Widawsky } 132735a85ac6SBen Widawsky 132835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1329e3689190SBen Widawsky { 13302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1331e3689190SBen Widawsky 1332040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1333e3689190SBen Widawsky return; 1334e3689190SBen Widawsky 1335d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1336480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1337d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1338e3689190SBen Widawsky 133935a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 134035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 134135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 134235a85ac6SBen Widawsky 134335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 134435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 134535a85ac6SBen Widawsky 1346a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1347e3689190SBen Widawsky } 1348e3689190SBen Widawsky 1349f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1350f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1351f1af8fc1SPaulo Zanoni u32 gt_iir) 1352f1af8fc1SPaulo Zanoni { 1353f1af8fc1SPaulo Zanoni if (gt_iir & 1354f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1355f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1356f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1357f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1358f1af8fc1SPaulo Zanoni } 1359f1af8fc1SPaulo Zanoni 1360e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1361e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1362e7b4c6b1SDaniel Vetter u32 gt_iir) 1363e7b4c6b1SDaniel Vetter { 1364e7b4c6b1SDaniel Vetter 1365cc609d5dSBen Widawsky if (gt_iir & 1366cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1367e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1368cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1369e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1370cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1371e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1372e7b4c6b1SDaniel Vetter 1373cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1374cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1375aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1376aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1377e3689190SBen Widawsky 137835a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 137935a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1380e7b4c6b1SDaniel Vetter } 1381e7b4c6b1SDaniel Vetter 1382abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1383abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1384abd58f01SBen Widawsky u32 master_ctl) 1385abd58f01SBen Widawsky { 1386e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1387abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1388abd58f01SBen Widawsky uint32_t tmp = 0; 1389abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1390abd58f01SBen Widawsky 1391abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1392abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1393abd58f01SBen Widawsky if (tmp) { 139438cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1395abd58f01SBen Widawsky ret = IRQ_HANDLED; 1396e981e7b1SThomas Daniel 1397abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1398e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1399abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1400e981e7b1SThomas Daniel notify_ring(dev, ring); 1401e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 1402e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1403e981e7b1SThomas Daniel 1404e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1405e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1406abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1407e981e7b1SThomas Daniel notify_ring(dev, ring); 1408e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 1409e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1410abd58f01SBen Widawsky } else 1411abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1412abd58f01SBen Widawsky } 1413abd58f01SBen Widawsky 141485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1415abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1416abd58f01SBen Widawsky if (tmp) { 141738cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1418abd58f01SBen Widawsky ret = IRQ_HANDLED; 1419e981e7b1SThomas Daniel 1420abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1421e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1422abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1423e981e7b1SThomas Daniel notify_ring(dev, ring); 142473d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1425e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1426e981e7b1SThomas Daniel 142785f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1428e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 142985f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1430e981e7b1SThomas Daniel notify_ring(dev, ring); 143173d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1432e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1433abd58f01SBen Widawsky } else 1434abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1435abd58f01SBen Widawsky } 1436abd58f01SBen Widawsky 14370961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 14380961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 14390961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 14400961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 14410961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 144238cc46d7SOscar Mateo ret = IRQ_HANDLED; 1443c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 14440961021aSBen Widawsky } else 14450961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14460961021aSBen Widawsky } 14470961021aSBen Widawsky 1448abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1449abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1450abd58f01SBen Widawsky if (tmp) { 145138cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1452abd58f01SBen Widawsky ret = IRQ_HANDLED; 1453e981e7b1SThomas Daniel 1454abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1455e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1456abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1457e981e7b1SThomas Daniel notify_ring(dev, ring); 145873d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1459e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1460abd58f01SBen Widawsky } else 1461abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1462abd58f01SBen Widawsky } 1463abd58f01SBen Widawsky 1464abd58f01SBen Widawsky return ret; 1465abd58f01SBen Widawsky } 1466abd58f01SBen Widawsky 1467b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1468b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1469b543fb04SEgbert Eich 147007c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 147113cf5504SDave Airlie { 147213cf5504SDave Airlie switch (port) { 147313cf5504SDave Airlie case PORT_A: 147413cf5504SDave Airlie case PORT_E: 147513cf5504SDave Airlie default: 147613cf5504SDave Airlie return -1; 147713cf5504SDave Airlie case PORT_B: 147813cf5504SDave Airlie return 0; 147913cf5504SDave Airlie case PORT_C: 148013cf5504SDave Airlie return 8; 148113cf5504SDave Airlie case PORT_D: 148213cf5504SDave Airlie return 16; 148313cf5504SDave Airlie } 148413cf5504SDave Airlie } 148513cf5504SDave Airlie 148607c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 148713cf5504SDave Airlie { 148813cf5504SDave Airlie switch (port) { 148913cf5504SDave Airlie case PORT_A: 149013cf5504SDave Airlie case PORT_E: 149113cf5504SDave Airlie default: 149213cf5504SDave Airlie return -1; 149313cf5504SDave Airlie case PORT_B: 149413cf5504SDave Airlie return 17; 149513cf5504SDave Airlie case PORT_C: 149613cf5504SDave Airlie return 19; 149713cf5504SDave Airlie case PORT_D: 149813cf5504SDave Airlie return 21; 149913cf5504SDave Airlie } 150013cf5504SDave Airlie } 150113cf5504SDave Airlie 150213cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 150313cf5504SDave Airlie { 150413cf5504SDave Airlie switch (pin) { 150513cf5504SDave Airlie case HPD_PORT_B: 150613cf5504SDave Airlie return PORT_B; 150713cf5504SDave Airlie case HPD_PORT_C: 150813cf5504SDave Airlie return PORT_C; 150913cf5504SDave Airlie case HPD_PORT_D: 151013cf5504SDave Airlie return PORT_D; 151113cf5504SDave Airlie default: 151213cf5504SDave Airlie return PORT_A; /* no hpd */ 151313cf5504SDave Airlie } 151413cf5504SDave Airlie } 151513cf5504SDave Airlie 151610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1517b543fb04SEgbert Eich u32 hotplug_trigger, 151813cf5504SDave Airlie u32 dig_hotplug_reg, 1519b543fb04SEgbert Eich const u32 *hpd) 1520b543fb04SEgbert Eich { 15212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1522b543fb04SEgbert Eich int i; 152313cf5504SDave Airlie enum port port; 152410a504deSDaniel Vetter bool storm_detected = false; 152513cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 152613cf5504SDave Airlie u32 dig_shift; 152713cf5504SDave Airlie u32 dig_port_mask = 0; 1528b543fb04SEgbert Eich 152991d131d2SDaniel Vetter if (!hotplug_trigger) 153091d131d2SDaniel Vetter return; 153191d131d2SDaniel Vetter 153213cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 153313cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1534cc9bd499SImre Deak 1535b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1536b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 153713cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 153813cf5504SDave Airlie continue; 1539821450c6SEgbert Eich 154013cf5504SDave Airlie port = get_port_from_pin(i); 154113cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 154213cf5504SDave Airlie bool long_hpd; 154313cf5504SDave Airlie 154407c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 154507c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 154613cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 154707c338ceSJani Nikula } else { 154807c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 154907c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 155013cf5504SDave Airlie } 155113cf5504SDave Airlie 155226fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 155326fbb774SVille Syrjälä port_name(port), 155426fbb774SVille Syrjälä long_hpd ? "long" : "short"); 155513cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 155613cf5504SDave Airlie but we still want HPD storm detection to function. */ 155713cf5504SDave Airlie if (long_hpd) { 155813cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 155913cf5504SDave Airlie dig_port_mask |= hpd[i]; 156013cf5504SDave Airlie } else { 156113cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 156213cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 156313cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 156413cf5504SDave Airlie } 156513cf5504SDave Airlie queue_dig = true; 156613cf5504SDave Airlie } 156713cf5504SDave Airlie } 156813cf5504SDave Airlie 156913cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 15703ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 15713ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 15723ff04a16SDaniel Vetter /* 15733ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 15743ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 15753ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 15763ff04a16SDaniel Vetter * interrupts on saner platforms. 15773ff04a16SDaniel Vetter */ 15783ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1579cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1580cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1581b8f102e8SEgbert Eich 15823ff04a16SDaniel Vetter continue; 15833ff04a16SDaniel Vetter } 15843ff04a16SDaniel Vetter 1585b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1586b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1587b543fb04SEgbert Eich continue; 1588b543fb04SEgbert Eich 158913cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1590bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 159113cf5504SDave Airlie queue_hp = true; 159213cf5504SDave Airlie } 159313cf5504SDave Airlie 1594b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1595b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1596b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1597b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1598b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1599b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1600b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1601b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1602142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1603b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 160410a504deSDaniel Vetter storm_detected = true; 1605b543fb04SEgbert Eich } else { 1606b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1607b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1608b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1609b543fb04SEgbert Eich } 1610b543fb04SEgbert Eich } 1611b543fb04SEgbert Eich 161210a504deSDaniel Vetter if (storm_detected) 161310a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1614b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 16155876fa0dSDaniel Vetter 1616645416f5SDaniel Vetter /* 1617645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1618645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1619645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1620645416f5SDaniel Vetter * deadlock. 1621645416f5SDaniel Vetter */ 162213cf5504SDave Airlie if (queue_dig) 16230e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 162413cf5504SDave Airlie if (queue_hp) 1625645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1626b543fb04SEgbert Eich } 1627b543fb04SEgbert Eich 1628515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1629515ac2bbSDaniel Vetter { 16302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 163128c70f16SDaniel Vetter 163228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1633515ac2bbSDaniel Vetter } 1634515ac2bbSDaniel Vetter 1635ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1636ce99c256SDaniel Vetter { 16372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16389ee32feaSDaniel Vetter 16399ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1640ce99c256SDaniel Vetter } 1641ce99c256SDaniel Vetter 16428bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1643277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1644eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1645eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16468bc5e955SDaniel Vetter uint32_t crc4) 16478bf1e9f1SShuang He { 16488bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 16498bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16508bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1651ac2300d4SDamien Lespiau int head, tail; 1652b2c88f5bSDamien Lespiau 1653d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1654d538bbdfSDamien Lespiau 16550c912c79SDamien Lespiau if (!pipe_crc->entries) { 1656d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 165734273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16580c912c79SDamien Lespiau return; 16590c912c79SDamien Lespiau } 16600c912c79SDamien Lespiau 1661d538bbdfSDamien Lespiau head = pipe_crc->head; 1662d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1663b2c88f5bSDamien Lespiau 1664b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1665d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1666b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1667b2c88f5bSDamien Lespiau return; 1668b2c88f5bSDamien Lespiau } 1669b2c88f5bSDamien Lespiau 1670b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16718bf1e9f1SShuang He 16728bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1673eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1674eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1675eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1676eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1677eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1678b2c88f5bSDamien Lespiau 1679b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1680d538bbdfSDamien Lespiau pipe_crc->head = head; 1681d538bbdfSDamien Lespiau 1682d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 168307144428SDamien Lespiau 168407144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16858bf1e9f1SShuang He } 1686277de95eSDaniel Vetter #else 1687277de95eSDaniel Vetter static inline void 1688277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1689277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1690277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1691277de95eSDaniel Vetter uint32_t crc4) {} 1692277de95eSDaniel Vetter #endif 1693eba94eb9SDaniel Vetter 1694277de95eSDaniel Vetter 1695277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16965a69b89fSDaniel Vetter { 16975a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16985a69b89fSDaniel Vetter 1699277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17005a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 17015a69b89fSDaniel Vetter 0, 0, 0, 0); 17025a69b89fSDaniel Vetter } 17035a69b89fSDaniel Vetter 1704277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1705eba94eb9SDaniel Vetter { 1706eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1707eba94eb9SDaniel Vetter 1708277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1709eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1710eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1711eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1712eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17138bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1714eba94eb9SDaniel Vetter } 17155b3a856bSDaniel Vetter 1716277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 17175b3a856bSDaniel Vetter { 17185b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 17190b5c5ed0SDaniel Vetter uint32_t res1, res2; 17200b5c5ed0SDaniel Vetter 17210b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 17220b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17230b5c5ed0SDaniel Vetter else 17240b5c5ed0SDaniel Vetter res1 = 0; 17250b5c5ed0SDaniel Vetter 17260b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 17270b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17280b5c5ed0SDaniel Vetter else 17290b5c5ed0SDaniel Vetter res2 = 0; 17305b3a856bSDaniel Vetter 1731277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17320b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17330b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17340b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17350b5c5ed0SDaniel Vetter res1, res2); 17365b3a856bSDaniel Vetter } 17378bf1e9f1SShuang He 17381403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17391403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17401403c0d4SPaulo Zanoni * the work queue. */ 17411403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1742baf02a1fSBen Widawsky { 17434a74de82SImre Deak /* TODO: RPS on GEN9+ is not supported yet. */ 17444a74de82SImre Deak if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9, 17454a74de82SImre Deak "GEN9+: unexpected RPS IRQ\n")) 1746132f3f17SImre Deak return; 1747132f3f17SImre Deak 1748a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 174959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1750480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1751d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1752d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 17532adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 175441a05a3aSDaniel Vetter } 1755d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1756d4d70aa5SImre Deak } 1757baf02a1fSBen Widawsky 1758c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1759c9a9a268SImre Deak return; 1760c9a9a268SImre Deak 17611403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 176212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 176312638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 176412638c57SBen Widawsky 1765aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1766aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 176712638c57SBen Widawsky } 17681403c0d4SPaulo Zanoni } 1769baf02a1fSBen Widawsky 17708d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 17718d7849dbSVille Syrjälä { 17728d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 17738d7849dbSVille Syrjälä return false; 17748d7849dbSVille Syrjälä 17758d7849dbSVille Syrjälä return true; 17768d7849dbSVille Syrjälä } 17778d7849dbSVille Syrjälä 1778c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 17797e231dbeSJesse Barnes { 1780c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 178191d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 17827e231dbeSJesse Barnes int pipe; 17837e231dbeSJesse Barnes 178458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1785055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 178691d181ddSImre Deak int reg; 1787bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 178891d181ddSImre Deak 1789bbb5eebfSDaniel Vetter /* 1790bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1791bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1792bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1793bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1794bbb5eebfSDaniel Vetter * handle. 1795bbb5eebfSDaniel Vetter */ 17960f239f4cSDaniel Vetter 17970f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17980f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1799bbb5eebfSDaniel Vetter 1800bbb5eebfSDaniel Vetter switch (pipe) { 1801bbb5eebfSDaniel Vetter case PIPE_A: 1802bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1803bbb5eebfSDaniel Vetter break; 1804bbb5eebfSDaniel Vetter case PIPE_B: 1805bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1806bbb5eebfSDaniel Vetter break; 18073278f67fSVille Syrjälä case PIPE_C: 18083278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18093278f67fSVille Syrjälä break; 1810bbb5eebfSDaniel Vetter } 1811bbb5eebfSDaniel Vetter if (iir & iir_bit) 1812bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1813bbb5eebfSDaniel Vetter 1814bbb5eebfSDaniel Vetter if (!mask) 181591d181ddSImre Deak continue; 181691d181ddSImre Deak 181791d181ddSImre Deak reg = PIPESTAT(pipe); 1818bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1819bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18207e231dbeSJesse Barnes 18217e231dbeSJesse Barnes /* 18227e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18237e231dbeSJesse Barnes */ 182491d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 182591d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18267e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18277e231dbeSJesse Barnes } 182858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18297e231dbeSJesse Barnes 1830055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1831d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1832d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1833d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 183431acc7f5SJesse Barnes 1835579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 183631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 183731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 183831acc7f5SJesse Barnes } 18394356d586SDaniel Vetter 18404356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1841277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18422d9d2b0bSVille Syrjälä 18431f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18441f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 184531acc7f5SJesse Barnes } 184631acc7f5SJesse Barnes 1847c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1848c1874ed7SImre Deak gmbus_irq_handler(dev); 1849c1874ed7SImre Deak } 1850c1874ed7SImre Deak 185116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 185216c6c56bSVille Syrjälä { 185316c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 185416c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 185516c6c56bSVille Syrjälä 18563ff60f89SOscar Mateo if (hotplug_status) { 18573ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18583ff60f89SOscar Mateo /* 18593ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 18603ff60f89SOscar Mateo * may miss hotplug events. 18613ff60f89SOscar Mateo */ 18623ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 18633ff60f89SOscar Mateo 186416c6c56bSVille Syrjälä if (IS_G4X(dev)) { 186516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 186616c6c56bSVille Syrjälä 186713cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 186816c6c56bSVille Syrjälä } else { 186916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 187016c6c56bSVille Syrjälä 187113cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 187216c6c56bSVille Syrjälä } 187316c6c56bSVille Syrjälä 187416c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 187516c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 187616c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 18773ff60f89SOscar Mateo } 187816c6c56bSVille Syrjälä } 187916c6c56bSVille Syrjälä 1880c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1881c1874ed7SImre Deak { 188245a83f84SDaniel Vetter struct drm_device *dev = arg; 18832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1884c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1885c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1886c1874ed7SImre Deak 1887c1874ed7SImre Deak while (true) { 18883ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 18893ff60f89SOscar Mateo 1890c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 18913ff60f89SOscar Mateo if (gt_iir) 18923ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 18933ff60f89SOscar Mateo 1894c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18953ff60f89SOscar Mateo if (pm_iir) 18963ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18973ff60f89SOscar Mateo 18983ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18993ff60f89SOscar Mateo if (iir) { 19003ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 19013ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 19023ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 19033ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 19043ff60f89SOscar Mateo } 1905c1874ed7SImre Deak 1906c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1907c1874ed7SImre Deak goto out; 1908c1874ed7SImre Deak 1909c1874ed7SImre Deak ret = IRQ_HANDLED; 1910c1874ed7SImre Deak 19113ff60f89SOscar Mateo if (gt_iir) 1912c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 191360611c13SPaulo Zanoni if (pm_iir) 1914d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 19153ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19163ff60f89SOscar Mateo * signalled in iir */ 19173ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 19187e231dbeSJesse Barnes } 19197e231dbeSJesse Barnes 19207e231dbeSJesse Barnes out: 19217e231dbeSJesse Barnes return ret; 19227e231dbeSJesse Barnes } 19237e231dbeSJesse Barnes 192443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 192543f328d7SVille Syrjälä { 192645a83f84SDaniel Vetter struct drm_device *dev = arg; 192743f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 192843f328d7SVille Syrjälä u32 master_ctl, iir; 192943f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 193043f328d7SVille Syrjälä 19318e5fd599SVille Syrjälä for (;;) { 19328e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19333278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19343278f67fSVille Syrjälä 19353278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19368e5fd599SVille Syrjälä break; 193743f328d7SVille Syrjälä 193827b6c122SOscar Mateo ret = IRQ_HANDLED; 193927b6c122SOscar Mateo 194043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 194143f328d7SVille Syrjälä 194227b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 194327b6c122SOscar Mateo 194427b6c122SOscar Mateo if (iir) { 194527b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 194627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 194727b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 194827b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 194927b6c122SOscar Mateo } 195027b6c122SOscar Mateo 19513278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 195243f328d7SVille Syrjälä 195327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 195427b6c122SOscar Mateo * signalled in iir */ 19553278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 195643f328d7SVille Syrjälä 195743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 195843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19598e5fd599SVille Syrjälä } 19603278f67fSVille Syrjälä 196143f328d7SVille Syrjälä return ret; 196243f328d7SVille Syrjälä } 196343f328d7SVille Syrjälä 196423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1965776ad806SJesse Barnes { 19662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 19679db4a9c7SJesse Barnes int pipe; 1968b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 196913cf5504SDave Airlie u32 dig_hotplug_reg; 1970776ad806SJesse Barnes 197113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 197213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 197313cf5504SDave Airlie 197413cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 197591d131d2SDaniel Vetter 1976cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1977cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1978776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1979cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1980cfc33bf7SVille Syrjälä port_name(port)); 1981cfc33bf7SVille Syrjälä } 1982776ad806SJesse Barnes 1983ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1984ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1985ce99c256SDaniel Vetter 1986776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1987515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1988776ad806SJesse Barnes 1989776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1990776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1991776ad806SJesse Barnes 1992776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1993776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1994776ad806SJesse Barnes 1995776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1996776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1997776ad806SJesse Barnes 19989db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1999055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 20009db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 20019db4a9c7SJesse Barnes pipe_name(pipe), 20029db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2003776ad806SJesse Barnes 2004776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2005776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2006776ad806SJesse Barnes 2007776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2008776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2009776ad806SJesse Barnes 2010776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20111f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20128664281bSPaulo Zanoni 20138664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20141f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20158664281bSPaulo Zanoni } 20168664281bSPaulo Zanoni 20178664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20188664281bSPaulo Zanoni { 20198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20208664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20215a69b89fSDaniel Vetter enum pipe pipe; 20228664281bSPaulo Zanoni 2023de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2024de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2025de032bf4SPaulo Zanoni 2026055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20271f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20281f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20298664281bSPaulo Zanoni 20305a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20315a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2032277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20335a69b89fSDaniel Vetter else 2034277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20355a69b89fSDaniel Vetter } 20365a69b89fSDaniel Vetter } 20378bf1e9f1SShuang He 20388664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20398664281bSPaulo Zanoni } 20408664281bSPaulo Zanoni 20418664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20428664281bSPaulo Zanoni { 20438664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20448664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20458664281bSPaulo Zanoni 2046de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2047de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2048de032bf4SPaulo Zanoni 20498664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20501f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20518664281bSPaulo Zanoni 20528664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20531f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20548664281bSPaulo Zanoni 20558664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20561f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20578664281bSPaulo Zanoni 20588664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2059776ad806SJesse Barnes } 2060776ad806SJesse Barnes 206123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 206223e81d69SAdam Jackson { 20632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 206423e81d69SAdam Jackson int pipe; 2065b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 206613cf5504SDave Airlie u32 dig_hotplug_reg; 206723e81d69SAdam Jackson 206813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 206913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 207013cf5504SDave Airlie 207113cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 207291d131d2SDaniel Vetter 2073cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2074cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 207523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2076cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2077cfc33bf7SVille Syrjälä port_name(port)); 2078cfc33bf7SVille Syrjälä } 207923e81d69SAdam Jackson 208023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2081ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 208223e81d69SAdam Jackson 208323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2084515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 208523e81d69SAdam Jackson 208623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 208723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 208823e81d69SAdam Jackson 208923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 209023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 209123e81d69SAdam Jackson 209223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2093055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 209423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 209523e81d69SAdam Jackson pipe_name(pipe), 209623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20978664281bSPaulo Zanoni 20988664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20998664281bSPaulo Zanoni cpt_serr_int_handler(dev); 210023e81d69SAdam Jackson } 210123e81d69SAdam Jackson 2102c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2103c008bc6eSPaulo Zanoni { 2104c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 210540da17c2SDaniel Vetter enum pipe pipe; 2106c008bc6eSPaulo Zanoni 2107c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2108c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2109c008bc6eSPaulo Zanoni 2110c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2111c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2112c008bc6eSPaulo Zanoni 2113c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2114c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2115c008bc6eSPaulo Zanoni 2116055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2117d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2118d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2119d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2120c008bc6eSPaulo Zanoni 212140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2123c008bc6eSPaulo Zanoni 212440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 212540da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21265b3a856bSDaniel Vetter 212740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 212840da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 212940da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 213040da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2131c008bc6eSPaulo Zanoni } 2132c008bc6eSPaulo Zanoni } 2133c008bc6eSPaulo Zanoni 2134c008bc6eSPaulo Zanoni /* check event from PCH */ 2135c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2136c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2137c008bc6eSPaulo Zanoni 2138c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2139c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2140c008bc6eSPaulo Zanoni else 2141c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2142c008bc6eSPaulo Zanoni 2143c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2144c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2145c008bc6eSPaulo Zanoni } 2146c008bc6eSPaulo Zanoni 2147c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2148c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2149c008bc6eSPaulo Zanoni } 2150c008bc6eSPaulo Zanoni 21519719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21529719fb98SPaulo Zanoni { 21539719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 215407d27e20SDamien Lespiau enum pipe pipe; 21559719fb98SPaulo Zanoni 21569719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21579719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21589719fb98SPaulo Zanoni 21599719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21609719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21619719fb98SPaulo Zanoni 21629719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21639719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21649719fb98SPaulo Zanoni 2165055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2166d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2167d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2168d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 216940da17c2SDaniel Vetter 217040da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 217107d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 217207d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 217307d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21749719fb98SPaulo Zanoni } 21759719fb98SPaulo Zanoni } 21769719fb98SPaulo Zanoni 21779719fb98SPaulo Zanoni /* check event from PCH */ 21789719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21799719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21809719fb98SPaulo Zanoni 21819719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21829719fb98SPaulo Zanoni 21839719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21849719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21859719fb98SPaulo Zanoni } 21869719fb98SPaulo Zanoni } 21879719fb98SPaulo Zanoni 218872c90f62SOscar Mateo /* 218972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 219072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 219172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 219272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 219372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 219472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 219572c90f62SOscar Mateo */ 2196f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2197b1f14ad0SJesse Barnes { 219845a83f84SDaniel Vetter struct drm_device *dev = arg; 21992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2200f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22010e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2202b1f14ad0SJesse Barnes 22038664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 22048664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2205907b28c5SChris Wilson intel_uncore_check_errors(dev); 22068664281bSPaulo Zanoni 2207b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2208b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2209b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 221023a78516SPaulo Zanoni POSTING_READ(DEIER); 22110e43406bSChris Wilson 221244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 221344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 221444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 221544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 221644498aeaSPaulo Zanoni * due to its back queue). */ 2217ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 221844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 221944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 222044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2221ab5c608bSBen Widawsky } 222244498aeaSPaulo Zanoni 222372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 222472c90f62SOscar Mateo 22250e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22260e43406bSChris Wilson if (gt_iir) { 222772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 222872c90f62SOscar Mateo ret = IRQ_HANDLED; 2229d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22300e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2231d8fc8a47SPaulo Zanoni else 2232d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22330e43406bSChris Wilson } 2234b1f14ad0SJesse Barnes 2235b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22360e43406bSChris Wilson if (de_iir) { 223772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 223872c90f62SOscar Mateo ret = IRQ_HANDLED; 2239f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22409719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2241f1af8fc1SPaulo Zanoni else 2242f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22430e43406bSChris Wilson } 22440e43406bSChris Wilson 2245f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2246f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22470e43406bSChris Wilson if (pm_iir) { 2248b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22490e43406bSChris Wilson ret = IRQ_HANDLED; 225072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22510e43406bSChris Wilson } 2252f1af8fc1SPaulo Zanoni } 2253b1f14ad0SJesse Barnes 2254b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2255b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2256ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 225744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 225844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2259ab5c608bSBen Widawsky } 2260b1f14ad0SJesse Barnes 2261b1f14ad0SJesse Barnes return ret; 2262b1f14ad0SJesse Barnes } 2263b1f14ad0SJesse Barnes 2264abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2265abd58f01SBen Widawsky { 2266abd58f01SBen Widawsky struct drm_device *dev = arg; 2267abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2268abd58f01SBen Widawsky u32 master_ctl; 2269abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2270abd58f01SBen Widawsky uint32_t tmp = 0; 2271c42664ccSDaniel Vetter enum pipe pipe; 227288e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 227388e04703SJesse Barnes 227488e04703SJesse Barnes if (IS_GEN9(dev)) 227588e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 227688e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2277abd58f01SBen Widawsky 2278abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2279abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2280abd58f01SBen Widawsky if (!master_ctl) 2281abd58f01SBen Widawsky return IRQ_NONE; 2282abd58f01SBen Widawsky 2283abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2284abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2285abd58f01SBen Widawsky 228638cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 228738cc46d7SOscar Mateo 2288abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2289abd58f01SBen Widawsky 2290abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2291abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2292abd58f01SBen Widawsky if (tmp) { 2293abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2294abd58f01SBen Widawsky ret = IRQ_HANDLED; 229538cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 229638cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 229738cc46d7SOscar Mateo else 229838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2299abd58f01SBen Widawsky } 230038cc46d7SOscar Mateo else 230138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2302abd58f01SBen Widawsky } 2303abd58f01SBen Widawsky 23046d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 23056d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 23066d766f02SDaniel Vetter if (tmp) { 23076d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 23086d766f02SDaniel Vetter ret = IRQ_HANDLED; 230988e04703SJesse Barnes 231088e04703SJesse Barnes if (tmp & aux_mask) 231138cc46d7SOscar Mateo dp_aux_irq_handler(dev); 231238cc46d7SOscar Mateo else 231338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23146d766f02SDaniel Vetter } 231538cc46d7SOscar Mateo else 231638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23176d766f02SDaniel Vetter } 23186d766f02SDaniel Vetter 2319055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2320770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2321abd58f01SBen Widawsky 2322c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2323c42664ccSDaniel Vetter continue; 2324c42664ccSDaniel Vetter 2325abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 232638cc46d7SOscar Mateo if (pipe_iir) { 232738cc46d7SOscar Mateo ret = IRQ_HANDLED; 232838cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2329770de83dSDamien Lespiau 2330d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2331d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2332d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2333abd58f01SBen Widawsky 2334770de83dSDamien Lespiau if (IS_GEN9(dev)) 2335770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2336770de83dSDamien Lespiau else 2337770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2338770de83dSDamien Lespiau 2339770de83dSDamien Lespiau if (flip_done) { 2340abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2341abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2342abd58f01SBen Widawsky } 2343abd58f01SBen Widawsky 23440fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23450fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23460fbe7870SDaniel Vetter 23471f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23481f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23491f7247c0SDaniel Vetter pipe); 235038d83c96SDaniel Vetter 2351770de83dSDamien Lespiau 2352770de83dSDamien Lespiau if (IS_GEN9(dev)) 2353770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2354770de83dSDamien Lespiau else 2355770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2356770de83dSDamien Lespiau 2357770de83dSDamien Lespiau if (fault_errors) 235830100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 235930100f2bSDaniel Vetter pipe_name(pipe), 236030100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2361c42664ccSDaniel Vetter } else 2362abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2363abd58f01SBen Widawsky } 2364abd58f01SBen Widawsky 236592d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 236692d03a80SDaniel Vetter /* 236792d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 236892d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 236992d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 237092d03a80SDaniel Vetter */ 237192d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 237292d03a80SDaniel Vetter if (pch_iir) { 237392d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 237492d03a80SDaniel Vetter ret = IRQ_HANDLED; 237538cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 237638cc46d7SOscar Mateo } else 237738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 237838cc46d7SOscar Mateo 237992d03a80SDaniel Vetter } 238092d03a80SDaniel Vetter 2381abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2382abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2383abd58f01SBen Widawsky 2384abd58f01SBen Widawsky return ret; 2385abd58f01SBen Widawsky } 2386abd58f01SBen Widawsky 238717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 238817e1df07SDaniel Vetter bool reset_completed) 238917e1df07SDaniel Vetter { 2390a4872ba6SOscar Mateo struct intel_engine_cs *ring; 239117e1df07SDaniel Vetter int i; 239217e1df07SDaniel Vetter 239317e1df07SDaniel Vetter /* 239417e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 239517e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 239617e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 239717e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 239817e1df07SDaniel Vetter */ 239917e1df07SDaniel Vetter 240017e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 240117e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 240217e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 240317e1df07SDaniel Vetter 240417e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 240517e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 240617e1df07SDaniel Vetter 240717e1df07SDaniel Vetter /* 240817e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 240917e1df07SDaniel Vetter * reset state is cleared. 241017e1df07SDaniel Vetter */ 241117e1df07SDaniel Vetter if (reset_completed) 241217e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 241317e1df07SDaniel Vetter } 241417e1df07SDaniel Vetter 24158a905236SJesse Barnes /** 24168a905236SJesse Barnes * i915_error_work_func - do process context error handling work 24178a905236SJesse Barnes * @work: work struct 24188a905236SJesse Barnes * 24198a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24208a905236SJesse Barnes * was detected. 24218a905236SJesse Barnes */ 24228a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 24238a905236SJesse Barnes { 24241f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 24251f83fee0SDaniel Vetter work); 24262d1013ddSJani Nikula struct drm_i915_private *dev_priv = 24272d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 24288a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2429cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2430cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2431cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 243217e1df07SDaniel Vetter int ret; 24338a905236SJesse Barnes 24345bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24358a905236SJesse Barnes 24367db0ba24SDaniel Vetter /* 24377db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24387db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24397db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24407db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24417db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24427db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24437db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24447db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24457db0ba24SDaniel Vetter */ 24467db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 244744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24485bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24497db0ba24SDaniel Vetter reset_event); 24501f83fee0SDaniel Vetter 245117e1df07SDaniel Vetter /* 2452f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2453f454c694SImre Deak * reference held, for example because there is a pending GPU 2454f454c694SImre Deak * request that won't finish until the reset is done. This 2455f454c694SImre Deak * isn't the case at least when we get here by doing a 2456f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2457f454c694SImre Deak */ 2458f454c694SImre Deak intel_runtime_pm_get(dev_priv); 24597514747dSVille Syrjälä 24607514747dSVille Syrjälä intel_prepare_reset(dev); 24617514747dSVille Syrjälä 2462f454c694SImre Deak /* 246317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 246417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 246517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 246617e1df07SDaniel Vetter * deadlocks with the reset work. 246717e1df07SDaniel Vetter */ 2468f69061beSDaniel Vetter ret = i915_reset(dev); 2469f69061beSDaniel Vetter 24707514747dSVille Syrjälä intel_finish_reset(dev); 247117e1df07SDaniel Vetter 2472f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2473f454c694SImre Deak 2474f69061beSDaniel Vetter if (ret == 0) { 2475f69061beSDaniel Vetter /* 2476f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2477f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2478f69061beSDaniel Vetter * complete. 2479f69061beSDaniel Vetter * 2480f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2481f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2482f69061beSDaniel Vetter * updates before 2483f69061beSDaniel Vetter * the counter increment. 2484f69061beSDaniel Vetter */ 24854e857c58SPeter Zijlstra smp_mb__before_atomic(); 2486f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2487f69061beSDaniel Vetter 24885bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2489f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24901f83fee0SDaniel Vetter } else { 24912ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2492f316a42cSBen Gamari } 24931f83fee0SDaniel Vetter 249417e1df07SDaniel Vetter /* 249517e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 249617e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 249717e1df07SDaniel Vetter */ 249817e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2499f316a42cSBen Gamari } 25008a905236SJesse Barnes } 25018a905236SJesse Barnes 250235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2503c0e09200SDave Airlie { 25048a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2505bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 250663eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2507050ee91fSBen Widawsky int pipe, i; 250863eeaf38SJesse Barnes 250935aed2e6SChris Wilson if (!eir) 251035aed2e6SChris Wilson return; 251163eeaf38SJesse Barnes 2512a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25138a905236SJesse Barnes 2514bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2515bd9854f9SBen Widawsky 25168a905236SJesse Barnes if (IS_G4X(dev)) { 25178a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25188a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25198a905236SJesse Barnes 2520a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2521a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2522050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2523050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2524a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2525a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25268a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25273143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25288a905236SJesse Barnes } 25298a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25308a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2531a70491ccSJoe Perches pr_err("page table error\n"); 2532a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25338a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25343143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25358a905236SJesse Barnes } 25368a905236SJesse Barnes } 25378a905236SJesse Barnes 2538a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 253963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 254063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2541a70491ccSJoe Perches pr_err("page table error\n"); 2542a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 254363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25443143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 254563eeaf38SJesse Barnes } 25468a905236SJesse Barnes } 25478a905236SJesse Barnes 254863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2549a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2550055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2551a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25529db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 255363eeaf38SJesse Barnes /* pipestat has already been acked */ 255463eeaf38SJesse Barnes } 255563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2556a70491ccSJoe Perches pr_err("instruction error\n"); 2557a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2558050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2559050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2560a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 256163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 256263eeaf38SJesse Barnes 2563a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2564a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2565a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 256663eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25673143a2bfSChris Wilson POSTING_READ(IPEIR); 256863eeaf38SJesse Barnes } else { 256963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 257063eeaf38SJesse Barnes 2571a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2572a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2573a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2574a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 257563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25763143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 257763eeaf38SJesse Barnes } 257863eeaf38SJesse Barnes } 257963eeaf38SJesse Barnes 258063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25813143a2bfSChris Wilson POSTING_READ(EIR); 258263eeaf38SJesse Barnes eir = I915_READ(EIR); 258363eeaf38SJesse Barnes if (eir) { 258463eeaf38SJesse Barnes /* 258563eeaf38SJesse Barnes * some errors might have become stuck, 258663eeaf38SJesse Barnes * mask them. 258763eeaf38SJesse Barnes */ 258863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 258963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 259063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 259163eeaf38SJesse Barnes } 259235aed2e6SChris Wilson } 259335aed2e6SChris Wilson 259435aed2e6SChris Wilson /** 259535aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 259635aed2e6SChris Wilson * @dev: drm device 259735aed2e6SChris Wilson * 259835aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 259935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 260035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 260135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 260235aed2e6SChris Wilson * of a ring dump etc.). 260335aed2e6SChris Wilson */ 260458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 260558174462SMika Kuoppala const char *fmt, ...) 260635aed2e6SChris Wilson { 260735aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 260858174462SMika Kuoppala va_list args; 260958174462SMika Kuoppala char error_msg[80]; 261035aed2e6SChris Wilson 261158174462SMika Kuoppala va_start(args, fmt); 261258174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 261358174462SMika Kuoppala va_end(args); 261458174462SMika Kuoppala 261558174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 261635aed2e6SChris Wilson i915_report_and_clear_eir(dev); 26178a905236SJesse Barnes 2618ba1234d1SBen Gamari if (wedged) { 2619f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2620f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2621ba1234d1SBen Gamari 262211ed50ecSBen Gamari /* 262317e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 262417e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 262517e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 262617e1df07SDaniel Vetter * processes will see a reset in progress and back off, 262717e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 262817e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 262917e1df07SDaniel Vetter * that the reset work needs to acquire. 263017e1df07SDaniel Vetter * 263117e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 263217e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 263317e1df07SDaniel Vetter * counter atomic_t. 263411ed50ecSBen Gamari */ 263517e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 263611ed50ecSBen Gamari } 263711ed50ecSBen Gamari 2638122f46baSDaniel Vetter /* 2639122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2640122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2641122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2642122f46baSDaniel Vetter * code will deadlock. 2643122f46baSDaniel Vetter */ 2644122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 26458a905236SJesse Barnes } 26468a905236SJesse Barnes 264742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 264842f52ef8SKeith Packard * we use as a pipe index 264942f52ef8SKeith Packard */ 2650f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26510a3e67a4SJesse Barnes { 26522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2653e9d21d7fSKeith Packard unsigned long irqflags; 265471e0ffa5SJesse Barnes 26555eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 265671e0ffa5SJesse Barnes return -EINVAL; 26570a3e67a4SJesse Barnes 26581ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2659f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26607c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2661755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26620a3e67a4SJesse Barnes else 26637c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2664755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26668692d00eSChris Wilson 26670a3e67a4SJesse Barnes return 0; 26680a3e67a4SJesse Barnes } 26690a3e67a4SJesse Barnes 2670f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2671f796cf8fSJesse Barnes { 26722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2673f796cf8fSJesse Barnes unsigned long irqflags; 2674b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 267540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2676f796cf8fSJesse Barnes 2677f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2678f796cf8fSJesse Barnes return -EINVAL; 2679f796cf8fSJesse Barnes 2680f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2681b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2682b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2683b1f14ad0SJesse Barnes 2684b1f14ad0SJesse Barnes return 0; 2685b1f14ad0SJesse Barnes } 2686b1f14ad0SJesse Barnes 26877e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26887e231dbeSJesse Barnes { 26892d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26907e231dbeSJesse Barnes unsigned long irqflags; 26917e231dbeSJesse Barnes 26927e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 26937e231dbeSJesse Barnes return -EINVAL; 26947e231dbeSJesse Barnes 26957e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 269631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2697755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26987e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26997e231dbeSJesse Barnes 27007e231dbeSJesse Barnes return 0; 27017e231dbeSJesse Barnes } 27027e231dbeSJesse Barnes 2703abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2704abd58f01SBen Widawsky { 2705abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2706abd58f01SBen Widawsky unsigned long irqflags; 2707abd58f01SBen Widawsky 2708abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2709abd58f01SBen Widawsky return -EINVAL; 2710abd58f01SBen Widawsky 2711abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27127167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 27137167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2714abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2715abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2716abd58f01SBen Widawsky return 0; 2717abd58f01SBen Widawsky } 2718abd58f01SBen Widawsky 271942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 272042f52ef8SKeith Packard * we use as a pipe index 272142f52ef8SKeith Packard */ 2722f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 27230a3e67a4SJesse Barnes { 27242d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2725e9d21d7fSKeith Packard unsigned long irqflags; 27260a3e67a4SJesse Barnes 27271ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27287c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2729755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2730755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27311ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27320a3e67a4SJesse Barnes } 27330a3e67a4SJesse Barnes 2734f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2735f796cf8fSJesse Barnes { 27362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2737f796cf8fSJesse Barnes unsigned long irqflags; 2738b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 273940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2740f796cf8fSJesse Barnes 2741f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2742b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2743b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2744b1f14ad0SJesse Barnes } 2745b1f14ad0SJesse Barnes 27467e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 27477e231dbeSJesse Barnes { 27482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27497e231dbeSJesse Barnes unsigned long irqflags; 27507e231dbeSJesse Barnes 27517e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 275231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2753755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27547e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27557e231dbeSJesse Barnes } 27567e231dbeSJesse Barnes 2757abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2758abd58f01SBen Widawsky { 2759abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2760abd58f01SBen Widawsky unsigned long irqflags; 2761abd58f01SBen Widawsky 2762abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2763abd58f01SBen Widawsky return; 2764abd58f01SBen Widawsky 2765abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27667167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27677167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2768abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2769abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2770abd58f01SBen Widawsky } 2771abd58f01SBen Widawsky 2772893eead0SChris Wilson static u32 2773a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring) 2774852835f3SZou Nan hai { 2775893eead0SChris Wilson return list_entry(ring->request_list.prev, 2776893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2777893eead0SChris Wilson } 2778893eead0SChris Wilson 27799107e9d2SChris Wilson static bool 2780a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno) 2781893eead0SChris Wilson { 27829107e9d2SChris Wilson return (list_empty(&ring->request_list) || 27839107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2784f65d9421SBen Gamari } 2785f65d9421SBen Gamari 2786a028c4b0SDaniel Vetter static bool 2787a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2788a028c4b0SDaniel Vetter { 2789a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2790a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2791a028c4b0SDaniel Vetter } else { 2792a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2793a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2794a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2795a028c4b0SDaniel Vetter } 2796a028c4b0SDaniel Vetter } 2797a028c4b0SDaniel Vetter 2798a4872ba6SOscar Mateo static struct intel_engine_cs * 2799a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2800921d42eaSDaniel Vetter { 2801921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2802a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2803921d42eaSDaniel Vetter int i; 2804921d42eaSDaniel Vetter 2805921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2806a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2807a6cdb93aSRodrigo Vivi if (ring == signaller) 2808a6cdb93aSRodrigo Vivi continue; 2809a6cdb93aSRodrigo Vivi 2810a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2811a6cdb93aSRodrigo Vivi return signaller; 2812a6cdb93aSRodrigo Vivi } 2813921d42eaSDaniel Vetter } else { 2814921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2815921d42eaSDaniel Vetter 2816921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2817921d42eaSDaniel Vetter if(ring == signaller) 2818921d42eaSDaniel Vetter continue; 2819921d42eaSDaniel Vetter 2820ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2821921d42eaSDaniel Vetter return signaller; 2822921d42eaSDaniel Vetter } 2823921d42eaSDaniel Vetter } 2824921d42eaSDaniel Vetter 2825a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2826a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2827921d42eaSDaniel Vetter 2828921d42eaSDaniel Vetter return NULL; 2829921d42eaSDaniel Vetter } 2830921d42eaSDaniel Vetter 2831a4872ba6SOscar Mateo static struct intel_engine_cs * 2832a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2833a24a11e6SChris Wilson { 2834a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 283588fe429dSDaniel Vetter u32 cmd, ipehr, head; 2836a6cdb93aSRodrigo Vivi u64 offset = 0; 2837a6cdb93aSRodrigo Vivi int i, backwards; 2838a24a11e6SChris Wilson 2839a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2840a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28416274f212SChris Wilson return NULL; 2842a24a11e6SChris Wilson 284388fe429dSDaniel Vetter /* 284488fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 284588fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2846a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2847a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 284888fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 284988fe429dSDaniel Vetter * ringbuffer itself. 2850a24a11e6SChris Wilson */ 285188fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2852a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 285388fe429dSDaniel Vetter 2854a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 285588fe429dSDaniel Vetter /* 285688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 285788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 285888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 285988fe429dSDaniel Vetter */ 2860ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 286188fe429dSDaniel Vetter 286288fe429dSDaniel Vetter /* This here seems to blow up */ 2863ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2864a24a11e6SChris Wilson if (cmd == ipehr) 2865a24a11e6SChris Wilson break; 2866a24a11e6SChris Wilson 286788fe429dSDaniel Vetter head -= 4; 286888fe429dSDaniel Vetter } 2869a24a11e6SChris Wilson 287088fe429dSDaniel Vetter if (!i) 287188fe429dSDaniel Vetter return NULL; 287288fe429dSDaniel Vetter 2873ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2874a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2875a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2876a6cdb93aSRodrigo Vivi offset <<= 32; 2877a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2878a6cdb93aSRodrigo Vivi } 2879a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2880a24a11e6SChris Wilson } 2881a24a11e6SChris Wilson 2882a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28836274f212SChris Wilson { 28846274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2885a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2886a0d036b0SChris Wilson u32 seqno; 28876274f212SChris Wilson 28884be17381SChris Wilson ring->hangcheck.deadlock++; 28896274f212SChris Wilson 28906274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28914be17381SChris Wilson if (signaller == NULL) 28924be17381SChris Wilson return -1; 28934be17381SChris Wilson 28944be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28954be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28966274f212SChris Wilson return -1; 28976274f212SChris Wilson 28984be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28994be17381SChris Wilson return 1; 29004be17381SChris Wilson 2901a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2902a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2903a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29044be17381SChris Wilson return -1; 29054be17381SChris Wilson 29064be17381SChris Wilson return 0; 29076274f212SChris Wilson } 29086274f212SChris Wilson 29096274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29106274f212SChris Wilson { 2911a4872ba6SOscar Mateo struct intel_engine_cs *ring; 29126274f212SChris Wilson int i; 29136274f212SChris Wilson 29146274f212SChris Wilson for_each_ring(ring, dev_priv, i) 29154be17381SChris Wilson ring->hangcheck.deadlock = 0; 29166274f212SChris Wilson } 29176274f212SChris Wilson 2918ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2919a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 29201ec14ad3SChris Wilson { 29211ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 29221ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29239107e9d2SChris Wilson u32 tmp; 29249107e9d2SChris Wilson 2925f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2926f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2927f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2928f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2929f260fe7bSMika Kuoppala } 2930f260fe7bSMika Kuoppala 2931f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2932f260fe7bSMika Kuoppala } 29336274f212SChris Wilson 29349107e9d2SChris Wilson if (IS_GEN2(dev)) 2935f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29369107e9d2SChris Wilson 29379107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29389107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29399107e9d2SChris Wilson * and break the hang. This should work on 29409107e9d2SChris Wilson * all but the second generation chipsets. 29419107e9d2SChris Wilson */ 29429107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29431ec14ad3SChris Wilson if (tmp & RING_WAIT) { 294458174462SMika Kuoppala i915_handle_error(dev, false, 294558174462SMika Kuoppala "Kicking stuck wait on %s", 29461ec14ad3SChris Wilson ring->name); 29471ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2948f2f4d82fSJani Nikula return HANGCHECK_KICK; 29491ec14ad3SChris Wilson } 2950a24a11e6SChris Wilson 29516274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29526274f212SChris Wilson switch (semaphore_passed(ring)) { 29536274f212SChris Wilson default: 2954f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29556274f212SChris Wilson case 1: 295658174462SMika Kuoppala i915_handle_error(dev, false, 295758174462SMika Kuoppala "Kicking stuck semaphore on %s", 2958a24a11e6SChris Wilson ring->name); 2959a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2960f2f4d82fSJani Nikula return HANGCHECK_KICK; 29616274f212SChris Wilson case 0: 2962f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29636274f212SChris Wilson } 29649107e9d2SChris Wilson } 29659107e9d2SChris Wilson 2966f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2967a24a11e6SChris Wilson } 2968d1e61e7fSChris Wilson 2969f65d9421SBen Gamari /** 2970f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 297105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 297205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 297305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 297405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 297505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2976f65d9421SBen Gamari */ 2977a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2978f65d9421SBen Gamari { 2979f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 29802d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2981a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2982b4519513SChris Wilson int i; 298305407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29849107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29859107e9d2SChris Wilson #define BUSY 1 29869107e9d2SChris Wilson #define KICK 5 29879107e9d2SChris Wilson #define HUNG 20 2988893eead0SChris Wilson 2989d330a953SJani Nikula if (!i915.enable_hangcheck) 29903e0dc6b0SBen Widawsky return; 29913e0dc6b0SBen Widawsky 2992b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 299350877445SChris Wilson u64 acthd; 299450877445SChris Wilson u32 seqno; 29959107e9d2SChris Wilson bool busy = true; 2996b4519513SChris Wilson 29976274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29986274f212SChris Wilson 299905407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 300005407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 300105407ff8SMika Kuoppala 300205407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 30039107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 3004da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 3005da661464SMika Kuoppala 30069107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 30079107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 3008094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 3009f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 30109107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 30119107e9d2SChris Wilson ring->name); 3012f4adcd24SDaniel Vetter else 3013f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 3014f4adcd24SDaniel Vetter ring->name); 30159107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3016094f9a54SChris Wilson } 3017094f9a54SChris Wilson /* Safeguard against driver failure */ 3018094f9a54SChris Wilson ring->hangcheck.score += BUSY; 30199107e9d2SChris Wilson } else 30209107e9d2SChris Wilson busy = false; 302105407ff8SMika Kuoppala } else { 30226274f212SChris Wilson /* We always increment the hangcheck score 30236274f212SChris Wilson * if the ring is busy and still processing 30246274f212SChris Wilson * the same request, so that no single request 30256274f212SChris Wilson * can run indefinitely (such as a chain of 30266274f212SChris Wilson * batches). The only time we do not increment 30276274f212SChris Wilson * the hangcheck score on this ring, if this 30286274f212SChris Wilson * ring is in a legitimate wait for another 30296274f212SChris Wilson * ring. In that case the waiting ring is a 30306274f212SChris Wilson * victim and we want to be sure we catch the 30316274f212SChris Wilson * right culprit. Then every time we do kick 30326274f212SChris Wilson * the ring, add a small increment to the 30336274f212SChris Wilson * score so that we can catch a batch that is 30346274f212SChris Wilson * being repeatedly kicked and so responsible 30356274f212SChris Wilson * for stalling the machine. 30369107e9d2SChris Wilson */ 3037ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3038ad8beaeaSMika Kuoppala acthd); 3039ad8beaeaSMika Kuoppala 3040ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3041da661464SMika Kuoppala case HANGCHECK_IDLE: 3042f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3043f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3044f260fe7bSMika Kuoppala break; 3045f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3046ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30476274f212SChris Wilson break; 3048f2f4d82fSJani Nikula case HANGCHECK_KICK: 3049ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30506274f212SChris Wilson break; 3051f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3052ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30536274f212SChris Wilson stuck[i] = true; 30546274f212SChris Wilson break; 30556274f212SChris Wilson } 305605407ff8SMika Kuoppala } 30579107e9d2SChris Wilson } else { 3058da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3059da661464SMika Kuoppala 30609107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 30619107e9d2SChris Wilson * attempts across multiple batches. 30629107e9d2SChris Wilson */ 30639107e9d2SChris Wilson if (ring->hangcheck.score > 0) 30649107e9d2SChris Wilson ring->hangcheck.score--; 3065f260fe7bSMika Kuoppala 3066f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3067cbb465e7SChris Wilson } 3068f65d9421SBen Gamari 306905407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 307005407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30719107e9d2SChris Wilson busy_count += busy; 307205407ff8SMika Kuoppala } 307305407ff8SMika Kuoppala 307405407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3075b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3076b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 307705407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3078a43adf07SChris Wilson ring->name); 3079a43adf07SChris Wilson rings_hung++; 308005407ff8SMika Kuoppala } 308105407ff8SMika Kuoppala } 308205407ff8SMika Kuoppala 308305407ff8SMika Kuoppala if (rings_hung) 308458174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 308505407ff8SMika Kuoppala 308605407ff8SMika Kuoppala if (busy_count) 308705407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 308805407ff8SMika Kuoppala * being added */ 308910cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 309010cd45b6SMika Kuoppala } 309110cd45b6SMika Kuoppala 309210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 309310cd45b6SMika Kuoppala { 309410cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3095672e7b7cSChris Wilson struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer; 3096672e7b7cSChris Wilson 3097d330a953SJani Nikula if (!i915.enable_hangcheck) 309810cd45b6SMika Kuoppala return; 309910cd45b6SMika Kuoppala 3100672e7b7cSChris Wilson /* Don't continually defer the hangcheck, but make sure it is active */ 3101d9e600b2SChris Wilson if (timer_pending(timer)) 3102d9e600b2SChris Wilson return; 3103d9e600b2SChris Wilson mod_timer(timer, 3104d9e600b2SChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3105f65d9421SBen Gamari } 3106f65d9421SBen Gamari 31071c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 310891738a95SPaulo Zanoni { 310991738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 311091738a95SPaulo Zanoni 311191738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 311291738a95SPaulo Zanoni return; 311391738a95SPaulo Zanoni 3114f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3115105b122eSPaulo Zanoni 3116105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3117105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3118622364b6SPaulo Zanoni } 3119105b122eSPaulo Zanoni 312091738a95SPaulo Zanoni /* 3121622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3122622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3123622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3124622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3125622364b6SPaulo Zanoni * 3126622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 312791738a95SPaulo Zanoni */ 3128622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3129622364b6SPaulo Zanoni { 3130622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3131622364b6SPaulo Zanoni 3132622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3133622364b6SPaulo Zanoni return; 3134622364b6SPaulo Zanoni 3135622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 313691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 313791738a95SPaulo Zanoni POSTING_READ(SDEIER); 313891738a95SPaulo Zanoni } 313991738a95SPaulo Zanoni 31407c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3141d18ea1b5SDaniel Vetter { 3142d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3143d18ea1b5SDaniel Vetter 3144f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3145a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3146f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3147d18ea1b5SDaniel Vetter } 3148d18ea1b5SDaniel Vetter 3149c0e09200SDave Airlie /* drm_dma.h hooks 3150c0e09200SDave Airlie */ 3151be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3152036a4a7dSZhenyu Wang { 31532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3154036a4a7dSZhenyu Wang 31550c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3156bdfcdb63SDaniel Vetter 3157f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3158c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3159c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3160036a4a7dSZhenyu Wang 31617c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3162c650156aSZhenyu Wang 31631c69eb42SPaulo Zanoni ibx_irq_reset(dev); 31647d99163dSBen Widawsky } 31657d99163dSBen Widawsky 316670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 316770591a41SVille Syrjälä { 316870591a41SVille Syrjälä enum pipe pipe; 316970591a41SVille Syrjälä 317070591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 317170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 317270591a41SVille Syrjälä 317370591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 317470591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 317570591a41SVille Syrjälä 317670591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 317770591a41SVille Syrjälä } 317870591a41SVille Syrjälä 31797e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31807e231dbeSJesse Barnes { 31812d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31827e231dbeSJesse Barnes 31837e231dbeSJesse Barnes /* VLV magic */ 31847e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31857e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31867e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31877e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31887e231dbeSJesse Barnes 31897c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31907e231dbeSJesse Barnes 31917c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31927e231dbeSJesse Barnes 319370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31947e231dbeSJesse Barnes } 31957e231dbeSJesse Barnes 3196d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3197d6e3cca3SDaniel Vetter { 3198d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3199d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3200d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3201d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3202d6e3cca3SDaniel Vetter } 3203d6e3cca3SDaniel Vetter 3204823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3205abd58f01SBen Widawsky { 3206abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3207abd58f01SBen Widawsky int pipe; 3208abd58f01SBen Widawsky 3209abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3210abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3211abd58f01SBen Widawsky 3212d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3213abd58f01SBen Widawsky 3214055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3215f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3216813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3217f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3218abd58f01SBen Widawsky 3219f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3220f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3221f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3222abd58f01SBen Widawsky 32231c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3224abd58f01SBen Widawsky } 3225abd58f01SBen Widawsky 3226d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3227d49bdb0eSPaulo Zanoni { 32281180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3229d49bdb0eSPaulo Zanoni 323013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3231d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 32321180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 3233d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 32341180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 323513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3236d49bdb0eSPaulo Zanoni } 3237d49bdb0eSPaulo Zanoni 323843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 323943f328d7SVille Syrjälä { 324043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 324143f328d7SVille Syrjälä 324243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 324343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 324443f328d7SVille Syrjälä 3245d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 324643f328d7SVille Syrjälä 324743f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 324843f328d7SVille Syrjälä 324943f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 325043f328d7SVille Syrjälä 325170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 325243f328d7SVille Syrjälä } 325343f328d7SVille Syrjälä 325482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 325582a28bcfSDaniel Vetter { 32562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 325782a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3258fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 325982a28bcfSDaniel Vetter 326082a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3261fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3262b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3263cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3264fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 326582a28bcfSDaniel Vetter } else { 3266fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3267b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3268cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3269fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 327082a28bcfSDaniel Vetter } 327182a28bcfSDaniel Vetter 3272fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 327382a28bcfSDaniel Vetter 32747fe0b973SKeith Packard /* 32757fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32767fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32777fe0b973SKeith Packard * 32787fe0b973SKeith Packard * This register is the same on all known PCH chips. 32797fe0b973SKeith Packard */ 32807fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32817fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32827fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32837fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32847fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32857fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32867fe0b973SKeith Packard } 32877fe0b973SKeith Packard 3288d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3289d46da437SPaulo Zanoni { 32902d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 329182a28bcfSDaniel Vetter u32 mask; 3292d46da437SPaulo Zanoni 3293692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3294692a04cfSDaniel Vetter return; 3295692a04cfSDaniel Vetter 3296105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32975c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3298105b122eSPaulo Zanoni else 32995c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 33008664281bSPaulo Zanoni 3301337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3302d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3303d46da437SPaulo Zanoni } 3304d46da437SPaulo Zanoni 33050a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 33060a9a8c91SDaniel Vetter { 33070a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 33080a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 33090a9a8c91SDaniel Vetter 33100a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 33110a9a8c91SDaniel Vetter 33120a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3313040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 33140a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 331535a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 331635a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 33170a9a8c91SDaniel Vetter } 33180a9a8c91SDaniel Vetter 33190a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33200a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 33210a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 33220a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 33230a9a8c91SDaniel Vetter } else { 33240a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33250a9a8c91SDaniel Vetter } 33260a9a8c91SDaniel Vetter 332735079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33280a9a8c91SDaniel Vetter 33290a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 333078e68d36SImre Deak /* 333178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 333278e68d36SImre Deak * itself is enabled/disabled. 333378e68d36SImre Deak */ 33340a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33350a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33360a9a8c91SDaniel Vetter 3337605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 333835079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33390a9a8c91SDaniel Vetter } 33400a9a8c91SDaniel Vetter } 33410a9a8c91SDaniel Vetter 3342f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3343036a4a7dSZhenyu Wang { 33442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33458e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33468e76f8dcSPaulo Zanoni 33478e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33488e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33498e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33508e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33515c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33528e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33535c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33548e76f8dcSPaulo Zanoni } else { 33558e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3356ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33575b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33585b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33595b3a856bSDaniel Vetter DE_POISON); 33605c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33615c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33628e76f8dcSPaulo Zanoni } 3363036a4a7dSZhenyu Wang 33641ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3365036a4a7dSZhenyu Wang 33660c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33670c841212SPaulo Zanoni 3368622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3369622364b6SPaulo Zanoni 337035079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3371036a4a7dSZhenyu Wang 33720a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3373036a4a7dSZhenyu Wang 3374d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33757fe0b973SKeith Packard 3376f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33776005ce42SDaniel Vetter /* Enable PCU event interrupts 33786005ce42SDaniel Vetter * 33796005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33804bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33814bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3382d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3383f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3384d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3385f97108d1SJesse Barnes } 3386f97108d1SJesse Barnes 3387036a4a7dSZhenyu Wang return 0; 3388036a4a7dSZhenyu Wang } 3389036a4a7dSZhenyu Wang 3390f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3391f8b79e58SImre Deak { 3392f8b79e58SImre Deak u32 pipestat_mask; 3393f8b79e58SImre Deak u32 iir_mask; 3394120dda4fSVille Syrjälä enum pipe pipe; 3395f8b79e58SImre Deak 3396f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3397f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3398f8b79e58SImre Deak 3399120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3400120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3401f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3402f8b79e58SImre Deak 3403f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3404f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3405f8b79e58SImre Deak 3406120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3407120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3408120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3409f8b79e58SImre Deak 3410f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3411f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3412f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3413120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3414120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3415f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3416f8b79e58SImre Deak 3417f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3418f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3419f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 342076e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 342176e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3422f8b79e58SImre Deak } 3423f8b79e58SImre Deak 3424f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3425f8b79e58SImre Deak { 3426f8b79e58SImre Deak u32 pipestat_mask; 3427f8b79e58SImre Deak u32 iir_mask; 3428120dda4fSVille Syrjälä enum pipe pipe; 3429f8b79e58SImre Deak 3430f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3431f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 34326c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3433120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3434120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3435f8b79e58SImre Deak 3436f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3437f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 343876e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3439f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3440f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3441f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3442f8b79e58SImre Deak 3443f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3444f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3445f8b79e58SImre Deak 3446120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3447120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3448120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3449f8b79e58SImre Deak 3450f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3451f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3452120dda4fSVille Syrjälä 3453120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3454120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3455f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3456f8b79e58SImre Deak } 3457f8b79e58SImre Deak 3458f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3459f8b79e58SImre Deak { 3460f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3461f8b79e58SImre Deak 3462f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3463f8b79e58SImre Deak return; 3464f8b79e58SImre Deak 3465f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3466f8b79e58SImre Deak 3467950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3468f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3469f8b79e58SImre Deak } 3470f8b79e58SImre Deak 3471f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3472f8b79e58SImre Deak { 3473f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3474f8b79e58SImre Deak 3475f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3476f8b79e58SImre Deak return; 3477f8b79e58SImre Deak 3478f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3479f8b79e58SImre Deak 3480950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3481f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3482f8b79e58SImre Deak } 3483f8b79e58SImre Deak 34840e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34857e231dbeSJesse Barnes { 3486f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34877e231dbeSJesse Barnes 348820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 348920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 349020afbda2SDaniel Vetter 34917e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 349276e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 349376e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 349476e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 349576e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34967e231dbeSJesse Barnes 3497b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3498b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3499d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3500f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3501f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3502d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 35030e6c9a9eSVille Syrjälä } 35040e6c9a9eSVille Syrjälä 35050e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 35060e6c9a9eSVille Syrjälä { 35070e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 35080e6c9a9eSVille Syrjälä 35090e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 35107e231dbeSJesse Barnes 35110a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 35127e231dbeSJesse Barnes 35137e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 35147e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 35157e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 35167e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 35177e231dbeSJesse Barnes #endif 35187e231dbeSJesse Barnes 35197e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 352020afbda2SDaniel Vetter 352120afbda2SDaniel Vetter return 0; 352220afbda2SDaniel Vetter } 352320afbda2SDaniel Vetter 3524abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3525abd58f01SBen Widawsky { 3526abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3527abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3528abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 352973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3530abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 353173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 353273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3533abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 353473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 353573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 353673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3537abd58f01SBen Widawsky 0, 353873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 353973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3540abd58f01SBen Widawsky }; 3541abd58f01SBen Widawsky 35420961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35439a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35449a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 354578e68d36SImre Deak /* 354678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 354778e68d36SImre Deak * is enabled/disabled. 354878e68d36SImre Deak */ 354978e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 35509a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3551abd58f01SBen Widawsky } 3552abd58f01SBen Widawsky 3553abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3554abd58f01SBen Widawsky { 3555770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3556770de83dSDamien Lespiau uint32_t de_pipe_enables; 3557abd58f01SBen Widawsky int pipe; 355888e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3559770de83dSDamien Lespiau 356088e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3561770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3562770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 356388e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 356488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 356588e04703SJesse Barnes } else 3566770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3567770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3568770de83dSDamien Lespiau 3569770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3570770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3571770de83dSDamien Lespiau 357213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 357313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 357413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3575abd58f01SBen Widawsky 3576055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3577f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3578813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3579813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3580813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 358135079899SPaulo Zanoni de_pipe_enables); 3582abd58f01SBen Widawsky 358388e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3584abd58f01SBen Widawsky } 3585abd58f01SBen Widawsky 3586abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3587abd58f01SBen Widawsky { 3588abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3589abd58f01SBen Widawsky 3590622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3591622364b6SPaulo Zanoni 3592abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3593abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3594abd58f01SBen Widawsky 3595abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3596abd58f01SBen Widawsky 3597abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3598abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3599abd58f01SBen Widawsky 3600abd58f01SBen Widawsky return 0; 3601abd58f01SBen Widawsky } 3602abd58f01SBen Widawsky 360343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 360443f328d7SVille Syrjälä { 360543f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 360643f328d7SVille Syrjälä 3607c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 360843f328d7SVille Syrjälä 360943f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 361043f328d7SVille Syrjälä 361143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 361243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 361343f328d7SVille Syrjälä 361443f328d7SVille Syrjälä return 0; 361543f328d7SVille Syrjälä } 361643f328d7SVille Syrjälä 3617abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3618abd58f01SBen Widawsky { 3619abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3620abd58f01SBen Widawsky 3621abd58f01SBen Widawsky if (!dev_priv) 3622abd58f01SBen Widawsky return; 3623abd58f01SBen Widawsky 3624823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3625abd58f01SBen Widawsky } 3626abd58f01SBen Widawsky 36278ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 36288ea0be4fSVille Syrjälä { 36298ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 36308ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 36318ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36328ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 36338ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 36348ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36358ea0be4fSVille Syrjälä 36368ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36378ea0be4fSVille Syrjälä 3638c352d1baSImre Deak dev_priv->irq_mask = ~0; 36398ea0be4fSVille Syrjälä } 36408ea0be4fSVille Syrjälä 36417e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36427e231dbeSJesse Barnes { 36432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36447e231dbeSJesse Barnes 36457e231dbeSJesse Barnes if (!dev_priv) 36467e231dbeSJesse Barnes return; 36477e231dbeSJesse Barnes 3648843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3649843d0e7dSImre Deak 3650893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3651893fce8eSVille Syrjälä 36527e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3653f8b79e58SImre Deak 36548ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36557e231dbeSJesse Barnes } 36567e231dbeSJesse Barnes 365743f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 365843f328d7SVille Syrjälä { 365943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 366043f328d7SVille Syrjälä 366143f328d7SVille Syrjälä if (!dev_priv) 366243f328d7SVille Syrjälä return; 366343f328d7SVille Syrjälä 366443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 366543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 366643f328d7SVille Syrjälä 3667a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 366843f328d7SVille Syrjälä 3669a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 367043f328d7SVille Syrjälä 3671c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 367243f328d7SVille Syrjälä } 367343f328d7SVille Syrjälä 3674f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3675036a4a7dSZhenyu Wang { 36762d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36774697995bSJesse Barnes 36784697995bSJesse Barnes if (!dev_priv) 36794697995bSJesse Barnes return; 36804697995bSJesse Barnes 3681be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3682036a4a7dSZhenyu Wang } 3683036a4a7dSZhenyu Wang 3684c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3685c2798b19SChris Wilson { 36862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3687c2798b19SChris Wilson int pipe; 3688c2798b19SChris Wilson 3689055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3690c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3691c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3692c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3693c2798b19SChris Wilson POSTING_READ16(IER); 3694c2798b19SChris Wilson } 3695c2798b19SChris Wilson 3696c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3697c2798b19SChris Wilson { 36982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3699c2798b19SChris Wilson 3700c2798b19SChris Wilson I915_WRITE16(EMR, 3701c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3702c2798b19SChris Wilson 3703c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3704c2798b19SChris Wilson dev_priv->irq_mask = 3705c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3706c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3707c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3708c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3709c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3710c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3711c2798b19SChris Wilson 3712c2798b19SChris Wilson I915_WRITE16(IER, 3713c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3714c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3715c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3716c2798b19SChris Wilson I915_USER_INTERRUPT); 3717c2798b19SChris Wilson POSTING_READ16(IER); 3718c2798b19SChris Wilson 3719379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3720379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3721d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3722755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3723755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3724d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3725379ef82dSDaniel Vetter 3726c2798b19SChris Wilson return 0; 3727c2798b19SChris Wilson } 3728c2798b19SChris Wilson 372990a72f87SVille Syrjälä /* 373090a72f87SVille Syrjälä * Returns true when a page flip has completed. 373190a72f87SVille Syrjälä */ 373290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 37331f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 373490a72f87SVille Syrjälä { 37352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37361f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 373790a72f87SVille Syrjälä 37388d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 373990a72f87SVille Syrjälä return false; 374090a72f87SVille Syrjälä 374190a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3742d6bbafa1SChris Wilson goto check_page_flip; 374390a72f87SVille Syrjälä 374490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 374590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 374690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 374790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 374890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 374990a72f87SVille Syrjälä */ 375090a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3751d6bbafa1SChris Wilson goto check_page_flip; 375290a72f87SVille Syrjälä 37537d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 375490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 375590a72f87SVille Syrjälä return true; 3756d6bbafa1SChris Wilson 3757d6bbafa1SChris Wilson check_page_flip: 3758d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3759d6bbafa1SChris Wilson return false; 376090a72f87SVille Syrjälä } 376190a72f87SVille Syrjälä 3762ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3763c2798b19SChris Wilson { 376445a83f84SDaniel Vetter struct drm_device *dev = arg; 37652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3766c2798b19SChris Wilson u16 iir, new_iir; 3767c2798b19SChris Wilson u32 pipe_stats[2]; 3768c2798b19SChris Wilson int pipe; 3769c2798b19SChris Wilson u16 flip_mask = 3770c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3771c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3772c2798b19SChris Wilson 3773c2798b19SChris Wilson iir = I915_READ16(IIR); 3774c2798b19SChris Wilson if (iir == 0) 3775c2798b19SChris Wilson return IRQ_NONE; 3776c2798b19SChris Wilson 3777c2798b19SChris Wilson while (iir & ~flip_mask) { 3778c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3779c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3780c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3781c2798b19SChris Wilson * interrupts (for non-MSI). 3782c2798b19SChris Wilson */ 3783222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3784c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3785aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3786c2798b19SChris Wilson 3787055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3788c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3789c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3790c2798b19SChris Wilson 3791c2798b19SChris Wilson /* 3792c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3793c2798b19SChris Wilson */ 37942d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3795c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3796c2798b19SChris Wilson } 3797222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3798c2798b19SChris Wilson 3799c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3800c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3801c2798b19SChris Wilson 3802c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3803c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3804c2798b19SChris Wilson 3805055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 38061f1c2e24SVille Syrjälä int plane = pipe; 38073a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 38081f1c2e24SVille Syrjälä plane = !plane; 38091f1c2e24SVille Syrjälä 38104356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 38111f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 38121f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3813c2798b19SChris Wilson 38144356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3815277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38162d9d2b0bSVille Syrjälä 38171f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38181f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38191f7247c0SDaniel Vetter pipe); 38204356d586SDaniel Vetter } 3821c2798b19SChris Wilson 3822c2798b19SChris Wilson iir = new_iir; 3823c2798b19SChris Wilson } 3824c2798b19SChris Wilson 3825c2798b19SChris Wilson return IRQ_HANDLED; 3826c2798b19SChris Wilson } 3827c2798b19SChris Wilson 3828c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3829c2798b19SChris Wilson { 38302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3831c2798b19SChris Wilson int pipe; 3832c2798b19SChris Wilson 3833055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3834c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3835c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3836c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3837c2798b19SChris Wilson } 3838c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3839c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3840c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3841c2798b19SChris Wilson } 3842c2798b19SChris Wilson 3843a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3844a266c7d5SChris Wilson { 38452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3846a266c7d5SChris Wilson int pipe; 3847a266c7d5SChris Wilson 3848a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3849a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3850a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3851a266c7d5SChris Wilson } 3852a266c7d5SChris Wilson 385300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3854055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3855a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3856a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3857a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3858a266c7d5SChris Wilson POSTING_READ(IER); 3859a266c7d5SChris Wilson } 3860a266c7d5SChris Wilson 3861a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3862a266c7d5SChris Wilson { 38632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 386438bde180SChris Wilson u32 enable_mask; 3865a266c7d5SChris Wilson 386638bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 386738bde180SChris Wilson 386838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 386938bde180SChris Wilson dev_priv->irq_mask = 387038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 387138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 387238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 387338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 387438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 387538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 387638bde180SChris Wilson 387738bde180SChris Wilson enable_mask = 387838bde180SChris Wilson I915_ASLE_INTERRUPT | 387938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 388038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 388138bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 388238bde180SChris Wilson I915_USER_INTERRUPT; 388338bde180SChris Wilson 3884a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 388520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 388620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 388720afbda2SDaniel Vetter 3888a266c7d5SChris Wilson /* Enable in IER... */ 3889a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3890a266c7d5SChris Wilson /* and unmask in IMR */ 3891a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3892a266c7d5SChris Wilson } 3893a266c7d5SChris Wilson 3894a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3895a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3896a266c7d5SChris Wilson POSTING_READ(IER); 3897a266c7d5SChris Wilson 3898f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 389920afbda2SDaniel Vetter 3900379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3901379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3902d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3903755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3904755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3905d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3906379ef82dSDaniel Vetter 390720afbda2SDaniel Vetter return 0; 390820afbda2SDaniel Vetter } 390920afbda2SDaniel Vetter 391090a72f87SVille Syrjälä /* 391190a72f87SVille Syrjälä * Returns true when a page flip has completed. 391290a72f87SVille Syrjälä */ 391390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 391490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 391590a72f87SVille Syrjälä { 39162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 391790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 391890a72f87SVille Syrjälä 39198d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 392090a72f87SVille Syrjälä return false; 392190a72f87SVille Syrjälä 392290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3923d6bbafa1SChris Wilson goto check_page_flip; 392490a72f87SVille Syrjälä 392590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 392690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 392790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 392890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 392990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 393090a72f87SVille Syrjälä */ 393190a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3932d6bbafa1SChris Wilson goto check_page_flip; 393390a72f87SVille Syrjälä 39347d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 393590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 393690a72f87SVille Syrjälä return true; 3937d6bbafa1SChris Wilson 3938d6bbafa1SChris Wilson check_page_flip: 3939d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3940d6bbafa1SChris Wilson return false; 394190a72f87SVille Syrjälä } 394290a72f87SVille Syrjälä 3943ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3944a266c7d5SChris Wilson { 394545a83f84SDaniel Vetter struct drm_device *dev = arg; 39462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39478291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 394838bde180SChris Wilson u32 flip_mask = 394938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 395038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 395138bde180SChris Wilson int pipe, ret = IRQ_NONE; 3952a266c7d5SChris Wilson 3953a266c7d5SChris Wilson iir = I915_READ(IIR); 395438bde180SChris Wilson do { 395538bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39568291ee90SChris Wilson bool blc_event = false; 3957a266c7d5SChris Wilson 3958a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3959a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3960a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3961a266c7d5SChris Wilson * interrupts (for non-MSI). 3962a266c7d5SChris Wilson */ 3963222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3964a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3965aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3966a266c7d5SChris Wilson 3967055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3968a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3969a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3970a266c7d5SChris Wilson 397138bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3972a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3973a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 397438bde180SChris Wilson irq_received = true; 3975a266c7d5SChris Wilson } 3976a266c7d5SChris Wilson } 3977222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3978a266c7d5SChris Wilson 3979a266c7d5SChris Wilson if (!irq_received) 3980a266c7d5SChris Wilson break; 3981a266c7d5SChris Wilson 3982a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 398316c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 398416c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 398516c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3986a266c7d5SChris Wilson 398738bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3988a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3989a266c7d5SChris Wilson 3990a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3991a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3992a266c7d5SChris Wilson 3993055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 399438bde180SChris Wilson int plane = pipe; 39953a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 399638bde180SChris Wilson plane = !plane; 39975e2032d4SVille Syrjälä 399890a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 399990a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 400090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4001a266c7d5SChris Wilson 4002a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4003a266c7d5SChris Wilson blc_event = true; 40044356d586SDaniel Vetter 40054356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4006277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 40072d9d2b0bSVille Syrjälä 40081f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40101f7247c0SDaniel Vetter pipe); 4011a266c7d5SChris Wilson } 4012a266c7d5SChris Wilson 4013a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4014a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4015a266c7d5SChris Wilson 4016a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4017a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4018a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4019a266c7d5SChris Wilson * we would never get another interrupt. 4020a266c7d5SChris Wilson * 4021a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4022a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4023a266c7d5SChris Wilson * another one. 4024a266c7d5SChris Wilson * 4025a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4026a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4027a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4028a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4029a266c7d5SChris Wilson * stray interrupts. 4030a266c7d5SChris Wilson */ 403138bde180SChris Wilson ret = IRQ_HANDLED; 4032a266c7d5SChris Wilson iir = new_iir; 403338bde180SChris Wilson } while (iir & ~flip_mask); 4034a266c7d5SChris Wilson 4035a266c7d5SChris Wilson return ret; 4036a266c7d5SChris Wilson } 4037a266c7d5SChris Wilson 4038a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4039a266c7d5SChris Wilson { 40402d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4041a266c7d5SChris Wilson int pipe; 4042a266c7d5SChris Wilson 4043a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4044a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4045a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4046a266c7d5SChris Wilson } 4047a266c7d5SChris Wilson 404800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4049055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 405055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4051a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 405255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 405355b39755SChris Wilson } 4054a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4055a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4056a266c7d5SChris Wilson 4057a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4058a266c7d5SChris Wilson } 4059a266c7d5SChris Wilson 4060a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4061a266c7d5SChris Wilson { 40622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4063a266c7d5SChris Wilson int pipe; 4064a266c7d5SChris Wilson 4065a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4066a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4067a266c7d5SChris Wilson 4068a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4069055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4070a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4071a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4072a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4073a266c7d5SChris Wilson POSTING_READ(IER); 4074a266c7d5SChris Wilson } 4075a266c7d5SChris Wilson 4076a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4077a266c7d5SChris Wilson { 40782d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4079bbba0a97SChris Wilson u32 enable_mask; 4080a266c7d5SChris Wilson u32 error_mask; 4081a266c7d5SChris Wilson 4082a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4083bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4084adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4085bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4086bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4087bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4088bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4089bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4090bbba0a97SChris Wilson 4091bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 409221ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 409321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4094bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4095bbba0a97SChris Wilson 4096bbba0a97SChris Wilson if (IS_G4X(dev)) 4097bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4098a266c7d5SChris Wilson 4099b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4100b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4101d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4102755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4103755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4104755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4105d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4106a266c7d5SChris Wilson 4107a266c7d5SChris Wilson /* 4108a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4109a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4110a266c7d5SChris Wilson */ 4111a266c7d5SChris Wilson if (IS_G4X(dev)) { 4112a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4113a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4114a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4115a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4116a266c7d5SChris Wilson } else { 4117a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4118a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4119a266c7d5SChris Wilson } 4120a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4121a266c7d5SChris Wilson 4122a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4123a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4124a266c7d5SChris Wilson POSTING_READ(IER); 4125a266c7d5SChris Wilson 412620afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 412720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 412820afbda2SDaniel Vetter 4129f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 413020afbda2SDaniel Vetter 413120afbda2SDaniel Vetter return 0; 413220afbda2SDaniel Vetter } 413320afbda2SDaniel Vetter 4134bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 413520afbda2SDaniel Vetter { 41362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4137cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 413820afbda2SDaniel Vetter u32 hotplug_en; 413920afbda2SDaniel Vetter 4140b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4141b5ea2d56SDaniel Vetter 4142bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4143bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4144bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4145adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4146e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4147b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4148cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4149cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4150a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4151a266c7d5SChris Wilson to generate a spurious hotplug event about three 4152a266c7d5SChris Wilson seconds later. So just do it once. 4153a266c7d5SChris Wilson */ 4154a266c7d5SChris Wilson if (IS_G4X(dev)) 4155a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 415685fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4157a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4158a266c7d5SChris Wilson 4159a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4160a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4161a266c7d5SChris Wilson } 4162bac56d5bSEgbert Eich } 4163a266c7d5SChris Wilson 4164ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4165a266c7d5SChris Wilson { 416645a83f84SDaniel Vetter struct drm_device *dev = arg; 41672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4168a266c7d5SChris Wilson u32 iir, new_iir; 4169a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4170a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 417121ad8330SVille Syrjälä u32 flip_mask = 417221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 417321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4174a266c7d5SChris Wilson 4175a266c7d5SChris Wilson iir = I915_READ(IIR); 4176a266c7d5SChris Wilson 4177a266c7d5SChris Wilson for (;;) { 4178501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41792c8ba29fSChris Wilson bool blc_event = false; 41802c8ba29fSChris Wilson 4181a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4182a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4183a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4184a266c7d5SChris Wilson * interrupts (for non-MSI). 4185a266c7d5SChris Wilson */ 4186222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4187a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4188aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4189a266c7d5SChris Wilson 4190055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4191a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4192a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4193a266c7d5SChris Wilson 4194a266c7d5SChris Wilson /* 4195a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4196a266c7d5SChris Wilson */ 4197a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4198a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4199501e01d7SVille Syrjälä irq_received = true; 4200a266c7d5SChris Wilson } 4201a266c7d5SChris Wilson } 4202222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4203a266c7d5SChris Wilson 4204a266c7d5SChris Wilson if (!irq_received) 4205a266c7d5SChris Wilson break; 4206a266c7d5SChris Wilson 4207a266c7d5SChris Wilson ret = IRQ_HANDLED; 4208a266c7d5SChris Wilson 4209a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 421016c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 421116c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4212a266c7d5SChris Wilson 421321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4214a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4215a266c7d5SChris Wilson 4216a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4217a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4218a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4219a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4220a266c7d5SChris Wilson 4221055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42222c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 422390a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 422490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4225a266c7d5SChris Wilson 4226a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4227a266c7d5SChris Wilson blc_event = true; 42284356d586SDaniel Vetter 42294356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4230277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4231a266c7d5SChris Wilson 42321f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42331f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42342d9d2b0bSVille Syrjälä } 4235a266c7d5SChris Wilson 4236a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4237a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4238a266c7d5SChris Wilson 4239515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4240515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4241515ac2bbSDaniel Vetter 4242a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4243a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4244a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4245a266c7d5SChris Wilson * we would never get another interrupt. 4246a266c7d5SChris Wilson * 4247a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4248a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4249a266c7d5SChris Wilson * another one. 4250a266c7d5SChris Wilson * 4251a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4252a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4253a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4254a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4255a266c7d5SChris Wilson * stray interrupts. 4256a266c7d5SChris Wilson */ 4257a266c7d5SChris Wilson iir = new_iir; 4258a266c7d5SChris Wilson } 4259a266c7d5SChris Wilson 4260a266c7d5SChris Wilson return ret; 4261a266c7d5SChris Wilson } 4262a266c7d5SChris Wilson 4263a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4264a266c7d5SChris Wilson { 42652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4266a266c7d5SChris Wilson int pipe; 4267a266c7d5SChris Wilson 4268a266c7d5SChris Wilson if (!dev_priv) 4269a266c7d5SChris Wilson return; 4270a266c7d5SChris Wilson 4271a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4272a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4273a266c7d5SChris Wilson 4274a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4275055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4276a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4277a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4278a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4279a266c7d5SChris Wilson 4280055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4281a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4282a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4283a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4284a266c7d5SChris Wilson } 4285a266c7d5SChris Wilson 42864cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4287ac4c16c5SEgbert Eich { 42886323751dSImre Deak struct drm_i915_private *dev_priv = 42896323751dSImre Deak container_of(work, typeof(*dev_priv), 42906323751dSImre Deak hotplug_reenable_work.work); 4291ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4292ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4293ac4c16c5SEgbert Eich int i; 4294ac4c16c5SEgbert Eich 42956323751dSImre Deak intel_runtime_pm_get(dev_priv); 42966323751dSImre Deak 42974cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4298ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4299ac4c16c5SEgbert Eich struct drm_connector *connector; 4300ac4c16c5SEgbert Eich 4301ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4302ac4c16c5SEgbert Eich continue; 4303ac4c16c5SEgbert Eich 4304ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4305ac4c16c5SEgbert Eich 4306ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4307ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4308ac4c16c5SEgbert Eich 4309ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4310ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4311ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4312c23cc417SJani Nikula connector->name); 4313ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4314ac4c16c5SEgbert Eich if (!connector->polled) 4315ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4316ac4c16c5SEgbert Eich } 4317ac4c16c5SEgbert Eich } 4318ac4c16c5SEgbert Eich } 4319ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4320ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 43214cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 43226323751dSImre Deak 43236323751dSImre Deak intel_runtime_pm_put(dev_priv); 4324ac4c16c5SEgbert Eich } 4325ac4c16c5SEgbert Eich 4326fca52a55SDaniel Vetter /** 4327fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4328fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4329fca52a55SDaniel Vetter * 4330fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4331fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4332fca52a55SDaniel Vetter */ 4333b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4334f71d4af4SJesse Barnes { 4335b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43368b2e326dSChris Wilson 43378b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 433813cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 433999584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4340c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4341a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43428b2e326dSChris Wilson 4343a6706b45SDeepak S /* Let's track the enabled rps events */ 4344b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43456c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 434631685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 434731685c25SDeepak S else 4348a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4349a6706b45SDeepak S 435099584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 435199584db3SDaniel Vetter i915_hangcheck_elapsed, 435261bac78eSDaniel Vetter (unsigned long) dev); 43536323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43544cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 435561bac78eSDaniel Vetter 435697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43579ee32feaSDaniel Vetter 4358b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43594cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43604cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4361b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4362f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4363f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4364391f75e2SVille Syrjälä } else { 4365391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4366391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4367f71d4af4SJesse Barnes } 4368f71d4af4SJesse Barnes 436921da2700SVille Syrjälä /* 437021da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 437121da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 437221da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 437321da2700SVille Syrjälä */ 4374b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 437521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 437621da2700SVille Syrjälä 4377c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4378f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4379f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4380c2baf4b7SVille Syrjälä } 4381f71d4af4SJesse Barnes 4382b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 438343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 438443f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 438543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 438643f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 438743f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 438843f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 438943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4390b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43917e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43927e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43937e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43947e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43957e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43967e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4397fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4398b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4399abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4400723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4401abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4402abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4403abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4404abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4405abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4406f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4407f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4408723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4409f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4410f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4411f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4412f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 441382a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4414f71d4af4SJesse Barnes } else { 4415b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4416c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4417c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4418c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4419c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4420b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4421a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4422a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4423a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4424a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 442520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4426c2798b19SChris Wilson } else { 4427a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4428a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4429a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4430a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4431bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4432c2798b19SChris Wilson } 4433f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4434f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4435f71d4af4SJesse Barnes } 4436f71d4af4SJesse Barnes } 443720afbda2SDaniel Vetter 4438fca52a55SDaniel Vetter /** 4439fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4440fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4441fca52a55SDaniel Vetter * 4442fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4443fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4444fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4445fca52a55SDaniel Vetter * obeyed. 4446fca52a55SDaniel Vetter * 4447fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4448fca52a55SDaniel Vetter * in the driver load and resume code. 4449fca52a55SDaniel Vetter */ 4450b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 445120afbda2SDaniel Vetter { 4452b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4453821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4454821450c6SEgbert Eich struct drm_connector *connector; 4455821450c6SEgbert Eich int i; 445620afbda2SDaniel Vetter 4457821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4458821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4459821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4460821450c6SEgbert Eich } 4461821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4462821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4463821450c6SEgbert Eich connector->polled = intel_connector->polled; 44640e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44650e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44660e32b39cSDave Airlie if (intel_connector->mst_port) 4467821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4468821450c6SEgbert Eich } 4469b5ea2d56SDaniel Vetter 4470b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4471b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4472d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 447320afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 447420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4475d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 447620afbda2SDaniel Vetter } 4477c67a470bSPaulo Zanoni 4478fca52a55SDaniel Vetter /** 4479fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4480fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4481fca52a55SDaniel Vetter * 4482fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4483fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4484fca52a55SDaniel Vetter * 4485fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4486fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4487fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4488fca52a55SDaniel Vetter */ 44892aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44902aeb7d3aSDaniel Vetter { 44912aeb7d3aSDaniel Vetter /* 44922aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44932aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44942aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44952aeb7d3aSDaniel Vetter */ 44962aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44972aeb7d3aSDaniel Vetter 44982aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44992aeb7d3aSDaniel Vetter } 45002aeb7d3aSDaniel Vetter 4501fca52a55SDaniel Vetter /** 4502fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4503fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4504fca52a55SDaniel Vetter * 4505fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4506fca52a55SDaniel Vetter * resources acquired in the init functions. 4507fca52a55SDaniel Vetter */ 45082aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45092aeb7d3aSDaniel Vetter { 45102aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 45112aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 45122aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 45132aeb7d3aSDaniel Vetter } 45142aeb7d3aSDaniel Vetter 4515fca52a55SDaniel Vetter /** 4516fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4517fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4518fca52a55SDaniel Vetter * 4519fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4520fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4521fca52a55SDaniel Vetter */ 4522b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4523c67a470bSPaulo Zanoni { 4524b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 45252aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 4526c67a470bSPaulo Zanoni } 4527c67a470bSPaulo Zanoni 4528fca52a55SDaniel Vetter /** 4529fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4530fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4531fca52a55SDaniel Vetter * 4532fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4533fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4534fca52a55SDaniel Vetter */ 4535b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4536c67a470bSPaulo Zanoni { 45372aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4538b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4539b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4540c67a470bSPaulo Zanoni } 4541