1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 401d455f8dSJani Nikula #include "display/intel_display_types.h" 41df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 42df0566a6SJani Nikula #include "display/intel_hotplug.h" 43df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 44df0566a6SJani Nikula #include "display/intel_psr.h" 45df0566a6SJani Nikula 462239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 47cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 48d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma /* BXT hpd list */ 129e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1307f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 131e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 132e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 133e0a20ad7SShashank Sharma }; 134e0a20ad7SShashank Sharma 135b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 136b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 138b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 139b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 140121e758eSDhinakaran Pandiyan }; 141121e758eSDhinakaran Pandiyan 14248ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14348ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14748ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 14848ef15d3SJosé Roberto de Souza [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG 14948ef15d3SJosé Roberto de Souza }; 15048ef15d3SJosé Roberto de Souza 15131604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 15231604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 15331604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 15431604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 15531604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 15631604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 15731604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 15831604222SAnusha Srivatsa }; 15931604222SAnusha Srivatsa 160c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = { 161c6f7acb8SMatt Roper [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 162c6f7acb8SMatt Roper [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 163c6f7acb8SMatt Roper [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP 164c6f7acb8SMatt Roper }; 165c6f7acb8SMatt Roper 16652dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 16752dfdba0SLucas De Marchi [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 16852dfdba0SLucas De Marchi [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 16952dfdba0SLucas De Marchi [HPD_PORT_C] = SDE_DDIC_HOTPLUG_TGP, 17052dfdba0SLucas De Marchi [HPD_PORT_D] = SDE_TC1_HOTPLUG_ICP, 17152dfdba0SLucas De Marchi [HPD_PORT_E] = SDE_TC2_HOTPLUG_ICP, 17252dfdba0SLucas De Marchi [HPD_PORT_F] = SDE_TC3_HOTPLUG_ICP, 17352dfdba0SLucas De Marchi [HPD_PORT_G] = SDE_TC4_HOTPLUG_ICP, 17452dfdba0SLucas De Marchi [HPD_PORT_H] = SDE_TC5_HOTPLUG_TGP, 17552dfdba0SLucas De Marchi [HPD_PORT_I] = SDE_TC6_HOTPLUG_TGP, 17652dfdba0SLucas De Marchi }; 17752dfdba0SLucas De Marchi 178cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 17968eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 18068eb49b1SPaulo Zanoni { 18165f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 18265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 18368eb49b1SPaulo Zanoni 18465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 18568eb49b1SPaulo Zanoni 1865c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18765f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18965f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 19065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 19168eb49b1SPaulo Zanoni } 1925c502442SPaulo Zanoni 193cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 19468eb49b1SPaulo Zanoni { 19565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 197a9d356a6SPaulo Zanoni 19865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 19968eb49b1SPaulo Zanoni 20068eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 20165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20568eb49b1SPaulo Zanoni } 20668eb49b1SPaulo Zanoni 207337ba017SPaulo Zanoni /* 208337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 209337ba017SPaulo Zanoni */ 21065f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 211b51a2842SVille Syrjälä { 21265f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 213b51a2842SVille Syrjälä 214b51a2842SVille Syrjälä if (val == 0) 215b51a2842SVille Syrjälä return; 216b51a2842SVille Syrjälä 217b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 218f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 21965f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 22165f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 223b51a2842SVille Syrjälä } 224337ba017SPaulo Zanoni 22565f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 226e9e9848aSVille Syrjälä { 22765f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 228e9e9848aSVille Syrjälä 229e9e9848aSVille Syrjälä if (val == 0) 230e9e9848aSVille Syrjälä return; 231e9e9848aSVille Syrjälä 232e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2339d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 23465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 238e9e9848aSVille Syrjälä } 239e9e9848aSVille Syrjälä 240cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 24168eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 24268eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 24368eb49b1SPaulo Zanoni i915_reg_t iir) 24468eb49b1SPaulo Zanoni { 24565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24635079899SPaulo Zanoni 24765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 24865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 24965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 25068eb49b1SPaulo Zanoni } 25135079899SPaulo Zanoni 252cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2532918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 25468eb49b1SPaulo Zanoni { 25565f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25668eb49b1SPaulo Zanoni 25765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 25865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 25965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 26068eb49b1SPaulo Zanoni } 26168eb49b1SPaulo Zanoni 2620706f17cSEgbert Eich /* For display hotplug interrupt */ 2630706f17cSEgbert Eich static inline void 2640706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 265a9c287c9SJani Nikula u32 mask, 266a9c287c9SJani Nikula u32 bits) 2670706f17cSEgbert Eich { 268a9c287c9SJani Nikula u32 val; 2690706f17cSEgbert Eich 27067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2710706f17cSEgbert Eich WARN_ON(bits & ~mask); 2720706f17cSEgbert Eich 2730706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2740706f17cSEgbert Eich val &= ~mask; 2750706f17cSEgbert Eich val |= bits; 2760706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2770706f17cSEgbert Eich } 2780706f17cSEgbert Eich 2790706f17cSEgbert Eich /** 2800706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2810706f17cSEgbert Eich * @dev_priv: driver private 2820706f17cSEgbert Eich * @mask: bits to update 2830706f17cSEgbert Eich * @bits: bits to enable 2840706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2850706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2860706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2870706f17cSEgbert Eich * function is usually not called from a context where the lock is 2880706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2890706f17cSEgbert Eich * version is also available. 2900706f17cSEgbert Eich */ 2910706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 292a9c287c9SJani Nikula u32 mask, 293a9c287c9SJani Nikula u32 bits) 2940706f17cSEgbert Eich { 2950706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2960706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2970706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2980706f17cSEgbert Eich } 2990706f17cSEgbert Eich 300d9dc34f1SVille Syrjälä /** 301d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 302d9dc34f1SVille Syrjälä * @dev_priv: driver private 303d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 304d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 305d9dc34f1SVille Syrjälä */ 306fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 307a9c287c9SJani Nikula u32 interrupt_mask, 308a9c287c9SJani Nikula u32 enabled_irq_mask) 309036a4a7dSZhenyu Wang { 310a9c287c9SJani Nikula u32 new_val; 311d9dc34f1SVille Syrjälä 31267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3134bc9d430SDaniel Vetter 314d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 315d9dc34f1SVille Syrjälä 3169df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 317c67a470bSPaulo Zanoni return; 318c67a470bSPaulo Zanoni 319d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 320d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 321d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 322d9dc34f1SVille Syrjälä 323d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 324d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3251ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3263143a2bfSChris Wilson POSTING_READ(DEIMR); 327036a4a7dSZhenyu Wang } 328036a4a7dSZhenyu Wang } 329036a4a7dSZhenyu Wang 330f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 331b900b949SImre Deak { 332d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 333d02b98b8SOscar Mateo 334bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 335b900b949SImre Deak } 336b900b949SImre Deak 337d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 338d02b98b8SOscar Mateo { 339d762043fSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 340d02b98b8SOscar Mateo 341d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 342d762043fSAndi Shyti 343cf1c97dcSAndi Shyti while (gen11_gt_reset_one_iir(gt, 0, GEN11_GTPM)) 34496606f3bSOscar Mateo ; 345d02b98b8SOscar Mateo 346d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 347d02b98b8SOscar Mateo 348d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 349d02b98b8SOscar Mateo } 350d02b98b8SOscar Mateo 351dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3523cc134e3SImre Deak { 353d762043fSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 354d762043fSAndi Shyti 355d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 356d762043fSAndi Shyti gen6_gt_pm_reset_iir(gt, GEN6_PM_RPS_EVENTS); 357562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 358d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 3593cc134e3SImre Deak } 3603cc134e3SImre Deak 36191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 362b900b949SImre Deak { 36358820574STvrtko Ursulin struct intel_gt *gt = &dev_priv->gt; 364562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 365562d9baeSSagar Arun Kamble 366562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 367f2a91d1aSChris Wilson return; 368f2a91d1aSChris Wilson 369d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 370562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 37196606f3bSOscar Mateo 372d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 373cf1c97dcSAndi Shyti WARN_ON_ONCE(gen11_gt_reset_one_iir(gt, 0, GEN11_GTPM)); 374d02b98b8SOscar Mateo else 375c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 37696606f3bSOscar Mateo 377562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 378d762043fSAndi Shyti gen6_gt_pm_enable_irq(gt, dev_priv->pm_rps_events); 37978e68d36SImre Deak 380d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 381b900b949SImre Deak } 382b900b949SImre Deak 383d64575eeSJani Nikula u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, u32 mask) 384d64575eeSJani Nikula { 385d64575eeSJani Nikula return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz; 386d64575eeSJani Nikula } 387d64575eeSJani Nikula 38891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 389b900b949SImre Deak { 390562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 391d762043fSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 392562d9baeSSagar Arun Kamble 393562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 394f2a91d1aSChris Wilson return; 395f2a91d1aSChris Wilson 396d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 397562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 3989939fba2SImre Deak 399b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4009939fba2SImre Deak 401d762043fSAndi Shyti gen6_gt_pm_disable_irq(gt, GEN6_PM_RPS_EVENTS); 40258072ccbSImre Deak 403d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 404315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 405c33d247dSChris Wilson 406c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 4073814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 408c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 409c33d247dSChris Wilson * state of the worker can be discarded. 410c33d247dSChris Wilson */ 411562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 412d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 413d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 414d02b98b8SOscar Mateo else 415c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 416b900b949SImre Deak } 417b900b949SImre Deak 4189cbd51c2SDaniele Ceraolo Spurio void gen9_reset_guc_interrupts(struct intel_guc *guc) 41926705e20SSagar Arun Kamble { 4202239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4219cbd51c2SDaniele Ceraolo Spurio 422d762043fSAndi Shyti assert_rpm_wakelock_held(>->i915->runtime_pm); 4231be333d3SSagar Arun Kamble 424d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 425d762043fSAndi Shyti gen6_gt_pm_reset_iir(gt, gt->pm_guc_events); 426d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 42726705e20SSagar Arun Kamble } 42826705e20SSagar Arun Kamble 4299cbd51c2SDaniele Ceraolo Spurio void gen9_enable_guc_interrupts(struct intel_guc *guc) 43026705e20SSagar Arun Kamble { 4312239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4329cbd51c2SDaniele Ceraolo Spurio 433d762043fSAndi Shyti assert_rpm_wakelock_held(>->i915->runtime_pm); 4341be333d3SSagar Arun Kamble 435d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 4369cbd51c2SDaniele Ceraolo Spurio if (!guc->interrupts.enabled) { 437d762043fSAndi Shyti WARN_ON_ONCE(intel_uncore_read(gt->uncore, 438d762043fSAndi Shyti gen6_pm_iir(gt->i915)) & 4392239e6dfSDaniele Ceraolo Spurio gt->pm_guc_events); 4409cbd51c2SDaniele Ceraolo Spurio guc->interrupts.enabled = true; 441d762043fSAndi Shyti gen6_gt_pm_enable_irq(gt, gt->pm_guc_events); 44226705e20SSagar Arun Kamble } 443d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 44426705e20SSagar Arun Kamble } 44526705e20SSagar Arun Kamble 4469cbd51c2SDaniele Ceraolo Spurio void gen9_disable_guc_interrupts(struct intel_guc *guc) 44726705e20SSagar Arun Kamble { 4482239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4499cbd51c2SDaniele Ceraolo Spurio 450d762043fSAndi Shyti assert_rpm_wakelock_held(>->i915->runtime_pm); 4511be333d3SSagar Arun Kamble 452d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 4539cbd51c2SDaniele Ceraolo Spurio guc->interrupts.enabled = false; 45426705e20SSagar Arun Kamble 455d762043fSAndi Shyti gen6_gt_pm_disable_irq(gt, gt->pm_guc_events); 45626705e20SSagar Arun Kamble 457d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 458d762043fSAndi Shyti intel_synchronize_irq(gt->i915); 45926705e20SSagar Arun Kamble 4609cbd51c2SDaniele Ceraolo Spurio gen9_reset_guc_interrupts(guc); 46126705e20SSagar Arun Kamble } 46226705e20SSagar Arun Kamble 4639cbd51c2SDaniele Ceraolo Spurio void gen11_reset_guc_interrupts(struct intel_guc *guc) 46454c52a84SOscar Mateo { 4652239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4669cbd51c2SDaniele Ceraolo Spurio 467d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 468cf1c97dcSAndi Shyti gen11_gt_reset_one_iir(gt, 0, GEN11_GUC); 469d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 47054c52a84SOscar Mateo } 47154c52a84SOscar Mateo 4729cbd51c2SDaniele Ceraolo Spurio void gen11_enable_guc_interrupts(struct intel_guc *guc) 47354c52a84SOscar Mateo { 4742239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4759cbd51c2SDaniele Ceraolo Spurio 476d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 4779cbd51c2SDaniele Ceraolo Spurio if (!guc->interrupts.enabled) { 478633023a4SDaniele Ceraolo Spurio u32 events = REG_FIELD_PREP(ENGINE1_MASK, GUC_INTR_GUC2HOST); 47954c52a84SOscar Mateo 480cf1c97dcSAndi Shyti WARN_ON_ONCE(gen11_gt_reset_one_iir(gt, 0, GEN11_GUC)); 4812239e6dfSDaniele Ceraolo Spurio intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, events); 4822239e6dfSDaniele Ceraolo Spurio intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~events); 4839cbd51c2SDaniele Ceraolo Spurio guc->interrupts.enabled = true; 48454c52a84SOscar Mateo } 485d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 48654c52a84SOscar Mateo } 48754c52a84SOscar Mateo 4889cbd51c2SDaniele Ceraolo Spurio void gen11_disable_guc_interrupts(struct intel_guc *guc) 48954c52a84SOscar Mateo { 4902239e6dfSDaniele Ceraolo Spurio struct intel_gt *gt = guc_to_gt(guc); 4919cbd51c2SDaniele Ceraolo Spurio 492d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 4939cbd51c2SDaniele Ceraolo Spurio guc->interrupts.enabled = false; 49454c52a84SOscar Mateo 4952239e6dfSDaniele Ceraolo Spurio intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~0); 4962239e6dfSDaniele Ceraolo Spurio intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, 0); 49754c52a84SOscar Mateo 498d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 499d762043fSAndi Shyti intel_synchronize_irq(gt->i915); 50054c52a84SOscar Mateo 5019cbd51c2SDaniele Ceraolo Spurio gen11_reset_guc_interrupts(guc); 50254c52a84SOscar Mateo } 50354c52a84SOscar Mateo 5040961021aSBen Widawsky /** 5053a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5063a3b3c7dSVille Syrjälä * @dev_priv: driver private 5073a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5083a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5093a3b3c7dSVille Syrjälä */ 5103a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 511a9c287c9SJani Nikula u32 interrupt_mask, 512a9c287c9SJani Nikula u32 enabled_irq_mask) 5133a3b3c7dSVille Syrjälä { 514a9c287c9SJani Nikula u32 new_val; 515a9c287c9SJani Nikula u32 old_val; 5163a3b3c7dSVille Syrjälä 51767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5183a3b3c7dSVille Syrjälä 5193a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5203a3b3c7dSVille Syrjälä 5213a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5223a3b3c7dSVille Syrjälä return; 5233a3b3c7dSVille Syrjälä 5243a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5253a3b3c7dSVille Syrjälä 5263a3b3c7dSVille Syrjälä new_val = old_val; 5273a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5283a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5293a3b3c7dSVille Syrjälä 5303a3b3c7dSVille Syrjälä if (new_val != old_val) { 5313a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 5323a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 5333a3b3c7dSVille Syrjälä } 5343a3b3c7dSVille Syrjälä } 5353a3b3c7dSVille Syrjälä 5363a3b3c7dSVille Syrjälä /** 537013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 538013d3752SVille Syrjälä * @dev_priv: driver private 539013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 540013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 541013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 542013d3752SVille Syrjälä */ 543013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 544013d3752SVille Syrjälä enum pipe pipe, 545a9c287c9SJani Nikula u32 interrupt_mask, 546a9c287c9SJani Nikula u32 enabled_irq_mask) 547013d3752SVille Syrjälä { 548a9c287c9SJani Nikula u32 new_val; 549013d3752SVille Syrjälä 55067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 551013d3752SVille Syrjälä 552013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 553013d3752SVille Syrjälä 554013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 555013d3752SVille Syrjälä return; 556013d3752SVille Syrjälä 557013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 558013d3752SVille Syrjälä new_val &= ~interrupt_mask; 559013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 560013d3752SVille Syrjälä 561013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 562013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 563013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 564013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 565013d3752SVille Syrjälä } 566013d3752SVille Syrjälä } 567013d3752SVille Syrjälä 568013d3752SVille Syrjälä /** 569fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 570fee884edSDaniel Vetter * @dev_priv: driver private 571fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 572fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 573fee884edSDaniel Vetter */ 57447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 575a9c287c9SJani Nikula u32 interrupt_mask, 576a9c287c9SJani Nikula u32 enabled_irq_mask) 577fee884edSDaniel Vetter { 578a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 579fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 580fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 581fee884edSDaniel Vetter 58215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 58315a17aaeSDaniel Vetter 58467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 585fee884edSDaniel Vetter 5869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 587c67a470bSPaulo Zanoni return; 588c67a470bSPaulo Zanoni 589fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 590fee884edSDaniel Vetter POSTING_READ(SDEIMR); 591fee884edSDaniel Vetter } 5928664281bSPaulo Zanoni 5936b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 5946b12ca56SVille Syrjälä enum pipe pipe) 5957c463586SKeith Packard { 5966b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 5996b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6006b12ca56SVille Syrjälä 6016b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6026b12ca56SVille Syrjälä goto out; 6036b12ca56SVille Syrjälä 60410c59c51SImre Deak /* 605724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 606724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60710c59c51SImre Deak */ 60810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60910c59c51SImre Deak return 0; 610724a6905SVille Syrjälä /* 611724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 612724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 613724a6905SVille Syrjälä */ 614724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 615724a6905SVille Syrjälä return 0; 61610c59c51SImre Deak 61710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 62010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 62110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 62210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 62310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 62410c59c51SImre Deak 6256b12ca56SVille Syrjälä out: 6266b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6276b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6286b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6296b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 6306b12ca56SVille Syrjälä 63110c59c51SImre Deak return enable_mask; 63210c59c51SImre Deak } 63310c59c51SImre Deak 6346b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 6356b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 636755e9019SImre Deak { 6376b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 638755e9019SImre Deak u32 enable_mask; 639755e9019SImre Deak 6406b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6416b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6426b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6436b12ca56SVille Syrjälä 6446b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6456b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6466b12ca56SVille Syrjälä 6476b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 6486b12ca56SVille Syrjälä return; 6496b12ca56SVille Syrjälä 6506b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 6516b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6526b12ca56SVille Syrjälä 6536b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6546b12ca56SVille Syrjälä POSTING_READ(reg); 655755e9019SImre Deak } 656755e9019SImre Deak 6576b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 6586b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 659755e9019SImre Deak { 6606b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 661755e9019SImre Deak u32 enable_mask; 662755e9019SImre Deak 6636b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6646b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6656b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6666b12ca56SVille Syrjälä 6676b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6686b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6696b12ca56SVille Syrjälä 6706b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 6716b12ca56SVille Syrjälä return; 6726b12ca56SVille Syrjälä 6736b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 6746b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6756b12ca56SVille Syrjälä 6766b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6776b12ca56SVille Syrjälä POSTING_READ(reg); 678755e9019SImre Deak } 679755e9019SImre Deak 680f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 681f3e30485SVille Syrjälä { 682f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 683f3e30485SVille Syrjälä return false; 684f3e30485SVille Syrjälä 685f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 686f3e30485SVille Syrjälä } 687f3e30485SVille Syrjälä 688c0e09200SDave Airlie /** 689f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 69014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 69101c66889SZhao Yakui */ 69291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 69301c66889SZhao Yakui { 694f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 695f49e38ddSJani Nikula return; 696f49e38ddSJani Nikula 69713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 69801c66889SZhao Yakui 699755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 70091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7013b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 702755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7031ec14ad3SChris Wilson 70413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 70501c66889SZhao Yakui } 70601c66889SZhao Yakui 707f75f3746SVille Syrjälä /* 708f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 709f75f3746SVille Syrjälä * around the vertical blanking period. 710f75f3746SVille Syrjälä * 711f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 712f75f3746SVille Syrjälä * vblank_start >= 3 713f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 714f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 715f75f3746SVille Syrjälä * vtotal = vblank_start + 3 716f75f3746SVille Syrjälä * 717f75f3746SVille Syrjälä * start of vblank: 718f75f3746SVille Syrjälä * latch double buffered registers 719f75f3746SVille Syrjälä * increment frame counter (ctg+) 720f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 721f75f3746SVille Syrjälä * | 722f75f3746SVille Syrjälä * | frame start: 723f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 724f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 725f75f3746SVille Syrjälä * | | 726f75f3746SVille Syrjälä * | | start of vsync: 727f75f3746SVille Syrjälä * | | generate vsync interrupt 728f75f3746SVille Syrjälä * | | | 729f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 730f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 731f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 732f75f3746SVille Syrjälä * | | <----vs-----> | 733f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 734f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 735f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 736f75f3746SVille Syrjälä * | | | 737f75f3746SVille Syrjälä * last visible pixel first visible pixel 738f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 739f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 740f75f3746SVille Syrjälä * 741f75f3746SVille Syrjälä * x = horizontal active 742f75f3746SVille Syrjälä * _ = horizontal blanking 743f75f3746SVille Syrjälä * hs = horizontal sync 744f75f3746SVille Syrjälä * va = vertical active 745f75f3746SVille Syrjälä * vb = vertical blanking 746f75f3746SVille Syrjälä * vs = vertical sync 747f75f3746SVille Syrjälä * vbs = vblank_start (number) 748f75f3746SVille Syrjälä * 749f75f3746SVille Syrjälä * Summary: 750f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 751f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 752f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 753f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 754f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 755f75f3746SVille Syrjälä */ 756f75f3746SVille Syrjälä 75742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 75842f52ef8SKeith Packard * we use as a pipe index 75942f52ef8SKeith Packard */ 76008fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 7610a3e67a4SJesse Barnes { 76208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 76308fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 76432db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 76508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 766f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7670b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 768694e409dSVille Syrjälä unsigned long irqflags; 769391f75e2SVille Syrjälä 77032db0b65SVille Syrjälä /* 77132db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 77232db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 77332db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 77432db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 77532db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 77632db0b65SVille Syrjälä * is still in a working state. However the core vblank code 77732db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 77832db0b65SVille Syrjälä * when we've told it that we don't have a working frame 77932db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 78032db0b65SVille Syrjälä */ 78132db0b65SVille Syrjälä if (!vblank->max_vblank_count) 78232db0b65SVille Syrjälä return 0; 78332db0b65SVille Syrjälä 7840b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7850b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7860b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7870b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7880b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 789391f75e2SVille Syrjälä 7900b2a8e09SVille Syrjälä /* Convert to pixel count */ 7910b2a8e09SVille Syrjälä vbl_start *= htotal; 7920b2a8e09SVille Syrjälä 7930b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7940b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7950b2a8e09SVille Syrjälä 7969db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7979db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7985eddb70bSChris Wilson 799694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 800694e409dSVille Syrjälä 8010a3e67a4SJesse Barnes /* 8020a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8030a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8040a3e67a4SJesse Barnes * register. 8050a3e67a4SJesse Barnes */ 8060a3e67a4SJesse Barnes do { 807694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 808694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 809694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8100a3e67a4SJesse Barnes } while (high1 != high2); 8110a3e67a4SJesse Barnes 812694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 813694e409dSVille Syrjälä 8145eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 815391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8165eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 817391f75e2SVille Syrjälä 818391f75e2SVille Syrjälä /* 819391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 820391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 821391f75e2SVille Syrjälä * counter against vblank start. 822391f75e2SVille Syrjälä */ 823edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8240a3e67a4SJesse Barnes } 8250a3e67a4SJesse Barnes 82608fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 8279880b7a5SJesse Barnes { 82808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 82908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 8309880b7a5SJesse Barnes 831649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8329880b7a5SJesse Barnes } 8339880b7a5SJesse Barnes 834aec0246fSUma Shankar /* 835aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 836aec0246fSUma Shankar * scanline register will not work to get the scanline, 837aec0246fSUma Shankar * since the timings are driven from the PORT or issues 838aec0246fSUma Shankar * with scanline register updates. 839aec0246fSUma Shankar * This function will use Framestamp and current 840aec0246fSUma Shankar * timestamp registers to calculate the scanline. 841aec0246fSUma Shankar */ 842aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 843aec0246fSUma Shankar { 844aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 845aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 846aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 847aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 848aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 849aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 850aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 851aec0246fSUma Shankar u32 clock = mode->crtc_clock; 852aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 853aec0246fSUma Shankar 854aec0246fSUma Shankar /* 855aec0246fSUma Shankar * To avoid the race condition where we might cross into the 856aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 857aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 858aec0246fSUma Shankar * during the same frame. 859aec0246fSUma Shankar */ 860aec0246fSUma Shankar do { 861aec0246fSUma Shankar /* 862aec0246fSUma Shankar * This field provides read back of the display 863aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 864aec0246fSUma Shankar * is sampled at every start of vertical blank. 865aec0246fSUma Shankar */ 866aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 867aec0246fSUma Shankar 868aec0246fSUma Shankar /* 869aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 870aec0246fSUma Shankar * time stamp value. 871aec0246fSUma Shankar */ 872aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 873aec0246fSUma Shankar 874aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 875aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 876aec0246fSUma Shankar 877aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 878aec0246fSUma Shankar clock), 1000 * htotal); 879aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 880aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 881aec0246fSUma Shankar 882aec0246fSUma Shankar return scanline; 883aec0246fSUma Shankar } 884aec0246fSUma Shankar 88575aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 886a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 887a225f079SVille Syrjälä { 888a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 889fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8905caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8915caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 892a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 89380715b2fSVille Syrjälä int position, vtotal; 894a225f079SVille Syrjälä 89572259536SVille Syrjälä if (!crtc->active) 89672259536SVille Syrjälä return -1; 89772259536SVille Syrjälä 8985caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8995caa0feaSDaniel Vetter mode = &vblank->hwmode; 9005caa0feaSDaniel Vetter 901aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 902aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 903aec0246fSUma Shankar 90480715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 905a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 906a225f079SVille Syrjälä vtotal /= 2; 907a225f079SVille Syrjälä 908cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 90975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 910a225f079SVille Syrjälä else 91175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 912a225f079SVille Syrjälä 913a225f079SVille Syrjälä /* 91441b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 91541b578fbSJesse Barnes * read it just before the start of vblank. So try it again 91641b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 91741b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 91841b578fbSJesse Barnes * 91941b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 92041b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 92141b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 92241b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 92341b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 92441b578fbSJesse Barnes */ 92591d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 92641b578fbSJesse Barnes int i, temp; 92741b578fbSJesse Barnes 92841b578fbSJesse Barnes for (i = 0; i < 100; i++) { 92941b578fbSJesse Barnes udelay(1); 930707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 93141b578fbSJesse Barnes if (temp != position) { 93241b578fbSJesse Barnes position = temp; 93341b578fbSJesse Barnes break; 93441b578fbSJesse Barnes } 93541b578fbSJesse Barnes } 93641b578fbSJesse Barnes } 93741b578fbSJesse Barnes 93841b578fbSJesse Barnes /* 93980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 94080715b2fSVille Syrjälä * scanline_offset adjustment. 941a225f079SVille Syrjälä */ 94280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 943a225f079SVille Syrjälä } 944a225f079SVille Syrjälä 945e8edae54SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index, 9461bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9473bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9483bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9490af7e4dfSMario Kleiner { 950fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 951e8edae54SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index)); 952e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 9533aa18df8SVille Syrjälä int position; 95478e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 955ad3543edSMario Kleiner unsigned long irqflags; 9568a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 9578a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 9588a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 9590af7e4dfSMario Kleiner 960fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 9610af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 9629db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 9631bf6ad62SDaniel Vetter return false; 9640af7e4dfSMario Kleiner } 9650af7e4dfSMario Kleiner 966c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 96778e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 968c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 969c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 970c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9710af7e4dfSMario Kleiner 972d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 973d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 974d31faf65SVille Syrjälä vbl_end /= 2; 975d31faf65SVille Syrjälä vtotal /= 2; 976d31faf65SVille Syrjälä } 977d31faf65SVille Syrjälä 978ad3543edSMario Kleiner /* 979ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 980ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 981ad3543edSMario Kleiner * following code must not block on uncore.lock. 982ad3543edSMario Kleiner */ 983ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 984ad3543edSMario Kleiner 985ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 986ad3543edSMario Kleiner 987ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 988ad3543edSMario Kleiner if (stime) 989ad3543edSMario Kleiner *stime = ktime_get(); 990ad3543edSMario Kleiner 9918a920e24SVille Syrjälä if (use_scanline_counter) { 9920af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9930af7e4dfSMario Kleiner * scanout position from Display scan line register. 9940af7e4dfSMario Kleiner */ 995e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9960af7e4dfSMario Kleiner } else { 9970af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9980af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9990af7e4dfSMario Kleiner * scanout position. 10000af7e4dfSMario Kleiner */ 100175aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10020af7e4dfSMario Kleiner 10033aa18df8SVille Syrjälä /* convert to pixel counts */ 10043aa18df8SVille Syrjälä vbl_start *= htotal; 10053aa18df8SVille Syrjälä vbl_end *= htotal; 10063aa18df8SVille Syrjälä vtotal *= htotal; 100778e8fc6bSVille Syrjälä 100878e8fc6bSVille Syrjälä /* 10097e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10107e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10117e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10127e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10137e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10147e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10157e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10167e78f1cbSVille Syrjälä */ 10177e78f1cbSVille Syrjälä if (position >= vtotal) 10187e78f1cbSVille Syrjälä position = vtotal - 1; 10197e78f1cbSVille Syrjälä 10207e78f1cbSVille Syrjälä /* 102178e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 102278e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 102378e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 102478e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 102578e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 102678e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 102778e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 102878e8fc6bSVille Syrjälä */ 102978e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10303aa18df8SVille Syrjälä } 10313aa18df8SVille Syrjälä 1032ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1033ad3543edSMario Kleiner if (etime) 1034ad3543edSMario Kleiner *etime = ktime_get(); 1035ad3543edSMario Kleiner 1036ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1037ad3543edSMario Kleiner 1038ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1039ad3543edSMario Kleiner 10403aa18df8SVille Syrjälä /* 10413aa18df8SVille Syrjälä * While in vblank, position will be negative 10423aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10433aa18df8SVille Syrjälä * vblank, position will be positive counting 10443aa18df8SVille Syrjälä * up since vbl_end. 10453aa18df8SVille Syrjälä */ 10463aa18df8SVille Syrjälä if (position >= vbl_start) 10473aa18df8SVille Syrjälä position -= vbl_end; 10483aa18df8SVille Syrjälä else 10493aa18df8SVille Syrjälä position += vtotal - vbl_end; 10503aa18df8SVille Syrjälä 10518a920e24SVille Syrjälä if (use_scanline_counter) { 10523aa18df8SVille Syrjälä *vpos = position; 10533aa18df8SVille Syrjälä *hpos = 0; 10543aa18df8SVille Syrjälä } else { 10550af7e4dfSMario Kleiner *vpos = position / htotal; 10560af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10570af7e4dfSMario Kleiner } 10580af7e4dfSMario Kleiner 10591bf6ad62SDaniel Vetter return true; 10600af7e4dfSMario Kleiner } 10610af7e4dfSMario Kleiner 1062a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1063a225f079SVille Syrjälä { 1064fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1065a225f079SVille Syrjälä unsigned long irqflags; 1066a225f079SVille Syrjälä int position; 1067a225f079SVille Syrjälä 1068a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1069a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1070a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1071a225f079SVille Syrjälä 1072a225f079SVille Syrjälä return position; 1073a225f079SVille Syrjälä } 1074a225f079SVille Syrjälä 107591d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1076f97108d1SJesse Barnes { 10774f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &dev_priv->uncore; 1078b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10799270388eSDaniel Vetter u8 new_delay; 10809270388eSDaniel Vetter 1081d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1082f97108d1SJesse Barnes 10834f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 10844f5fd91fSTvrtko Ursulin MEMINTRSTS, 10854f5fd91fSTvrtko Ursulin intel_uncore_read(uncore, MEMINTRSTS)); 108673edd18fSDaniel Vetter 108720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10889270388eSDaniel Vetter 10894f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG); 10904f5fd91fSTvrtko Ursulin busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG); 10914f5fd91fSTvrtko Ursulin busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG); 10924f5fd91fSTvrtko Ursulin max_avg = intel_uncore_read(uncore, RCBMAXAVG); 10934f5fd91fSTvrtko Ursulin min_avg = intel_uncore_read(uncore, RCBMINAVG); 1094f97108d1SJesse Barnes 1095f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1096b5b72e89SMatthew Garrett if (busy_up > max_avg) { 109720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 109820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 109920e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 110020e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1101b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 110220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 110320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 110420e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 110520e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1106f97108d1SJesse Barnes } 1107f97108d1SJesse Barnes 110891d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 110920e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1110f97108d1SJesse Barnes 1111d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11129270388eSDaniel Vetter 1113f97108d1SJesse Barnes return; 1114f97108d1SJesse Barnes } 1115f97108d1SJesse Barnes 111643cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 111743cf3bf0SChris Wilson struct intel_rps_ei *ei) 111831685c25SDeepak S { 1119679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 112043cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 112143cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 112231685c25SDeepak S } 112331685c25SDeepak S 112443cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 112543cf3bf0SChris Wilson { 1126562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 112743cf3bf0SChris Wilson } 112843cf3bf0SChris Wilson 112943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 113043cf3bf0SChris Wilson { 1131562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1132562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 113343cf3bf0SChris Wilson struct intel_rps_ei now; 113443cf3bf0SChris Wilson u32 events = 0; 113543cf3bf0SChris Wilson 1136e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 113743cf3bf0SChris Wilson return 0; 113843cf3bf0SChris Wilson 113943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 114031685c25SDeepak S 1141679cb6c1SMika Kuoppala if (prev->ktime) { 1142e0e8c7cbSChris Wilson u64 time, c0; 1143569884e3SChris Wilson u32 render, media; 1144e0e8c7cbSChris Wilson 1145679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 11468f68d591SChris Wilson 1147e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1148e0e8c7cbSChris Wilson 1149e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1150e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1151e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1152e0e8c7cbSChris Wilson * into our activity counter. 1153e0e8c7cbSChris Wilson */ 1154569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1155569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1156569884e3SChris Wilson c0 = max(render, media); 11576b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1158e0e8c7cbSChris Wilson 115960548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1160e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 116160548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1162e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 116331685c25SDeepak S } 116431685c25SDeepak S 1165562d9baeSSagar Arun Kamble rps->ei = now; 116643cf3bf0SChris Wilson return events; 116731685c25SDeepak S } 116831685c25SDeepak S 11694912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11703b8d8d91SJesse Barnes { 11712d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1172562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1173d762043fSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 1174562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 11757c0a16adSChris Wilson bool client_boost = false; 11768d3afd7dSChris Wilson int new_delay, adj, min, max; 11777c0a16adSChris Wilson u32 pm_iir = 0; 11783b8d8d91SJesse Barnes 1179d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 1180562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1181562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1182562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1183d4d70aa5SImre Deak } 1184d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 11854912d041SBen Widawsky 118660611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1187a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 11888d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11897c0a16adSChris Wilson goto out; 11903b8d8d91SJesse Barnes 1191ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 11927b9e0ae6SChris Wilson 119343cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 119443cf3bf0SChris Wilson 1195562d9baeSSagar Arun Kamble adj = rps->last_adj; 1196562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1197562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1198562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 11997b92c1bdSChris Wilson if (client_boost) 1200562d9baeSSagar Arun Kamble max = rps->max_freq; 1201562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1202562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 12038d3afd7dSChris Wilson adj = 0; 12048d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1205dd75fdc8SChris Wilson if (adj > 0) 1206dd75fdc8SChris Wilson adj *= 2; 1207edcf284bSChris Wilson else /* CHV needs even encode values */ 1208edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12097e79a683SSagar Arun Kamble 1210562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 12117e79a683SSagar Arun Kamble adj = 0; 12127b92c1bdSChris Wilson } else if (client_boost) { 1213f5a4c67dSChris Wilson adj = 0; 1214dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1215562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1216562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1217562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1218562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1219dd75fdc8SChris Wilson adj = 0; 1220dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1221dd75fdc8SChris Wilson if (adj < 0) 1222dd75fdc8SChris Wilson adj *= 2; 1223edcf284bSChris Wilson else /* CHV needs even encode values */ 1224edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12257e79a683SSagar Arun Kamble 1226562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 12277e79a683SSagar Arun Kamble adj = 0; 1228dd75fdc8SChris Wilson } else { /* unknown event */ 1229edcf284bSChris Wilson adj = 0; 1230dd75fdc8SChris Wilson } 12313b8d8d91SJesse Barnes 1232562d9baeSSagar Arun Kamble rps->last_adj = adj; 1233edcf284bSChris Wilson 12342a8862d2SChris Wilson /* 12352a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 12362a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 12372a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 12382a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 12392a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 12402a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 12412a8862d2SChris Wilson */ 12422a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 12432a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 12442a8862d2SChris Wilson rps->last_adj = 0; 12452a8862d2SChris Wilson 124679249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 124779249636SBen Widawsky * interrupt 124879249636SBen Widawsky */ 1249edcf284bSChris Wilson new_delay += adj; 12508d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 125127544369SDeepak S 12529fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12539fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1254562d9baeSSagar Arun Kamble rps->last_adj = 0; 12559fcee2f7SChris Wilson } 12563b8d8d91SJesse Barnes 1257ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 12587c0a16adSChris Wilson 12597c0a16adSChris Wilson out: 12607c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1261d762043fSAndi Shyti spin_lock_irq(>->irq_lock); 1262562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 1263d762043fSAndi Shyti gen6_gt_pm_unmask_irq(gt, dev_priv->pm_rps_events); 1264d762043fSAndi Shyti spin_unlock_irq(>->irq_lock); 12653b8d8d91SJesse Barnes } 12663b8d8d91SJesse Barnes 1267e3689190SBen Widawsky 1268e3689190SBen Widawsky /** 1269e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1270e3689190SBen Widawsky * occurred. 1271e3689190SBen Widawsky * @work: workqueue struct 1272e3689190SBen Widawsky * 1273e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1274e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1275e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1276e3689190SBen Widawsky */ 1277e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1278e3689190SBen Widawsky { 12792d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1280cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1281cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 1282e3689190SBen Widawsky u32 error_status, row, bank, subbank; 128335a85ac6SBen Widawsky char *parity_event[6]; 1284a9c287c9SJani Nikula u32 misccpctl; 1285a9c287c9SJani Nikula u8 slice = 0; 1286e3689190SBen Widawsky 1287e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1288e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1289e3689190SBen Widawsky * any time we access those registers. 1290e3689190SBen Widawsky */ 129191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1292e3689190SBen Widawsky 129335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 129435a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 129535a85ac6SBen Widawsky goto out; 129635a85ac6SBen Widawsky 1297e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1298e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1299e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1300e3689190SBen Widawsky 130135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1302f0f59a00SVille Syrjälä i915_reg_t reg; 130335a85ac6SBen Widawsky 130435a85ac6SBen Widawsky slice--; 13052d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 130635a85ac6SBen Widawsky break; 130735a85ac6SBen Widawsky 130835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 130935a85ac6SBen Widawsky 13106fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 131135a85ac6SBen Widawsky 131235a85ac6SBen Widawsky error_status = I915_READ(reg); 1313e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1314e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1315e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1316e3689190SBen Widawsky 131735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 131835a85ac6SBen Widawsky POSTING_READ(reg); 1319e3689190SBen Widawsky 1320cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1321e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1322e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1323e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 132435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 132535a85ac6SBen Widawsky parity_event[5] = NULL; 1326e3689190SBen Widawsky 132791c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1328e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1329e3689190SBen Widawsky 133035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 133135a85ac6SBen Widawsky slice, row, bank, subbank); 1332e3689190SBen Widawsky 133335a85ac6SBen Widawsky kfree(parity_event[4]); 1334e3689190SBen Widawsky kfree(parity_event[3]); 1335e3689190SBen Widawsky kfree(parity_event[2]); 1336e3689190SBen Widawsky kfree(parity_event[1]); 1337e3689190SBen Widawsky } 1338e3689190SBen Widawsky 133935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 134035a85ac6SBen Widawsky 134135a85ac6SBen Widawsky out: 134235a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 1343cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1344cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1345cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 134635a85ac6SBen Widawsky 134791c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 134835a85ac6SBen Widawsky } 134935a85ac6SBen Widawsky 1350af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1351121e758eSDhinakaran Pandiyan { 1352af92058fSVille Syrjälä switch (pin) { 1353af92058fSVille Syrjälä case HPD_PORT_C: 1354121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1355af92058fSVille Syrjälä case HPD_PORT_D: 1356121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1357af92058fSVille Syrjälä case HPD_PORT_E: 1358121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1359af92058fSVille Syrjälä case HPD_PORT_F: 1360121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1361121e758eSDhinakaran Pandiyan default: 1362121e758eSDhinakaran Pandiyan return false; 1363121e758eSDhinakaran Pandiyan } 1364121e758eSDhinakaran Pandiyan } 1365121e758eSDhinakaran Pandiyan 136648ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 136748ef15d3SJosé Roberto de Souza { 136848ef15d3SJosé Roberto de Souza switch (pin) { 136948ef15d3SJosé Roberto de Souza case HPD_PORT_D: 137048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 137148ef15d3SJosé Roberto de Souza case HPD_PORT_E: 137248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 137348ef15d3SJosé Roberto de Souza case HPD_PORT_F: 137448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 137548ef15d3SJosé Roberto de Souza case HPD_PORT_G: 137648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 137748ef15d3SJosé Roberto de Souza case HPD_PORT_H: 137848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 137948ef15d3SJosé Roberto de Souza case HPD_PORT_I: 138048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 138148ef15d3SJosé Roberto de Souza default: 138248ef15d3SJosé Roberto de Souza return false; 138348ef15d3SJosé Roberto de Souza } 138448ef15d3SJosé Roberto de Souza } 138548ef15d3SJosé Roberto de Souza 1386af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 138763c88d22SImre Deak { 1388af92058fSVille Syrjälä switch (pin) { 1389af92058fSVille Syrjälä case HPD_PORT_A: 1390195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1391af92058fSVille Syrjälä case HPD_PORT_B: 139263c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1393af92058fSVille Syrjälä case HPD_PORT_C: 139463c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 139563c88d22SImre Deak default: 139663c88d22SImre Deak return false; 139763c88d22SImre Deak } 139863c88d22SImre Deak } 139963c88d22SImre Deak 1400af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 140131604222SAnusha Srivatsa { 1402af92058fSVille Syrjälä switch (pin) { 1403af92058fSVille Syrjälä case HPD_PORT_A: 1404*ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1405af92058fSVille Syrjälä case HPD_PORT_B: 1406*ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 14078ef7e340SMatt Roper case HPD_PORT_C: 1408*ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 140931604222SAnusha Srivatsa default: 141031604222SAnusha Srivatsa return false; 141131604222SAnusha Srivatsa } 141231604222SAnusha Srivatsa } 141331604222SAnusha Srivatsa 1414af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 141531604222SAnusha Srivatsa { 1416af92058fSVille Syrjälä switch (pin) { 1417af92058fSVille Syrjälä case HPD_PORT_C: 141831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1419af92058fSVille Syrjälä case HPD_PORT_D: 142031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1421af92058fSVille Syrjälä case HPD_PORT_E: 142231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1423af92058fSVille Syrjälä case HPD_PORT_F: 142431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 142531604222SAnusha Srivatsa default: 142631604222SAnusha Srivatsa return false; 142731604222SAnusha Srivatsa } 142831604222SAnusha Srivatsa } 142931604222SAnusha Srivatsa 143052dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 143152dfdba0SLucas De Marchi { 143252dfdba0SLucas De Marchi switch (pin) { 143352dfdba0SLucas De Marchi case HPD_PORT_D: 143452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 143552dfdba0SLucas De Marchi case HPD_PORT_E: 143652dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 143752dfdba0SLucas De Marchi case HPD_PORT_F: 143852dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 143952dfdba0SLucas De Marchi case HPD_PORT_G: 144052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 144152dfdba0SLucas De Marchi case HPD_PORT_H: 144252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 144352dfdba0SLucas De Marchi case HPD_PORT_I: 144452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 144552dfdba0SLucas De Marchi default: 144652dfdba0SLucas De Marchi return false; 144752dfdba0SLucas De Marchi } 144852dfdba0SLucas De Marchi } 144952dfdba0SLucas De Marchi 1450af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 14516dbf30ceSVille Syrjälä { 1452af92058fSVille Syrjälä switch (pin) { 1453af92058fSVille Syrjälä case HPD_PORT_E: 14546dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14556dbf30ceSVille Syrjälä default: 14566dbf30ceSVille Syrjälä return false; 14576dbf30ceSVille Syrjälä } 14586dbf30ceSVille Syrjälä } 14596dbf30ceSVille Syrjälä 1460af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 146174c0b395SVille Syrjälä { 1462af92058fSVille Syrjälä switch (pin) { 1463af92058fSVille Syrjälä case HPD_PORT_A: 146474c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1465af92058fSVille Syrjälä case HPD_PORT_B: 146674c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1467af92058fSVille Syrjälä case HPD_PORT_C: 146874c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1469af92058fSVille Syrjälä case HPD_PORT_D: 147074c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 147174c0b395SVille Syrjälä default: 147274c0b395SVille Syrjälä return false; 147374c0b395SVille Syrjälä } 147474c0b395SVille Syrjälä } 147574c0b395SVille Syrjälä 1476af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1477e4ce95aaSVille Syrjälä { 1478af92058fSVille Syrjälä switch (pin) { 1479af92058fSVille Syrjälä case HPD_PORT_A: 1480e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1481e4ce95aaSVille Syrjälä default: 1482e4ce95aaSVille Syrjälä return false; 1483e4ce95aaSVille Syrjälä } 1484e4ce95aaSVille Syrjälä } 1485e4ce95aaSVille Syrjälä 1486af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 148713cf5504SDave Airlie { 1488af92058fSVille Syrjälä switch (pin) { 1489af92058fSVille Syrjälä case HPD_PORT_B: 1490676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1491af92058fSVille Syrjälä case HPD_PORT_C: 1492676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1493af92058fSVille Syrjälä case HPD_PORT_D: 1494676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1495676574dfSJani Nikula default: 1496676574dfSJani Nikula return false; 149713cf5504SDave Airlie } 149813cf5504SDave Airlie } 149913cf5504SDave Airlie 1500af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 150113cf5504SDave Airlie { 1502af92058fSVille Syrjälä switch (pin) { 1503af92058fSVille Syrjälä case HPD_PORT_B: 1504676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1505af92058fSVille Syrjälä case HPD_PORT_C: 1506676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1507af92058fSVille Syrjälä case HPD_PORT_D: 1508676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1509676574dfSJani Nikula default: 1510676574dfSJani Nikula return false; 151113cf5504SDave Airlie } 151213cf5504SDave Airlie } 151313cf5504SDave Airlie 151442db67d6SVille Syrjälä /* 151542db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 151642db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 151742db67d6SVille Syrjälä * hotplug detection results from several registers. 151842db67d6SVille Syrjälä * 151942db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 152042db67d6SVille Syrjälä */ 1521cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1522cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 15238c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1524fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1525af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1526676574dfSJani Nikula { 1527e9be2850SVille Syrjälä enum hpd_pin pin; 1528676574dfSJani Nikula 152952dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 153052dfdba0SLucas De Marchi 1531e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1532e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 15338c841e57SJani Nikula continue; 15348c841e57SJani Nikula 1535e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1536676574dfSJani Nikula 1537af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1538e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1539676574dfSJani Nikula } 1540676574dfSJani Nikula 1541f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1542f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1543676574dfSJani Nikula 1544676574dfSJani Nikula } 1545676574dfSJani Nikula 154691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1547515ac2bbSDaniel Vetter { 154828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1549515ac2bbSDaniel Vetter } 1550515ac2bbSDaniel Vetter 155191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1552ce99c256SDaniel Vetter { 15539ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1554ce99c256SDaniel Vetter } 1555ce99c256SDaniel Vetter 15568bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 155791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155891d14251STvrtko Ursulin enum pipe pipe, 1559a9c287c9SJani Nikula u32 crc0, u32 crc1, 1560a9c287c9SJani Nikula u32 crc2, u32 crc3, 1561a9c287c9SJani Nikula u32 crc4) 15628bf1e9f1SShuang He { 15638bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15648c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 15655cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 15665cee6c45SVille Syrjälä 15675cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1568b2c88f5bSDamien Lespiau 1569d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 15708c6b709dSTomeu Vizoso /* 15718c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 15728c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 15738c6b709dSTomeu Vizoso * out the buggy result. 15748c6b709dSTomeu Vizoso * 1575163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 15768c6b709dSTomeu Vizoso * don't trust that one either. 15778c6b709dSTomeu Vizoso */ 1578033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1579163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 15808c6b709dSTomeu Vizoso pipe_crc->skipped++; 15818c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 15828c6b709dSTomeu Vizoso return; 15838c6b709dSTomeu Vizoso } 15848c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 15856cc42152SMaarten Lankhorst 1586246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1587ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1588246ee524STomeu Vizoso crcs); 15898c6b709dSTomeu Vizoso } 1590277de95eSDaniel Vetter #else 1591277de95eSDaniel Vetter static inline void 159291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 159391d14251STvrtko Ursulin enum pipe pipe, 1594a9c287c9SJani Nikula u32 crc0, u32 crc1, 1595a9c287c9SJani Nikula u32 crc2, u32 crc3, 1596a9c287c9SJani Nikula u32 crc4) {} 1597277de95eSDaniel Vetter #endif 1598eba94eb9SDaniel Vetter 1599277de95eSDaniel Vetter 160091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 160191d14251STvrtko Ursulin enum pipe pipe) 16025a69b89fSDaniel Vetter { 160391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16045a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16055a69b89fSDaniel Vetter 0, 0, 0, 0); 16065a69b89fSDaniel Vetter } 16075a69b89fSDaniel Vetter 160891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 160991d14251STvrtko Ursulin enum pipe pipe) 1610eba94eb9SDaniel Vetter { 161191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1612eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1613eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1614eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1615eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16168bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1617eba94eb9SDaniel Vetter } 16185b3a856bSDaniel Vetter 161991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 162091d14251STvrtko Ursulin enum pipe pipe) 16215b3a856bSDaniel Vetter { 1622a9c287c9SJani Nikula u32 res1, res2; 16230b5c5ed0SDaniel Vetter 162491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16250b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16260b5c5ed0SDaniel Vetter else 16270b5c5ed0SDaniel Vetter res1 = 0; 16280b5c5ed0SDaniel Vetter 162991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16300b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16310b5c5ed0SDaniel Vetter else 16320b5c5ed0SDaniel Vetter res2 = 0; 16335b3a856bSDaniel Vetter 163491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16350b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16360b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16370b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16380b5c5ed0SDaniel Vetter res1, res2); 16395b3a856bSDaniel Vetter } 16408bf1e9f1SShuang He 16411403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16421403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16431403c0d4SPaulo Zanoni * the work queue. */ 1644cf1c97dcSAndi Shyti void gen11_rps_irq_handler(struct intel_gt *gt, u32 pm_iir) 1645a087bafeSMika Kuoppala { 164658820574STvrtko Ursulin struct drm_i915_private *i915 = gt->i915; 1647a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1648a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1649a087bafeSMika Kuoppala 1650d762043fSAndi Shyti lockdep_assert_held(>->irq_lock); 1651a087bafeSMika Kuoppala 1652a087bafeSMika Kuoppala if (unlikely(!events)) 1653a087bafeSMika Kuoppala return; 1654a087bafeSMika Kuoppala 1655d762043fSAndi Shyti gen6_gt_pm_mask_irq(gt, events); 1656a087bafeSMika Kuoppala 1657a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1658a087bafeSMika Kuoppala return; 1659a087bafeSMika Kuoppala 1660a087bafeSMika Kuoppala rps->pm_iir |= events; 1661a087bafeSMika Kuoppala schedule_work(&rps->work); 1662a087bafeSMika Kuoppala } 1663a087bafeSMika Kuoppala 1664cf1c97dcSAndi Shyti void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1665baf02a1fSBen Widawsky { 1666562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1667d762043fSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 1668562d9baeSSagar Arun Kamble 1669a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 1670d762043fSAndi Shyti spin_lock(>->irq_lock); 1671d762043fSAndi Shyti gen6_gt_pm_mask_irq(gt, pm_iir & dev_priv->pm_rps_events); 1672562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1673562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1674562d9baeSSagar Arun Kamble schedule_work(&rps->work); 167541a05a3aSDaniel Vetter } 1676d762043fSAndi Shyti spin_unlock(>->irq_lock); 1677d4d70aa5SImre Deak } 1678baf02a1fSBen Widawsky 1679bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1680c9a9a268SImre Deak return; 1681c9a9a268SImre Deak 168212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16838a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 168412638c57SBen Widawsky 1685aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1686aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 168712638c57SBen Widawsky } 1688baf02a1fSBen Widawsky 168944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 169044d9241eSVille Syrjälä { 169144d9241eSVille Syrjälä enum pipe pipe; 169244d9241eSVille Syrjälä 169344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 169444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 169544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 169644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 169744d9241eSVille Syrjälä 169844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 169944d9241eSVille Syrjälä } 170044d9241eSVille Syrjälä } 170144d9241eSVille Syrjälä 1702eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 170391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17047e231dbeSJesse Barnes { 1705d048a268SVille Syrjälä enum pipe pipe; 17067e231dbeSJesse Barnes 170758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17081ca993d2SVille Syrjälä 17091ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17101ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17111ca993d2SVille Syrjälä return; 17121ca993d2SVille Syrjälä } 17131ca993d2SVille Syrjälä 1714055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1715f0f59a00SVille Syrjälä i915_reg_t reg; 17166b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 171791d181ddSImre Deak 1718bbb5eebfSDaniel Vetter /* 1719bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1720bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1721bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1722bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1723bbb5eebfSDaniel Vetter * handle. 1724bbb5eebfSDaniel Vetter */ 17250f239f4cSDaniel Vetter 17260f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17276b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1728bbb5eebfSDaniel Vetter 1729bbb5eebfSDaniel Vetter switch (pipe) { 1730d048a268SVille Syrjälä default: 1731bbb5eebfSDaniel Vetter case PIPE_A: 1732bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1733bbb5eebfSDaniel Vetter break; 1734bbb5eebfSDaniel Vetter case PIPE_B: 1735bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1736bbb5eebfSDaniel Vetter break; 17373278f67fSVille Syrjälä case PIPE_C: 17383278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17393278f67fSVille Syrjälä break; 1740bbb5eebfSDaniel Vetter } 1741bbb5eebfSDaniel Vetter if (iir & iir_bit) 17426b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1743bbb5eebfSDaniel Vetter 17446b12ca56SVille Syrjälä if (!status_mask) 174591d181ddSImre Deak continue; 174691d181ddSImre Deak 174791d181ddSImre Deak reg = PIPESTAT(pipe); 17486b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 17496b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 17507e231dbeSJesse Barnes 17517e231dbeSJesse Barnes /* 17527e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1753132c27c9SVille Syrjälä * 1754132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1755132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1756132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1757132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1758132c27c9SVille Syrjälä * an interrupt is still pending. 17597e231dbeSJesse Barnes */ 1760132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1761132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1762132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1763132c27c9SVille Syrjälä } 17647e231dbeSJesse Barnes } 176558ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17662ecb8ca4SVille Syrjälä } 17672ecb8ca4SVille Syrjälä 1768eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1769eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1770eb64343cSVille Syrjälä { 1771eb64343cSVille Syrjälä enum pipe pipe; 1772eb64343cSVille Syrjälä 1773eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1774eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1775eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1776eb64343cSVille Syrjälä 1777eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1778eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1779eb64343cSVille Syrjälä 1780eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1781eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1782eb64343cSVille Syrjälä } 1783eb64343cSVille Syrjälä } 1784eb64343cSVille Syrjälä 1785eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1786eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1787eb64343cSVille Syrjälä { 1788eb64343cSVille Syrjälä bool blc_event = false; 1789eb64343cSVille Syrjälä enum pipe pipe; 1790eb64343cSVille Syrjälä 1791eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1792eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1793eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1794eb64343cSVille Syrjälä 1795eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1796eb64343cSVille Syrjälä blc_event = true; 1797eb64343cSVille Syrjälä 1798eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1799eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1800eb64343cSVille Syrjälä 1801eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1802eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1803eb64343cSVille Syrjälä } 1804eb64343cSVille Syrjälä 1805eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1806eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1807eb64343cSVille Syrjälä } 1808eb64343cSVille Syrjälä 1809eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1810eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1811eb64343cSVille Syrjälä { 1812eb64343cSVille Syrjälä bool blc_event = false; 1813eb64343cSVille Syrjälä enum pipe pipe; 1814eb64343cSVille Syrjälä 1815eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1816eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1817eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1818eb64343cSVille Syrjälä 1819eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1820eb64343cSVille Syrjälä blc_event = true; 1821eb64343cSVille Syrjälä 1822eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1823eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1824eb64343cSVille Syrjälä 1825eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1826eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1827eb64343cSVille Syrjälä } 1828eb64343cSVille Syrjälä 1829eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1830eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1831eb64343cSVille Syrjälä 1832eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1833eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1834eb64343cSVille Syrjälä } 1835eb64343cSVille Syrjälä 183691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 18372ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 18382ecb8ca4SVille Syrjälä { 18392ecb8ca4SVille Syrjälä enum pipe pipe; 18407e231dbeSJesse Barnes 1841055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1842fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1843fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 18444356d586SDaniel Vetter 18454356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 184691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 18472d9d2b0bSVille Syrjälä 18481f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18491f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 185031acc7f5SJesse Barnes } 185131acc7f5SJesse Barnes 1852c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 185391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1854c1874ed7SImre Deak } 1855c1874ed7SImre Deak 18561ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 185716c6c56bSVille Syrjälä { 18580ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 18590ba7c51aSVille Syrjälä int i; 186016c6c56bSVille Syrjälä 18610ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 18620ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 18630ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 18640ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 18650ba7c51aSVille Syrjälä else 18660ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 18670ba7c51aSVille Syrjälä 18680ba7c51aSVille Syrjälä /* 18690ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 18700ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 18710ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 18720ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 18730ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 18740ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 18750ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 18760ba7c51aSVille Syrjälä */ 18770ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 18780ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 18790ba7c51aSVille Syrjälä 18800ba7c51aSVille Syrjälä if (tmp == 0) 18810ba7c51aSVille Syrjälä return hotplug_status; 18820ba7c51aSVille Syrjälä 18830ba7c51aSVille Syrjälä hotplug_status |= tmp; 18843ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18850ba7c51aSVille Syrjälä } 18860ba7c51aSVille Syrjälä 18870ba7c51aSVille Syrjälä WARN_ONCE(1, 18880ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 18890ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 18901ae3c34cSVille Syrjälä 18911ae3c34cSVille Syrjälä return hotplug_status; 18921ae3c34cSVille Syrjälä } 18931ae3c34cSVille Syrjälä 189491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18951ae3c34cSVille Syrjälä u32 hotplug_status) 18961ae3c34cSVille Syrjälä { 18971ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18983ff60f89SOscar Mateo 189991d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 190091d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 190116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 190216c6c56bSVille Syrjälä 190358f2cf24SVille Syrjälä if (hotplug_trigger) { 1904cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1905cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1906cf53902fSRodrigo Vivi hpd_status_g4x, 1907fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 190858f2cf24SVille Syrjälä 190991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 191058f2cf24SVille Syrjälä } 1911369712e8SJani Nikula 1912369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 191391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 191416c6c56bSVille Syrjälä } else { 191516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 191616c6c56bSVille Syrjälä 191758f2cf24SVille Syrjälä if (hotplug_trigger) { 1918cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1919cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1920cf53902fSRodrigo Vivi hpd_status_i915, 1921fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 192291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 192316c6c56bSVille Syrjälä } 19243ff60f89SOscar Mateo } 192558f2cf24SVille Syrjälä } 192616c6c56bSVille Syrjälä 1927c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1928c1874ed7SImre Deak { 1929b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1930c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1931c1874ed7SImre Deak 19322dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19332dd2a883SImre Deak return IRQ_NONE; 19342dd2a883SImre Deak 19351f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19369102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 19371f814dacSImre Deak 19381e1cace9SVille Syrjälä do { 19396e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 19402ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19411ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1942a5e485a9SVille Syrjälä u32 ier = 0; 19433ff60f89SOscar Mateo 1944c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1945c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 19463ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1947c1874ed7SImre Deak 1948c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 19491e1cace9SVille Syrjälä break; 1950c1874ed7SImre Deak 1951c1874ed7SImre Deak ret = IRQ_HANDLED; 1952c1874ed7SImre Deak 1953a5e485a9SVille Syrjälä /* 1954a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1955a5e485a9SVille Syrjälä * 1956a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1957a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1958a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1959a5e485a9SVille Syrjälä * 1960a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1961a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1962a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1963a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1964a5e485a9SVille Syrjälä * bits this time around. 1965a5e485a9SVille Syrjälä */ 19664a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1967a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1968a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 19694a0a0202SVille Syrjälä 19704a0a0202SVille Syrjälä if (gt_iir) 19714a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 19724a0a0202SVille Syrjälä if (pm_iir) 19734a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 19744a0a0202SVille Syrjälä 19757ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 19761ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 19777ce4d1f2SVille Syrjälä 19783ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19793ff60f89SOscar Mateo * signalled in iir */ 1980eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 19817ce4d1f2SVille Syrjälä 1982eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1983eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1984eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1985eef57324SJerome Anand 19867ce4d1f2SVille Syrjälä /* 19877ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19887ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19897ce4d1f2SVille Syrjälä */ 19907ce4d1f2SVille Syrjälä if (iir) 19917ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19924a0a0202SVille Syrjälä 1993a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19944a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19951ae3c34cSVille Syrjälä 199652894874SVille Syrjälä if (gt_iir) 1997cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 199852894874SVille Syrjälä if (pm_iir) 199952894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 200052894874SVille Syrjälä 20011ae3c34cSVille Syrjälä if (hotplug_status) 200291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20032ecb8ca4SVille Syrjälä 200491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 20051e1cace9SVille Syrjälä } while (0); 20067e231dbeSJesse Barnes 20079102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20081f814dacSImre Deak 20097e231dbeSJesse Barnes return ret; 20107e231dbeSJesse Barnes } 20117e231dbeSJesse Barnes 201243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 201343f328d7SVille Syrjälä { 2014b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 201543f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 201643f328d7SVille Syrjälä 20172dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20182dd2a883SImre Deak return IRQ_NONE; 20192dd2a883SImre Deak 20201f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20219102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20221f814dacSImre Deak 2023579de73bSChris Wilson do { 20246e814800SVille Syrjälä u32 master_ctl, iir; 20252ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20261ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2027f0fd96f5SChris Wilson u32 gt_iir[4]; 2028a5e485a9SVille Syrjälä u32 ier = 0; 2029a5e485a9SVille Syrjälä 20308e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 20313278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 20323278f67fSVille Syrjälä 20333278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 20348e5fd599SVille Syrjälä break; 203543f328d7SVille Syrjälä 203627b6c122SOscar Mateo ret = IRQ_HANDLED; 203727b6c122SOscar Mateo 2038a5e485a9SVille Syrjälä /* 2039a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2040a5e485a9SVille Syrjälä * 2041a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2042a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2043a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2044a5e485a9SVille Syrjälä * 2045a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2046a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2047a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2048a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2049a5e485a9SVille Syrjälä * bits this time around. 2050a5e485a9SVille Syrjälä */ 205143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2052a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2053a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 205443f328d7SVille Syrjälä 2055cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 205627b6c122SOscar Mateo 205727b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 20581ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 205943f328d7SVille Syrjälä 206027b6c122SOscar Mateo /* Call regardless, as some status bits might not be 206127b6c122SOscar Mateo * signalled in iir */ 2062eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 206343f328d7SVille Syrjälä 2064eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2065eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2066eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2067eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2068eef57324SJerome Anand 20697ce4d1f2SVille Syrjälä /* 20707ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20717ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20727ce4d1f2SVille Syrjälä */ 20737ce4d1f2SVille Syrjälä if (iir) 20747ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20757ce4d1f2SVille Syrjälä 2076a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2077e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 20781ae3c34cSVille Syrjälä 2079cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 2080e30e251aSVille Syrjälä 20811ae3c34cSVille Syrjälä if (hotplug_status) 208291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20832ecb8ca4SVille Syrjälä 208491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2085579de73bSChris Wilson } while (0); 20863278f67fSVille Syrjälä 20879102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20881f814dacSImre Deak 208943f328d7SVille Syrjälä return ret; 209043f328d7SVille Syrjälä } 209143f328d7SVille Syrjälä 209291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 209391d14251STvrtko Ursulin u32 hotplug_trigger, 209440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2095776ad806SJesse Barnes { 209642db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2097776ad806SJesse Barnes 20986a39d7c9SJani Nikula /* 20996a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 21006a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 21016a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 21026a39d7c9SJani Nikula * errors. 21036a39d7c9SJani Nikula */ 210413cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21056a39d7c9SJani Nikula if (!hotplug_trigger) { 21066a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 21076a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 21086a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 21096a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 21106a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 21116a39d7c9SJani Nikula } 21126a39d7c9SJani Nikula 211313cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21146a39d7c9SJani Nikula if (!hotplug_trigger) 21156a39d7c9SJani Nikula return; 211613cf5504SDave Airlie 2117cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 211840e56410SVille Syrjälä dig_hotplug_reg, hpd, 2119fd63e2a9SImre Deak pch_port_hotplug_long_detect); 212040e56410SVille Syrjälä 212191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2122aaf5ec2eSSonika Jindal } 212391d131d2SDaniel Vetter 212491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 212540e56410SVille Syrjälä { 2126d048a268SVille Syrjälä enum pipe pipe; 212740e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 212840e56410SVille Syrjälä 212991d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 213040e56410SVille Syrjälä 2131cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2132cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2133776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2134cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2135cfc33bf7SVille Syrjälä port_name(port)); 2136cfc33bf7SVille Syrjälä } 2137776ad806SJesse Barnes 2138ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 213991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2140ce99c256SDaniel Vetter 2141776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 214291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2143776ad806SJesse Barnes 2144776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2145776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2146776ad806SJesse Barnes 2147776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2148776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2149776ad806SJesse Barnes 2150776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2151776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2152776ad806SJesse Barnes 21539db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2154055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 21559db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 21569db4a9c7SJesse Barnes pipe_name(pipe), 21579db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2158776ad806SJesse Barnes 2159776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2160776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2161776ad806SJesse Barnes 2162776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2163776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2164776ad806SJesse Barnes 2165776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2166a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 21678664281bSPaulo Zanoni 21688664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2169a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 21708664281bSPaulo Zanoni } 21718664281bSPaulo Zanoni 217291d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 21738664281bSPaulo Zanoni { 21748664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 21755a69b89fSDaniel Vetter enum pipe pipe; 21768664281bSPaulo Zanoni 2177de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2178de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2179de032bf4SPaulo Zanoni 2180055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21811f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 21821f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 21838664281bSPaulo Zanoni 21845a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 218591d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 218691d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 21875a69b89fSDaniel Vetter else 218891d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 21895a69b89fSDaniel Vetter } 21905a69b89fSDaniel Vetter } 21918bf1e9f1SShuang He 21928664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 21938664281bSPaulo Zanoni } 21948664281bSPaulo Zanoni 219591d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21968664281bSPaulo Zanoni { 21978664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 219845c1cd87SMika Kahola enum pipe pipe; 21998664281bSPaulo Zanoni 2200de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2201de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2202de032bf4SPaulo Zanoni 220345c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 220445c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 220545c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 22068664281bSPaulo Zanoni 22078664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2208776ad806SJesse Barnes } 2209776ad806SJesse Barnes 221091d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 221123e81d69SAdam Jackson { 2212d048a268SVille Syrjälä enum pipe pipe; 22136dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2214aaf5ec2eSSonika Jindal 221591d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 221691d131d2SDaniel Vetter 2217cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2218cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 221923e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2220cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2221cfc33bf7SVille Syrjälä port_name(port)); 2222cfc33bf7SVille Syrjälä } 222323e81d69SAdam Jackson 222423e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 222591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 222623e81d69SAdam Jackson 222723e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 222891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 222923e81d69SAdam Jackson 223023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 223123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 223223e81d69SAdam Jackson 223323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 223423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 223523e81d69SAdam Jackson 223623e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2237055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 223823e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 223923e81d69SAdam Jackson pipe_name(pipe), 224023e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 22418664281bSPaulo Zanoni 22428664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 224391d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 224423e81d69SAdam Jackson } 224523e81d69SAdam Jackson 2246c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir, 2247c6f7acb8SMatt Roper const u32 *pins) 224831604222SAnusha Srivatsa { 22498ef7e340SMatt Roper u32 ddi_hotplug_trigger; 22508ef7e340SMatt Roper u32 tc_hotplug_trigger; 225131604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 225231604222SAnusha Srivatsa 22538ef7e340SMatt Roper if (HAS_PCH_MCC(dev_priv)) { 22548ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 22558ef7e340SMatt Roper tc_hotplug_trigger = 0; 22568ef7e340SMatt Roper } else { 22578ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 22588ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 22598ef7e340SMatt Roper } 22608ef7e340SMatt Roper 226131604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 226231604222SAnusha Srivatsa u32 dig_hotplug_reg; 226331604222SAnusha Srivatsa 226431604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 226531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 226631604222SAnusha Srivatsa 226731604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 226831604222SAnusha Srivatsa ddi_hotplug_trigger, 2269c6f7acb8SMatt Roper dig_hotplug_reg, pins, 227031604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 227131604222SAnusha Srivatsa } 227231604222SAnusha Srivatsa 227331604222SAnusha Srivatsa if (tc_hotplug_trigger) { 227431604222SAnusha Srivatsa u32 dig_hotplug_reg; 227531604222SAnusha Srivatsa 227631604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 227731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 227831604222SAnusha Srivatsa 227931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 228031604222SAnusha Srivatsa tc_hotplug_trigger, 2281c6f7acb8SMatt Roper dig_hotplug_reg, pins, 228231604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 228331604222SAnusha Srivatsa } 228431604222SAnusha Srivatsa 228531604222SAnusha Srivatsa if (pin_mask) 228631604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 228731604222SAnusha Srivatsa 228831604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 228931604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 229031604222SAnusha Srivatsa } 229131604222SAnusha Srivatsa 229252dfdba0SLucas De Marchi static void tgp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 229352dfdba0SLucas De Marchi { 229452dfdba0SLucas De Marchi u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 229552dfdba0SLucas De Marchi u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 229652dfdba0SLucas De Marchi u32 pin_mask = 0, long_mask = 0; 229752dfdba0SLucas De Marchi 229852dfdba0SLucas De Marchi if (ddi_hotplug_trigger) { 229952dfdba0SLucas De Marchi u32 dig_hotplug_reg; 230052dfdba0SLucas De Marchi 230152dfdba0SLucas De Marchi dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 230252dfdba0SLucas De Marchi I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 230352dfdba0SLucas De Marchi 230452dfdba0SLucas De Marchi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 230552dfdba0SLucas De Marchi ddi_hotplug_trigger, 230652dfdba0SLucas De Marchi dig_hotplug_reg, hpd_tgp, 2307*ed3126faSLucas De Marchi icp_ddi_port_hotplug_long_detect); 230852dfdba0SLucas De Marchi } 230952dfdba0SLucas De Marchi 231052dfdba0SLucas De Marchi if (tc_hotplug_trigger) { 231152dfdba0SLucas De Marchi u32 dig_hotplug_reg; 231252dfdba0SLucas De Marchi 231352dfdba0SLucas De Marchi dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 231452dfdba0SLucas De Marchi I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 231552dfdba0SLucas De Marchi 231652dfdba0SLucas De Marchi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 231752dfdba0SLucas De Marchi tc_hotplug_trigger, 231852dfdba0SLucas De Marchi dig_hotplug_reg, hpd_tgp, 231952dfdba0SLucas De Marchi tgp_tc_port_hotplug_long_detect); 232052dfdba0SLucas De Marchi } 232152dfdba0SLucas De Marchi 232252dfdba0SLucas De Marchi if (pin_mask) 232352dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 232452dfdba0SLucas De Marchi 232552dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 232652dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 232752dfdba0SLucas De Marchi } 232852dfdba0SLucas De Marchi 232991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 23306dbf30ceSVille Syrjälä { 23316dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 23326dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 23336dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 23346dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 23356dbf30ceSVille Syrjälä 23366dbf30ceSVille Syrjälä if (hotplug_trigger) { 23376dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23386dbf30ceSVille Syrjälä 23396dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23406dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23416dbf30ceSVille Syrjälä 2342cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2343cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 234474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 23456dbf30ceSVille Syrjälä } 23466dbf30ceSVille Syrjälä 23476dbf30ceSVille Syrjälä if (hotplug2_trigger) { 23486dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23496dbf30ceSVille Syrjälä 23506dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 23516dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 23526dbf30ceSVille Syrjälä 2353cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2354cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 23556dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 23566dbf30ceSVille Syrjälä } 23576dbf30ceSVille Syrjälä 23586dbf30ceSVille Syrjälä if (pin_mask) 235991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 23606dbf30ceSVille Syrjälä 23616dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 236291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23636dbf30ceSVille Syrjälä } 23646dbf30ceSVille Syrjälä 236591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 236691d14251STvrtko Ursulin u32 hotplug_trigger, 236740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2368c008bc6eSPaulo Zanoni { 2369e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2370e4ce95aaSVille Syrjälä 2371e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2372e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2373e4ce95aaSVille Syrjälä 2374cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 237540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2376e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 237740e56410SVille Syrjälä 237891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2379e4ce95aaSVille Syrjälä } 2380c008bc6eSPaulo Zanoni 238191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 238291d14251STvrtko Ursulin u32 de_iir) 238340e56410SVille Syrjälä { 238440e56410SVille Syrjälä enum pipe pipe; 238540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 238640e56410SVille Syrjälä 238740e56410SVille Syrjälä if (hotplug_trigger) 238891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 238940e56410SVille Syrjälä 2390c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 239191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2392c008bc6eSPaulo Zanoni 2393c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 239491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2395c008bc6eSPaulo Zanoni 2396c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2397c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2398c008bc6eSPaulo Zanoni 2399055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2400fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2401fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2402c008bc6eSPaulo Zanoni 240340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 24041f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2405c008bc6eSPaulo Zanoni 240640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 240791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2408c008bc6eSPaulo Zanoni } 2409c008bc6eSPaulo Zanoni 2410c008bc6eSPaulo Zanoni /* check event from PCH */ 2411c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2412c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2413c008bc6eSPaulo Zanoni 241491d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 241591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2416c008bc6eSPaulo Zanoni else 241791d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2418c008bc6eSPaulo Zanoni 2419c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2420c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2421c008bc6eSPaulo Zanoni } 2422c008bc6eSPaulo Zanoni 2423cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 242491d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2425c008bc6eSPaulo Zanoni } 2426c008bc6eSPaulo Zanoni 242791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 242891d14251STvrtko Ursulin u32 de_iir) 24299719fb98SPaulo Zanoni { 243007d27e20SDamien Lespiau enum pipe pipe; 243123bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 243223bb4cb5SVille Syrjälä 243340e56410SVille Syrjälä if (hotplug_trigger) 243491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 24359719fb98SPaulo Zanoni 24369719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 243791d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 24389719fb98SPaulo Zanoni 243954fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 244054fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 244154fd3149SDhinakaran Pandiyan 244254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 244354fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 244454fd3149SDhinakaran Pandiyan } 2445fc340442SDaniel Vetter 24469719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 244791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 24489719fb98SPaulo Zanoni 24499719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 245091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 24519719fb98SPaulo Zanoni 2452055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2453fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2454fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 24559719fb98SPaulo Zanoni } 24569719fb98SPaulo Zanoni 24579719fb98SPaulo Zanoni /* check event from PCH */ 245891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 24599719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 24609719fb98SPaulo Zanoni 246191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 24629719fb98SPaulo Zanoni 24639719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24649719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24659719fb98SPaulo Zanoni } 24669719fb98SPaulo Zanoni } 24679719fb98SPaulo Zanoni 246872c90f62SOscar Mateo /* 246972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 247072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 247172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 247272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 247372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 247472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 247572c90f62SOscar Mateo */ 2476f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2477b1f14ad0SJesse Barnes { 2478b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2479f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24800e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2481b1f14ad0SJesse Barnes 24822dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 24832dd2a883SImre Deak return IRQ_NONE; 24842dd2a883SImre Deak 24851f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24869102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 24871f814dacSImre Deak 2488b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2489b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2490b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 24910e43406bSChris Wilson 249244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 249344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 249444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 249544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 249644498aeaSPaulo Zanoni * due to its back queue). */ 249791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 249844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 249944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2500ab5c608bSBen Widawsky } 250144498aeaSPaulo Zanoni 250272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 250372c90f62SOscar Mateo 25040e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 25050e43406bSChris Wilson if (gt_iir) { 250672c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 250772c90f62SOscar Mateo ret = IRQ_HANDLED; 250891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2509cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2510d8fc8a47SPaulo Zanoni else 2511cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 25120e43406bSChris Wilson } 2513b1f14ad0SJesse Barnes 2514b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 25150e43406bSChris Wilson if (de_iir) { 251672c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 251772c90f62SOscar Mateo ret = IRQ_HANDLED; 251891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 251991d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2520f1af8fc1SPaulo Zanoni else 252191d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 25220e43406bSChris Wilson } 25230e43406bSChris Wilson 252491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2525f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25260e43406bSChris Wilson if (pm_iir) { 2527b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 25280e43406bSChris Wilson ret = IRQ_HANDLED; 252972c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 25300e43406bSChris Wilson } 2531f1af8fc1SPaulo Zanoni } 2532b1f14ad0SJesse Barnes 2533b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 253474093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 253544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2536b1f14ad0SJesse Barnes 25371f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 25389102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 25391f814dacSImre Deak 2540b1f14ad0SJesse Barnes return ret; 2541b1f14ad0SJesse Barnes } 2542b1f14ad0SJesse Barnes 254391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 254491d14251STvrtko Ursulin u32 hotplug_trigger, 254540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2546d04a492dSShashank Sharma { 2547cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2548d04a492dSShashank Sharma 2549a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2550a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2551d04a492dSShashank Sharma 2552cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 255340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2554cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 255540e56410SVille Syrjälä 255691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2557d04a492dSShashank Sharma } 2558d04a492dSShashank Sharma 2559121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2560121e758eSDhinakaran Pandiyan { 2561121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2562b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2563b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 256448ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 256548ef15d3SJosé Roberto de Souza const u32 *hpd; 256648ef15d3SJosé Roberto de Souza 256748ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 256848ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 256948ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 257048ef15d3SJosé Roberto de Souza } else { 257148ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 257248ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 257348ef15d3SJosé Roberto de Souza } 2574121e758eSDhinakaran Pandiyan 2575121e758eSDhinakaran Pandiyan if (trigger_tc) { 2576b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2577b796b971SDhinakaran Pandiyan 2578121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2579121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2580121e758eSDhinakaran Pandiyan 2581121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 258248ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2583121e758eSDhinakaran Pandiyan } 2584b796b971SDhinakaran Pandiyan 2585b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2586b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2587b796b971SDhinakaran Pandiyan 2588b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2589b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2590b796b971SDhinakaran Pandiyan 2591b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 259248ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2593b796b971SDhinakaran Pandiyan } 2594b796b971SDhinakaran Pandiyan 2595b796b971SDhinakaran Pandiyan if (pin_mask) 2596b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2597b796b971SDhinakaran Pandiyan else 2598b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2599121e758eSDhinakaran Pandiyan } 2600121e758eSDhinakaran Pandiyan 26019d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 26029d17210fSLucas De Marchi { 260355523360SLucas De Marchi u32 mask; 26049d17210fSLucas De Marchi 260555523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 260655523360SLucas De Marchi /* TODO: Add AUX entries for USBC */ 260755523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 260855523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 260955523360SLucas De Marchi TGL_DE_PORT_AUX_DDIC; 261055523360SLucas De Marchi 261155523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 26129d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 26139d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 26149d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 26159d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 26169d17210fSLucas De Marchi 261755523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 26189d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 26199d17210fSLucas De Marchi 262055523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 262155523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 26229d17210fSLucas De Marchi 26239d17210fSLucas De Marchi return mask; 26249d17210fSLucas De Marchi } 26259d17210fSLucas De Marchi 26265270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 26275270130dSVille Syrjälä { 26285270130dSVille Syrjälä if (INTEL_GEN(dev_priv) >= 9) 26295270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 26305270130dSVille Syrjälä else 26315270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 26325270130dSVille Syrjälä } 26335270130dSVille Syrjälä 263446c63d24SJosé Roberto de Souza static void 263546c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2636abd58f01SBen Widawsky { 2637e04f7eceSVille Syrjälä bool found = false; 2638e04f7eceSVille Syrjälä 2639e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 264091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2641e04f7eceSVille Syrjälä found = true; 2642e04f7eceSVille Syrjälä } 2643e04f7eceSVille Syrjälä 2644e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 264554fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 264654fd3149SDhinakaran Pandiyan 264754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 264854fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2649e04f7eceSVille Syrjälä found = true; 2650e04f7eceSVille Syrjälä } 2651e04f7eceSVille Syrjälä 2652e04f7eceSVille Syrjälä if (!found) 265338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2654abd58f01SBen Widawsky } 265546c63d24SJosé Roberto de Souza 265646c63d24SJosé Roberto de Souza static irqreturn_t 265746c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 265846c63d24SJosé Roberto de Souza { 265946c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 266046c63d24SJosé Roberto de Souza u32 iir; 266146c63d24SJosé Roberto de Souza enum pipe pipe; 266246c63d24SJosé Roberto de Souza 266346c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 266446c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 266546c63d24SJosé Roberto de Souza if (iir) { 266646c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 266746c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 266846c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 266946c63d24SJosé Roberto de Souza } else { 267038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2671abd58f01SBen Widawsky } 267246c63d24SJosé Roberto de Souza } 2673abd58f01SBen Widawsky 2674121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2675121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2676121e758eSDhinakaran Pandiyan if (iir) { 2677121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2678121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2679121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2680121e758eSDhinakaran Pandiyan } else { 2681121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2682121e758eSDhinakaran Pandiyan } 2683121e758eSDhinakaran Pandiyan } 2684121e758eSDhinakaran Pandiyan 26856d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2686e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2687e32192e1STvrtko Ursulin if (iir) { 2688e32192e1STvrtko Ursulin u32 tmp_mask; 2689d04a492dSShashank Sharma bool found = false; 2690cebd87a0SVille Syrjälä 2691e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 26926d766f02SDaniel Vetter ret = IRQ_HANDLED; 269388e04703SJesse Barnes 26949d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 269591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2696d04a492dSShashank Sharma found = true; 2697d04a492dSShashank Sharma } 2698d04a492dSShashank Sharma 2699cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2700e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2701e32192e1STvrtko Ursulin if (tmp_mask) { 270291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 270391d14251STvrtko Ursulin hpd_bxt); 2704d04a492dSShashank Sharma found = true; 2705d04a492dSShashank Sharma } 2706e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2707e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2708e32192e1STvrtko Ursulin if (tmp_mask) { 270991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 271091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2711e32192e1STvrtko Ursulin found = true; 2712e32192e1STvrtko Ursulin } 2713e32192e1STvrtko Ursulin } 2714d04a492dSShashank Sharma 2715cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 271691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 27179e63743eSShashank Sharma found = true; 27189e63743eSShashank Sharma } 27199e63743eSShashank Sharma 2720d04a492dSShashank Sharma if (!found) 272138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 27226d766f02SDaniel Vetter } 272338cc46d7SOscar Mateo else 272438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 27256d766f02SDaniel Vetter } 27266d766f02SDaniel Vetter 2727055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2728fd3a4024SDaniel Vetter u32 fault_errors; 2729abd58f01SBen Widawsky 2730c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2731c42664ccSDaniel Vetter continue; 2732c42664ccSDaniel Vetter 2733e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2734e32192e1STvrtko Ursulin if (!iir) { 2735e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2736e32192e1STvrtko Ursulin continue; 2737e32192e1STvrtko Ursulin } 2738770de83dSDamien Lespiau 2739e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2740e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2741e32192e1STvrtko Ursulin 2742fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2743fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2744abd58f01SBen Widawsky 2745e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 274691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 27470fbe7870SDaniel Vetter 2748e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2749e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 275038d83c96SDaniel Vetter 27515270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2752770de83dSDamien Lespiau if (fault_errors) 27531353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 275430100f2bSDaniel Vetter pipe_name(pipe), 2755e32192e1STvrtko Ursulin fault_errors); 2756abd58f01SBen Widawsky } 2757abd58f01SBen Widawsky 275891d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2759266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 276092d03a80SDaniel Vetter /* 276192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 276292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 276392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 276492d03a80SDaniel Vetter */ 2765e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2766e32192e1STvrtko Ursulin if (iir) { 2767e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 276892d03a80SDaniel Vetter ret = IRQ_HANDLED; 27696dbf30ceSVille Syrjälä 277052dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 277152dfdba0SLucas De Marchi tgp_irq_handler(dev_priv, iir); 277252dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC) 2773c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_mcc); 2774c6f7acb8SMatt Roper else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2775c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_icp); 2776c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 277791d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 27786dbf30ceSVille Syrjälä else 277991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 27802dfb0b81SJani Nikula } else { 27812dfb0b81SJani Nikula /* 27822dfb0b81SJani Nikula * Like on previous PCH there seems to be something 27832dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 27842dfb0b81SJani Nikula */ 27852dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 27862dfb0b81SJani Nikula } 278792d03a80SDaniel Vetter } 278892d03a80SDaniel Vetter 2789f11a0f46STvrtko Ursulin return ret; 2790f11a0f46STvrtko Ursulin } 2791f11a0f46STvrtko Ursulin 27924376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 27934376b9c9SMika Kuoppala { 27944376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 27954376b9c9SMika Kuoppala 27964376b9c9SMika Kuoppala /* 27974376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 27984376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 27994376b9c9SMika Kuoppala * New indications can and will light up during processing, 28004376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 28014376b9c9SMika Kuoppala */ 28024376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 28034376b9c9SMika Kuoppala } 28044376b9c9SMika Kuoppala 28054376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 28064376b9c9SMika Kuoppala { 28074376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 28084376b9c9SMika Kuoppala } 28094376b9c9SMika Kuoppala 2810f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2811f11a0f46STvrtko Ursulin { 2812b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 281325286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2814f11a0f46STvrtko Ursulin u32 master_ctl; 2815f0fd96f5SChris Wilson u32 gt_iir[4]; 2816f11a0f46STvrtko Ursulin 2817f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2818f11a0f46STvrtko Ursulin return IRQ_NONE; 2819f11a0f46STvrtko Ursulin 28204376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 28214376b9c9SMika Kuoppala if (!master_ctl) { 28224376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2823f11a0f46STvrtko Ursulin return IRQ_NONE; 28244376b9c9SMika Kuoppala } 2825f11a0f46STvrtko Ursulin 2826f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2827cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 2828f0fd96f5SChris Wilson 2829f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2830f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 28319102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 283255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 28339102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2834f0fd96f5SChris Wilson } 2835f11a0f46STvrtko Ursulin 28364376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2837abd58f01SBen Widawsky 2838cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 28391f814dacSImre Deak 284055ef72f2SChris Wilson return IRQ_HANDLED; 2841abd58f01SBen Widawsky } 2842abd58f01SBen Widawsky 284351951ae7SMika Kuoppala static u32 28449b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2845df0d28c1SDhinakaran Pandiyan { 28469b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 28477a909383SChris Wilson u32 iir; 2848df0d28c1SDhinakaran Pandiyan 2849df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 28507a909383SChris Wilson return 0; 2851df0d28c1SDhinakaran Pandiyan 28527a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 28537a909383SChris Wilson if (likely(iir)) 28547a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 28557a909383SChris Wilson 28567a909383SChris Wilson return iir; 2857df0d28c1SDhinakaran Pandiyan } 2858df0d28c1SDhinakaran Pandiyan 2859df0d28c1SDhinakaran Pandiyan static void 28609b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2861df0d28c1SDhinakaran Pandiyan { 2862df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 28639b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2864df0d28c1SDhinakaran Pandiyan } 2865df0d28c1SDhinakaran Pandiyan 286681067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 286781067b71SMika Kuoppala { 286881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 286981067b71SMika Kuoppala 287081067b71SMika Kuoppala /* 287181067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 287281067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 287381067b71SMika Kuoppala * New indications can and will light up during processing, 287481067b71SMika Kuoppala * and will generate new interrupt after enabling master. 287581067b71SMika Kuoppala */ 287681067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 287781067b71SMika Kuoppala } 287881067b71SMika Kuoppala 287981067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 288081067b71SMika Kuoppala { 288181067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 288281067b71SMika Kuoppala } 288381067b71SMika Kuoppala 288451951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 288551951ae7SMika Kuoppala { 2886b318b824SVille Syrjälä struct drm_i915_private * const i915 = arg; 288725286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 28889b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 288951951ae7SMika Kuoppala u32 master_ctl; 2890df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 289151951ae7SMika Kuoppala 289251951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 289351951ae7SMika Kuoppala return IRQ_NONE; 289451951ae7SMika Kuoppala 289581067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 289681067b71SMika Kuoppala if (!master_ctl) { 289781067b71SMika Kuoppala gen11_master_intr_enable(regs); 289851951ae7SMika Kuoppala return IRQ_NONE; 289981067b71SMika Kuoppala } 290051951ae7SMika Kuoppala 290151951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 29029b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 290351951ae7SMika Kuoppala 290451951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 290551951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 290651951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 290751951ae7SMika Kuoppala 29089102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&i915->runtime_pm); 290951951ae7SMika Kuoppala /* 291051951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 291151951ae7SMika Kuoppala * for the display related bits. 291251951ae7SMika Kuoppala */ 291351951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 29149102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&i915->runtime_pm); 291551951ae7SMika Kuoppala } 291651951ae7SMika Kuoppala 29179b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2918df0d28c1SDhinakaran Pandiyan 291981067b71SMika Kuoppala gen11_master_intr_enable(regs); 292051951ae7SMika Kuoppala 29219b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2922df0d28c1SDhinakaran Pandiyan 292351951ae7SMika Kuoppala return IRQ_HANDLED; 292451951ae7SMika Kuoppala } 292551951ae7SMika Kuoppala 292642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 292742f52ef8SKeith Packard * we use as a pipe index 292842f52ef8SKeith Packard */ 292908fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 29300a3e67a4SJesse Barnes { 293108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 293208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2933e9d21d7fSKeith Packard unsigned long irqflags; 293471e0ffa5SJesse Barnes 29351ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 293686e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 293786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 293886e83e35SChris Wilson 293986e83e35SChris Wilson return 0; 294086e83e35SChris Wilson } 294186e83e35SChris Wilson 294208fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc) 2943d938da6bSVille Syrjälä { 294408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2945d938da6bSVille Syrjälä 2946d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 2947d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 2948d938da6bSVille Syrjälä 294908fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2950d938da6bSVille Syrjälä } 2951d938da6bSVille Syrjälä 295208fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 295386e83e35SChris Wilson { 295408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 295508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 295686e83e35SChris Wilson unsigned long irqflags; 295786e83e35SChris Wilson 295886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29597c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2960755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29611ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29628692d00eSChris Wilson 29630a3e67a4SJesse Barnes return 0; 29640a3e67a4SJesse Barnes } 29650a3e67a4SJesse Barnes 296608fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2967f796cf8fSJesse Barnes { 296808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 296908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2970f796cf8fSJesse Barnes unsigned long irqflags; 2971a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 297286e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2973f796cf8fSJesse Barnes 2974f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2975fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2976b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2977b1f14ad0SJesse Barnes 29782e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 29792e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 29802e8bf223SDhinakaran Pandiyan */ 29812e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 298208fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 29832e8bf223SDhinakaran Pandiyan 2984b1f14ad0SJesse Barnes return 0; 2985b1f14ad0SJesse Barnes } 2986b1f14ad0SJesse Barnes 298708fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2988abd58f01SBen Widawsky { 298908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 299008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2991abd58f01SBen Widawsky unsigned long irqflags; 2992abd58f01SBen Widawsky 2993abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2994013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2995abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2996013d3752SVille Syrjälä 29972e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 29982e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 29992e8bf223SDhinakaran Pandiyan */ 30002e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 300108fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 30022e8bf223SDhinakaran Pandiyan 3003abd58f01SBen Widawsky return 0; 3004abd58f01SBen Widawsky } 3005abd58f01SBen Widawsky 300642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 300742f52ef8SKeith Packard * we use as a pipe index 300842f52ef8SKeith Packard */ 300908fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 301086e83e35SChris Wilson { 301108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 301208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 301386e83e35SChris Wilson unsigned long irqflags; 301486e83e35SChris Wilson 301586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 301686e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 301786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 301886e83e35SChris Wilson } 301986e83e35SChris Wilson 302008fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc) 3021d938da6bSVille Syrjälä { 302208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3023d938da6bSVille Syrjälä 302408fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 3025d938da6bSVille Syrjälä 3026d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3027d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3028d938da6bSVille Syrjälä } 3029d938da6bSVille Syrjälä 303008fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 30310a3e67a4SJesse Barnes { 303208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 303308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3034e9d21d7fSKeith Packard unsigned long irqflags; 30350a3e67a4SJesse Barnes 30361ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 30377c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3038755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 30391ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 30400a3e67a4SJesse Barnes } 30410a3e67a4SJesse Barnes 304208fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 3043f796cf8fSJesse Barnes { 304408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 304508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3046f796cf8fSJesse Barnes unsigned long irqflags; 3047a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 304886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3049f796cf8fSJesse Barnes 3050f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3051fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3052b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3053b1f14ad0SJesse Barnes } 3054b1f14ad0SJesse Barnes 305508fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 3056abd58f01SBen Widawsky { 305708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 305808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3059abd58f01SBen Widawsky unsigned long irqflags; 3060abd58f01SBen Widawsky 3061abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3062013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3063abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3064abd58f01SBen Widawsky } 3065abd58f01SBen Widawsky 30667218524dSChris Wilson static void i945gm_vblank_work_func(struct work_struct *work) 3067d938da6bSVille Syrjälä { 3068d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3069d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3070d938da6bSVille Syrjälä 3071d938da6bSVille Syrjälä /* 3072d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3073d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3074d938da6bSVille Syrjälä * are enabled. 3075d938da6bSVille Syrjälä */ 3076d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3077d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3078d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3079d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3080d938da6bSVille Syrjälä } 3081d938da6bSVille Syrjälä 3082d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3083d938da6bSVille Syrjälä { 3084d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3085d938da6bSVille Syrjälä int i; 3086d938da6bSVille Syrjälä 3087d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3088d938da6bSVille Syrjälä if (!drv) 3089d938da6bSVille Syrjälä return 0; 3090d938da6bSVille Syrjälä 3091d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3092d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3093d938da6bSVille Syrjälä 3094d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3095d938da6bSVille Syrjälä return state->exit_latency ? 3096d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3097d938da6bSVille Syrjälä } 3098d938da6bSVille Syrjälä 3099d938da6bSVille Syrjälä return 0; 3100d938da6bSVille Syrjälä } 3101d938da6bSVille Syrjälä 3102d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3103d938da6bSVille Syrjälä { 3104d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3105d938da6bSVille Syrjälä i945gm_vblank_work_func); 3106d938da6bSVille Syrjälä 3107d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3108d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3109d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3110d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3111d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3112d938da6bSVille Syrjälä } 3113d938da6bSVille Syrjälä 3114d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3115d938da6bSVille Syrjälä { 3116d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3117d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3118d938da6bSVille Syrjälä } 3119d938da6bSVille Syrjälä 3120b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 312191738a95SPaulo Zanoni { 3122b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3123b16b2a2fSPaulo Zanoni 31246e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 312591738a95SPaulo Zanoni return; 312691738a95SPaulo Zanoni 3127b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3128105b122eSPaulo Zanoni 31296e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3130105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3131622364b6SPaulo Zanoni } 3132105b122eSPaulo Zanoni 313391738a95SPaulo Zanoni /* 3134622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3135622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3136622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3137622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3138622364b6SPaulo Zanoni * 3139622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 314091738a95SPaulo Zanoni */ 3141b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 3142622364b6SPaulo Zanoni { 31436e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3144622364b6SPaulo Zanoni return; 3145622364b6SPaulo Zanoni 3146622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 314791738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 314891738a95SPaulo Zanoni POSTING_READ(SDEIER); 314991738a95SPaulo Zanoni } 315091738a95SPaulo Zanoni 315170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 315270591a41SVille Syrjälä { 3153b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3154b16b2a2fSPaulo Zanoni 315571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3156f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 315771b8b41dSVille Syrjälä else 3158f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 315971b8b41dSVille Syrjälä 3160ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 3161f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 316270591a41SVille Syrjälä 316344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 316470591a41SVille Syrjälä 3165b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 31668bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 316770591a41SVille Syrjälä } 316870591a41SVille Syrjälä 31698bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 31708bb61306SVille Syrjälä { 3171b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3172b16b2a2fSPaulo Zanoni 31738bb61306SVille Syrjälä u32 pipestat_mask; 31749ab981f2SVille Syrjälä u32 enable_mask; 31758bb61306SVille Syrjälä enum pipe pipe; 31768bb61306SVille Syrjälä 3177842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 31788bb61306SVille Syrjälä 31798bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 31808bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 31818bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 31828bb61306SVille Syrjälä 31839ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 31848bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3185ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3186ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3187ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3188ebf5f921SVille Syrjälä 31898bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3190ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3191ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 31926b7eafc1SVille Syrjälä 31938bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 31946b7eafc1SVille Syrjälä 31959ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 31968bb61306SVille Syrjälä 3197b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 31988bb61306SVille Syrjälä } 31998bb61306SVille Syrjälä 32008bb61306SVille Syrjälä /* drm_dma.h hooks 32018bb61306SVille Syrjälä */ 3202b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv) 32038bb61306SVille Syrjälä { 3204b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32058bb61306SVille Syrjälä 3206b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3207cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 3208f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 32098bb61306SVille Syrjälä 3210fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3211f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3212f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3213fc340442SDaniel Vetter } 3214fc340442SDaniel Vetter 3215cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 32168bb61306SVille Syrjälä 3217b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 32188bb61306SVille Syrjälä } 32198bb61306SVille Syrjälä 3220b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 32217e231dbeSJesse Barnes { 322234c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 322334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 322434c7b8a7SVille Syrjälä 3225cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 32267e231dbeSJesse Barnes 3227ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32289918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 322970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3230ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 32317e231dbeSJesse Barnes } 32327e231dbeSJesse Barnes 3233b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3234abd58f01SBen Widawsky { 3235b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3236d048a268SVille Syrjälä enum pipe pipe; 3237abd58f01SBen Widawsky 323825286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3239abd58f01SBen Widawsky 3240cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 3241abd58f01SBen Widawsky 3242f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3243f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3244e04f7eceSVille Syrjälä 3245055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3246f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3247813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3248b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3249abd58f01SBen Widawsky 3250b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3251b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3252b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3253abd58f01SBen Widawsky 32546e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3255b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3256abd58f01SBen Widawsky } 3257abd58f01SBen Widawsky 3258b318b824SVille Syrjälä static void gen11_irq_reset(struct drm_i915_private *dev_priv) 325951951ae7SMika Kuoppala { 3260b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3261d048a268SVille Syrjälä enum pipe pipe; 326251951ae7SMika Kuoppala 326325286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 326451951ae7SMika Kuoppala 32659b77011eSTvrtko Ursulin gen11_gt_irq_reset(&dev_priv->gt); 326651951ae7SMika Kuoppala 3267f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 326851951ae7SMika Kuoppala 3269f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3270f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 327162819dfdSJosé Roberto de Souza 327251951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 327351951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 327451951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3275b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 327651951ae7SMika Kuoppala 3277b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3278b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3279b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3280b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3281b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 328231604222SAnusha Srivatsa 328329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3284b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 328551951ae7SMika Kuoppala } 328651951ae7SMika Kuoppala 32874c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3288001bd2cbSImre Deak u8 pipe_mask) 3289d49bdb0eSPaulo Zanoni { 3290b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3291b16b2a2fSPaulo Zanoni 3292a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 32936831f3e3SVille Syrjälä enum pipe pipe; 3294d49bdb0eSPaulo Zanoni 329513321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 32969dfe2e3aSImre Deak 32979dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32989dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32999dfe2e3aSImre Deak return; 33009dfe2e3aSImre Deak } 33019dfe2e3aSImre Deak 33026831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3303b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 33046831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 33056831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 33069dfe2e3aSImre Deak 330713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3308d49bdb0eSPaulo Zanoni } 3309d49bdb0eSPaulo Zanoni 3310aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3311001bd2cbSImre Deak u8 pipe_mask) 3312aae8ba84SVille Syrjälä { 3313b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 33146831f3e3SVille Syrjälä enum pipe pipe; 33156831f3e3SVille Syrjälä 3316aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33179dfe2e3aSImre Deak 33189dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 33199dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 33209dfe2e3aSImre Deak return; 33219dfe2e3aSImre Deak } 33229dfe2e3aSImre Deak 33236831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3324b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 33259dfe2e3aSImre Deak 3326aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3327aae8ba84SVille Syrjälä 3328aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3329315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3330aae8ba84SVille Syrjälä } 3331aae8ba84SVille Syrjälä 3332b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 333343f328d7SVille Syrjälä { 3334b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 333543f328d7SVille Syrjälä 333643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 333743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 333843f328d7SVille Syrjälä 3339cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 334043f328d7SVille Syrjälä 3341b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 334243f328d7SVille Syrjälä 3343ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33449918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 334570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3346ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 334743f328d7SVille Syrjälä } 334843f328d7SVille Syrjälä 334991d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 335087a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 335187a02106SVille Syrjälä { 335287a02106SVille Syrjälä struct intel_encoder *encoder; 335387a02106SVille Syrjälä u32 enabled_irqs = 0; 335487a02106SVille Syrjälä 335591c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 335687a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 335787a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 335887a02106SVille Syrjälä 335987a02106SVille Syrjälä return enabled_irqs; 336087a02106SVille Syrjälä } 336187a02106SVille Syrjälä 33621a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 33631a56b1a2SImre Deak { 33641a56b1a2SImre Deak u32 hotplug; 33651a56b1a2SImre Deak 33661a56b1a2SImre Deak /* 33671a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 33681a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 33691a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 33701a56b1a2SImre Deak */ 33711a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 33721a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 33731a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 33741a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 33751a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 33761a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 33771a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 33781a56b1a2SImre Deak /* 33791a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 33801a56b1a2SImre Deak * HPD must be enabled in both north and south. 33811a56b1a2SImre Deak */ 33821a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 33831a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 33841a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 33851a56b1a2SImre Deak } 33861a56b1a2SImre Deak 338791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 338882a28bcfSDaniel Vetter { 33891a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 339082a28bcfSDaniel Vetter 339191d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3392fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 339391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 339482a28bcfSDaniel Vetter } else { 3395fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 339691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 339782a28bcfSDaniel Vetter } 339882a28bcfSDaniel Vetter 3399fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 340082a28bcfSDaniel Vetter 34011a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 34026dbf30ceSVille Syrjälä } 340326951cafSXiong Zhang 340452dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 340552dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 340652dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 340731604222SAnusha Srivatsa { 340831604222SAnusha Srivatsa u32 hotplug; 340931604222SAnusha Srivatsa 341031604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 341152dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 341231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 341331604222SAnusha Srivatsa 34148ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 341531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 341652dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 341731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 341831604222SAnusha Srivatsa } 34198ef7e340SMatt Roper } 342031604222SAnusha Srivatsa 342131604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 342231604222SAnusha Srivatsa { 342331604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 342431604222SAnusha Srivatsa 342531604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 342631604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 342731604222SAnusha Srivatsa 342831604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 342931604222SAnusha Srivatsa 343052dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 343152dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 343252dfdba0SLucas De Marchi } 343352dfdba0SLucas De Marchi 34348ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 34358ef7e340SMatt Roper { 34368ef7e340SMatt Roper u32 hotplug_irqs, enabled_irqs; 34378ef7e340SMatt Roper 34388ef7e340SMatt Roper hotplug_irqs = SDE_DDI_MASK_TGP; 34398ef7e340SMatt Roper enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_mcc); 34408ef7e340SMatt Roper 34418ef7e340SMatt Roper ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34428ef7e340SMatt Roper 34438ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 34448ef7e340SMatt Roper } 34458ef7e340SMatt Roper 344652dfdba0SLucas De Marchi static void tgp_hpd_irq_setup(struct drm_i915_private *dev_priv) 344752dfdba0SLucas De Marchi { 344852dfdba0SLucas De Marchi u32 hotplug_irqs, enabled_irqs; 344952dfdba0SLucas De Marchi 345052dfdba0SLucas De Marchi hotplug_irqs = SDE_DDI_MASK_TGP | SDE_TC_MASK_TGP; 345152dfdba0SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_tgp); 345252dfdba0SLucas De Marchi 345352dfdba0SLucas De Marchi ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 345452dfdba0SLucas De Marchi 345552dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 345652dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 345731604222SAnusha Srivatsa } 345831604222SAnusha Srivatsa 3459121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3460121e758eSDhinakaran Pandiyan { 3461121e758eSDhinakaran Pandiyan u32 hotplug; 3462121e758eSDhinakaran Pandiyan 3463121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3464121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3465121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3466121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3467121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3468121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3469b796b971SDhinakaran Pandiyan 3470b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3471b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3472b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3473b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3474b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3475b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3476121e758eSDhinakaran Pandiyan } 3477121e758eSDhinakaran Pandiyan 3478121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3479121e758eSDhinakaran Pandiyan { 3480121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 348148ef15d3SJosé Roberto de Souza const u32 *hpd; 3482121e758eSDhinakaran Pandiyan u32 val; 3483121e758eSDhinakaran Pandiyan 348448ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 348548ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3486b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3487121e758eSDhinakaran Pandiyan 3488121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3489121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3490121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3491121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3492121e758eSDhinakaran Pandiyan 3493121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 349431604222SAnusha Srivatsa 349552dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 349652dfdba0SLucas De Marchi tgp_hpd_irq_setup(dev_priv); 349752dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 349831604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3499121e758eSDhinakaran Pandiyan } 3500121e758eSDhinakaran Pandiyan 35012a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 35022a57d9ccSImre Deak { 35033b92e263SRodrigo Vivi u32 val, hotplug; 35043b92e263SRodrigo Vivi 35053b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 35063b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 35073b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 35083b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 35093b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 35103b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 35113b92e263SRodrigo Vivi } 35122a57d9ccSImre Deak 35132a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35142a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 35152a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 35162a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35172a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 35182a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 35192a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35202a57d9ccSImre Deak 35212a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 35222a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 35232a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 35242a57d9ccSImre Deak } 35252a57d9ccSImre Deak 352691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35276dbf30ceSVille Syrjälä { 35282a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35296dbf30ceSVille Syrjälä 35306dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 353191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 35326dbf30ceSVille Syrjälä 35336dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35346dbf30ceSVille Syrjälä 35352a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 353626951cafSXiong Zhang } 35377fe0b973SKeith Packard 35381a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35391a56b1a2SImre Deak { 35401a56b1a2SImre Deak u32 hotplug; 35411a56b1a2SImre Deak 35421a56b1a2SImre Deak /* 35431a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35441a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35451a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35461a56b1a2SImre Deak */ 35471a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 35481a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 35491a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 35501a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 35511a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 35521a56b1a2SImre Deak } 35531a56b1a2SImre Deak 355491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3555e4ce95aaSVille Syrjälä { 35561a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3557e4ce95aaSVille Syrjälä 355891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 35593a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 356091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35613a3b3c7dSVille Syrjälä 35623a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 356391d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 356423bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 356591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35663a3b3c7dSVille Syrjälä 35673a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 356823bb4cb5SVille Syrjälä } else { 3569e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 357091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3571e4ce95aaSVille Syrjälä 3572e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35733a3b3c7dSVille Syrjälä } 3574e4ce95aaSVille Syrjälä 35751a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3576e4ce95aaSVille Syrjälä 357791d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3578e4ce95aaSVille Syrjälä } 3579e4ce95aaSVille Syrjälä 35802a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 35812a57d9ccSImre Deak u32 enabled_irqs) 3582e0a20ad7SShashank Sharma { 35832a57d9ccSImre Deak u32 hotplug; 3584e0a20ad7SShashank Sharma 3585a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35862a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 35872a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35882a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3589d252bf68SShubhangi Shrivastava 3590d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3591d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3592d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3593d252bf68SShubhangi Shrivastava 3594d252bf68SShubhangi Shrivastava /* 3595d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3596d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3597d252bf68SShubhangi Shrivastava */ 3598d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3599d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3600d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3601d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3602d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3603d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3604d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3605d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3606d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3607d252bf68SShubhangi Shrivastava 3608a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3609e0a20ad7SShashank Sharma } 3610e0a20ad7SShashank Sharma 36112a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 36122a57d9ccSImre Deak { 36132a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 36142a57d9ccSImre Deak } 36152a57d9ccSImre Deak 36162a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36172a57d9ccSImre Deak { 36182a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36192a57d9ccSImre Deak 36202a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 36212a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 36222a57d9ccSImre Deak 36232a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 36242a57d9ccSImre Deak 36252a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 36262a57d9ccSImre Deak } 36272a57d9ccSImre Deak 3628b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3629d46da437SPaulo Zanoni { 363082a28bcfSDaniel Vetter u32 mask; 3631d46da437SPaulo Zanoni 36326e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3633692a04cfSDaniel Vetter return; 3634692a04cfSDaniel Vetter 36356e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36365c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36374ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36385c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36394ebc6509SDhinakaran Pandiyan else 36404ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36418664281bSPaulo Zanoni 364265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3643d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 36442a57d9ccSImre Deak 36452a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 36462a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 36471a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36482a57d9ccSImre Deak else 36492a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3650d46da437SPaulo Zanoni } 3651d46da437SPaulo Zanoni 3652b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv) 3653036a4a7dSZhenyu Wang { 3654b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36558e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36568e76f8dcSPaulo Zanoni 3657b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 36588e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3659842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 36608e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 366123bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 366223bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36638e76f8dcSPaulo Zanoni } else { 36648e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3665842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3666842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3667e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3668e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3669e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36708e76f8dcSPaulo Zanoni } 3671036a4a7dSZhenyu Wang 3672fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3673b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3674fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3675fc340442SDaniel Vetter } 3676fc340442SDaniel Vetter 36771ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3678036a4a7dSZhenyu Wang 3679b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3680622364b6SPaulo Zanoni 3681b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3682b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3683036a4a7dSZhenyu Wang 3684cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3685036a4a7dSZhenyu Wang 36861a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 36871a56b1a2SImre Deak 3688b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 36897fe0b973SKeith Packard 369050a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 36916005ce42SDaniel Vetter /* Enable PCU event interrupts 36926005ce42SDaniel Vetter * 36936005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36944bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36954bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3696d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3697fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3698d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3699f97108d1SJesse Barnes } 3700036a4a7dSZhenyu Wang } 3701036a4a7dSZhenyu Wang 3702f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3703f8b79e58SImre Deak { 370467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3705f8b79e58SImre Deak 3706f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3707f8b79e58SImre Deak return; 3708f8b79e58SImre Deak 3709f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3710f8b79e58SImre Deak 3711d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3712d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3713ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3714f8b79e58SImre Deak } 3715d6c69803SVille Syrjälä } 3716f8b79e58SImre Deak 3717f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3718f8b79e58SImre Deak { 371967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3720f8b79e58SImre Deak 3721f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3722f8b79e58SImre Deak return; 3723f8b79e58SImre Deak 3724f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3725f8b79e58SImre Deak 3726950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3727ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3728f8b79e58SImre Deak } 3729f8b79e58SImre Deak 37300e6c9a9eSVille Syrjälä 3731b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 37320e6c9a9eSVille Syrjälä { 3733cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 37347e231dbeSJesse Barnes 3735ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37369918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3737ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3738ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3739ad22d106SVille Syrjälä 37407e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 374134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 374220afbda2SDaniel Vetter } 374320afbda2SDaniel Vetter 3744abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3745abd58f01SBen Widawsky { 3746b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3747b16b2a2fSPaulo Zanoni 3748a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3749a9c287c9SJani Nikula u32 de_pipe_enables; 37503a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37513a3b3c7dSVille Syrjälä u32 de_port_enables; 3752df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 37533a3b3c7dSVille Syrjälä enum pipe pipe; 3754770de83dSDamien Lespiau 3755df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3756df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3757df0d28c1SDhinakaran Pandiyan 3758bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3759842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37603a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 376188e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3762cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 37633a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37643a3b3c7dSVille Syrjälä } else { 3765842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37663a3b3c7dSVille Syrjälä } 3767770de83dSDamien Lespiau 3768bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3769bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3770bb187e93SJames Ausmus 37719bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3772a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3773a324fcacSRodrigo Vivi 3774770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3775770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3776770de83dSDamien Lespiau 37773a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3778cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3779a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3780a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 37813a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 37823a3b3c7dSVille Syrjälä 3783b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3784e04f7eceSVille Syrjälä 37850a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 37860a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3787abd58f01SBen Widawsky 3788f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3789813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3790b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3791813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 379235079899SPaulo Zanoni de_pipe_enables); 37930a195c02SMika Kahola } 3794abd58f01SBen Widawsky 3795b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3796b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 37972a57d9ccSImre Deak 3798121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3799121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3800b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3801b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3802121e758eSDhinakaran Pandiyan 3803b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3804b16b2a2fSPaulo Zanoni de_hpd_enables); 3805121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3806121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 38072a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3808121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 38091a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3810abd58f01SBen Widawsky } 3811121e758eSDhinakaran Pandiyan } 3812abd58f01SBen Widawsky 3813b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3814abd58f01SBen Widawsky { 38156e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3816b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3817622364b6SPaulo Zanoni 3818cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3819abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3820abd58f01SBen Widawsky 38216e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3822b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3823abd58f01SBen Widawsky 382425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3825abd58f01SBen Widawsky } 3826abd58f01SBen Widawsky 3827b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 382831604222SAnusha Srivatsa { 382931604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 383031604222SAnusha Srivatsa 383131604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 383231604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 383331604222SAnusha Srivatsa POSTING_READ(SDEIER); 383431604222SAnusha Srivatsa 383565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 383631604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 383731604222SAnusha Srivatsa 383852dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 383952dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 384052dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 38418ef7e340SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 38428ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 384352dfdba0SLucas De Marchi else 384452dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 384552dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 384631604222SAnusha Srivatsa } 384731604222SAnusha Srivatsa 3848b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 384951951ae7SMika Kuoppala { 3850b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3851df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 385251951ae7SMika Kuoppala 385329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3854b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 385531604222SAnusha Srivatsa 38569b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 385751951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 385851951ae7SMika Kuoppala 3859b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3860df0d28c1SDhinakaran Pandiyan 386151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 386251951ae7SMika Kuoppala 38639b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3864c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 386551951ae7SMika Kuoppala } 386651951ae7SMika Kuoppala 3867b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 386843f328d7SVille Syrjälä { 3869cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 387043f328d7SVille Syrjälä 3871ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38729918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3873ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3874ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3875ad22d106SVille Syrjälä 3876e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 387743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 387843f328d7SVille Syrjälä } 387943f328d7SVille Syrjälä 3880b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3881c2798b19SChris Wilson { 3882b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3883c2798b19SChris Wilson 388444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 388544d9241eSVille Syrjälä 3886b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3887c2798b19SChris Wilson } 3888c2798b19SChris Wilson 3889b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3890c2798b19SChris Wilson { 3891b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3892e9e9848aSVille Syrjälä u16 enable_mask; 3893c2798b19SChris Wilson 38944f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 38954f5fd91fSTvrtko Ursulin EMR, 38964f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3897045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3898c2798b19SChris Wilson 3899c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3900c2798b19SChris Wilson dev_priv->irq_mask = 3901c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 390216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 390316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3904c2798b19SChris Wilson 3905e9e9848aSVille Syrjälä enable_mask = 3906c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3907c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 390816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3909e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3910e9e9848aSVille Syrjälä 3911b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3912c2798b19SChris Wilson 3913379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3914379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3915d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3916755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3917755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3918d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3919c2798b19SChris Wilson } 3920c2798b19SChris Wilson 39214f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 392278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 392378c357ddSVille Syrjälä { 39244f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 392578c357ddSVille Syrjälä u16 emr; 392678c357ddSVille Syrjälä 39274f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 392878c357ddSVille Syrjälä 392978c357ddSVille Syrjälä if (*eir) 39304f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 393178c357ddSVille Syrjälä 39324f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 393378c357ddSVille Syrjälä if (*eir_stuck == 0) 393478c357ddSVille Syrjälä return; 393578c357ddSVille Syrjälä 393678c357ddSVille Syrjälä /* 393778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 393878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 393978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 394078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 394178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 394278c357ddSVille Syrjälä * cleared except by handling the underlying error 394378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 394478c357ddSVille Syrjälä * remains set. 394578c357ddSVille Syrjälä */ 39464f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 39474f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 39484f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 394978c357ddSVille Syrjälä } 395078c357ddSVille Syrjälä 395178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 395278c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 395378c357ddSVille Syrjälä { 395478c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 395578c357ddSVille Syrjälä 395678c357ddSVille Syrjälä if (eir_stuck) 395778c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 395878c357ddSVille Syrjälä } 395978c357ddSVille Syrjälä 396078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 396178c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 396278c357ddSVille Syrjälä { 396378c357ddSVille Syrjälä u32 emr; 396478c357ddSVille Syrjälä 396578c357ddSVille Syrjälä *eir = I915_READ(EIR); 396678c357ddSVille Syrjälä 396778c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 396878c357ddSVille Syrjälä 396978c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 397078c357ddSVille Syrjälä if (*eir_stuck == 0) 397178c357ddSVille Syrjälä return; 397278c357ddSVille Syrjälä 397378c357ddSVille Syrjälä /* 397478c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 397578c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 397678c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 397778c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 397878c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 397978c357ddSVille Syrjälä * cleared except by handling the underlying error 398078c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 398178c357ddSVille Syrjälä * remains set. 398278c357ddSVille Syrjälä */ 398378c357ddSVille Syrjälä emr = I915_READ(EMR); 398478c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 398578c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 398678c357ddSVille Syrjälä } 398778c357ddSVille Syrjälä 398878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 398978c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 399078c357ddSVille Syrjälä { 399178c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 399278c357ddSVille Syrjälä 399378c357ddSVille Syrjälä if (eir_stuck) 399478c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 399578c357ddSVille Syrjälä } 399678c357ddSVille Syrjälä 3997ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3998c2798b19SChris Wilson { 3999b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4000af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4001c2798b19SChris Wilson 40022dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40032dd2a883SImre Deak return IRQ_NONE; 40042dd2a883SImre Deak 40051f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40069102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40071f814dacSImre Deak 4008af722d28SVille Syrjälä do { 4009af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 401078c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4011af722d28SVille Syrjälä u16 iir; 4012af722d28SVille Syrjälä 40134f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4014c2798b19SChris Wilson if (iir == 0) 4015af722d28SVille Syrjälä break; 4016c2798b19SChris Wilson 4017af722d28SVille Syrjälä ret = IRQ_HANDLED; 4018c2798b19SChris Wilson 4019eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4020eb64343cSVille Syrjälä * signalled in iir */ 4021eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4022c2798b19SChris Wilson 402378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 402478c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 402578c357ddSVille Syrjälä 40264f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4027c2798b19SChris Wilson 4028c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40298a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4030c2798b19SChris Wilson 403178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 403278c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4033af722d28SVille Syrjälä 4034eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4035af722d28SVille Syrjälä } while (0); 4036c2798b19SChris Wilson 40379102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40381f814dacSImre Deak 40391f814dacSImre Deak return ret; 4040c2798b19SChris Wilson } 4041c2798b19SChris Wilson 4042b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 4043a266c7d5SChris Wilson { 4044b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4045a266c7d5SChris Wilson 404656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40470706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4048a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4049a266c7d5SChris Wilson } 4050a266c7d5SChris Wilson 405144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 405244d9241eSVille Syrjälä 4053b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4054a266c7d5SChris Wilson } 4055a266c7d5SChris Wilson 4056b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4057a266c7d5SChris Wilson { 4058b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 405938bde180SChris Wilson u32 enable_mask; 4060a266c7d5SChris Wilson 4061045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4062045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 406338bde180SChris Wilson 406438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 406538bde180SChris Wilson dev_priv->irq_mask = 406638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 406738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 406816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 406916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 407038bde180SChris Wilson 407138bde180SChris Wilson enable_mask = 407238bde180SChris Wilson I915_ASLE_INTERRUPT | 407338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 407438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 407516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 407638bde180SChris Wilson I915_USER_INTERRUPT; 407738bde180SChris Wilson 407856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4079a266c7d5SChris Wilson /* Enable in IER... */ 4080a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4081a266c7d5SChris Wilson /* and unmask in IMR */ 4082a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4083a266c7d5SChris Wilson } 4084a266c7d5SChris Wilson 4085b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4086a266c7d5SChris Wilson 4087379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4088379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4089d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4090755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4091755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4092d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4093379ef82dSDaniel Vetter 4094c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 409520afbda2SDaniel Vetter } 409620afbda2SDaniel Vetter 4097ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4098a266c7d5SChris Wilson { 4099b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4100af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4101a266c7d5SChris Wilson 41022dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41032dd2a883SImre Deak return IRQ_NONE; 41042dd2a883SImre Deak 41051f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41069102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41071f814dacSImre Deak 410838bde180SChris Wilson do { 4109eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 411078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4111af722d28SVille Syrjälä u32 hotplug_status = 0; 4112af722d28SVille Syrjälä u32 iir; 4113a266c7d5SChris Wilson 41149d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4115af722d28SVille Syrjälä if (iir == 0) 4116af722d28SVille Syrjälä break; 4117af722d28SVille Syrjälä 4118af722d28SVille Syrjälä ret = IRQ_HANDLED; 4119af722d28SVille Syrjälä 4120af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4121af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4122af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4123a266c7d5SChris Wilson 4124eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4125eb64343cSVille Syrjälä * signalled in iir */ 4126eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4127a266c7d5SChris Wilson 412878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 412978c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 413078c357ddSVille Syrjälä 41319d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4132a266c7d5SChris Wilson 4133a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41348a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4135a266c7d5SChris Wilson 413678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 413778c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4138a266c7d5SChris Wilson 4139af722d28SVille Syrjälä if (hotplug_status) 4140af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4141af722d28SVille Syrjälä 4142af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4143af722d28SVille Syrjälä } while (0); 4144a266c7d5SChris Wilson 41459102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41461f814dacSImre Deak 4147a266c7d5SChris Wilson return ret; 4148a266c7d5SChris Wilson } 4149a266c7d5SChris Wilson 4150b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4151a266c7d5SChris Wilson { 4152b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4153a266c7d5SChris Wilson 41540706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4155a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4156a266c7d5SChris Wilson 415744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 415844d9241eSVille Syrjälä 4159b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4160a266c7d5SChris Wilson } 4161a266c7d5SChris Wilson 4162b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4163a266c7d5SChris Wilson { 4164b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4165bbba0a97SChris Wilson u32 enable_mask; 4166a266c7d5SChris Wilson u32 error_mask; 4167a266c7d5SChris Wilson 4168045cebd2SVille Syrjälä /* 4169045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4170045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4171045cebd2SVille Syrjälä */ 4172045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4173045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4174045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4175045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4176045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4177045cebd2SVille Syrjälä } else { 4178045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4179045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4180045cebd2SVille Syrjälä } 4181045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4182045cebd2SVille Syrjälä 4183a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4184c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4185c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4186adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4187bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4188bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 418978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4190bbba0a97SChris Wilson 4191c30bb1fdSVille Syrjälä enable_mask = 4192c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4193c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4194c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4195c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 419678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4197c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4198bbba0a97SChris Wilson 419991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4200bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4201a266c7d5SChris Wilson 4202b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4203c30bb1fdSVille Syrjälä 4204b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4205b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4206d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4207755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4208755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4209755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4210d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4211a266c7d5SChris Wilson 421291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 421320afbda2SDaniel Vetter } 421420afbda2SDaniel Vetter 421591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 421620afbda2SDaniel Vetter { 421720afbda2SDaniel Vetter u32 hotplug_en; 421820afbda2SDaniel Vetter 421967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4220b5ea2d56SDaniel Vetter 4221adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4222e5868a31SEgbert Eich /* enable bits are the same for all generations */ 422391d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4224a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4225a266c7d5SChris Wilson to generate a spurious hotplug event about three 4226a266c7d5SChris Wilson seconds later. So just do it once. 4227a266c7d5SChris Wilson */ 422891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4229a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4230a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4231a266c7d5SChris Wilson 4232a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42330706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4234f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4235f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4236f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42370706f17cSEgbert Eich hotplug_en); 4238a266c7d5SChris Wilson } 4239a266c7d5SChris Wilson 4240ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4241a266c7d5SChris Wilson { 4242b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4243af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4244a266c7d5SChris Wilson 42452dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42462dd2a883SImre Deak return IRQ_NONE; 42472dd2a883SImre Deak 42481f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42499102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42501f814dacSImre Deak 4251af722d28SVille Syrjälä do { 4252eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 425378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4254af722d28SVille Syrjälä u32 hotplug_status = 0; 4255af722d28SVille Syrjälä u32 iir; 42562c8ba29fSChris Wilson 42579d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4258af722d28SVille Syrjälä if (iir == 0) 4259af722d28SVille Syrjälä break; 4260af722d28SVille Syrjälä 4261af722d28SVille Syrjälä ret = IRQ_HANDLED; 4262af722d28SVille Syrjälä 4263af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4264af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4265a266c7d5SChris Wilson 4266eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4267eb64343cSVille Syrjälä * signalled in iir */ 4268eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4269a266c7d5SChris Wilson 427078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 427178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 427278c357ddSVille Syrjälä 42739d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4274a266c7d5SChris Wilson 4275a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42768a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4277af722d28SVille Syrjälä 4278a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 42798a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4280a266c7d5SChris Wilson 428178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 428278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4283515ac2bbSDaniel Vetter 4284af722d28SVille Syrjälä if (hotplug_status) 4285af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4286af722d28SVille Syrjälä 4287af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4288af722d28SVille Syrjälä } while (0); 4289a266c7d5SChris Wilson 42909102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42911f814dacSImre Deak 4292a266c7d5SChris Wilson return ret; 4293a266c7d5SChris Wilson } 4294a266c7d5SChris Wilson 4295fca52a55SDaniel Vetter /** 4296fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4297fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4298fca52a55SDaniel Vetter * 4299fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4300fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4301fca52a55SDaniel Vetter */ 4302b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4303f71d4af4SJesse Barnes { 430491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4305562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4306cefcff8fSJoonas Lahtinen int i; 43078b2e326dSChris Wilson 4308d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4309d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4310d938da6bSVille Syrjälä 431177913b39SJani Nikula intel_hpd_init_work(dev_priv); 431277913b39SJani Nikula 4313562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4314cefcff8fSJoonas Lahtinen 4315a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4316cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4317cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 43188b2e326dSChris Wilson 4319633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4320702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 43212239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 432226705e20SSagar Arun Kamble 4323a6706b45SDeepak S /* Let's track the enabled rps events */ 4324666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 43256c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4326e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 432731685c25SDeepak S else 43284668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 43294668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 43304668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4331a6706b45SDeepak S 4332917dc6b5SMika Kuoppala /* We share the register with other engine */ 4333917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4334917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4335917dc6b5SMika Kuoppala 4336562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 43371800ad25SSagar Arun Kamble 43381800ad25SSagar Arun Kamble /* 4339acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 43401800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 43411800ad25SSagar Arun Kamble * 43421800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 43431800ad25SSagar Arun Kamble */ 4344bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4345562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 43461800ad25SSagar Arun Kamble 4347bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4348562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 43491800ad25SSagar Arun Kamble 435021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 435121da2700SVille Syrjälä 4352262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4353262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4354262fd485SChris Wilson * special care to avoid writing any of the display block registers 4355262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4356262fd485SChris Wilson * in this case to the runtime pm. 4357262fd485SChris Wilson */ 4358262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4359262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4360262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4361262fd485SChris Wilson 4362317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 43639a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 43649a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 43659a64c650SLyude Paul * sideband messaging with MST. 43669a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 43679a64c650SLyude Paul * short pulses, as seen on some G4x systems. 43689a64c650SLyude Paul */ 43699a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4370317eaa95SLyude 4371b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4372b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 437343f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4374b318b824SVille Syrjälä } else { 43758ef7e340SMatt Roper if (HAS_PCH_MCC(dev_priv)) 43768ef7e340SMatt Roper /* EHL doesn't need most of gen11_hpd_irq_setup */ 43778ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 43788ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4379121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4380b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4381e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4382c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 43836dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 43846dbf30ceSVille Syrjälä else 43853a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4386f71d4af4SJesse Barnes } 4387f71d4af4SJesse Barnes } 438820afbda2SDaniel Vetter 4389fca52a55SDaniel Vetter /** 4390cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4391cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4392cefcff8fSJoonas Lahtinen * 4393cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4394cefcff8fSJoonas Lahtinen */ 4395cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4396cefcff8fSJoonas Lahtinen { 4397cefcff8fSJoonas Lahtinen int i; 4398cefcff8fSJoonas Lahtinen 4399d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4400d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4401d938da6bSVille Syrjälä 4402cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4403cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4404cefcff8fSJoonas Lahtinen } 4405cefcff8fSJoonas Lahtinen 4406b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4407b318b824SVille Syrjälä { 4408b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4409b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4410b318b824SVille Syrjälä return cherryview_irq_handler; 4411b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4412b318b824SVille Syrjälä return valleyview_irq_handler; 4413b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4414b318b824SVille Syrjälä return i965_irq_handler; 4415b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4416b318b824SVille Syrjälä return i915_irq_handler; 4417b318b824SVille Syrjälä else 4418b318b824SVille Syrjälä return i8xx_irq_handler; 4419b318b824SVille Syrjälä } else { 4420b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4421b318b824SVille Syrjälä return gen11_irq_handler; 4422b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4423b318b824SVille Syrjälä return gen8_irq_handler; 4424b318b824SVille Syrjälä else 4425b318b824SVille Syrjälä return ironlake_irq_handler; 4426b318b824SVille Syrjälä } 4427b318b824SVille Syrjälä } 4428b318b824SVille Syrjälä 4429b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4430b318b824SVille Syrjälä { 4431b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4432b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4433b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4434b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4435b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4436b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4437b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4438b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4439b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4440b318b824SVille Syrjälä else 4441b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4442b318b824SVille Syrjälä } else { 4443b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4444b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4445b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4446b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4447b318b824SVille Syrjälä else 4448b318b824SVille Syrjälä ironlake_irq_reset(dev_priv); 4449b318b824SVille Syrjälä } 4450b318b824SVille Syrjälä } 4451b318b824SVille Syrjälä 4452b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4453b318b824SVille Syrjälä { 4454b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4455b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4456b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4457b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4458b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4459b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4460b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4461b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4462b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4463b318b824SVille Syrjälä else 4464b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4465b318b824SVille Syrjälä } else { 4466b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4467b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4468b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4469b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4470b318b824SVille Syrjälä else 4471b318b824SVille Syrjälä ironlake_irq_postinstall(dev_priv); 4472b318b824SVille Syrjälä } 4473b318b824SVille Syrjälä } 4474b318b824SVille Syrjälä 4475cefcff8fSJoonas Lahtinen /** 4476fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4477fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4478fca52a55SDaniel Vetter * 4479fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4480fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4481fca52a55SDaniel Vetter * 4482fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4483fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4484fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4485fca52a55SDaniel Vetter */ 44862aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44872aeb7d3aSDaniel Vetter { 4488b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4489b318b824SVille Syrjälä int ret; 4490b318b824SVille Syrjälä 44912aeb7d3aSDaniel Vetter /* 44922aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44932aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44942aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44952aeb7d3aSDaniel Vetter */ 4496ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 44972aeb7d3aSDaniel Vetter 4498b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4499b318b824SVille Syrjälä 4500b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4501b318b824SVille Syrjälä 4502b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4503b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4504b318b824SVille Syrjälä if (ret < 0) { 4505b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4506b318b824SVille Syrjälä return ret; 4507b318b824SVille Syrjälä } 4508b318b824SVille Syrjälä 4509b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4510b318b824SVille Syrjälä 4511b318b824SVille Syrjälä return ret; 45122aeb7d3aSDaniel Vetter } 45132aeb7d3aSDaniel Vetter 4514fca52a55SDaniel Vetter /** 4515fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4516fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4517fca52a55SDaniel Vetter * 4518fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4519fca52a55SDaniel Vetter * resources acquired in the init functions. 4520fca52a55SDaniel Vetter */ 45212aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45222aeb7d3aSDaniel Vetter { 4523b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4524b318b824SVille Syrjälä 4525b318b824SVille Syrjälä /* 4526b318b824SVille Syrjälä * FIXME we can get called twice during driver load 4527b318b824SVille Syrjälä * error handling due to intel_modeset_cleanup() 4528b318b824SVille Syrjälä * calling us out of sequence. Would be nice if 4529b318b824SVille Syrjälä * it didn't do that... 4530b318b824SVille Syrjälä */ 4531b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4532b318b824SVille Syrjälä return; 4533b318b824SVille Syrjälä 4534b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4535b318b824SVille Syrjälä 4536b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4537b318b824SVille Syrjälä 4538b318b824SVille Syrjälä free_irq(irq, dev_priv); 4539b318b824SVille Syrjälä 45402aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4541ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 45422aeb7d3aSDaniel Vetter } 45432aeb7d3aSDaniel Vetter 4544fca52a55SDaniel Vetter /** 4545fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4546fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4547fca52a55SDaniel Vetter * 4548fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4549fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4550fca52a55SDaniel Vetter */ 4551b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4552c67a470bSPaulo Zanoni { 4553b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4554ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4555315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4556c67a470bSPaulo Zanoni } 4557c67a470bSPaulo Zanoni 4558fca52a55SDaniel Vetter /** 4559fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4560fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4561fca52a55SDaniel Vetter * 4562fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4563fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4564fca52a55SDaniel Vetter */ 4565b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4566c67a470bSPaulo Zanoni { 4567ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4568b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4569b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4570c67a470bSPaulo Zanoni } 4571d64575eeSJani Nikula 4572d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4573d64575eeSJani Nikula { 4574d64575eeSJani Nikula /* 4575d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4576d64575eeSJani Nikula * this is the only thing we need to check. 4577d64575eeSJani Nikula */ 4578d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4579d64575eeSJani Nikula } 4580d64575eeSJani Nikula 4581d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4582d64575eeSJani Nikula { 4583d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4584d64575eeSJani Nikula } 4585