xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision e69abff0d6794311d834de0fa2f188eb24a977b9)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
309*e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
310*e69abff0SVille Syrjälä 					     enum pipe pipe, bool enable)
3112d9d2b0bSVille Syrjälä {
3122d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3132d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
314*e69abff0SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0xffff0000;
3152d9d2b0bSVille Syrjälä 
3162d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3172d9d2b0bSVille Syrjälä 
318*e69abff0SVille Syrjälä 	if (enable) {
3192d9d2b0bSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3202d9d2b0bSVille Syrjälä 		POSTING_READ(reg);
321*e69abff0SVille Syrjälä 	} else {
322*e69abff0SVille Syrjälä 		if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
323*e69abff0SVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
324*e69abff0SVille Syrjälä 	}
3252d9d2b0bSVille Syrjälä }
3262d9d2b0bSVille Syrjälä 
3278664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3288664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3298664281bSPaulo Zanoni {
3308664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3318664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3328664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3338664281bSPaulo Zanoni 
3348664281bSPaulo Zanoni 	if (enable)
3358664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3368664281bSPaulo Zanoni 	else
3378664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3388664281bSPaulo Zanoni }
3398664281bSPaulo Zanoni 
3408664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3417336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
3428664281bSPaulo Zanoni {
3438664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3448664281bSPaulo Zanoni 	if (enable) {
3457336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3467336df65SDaniel Vetter 
3478664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3488664281bSPaulo Zanoni 			return;
3498664281bSPaulo Zanoni 
3508664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3518664281bSPaulo Zanoni 	} else {
3527336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
3537336df65SDaniel Vetter 
3547336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
3558664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3567336df65SDaniel Vetter 
3577336df65SDaniel Vetter 		if (!was_enabled &&
3587336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
359823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3607336df65SDaniel Vetter 				  pipe_name(pipe));
3617336df65SDaniel Vetter 		}
3628664281bSPaulo Zanoni 	}
3638664281bSPaulo Zanoni }
3648664281bSPaulo Zanoni 
36538d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
36638d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
36738d83c96SDaniel Vetter {
36838d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
36938d83c96SDaniel Vetter 
37038d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
37138d83c96SDaniel Vetter 
37238d83c96SDaniel Vetter 	if (enable)
37338d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
37438d83c96SDaniel Vetter 	else
37538d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
37638d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
37738d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
37838d83c96SDaniel Vetter }
37938d83c96SDaniel Vetter 
380fee884edSDaniel Vetter /**
381fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
382fee884edSDaniel Vetter  * @dev_priv: driver private
383fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
384fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
385fee884edSDaniel Vetter  */
386fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
387fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
388fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
389fee884edSDaniel Vetter {
390fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
391fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
392fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
393fee884edSDaniel Vetter 
394fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
395fee884edSDaniel Vetter 
396730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
397c67a470bSPaulo Zanoni 		return;
398c67a470bSPaulo Zanoni 
399fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
400fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
401fee884edSDaniel Vetter }
402fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
403fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
404fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
405fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
406fee884edSDaniel Vetter 
407de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
408de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4098664281bSPaulo Zanoni 					    bool enable)
4108664281bSPaulo Zanoni {
4118664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
412de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
413de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4148664281bSPaulo Zanoni 
4158664281bSPaulo Zanoni 	if (enable)
416fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4178664281bSPaulo Zanoni 	else
418fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4198664281bSPaulo Zanoni }
4208664281bSPaulo Zanoni 
4218664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4228664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4238664281bSPaulo Zanoni 					    bool enable)
4248664281bSPaulo Zanoni {
4258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4268664281bSPaulo Zanoni 
4278664281bSPaulo Zanoni 	if (enable) {
4281dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4291dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4301dd246fbSDaniel Vetter 
4318664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4328664281bSPaulo Zanoni 			return;
4338664281bSPaulo Zanoni 
434fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4358664281bSPaulo Zanoni 	} else {
4361dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
4371dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
4381dd246fbSDaniel Vetter 
4391dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
440fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4411dd246fbSDaniel Vetter 
4421dd246fbSDaniel Vetter 		if (!was_enabled &&
4431dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
444823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4451dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4461dd246fbSDaniel Vetter 		}
4478664281bSPaulo Zanoni 	}
4488664281bSPaulo Zanoni }
4498664281bSPaulo Zanoni 
4508664281bSPaulo Zanoni /**
4518664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4528664281bSPaulo Zanoni  * @dev: drm device
4538664281bSPaulo Zanoni  * @pipe: pipe
4548664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4558664281bSPaulo Zanoni  *
4568664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4578664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4588664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4598664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4608664281bSPaulo Zanoni  * bit for all the pipes.
4618664281bSPaulo Zanoni  *
4628664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4638664281bSPaulo Zanoni  */
464c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4658664281bSPaulo Zanoni 						    enum pipe pipe, bool enable)
4668664281bSPaulo Zanoni {
4678664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4688664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4698664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4708664281bSPaulo Zanoni 	bool ret;
4718664281bSPaulo Zanoni 
47277961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
47377961eb9SImre Deak 
4748664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4758664281bSPaulo Zanoni 
4768664281bSPaulo Zanoni 	if (enable == ret)
4778664281bSPaulo Zanoni 		goto done;
4788664281bSPaulo Zanoni 
4798664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4808664281bSPaulo Zanoni 
481*e69abff0SVille Syrjälä 	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
482*e69abff0SVille Syrjälä 		i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
4832d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4848664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4858664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4867336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
48738d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
48838d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4898664281bSPaulo Zanoni 
4908664281bSPaulo Zanoni done:
491f88d42f1SImre Deak 	return ret;
492f88d42f1SImre Deak }
493f88d42f1SImre Deak 
494f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
495f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
496f88d42f1SImre Deak {
497f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
498f88d42f1SImre Deak 	unsigned long flags;
499f88d42f1SImre Deak 	bool ret;
500f88d42f1SImre Deak 
501f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
502f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
5038664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
504f88d42f1SImre Deak 
5058664281bSPaulo Zanoni 	return ret;
5068664281bSPaulo Zanoni }
5078664281bSPaulo Zanoni 
50891d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
50991d181ddSImre Deak 						  enum pipe pipe)
51091d181ddSImre Deak {
51191d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
51291d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
51391d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51491d181ddSImre Deak 
51591d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
51691d181ddSImre Deak }
51791d181ddSImre Deak 
5188664281bSPaulo Zanoni /**
5198664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5208664281bSPaulo Zanoni  * @dev: drm device
5218664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5228664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5238664281bSPaulo Zanoni  *
5248664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5258664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5268664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5278664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5288664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5298664281bSPaulo Zanoni  *
5308664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5318664281bSPaulo Zanoni  */
5328664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5338664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5348664281bSPaulo Zanoni 					   bool enable)
5358664281bSPaulo Zanoni {
5368664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
537de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
538de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5398664281bSPaulo Zanoni 	unsigned long flags;
5408664281bSPaulo Zanoni 	bool ret;
5418664281bSPaulo Zanoni 
542de28075dSDaniel Vetter 	/*
543de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
544de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
545de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
546de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
547de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
548de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
549de28075dSDaniel Vetter 	 */
5508664281bSPaulo Zanoni 
5518664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5528664281bSPaulo Zanoni 
5538664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5548664281bSPaulo Zanoni 
5558664281bSPaulo Zanoni 	if (enable == ret)
5568664281bSPaulo Zanoni 		goto done;
5578664281bSPaulo Zanoni 
5588664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5598664281bSPaulo Zanoni 
5608664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
561de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5628664281bSPaulo Zanoni 	else
5638664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5648664281bSPaulo Zanoni 
5658664281bSPaulo Zanoni done:
5668664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5678664281bSPaulo Zanoni 	return ret;
5688664281bSPaulo Zanoni }
5698664281bSPaulo Zanoni 
5708664281bSPaulo Zanoni 
571b5ea642aSDaniel Vetter static void
572755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
573755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5747c463586SKeith Packard {
5759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
576755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5777c463586SKeith Packard 
578b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
579b79480baSDaniel Vetter 
58004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
58104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
58204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
58304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
584755e9019SImre Deak 		return;
585755e9019SImre Deak 
586755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
58746c06a30SVille Syrjälä 		return;
58846c06a30SVille Syrjälä 
58991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
59091d181ddSImre Deak 
5917c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
592755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
59346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5943143a2bfSChris Wilson 	POSTING_READ(reg);
5957c463586SKeith Packard }
5967c463586SKeith Packard 
597b5ea642aSDaniel Vetter static void
598755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
599755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
6007c463586SKeith Packard {
6019db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
602755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6037c463586SKeith Packard 
604b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
605b79480baSDaniel Vetter 
60604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
60704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
60804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
60904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
61046c06a30SVille Syrjälä 		return;
61146c06a30SVille Syrjälä 
612755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
613755e9019SImre Deak 		return;
614755e9019SImre Deak 
61591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
61691d181ddSImre Deak 
617755e9019SImre Deak 	pipestat &= ~enable_mask;
61846c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6193143a2bfSChris Wilson 	POSTING_READ(reg);
6207c463586SKeith Packard }
6217c463586SKeith Packard 
62210c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
62310c59c51SImre Deak {
62410c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
62510c59c51SImre Deak 
62610c59c51SImre Deak 	/*
627724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
628724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
62910c59c51SImre Deak 	 */
63010c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
63110c59c51SImre Deak 		return 0;
632724a6905SVille Syrjälä 	/*
633724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
634724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
635724a6905SVille Syrjälä 	 */
636724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
637724a6905SVille Syrjälä 		return 0;
63810c59c51SImre Deak 
63910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
64010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
64110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
64210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
64310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
64410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
64510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
64610c59c51SImre Deak 
64710c59c51SImre Deak 	return enable_mask;
64810c59c51SImre Deak }
64910c59c51SImre Deak 
650755e9019SImre Deak void
651755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
652755e9019SImre Deak 		     u32 status_mask)
653755e9019SImre Deak {
654755e9019SImre Deak 	u32 enable_mask;
655755e9019SImre Deak 
65610c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
65710c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
65810c59c51SImre Deak 							   status_mask);
65910c59c51SImre Deak 	else
660755e9019SImre Deak 		enable_mask = status_mask << 16;
661755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
662755e9019SImre Deak }
663755e9019SImre Deak 
664755e9019SImre Deak void
665755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
666755e9019SImre Deak 		      u32 status_mask)
667755e9019SImre Deak {
668755e9019SImre Deak 	u32 enable_mask;
669755e9019SImre Deak 
67010c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
67110c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
67210c59c51SImre Deak 							   status_mask);
67310c59c51SImre Deak 	else
674755e9019SImre Deak 		enable_mask = status_mask << 16;
675755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
676755e9019SImre Deak }
677755e9019SImre Deak 
678c0e09200SDave Airlie /**
679f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
68001c66889SZhao Yakui  */
681f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
68201c66889SZhao Yakui {
6832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6841ec14ad3SChris Wilson 	unsigned long irqflags;
6851ec14ad3SChris Wilson 
686f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
687f49e38ddSJani Nikula 		return;
688f49e38ddSJani Nikula 
6891ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
69001c66889SZhao Yakui 
691755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
692a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6933b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
694755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6951ec14ad3SChris Wilson 
6961ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
69701c66889SZhao Yakui }
69801c66889SZhao Yakui 
69901c66889SZhao Yakui /**
7000a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
7010a3e67a4SJesse Barnes  * @dev: DRM device
7020a3e67a4SJesse Barnes  * @pipe: pipe to check
7030a3e67a4SJesse Barnes  *
7040a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
7050a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7060a3e67a4SJesse Barnes  * before reading such registers if unsure.
7070a3e67a4SJesse Barnes  */
7080a3e67a4SJesse Barnes static int
7090a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7100a3e67a4SJesse Barnes {
7112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
712702e7a56SPaulo Zanoni 
713a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
714a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
715a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
716a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71771f8ba6bSPaulo Zanoni 
718a01025afSDaniel Vetter 		return intel_crtc->active;
719a01025afSDaniel Vetter 	} else {
720a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
721a01025afSDaniel Vetter 	}
7220a3e67a4SJesse Barnes }
7230a3e67a4SJesse Barnes 
7244cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7254cdb83ecSVille Syrjälä {
7264cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7274cdb83ecSVille Syrjälä 	return 0;
7284cdb83ecSVille Syrjälä }
7294cdb83ecSVille Syrjälä 
73042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
73142f52ef8SKeith Packard  * we use as a pipe index
73242f52ef8SKeith Packard  */
733f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7340a3e67a4SJesse Barnes {
7352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7360a3e67a4SJesse Barnes 	unsigned long high_frame;
7370a3e67a4SJesse Barnes 	unsigned long low_frame;
738391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
7390a3e67a4SJesse Barnes 
7400a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
74144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7429db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
7430a3e67a4SJesse Barnes 		return 0;
7440a3e67a4SJesse Barnes 	}
7450a3e67a4SJesse Barnes 
746391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
747391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
748391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
749391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
750391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
751391f75e2SVille Syrjälä 
752391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
753391f75e2SVille Syrjälä 	} else {
754a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
755391f75e2SVille Syrjälä 		u32 htotal;
756391f75e2SVille Syrjälä 
757391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
758391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
759391f75e2SVille Syrjälä 
760391f75e2SVille Syrjälä 		vbl_start *= htotal;
761391f75e2SVille Syrjälä 	}
762391f75e2SVille Syrjälä 
7639db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7649db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7655eddb70bSChris Wilson 
7660a3e67a4SJesse Barnes 	/*
7670a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7680a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7690a3e67a4SJesse Barnes 	 * register.
7700a3e67a4SJesse Barnes 	 */
7710a3e67a4SJesse Barnes 	do {
7725eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
773391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7745eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7750a3e67a4SJesse Barnes 	} while (high1 != high2);
7760a3e67a4SJesse Barnes 
7775eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
778391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7795eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
780391f75e2SVille Syrjälä 
781391f75e2SVille Syrjälä 	/*
782391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
783391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
784391f75e2SVille Syrjälä 	 * counter against vblank start.
785391f75e2SVille Syrjälä 	 */
786edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7870a3e67a4SJesse Barnes }
7880a3e67a4SJesse Barnes 
789f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7909880b7a5SJesse Barnes {
7912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7929db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7939880b7a5SJesse Barnes 
7949880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
79544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7969db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7979880b7a5SJesse Barnes 		return 0;
7989880b7a5SJesse Barnes 	}
7999880b7a5SJesse Barnes 
8009880b7a5SJesse Barnes 	return I915_READ(reg);
8019880b7a5SJesse Barnes }
8029880b7a5SJesse Barnes 
803ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
804ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
805ad3543edSMario Kleiner 
806a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
807a225f079SVille Syrjälä {
808a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
809a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
810a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
811a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
812a225f079SVille Syrjälä 	int vtotal = mode->crtc_vtotal;
813a225f079SVille Syrjälä 	int position;
814a225f079SVille Syrjälä 
815a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
816a225f079SVille Syrjälä 		vtotal /= 2;
817a225f079SVille Syrjälä 
818a225f079SVille Syrjälä 	if (IS_GEN2(dev))
819a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
820a225f079SVille Syrjälä 	else
821a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
822a225f079SVille Syrjälä 
823a225f079SVille Syrjälä 	/*
824a225f079SVille Syrjälä 	 * Scanline counter increments at leading edge of hsync, and
825a225f079SVille Syrjälä 	 * it starts counting from vtotal-1 on the first active line.
826a225f079SVille Syrjälä 	 * That means the scanline counter value is always one less
827a225f079SVille Syrjälä 	 * than what we would expect. Ie. just after start of vblank,
828a225f079SVille Syrjälä 	 * which also occurs at start of hsync (on the last active line),
829a225f079SVille Syrjälä 	 * the scanline counter will read vblank_start-1.
830a225f079SVille Syrjälä 	 */
831a225f079SVille Syrjälä 	return (position + 1) % vtotal;
832a225f079SVille Syrjälä }
833a225f079SVille Syrjälä 
834f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
835abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
836abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
8370af7e4dfSMario Kleiner {
838c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
839c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
840c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
841c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
8423aa18df8SVille Syrjälä 	int position;
84378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8440af7e4dfSMario Kleiner 	bool in_vbl = true;
8450af7e4dfSMario Kleiner 	int ret = 0;
846ad3543edSMario Kleiner 	unsigned long irqflags;
8470af7e4dfSMario Kleiner 
848c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
8490af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8509db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8510af7e4dfSMario Kleiner 		return 0;
8520af7e4dfSMario Kleiner 	}
8530af7e4dfSMario Kleiner 
854c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
85578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
856c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
857c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
858c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8590af7e4dfSMario Kleiner 
860d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
861d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
862d31faf65SVille Syrjälä 		vbl_end /= 2;
863d31faf65SVille Syrjälä 		vtotal /= 2;
864d31faf65SVille Syrjälä 	}
865d31faf65SVille Syrjälä 
866c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
867c2baf4b7SVille Syrjälä 
868ad3543edSMario Kleiner 	/*
869ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
870ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
871ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
872ad3543edSMario Kleiner 	 */
873ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
874ad3543edSMario Kleiner 
875ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
876ad3543edSMario Kleiner 
877ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
878ad3543edSMario Kleiner 	if (stime)
879ad3543edSMario Kleiner 		*stime = ktime_get();
880ad3543edSMario Kleiner 
8817c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8820af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8830af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8840af7e4dfSMario Kleiner 		 */
885a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8860af7e4dfSMario Kleiner 	} else {
8870af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8880af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8890af7e4dfSMario Kleiner 		 * scanout position.
8900af7e4dfSMario Kleiner 		 */
891ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8920af7e4dfSMario Kleiner 
8933aa18df8SVille Syrjälä 		/* convert to pixel counts */
8943aa18df8SVille Syrjälä 		vbl_start *= htotal;
8953aa18df8SVille Syrjälä 		vbl_end *= htotal;
8963aa18df8SVille Syrjälä 		vtotal *= htotal;
89778e8fc6bSVille Syrjälä 
89878e8fc6bSVille Syrjälä 		/*
89978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
90378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
90478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
90578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
90678e8fc6bSVille Syrjälä 		 */
90778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9083aa18df8SVille Syrjälä 	}
9093aa18df8SVille Syrjälä 
910ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
911ad3543edSMario Kleiner 	if (etime)
912ad3543edSMario Kleiner 		*etime = ktime_get();
913ad3543edSMario Kleiner 
914ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
915ad3543edSMario Kleiner 
916ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
917ad3543edSMario Kleiner 
9183aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9193aa18df8SVille Syrjälä 
9203aa18df8SVille Syrjälä 	/*
9213aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9223aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9233aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9243aa18df8SVille Syrjälä 	 * up since vbl_end.
9253aa18df8SVille Syrjälä 	 */
9263aa18df8SVille Syrjälä 	if (position >= vbl_start)
9273aa18df8SVille Syrjälä 		position -= vbl_end;
9283aa18df8SVille Syrjälä 	else
9293aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9303aa18df8SVille Syrjälä 
9317c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9323aa18df8SVille Syrjälä 		*vpos = position;
9333aa18df8SVille Syrjälä 		*hpos = 0;
9343aa18df8SVille Syrjälä 	} else {
9350af7e4dfSMario Kleiner 		*vpos = position / htotal;
9360af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9370af7e4dfSMario Kleiner 	}
9380af7e4dfSMario Kleiner 
9390af7e4dfSMario Kleiner 	/* In vblank? */
9400af7e4dfSMario Kleiner 	if (in_vbl)
9410af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9420af7e4dfSMario Kleiner 
9430af7e4dfSMario Kleiner 	return ret;
9440af7e4dfSMario Kleiner }
9450af7e4dfSMario Kleiner 
946a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
947a225f079SVille Syrjälä {
948a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
949a225f079SVille Syrjälä 	unsigned long irqflags;
950a225f079SVille Syrjälä 	int position;
951a225f079SVille Syrjälä 
952a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
953a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
954a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
955a225f079SVille Syrjälä 
956a225f079SVille Syrjälä 	return position;
957a225f079SVille Syrjälä }
958a225f079SVille Syrjälä 
959f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9600af7e4dfSMario Kleiner 			      int *max_error,
9610af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9620af7e4dfSMario Kleiner 			      unsigned flags)
9630af7e4dfSMario Kleiner {
9644041b853SChris Wilson 	struct drm_crtc *crtc;
9650af7e4dfSMario Kleiner 
9667eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9674041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9680af7e4dfSMario Kleiner 		return -EINVAL;
9690af7e4dfSMario Kleiner 	}
9700af7e4dfSMario Kleiner 
9710af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9724041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9734041b853SChris Wilson 	if (crtc == NULL) {
9744041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9754041b853SChris Wilson 		return -EINVAL;
9764041b853SChris Wilson 	}
9774041b853SChris Wilson 
9784041b853SChris Wilson 	if (!crtc->enabled) {
9794041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9804041b853SChris Wilson 		return -EBUSY;
9814041b853SChris Wilson 	}
9820af7e4dfSMario Kleiner 
9830af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9844041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9854041b853SChris Wilson 						     vblank_time, flags,
9867da903efSVille Syrjälä 						     crtc,
9877da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9880af7e4dfSMario Kleiner }
9890af7e4dfSMario Kleiner 
99067c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
99167c347ffSJani Nikula 				struct drm_connector *connector)
992321a1b30SEgbert Eich {
993321a1b30SEgbert Eich 	enum drm_connector_status old_status;
994321a1b30SEgbert Eich 
995321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
996321a1b30SEgbert Eich 	old_status = connector->status;
997321a1b30SEgbert Eich 
998321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
99967c347ffSJani Nikula 	if (old_status == connector->status)
100067c347ffSJani Nikula 		return false;
100167c347ffSJani Nikula 
100267c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1003321a1b30SEgbert Eich 		      connector->base.id,
1004321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
100567c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
100667c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
100767c347ffSJani Nikula 
100867c347ffSJani Nikula 	return true;
1009321a1b30SEgbert Eich }
1010321a1b30SEgbert Eich 
10115ca58282SJesse Barnes /*
10125ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
10135ca58282SJesse Barnes  */
1014ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1015ac4c16c5SEgbert Eich 
10165ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
10175ca58282SJesse Barnes {
10182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10192d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
10205ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1021c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1022cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1023cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1024cd569aedSEgbert Eich 	struct drm_connector *connector;
1025cd569aedSEgbert Eich 	unsigned long irqflags;
1026cd569aedSEgbert Eich 	bool hpd_disabled = false;
1027321a1b30SEgbert Eich 	bool changed = false;
1028142e2398SEgbert Eich 	u32 hpd_event_bits;
10295ca58282SJesse Barnes 
103052d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
103152d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
103252d7ecedSDaniel Vetter 		return;
103352d7ecedSDaniel Vetter 
1034a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1035e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1036e67189abSJesse Barnes 
1037cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1038142e2398SEgbert Eich 
1039142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1040142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1041cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1042cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1043cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1044cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1045cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1046cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1047cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1048cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1049cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1050cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1051cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1052cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1053cd569aedSEgbert Eich 			hpd_disabled = true;
1054cd569aedSEgbert Eich 		}
1055142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1056142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1057142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1058142e2398SEgbert Eich 		}
1059cd569aedSEgbert Eich 	}
1060cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1061cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1062cd569aedSEgbert Eich 	  * some connectors */
1063ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1064cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1065ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1066ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1067ac4c16c5SEgbert Eich 	}
1068cd569aedSEgbert Eich 
1069cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1070cd569aedSEgbert Eich 
1071321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1072321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1073321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1074321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1075cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1076cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1077321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1078321a1b30SEgbert Eich 				changed = true;
1079321a1b30SEgbert Eich 		}
1080321a1b30SEgbert Eich 	}
108140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
108240ee3381SKeith Packard 
1083321a1b30SEgbert Eich 	if (changed)
1084321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10855ca58282SJesse Barnes }
10865ca58282SJesse Barnes 
10873ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10883ca1ccedSVille Syrjälä {
10893ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10903ca1ccedSVille Syrjälä }
10913ca1ccedSVille Syrjälä 
1092d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1093f97108d1SJesse Barnes {
10942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1095b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10969270388eSDaniel Vetter 	u8 new_delay;
10979270388eSDaniel Vetter 
1098d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1099f97108d1SJesse Barnes 
110073edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
110173edd18fSDaniel Vetter 
110220e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11039270388eSDaniel Vetter 
11047648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1105b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1106b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1107f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1108f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1109f97108d1SJesse Barnes 
1110f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1111b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
111220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
111320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
111420e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
111520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1116b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
111720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
111820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
111920e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
112020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1121f97108d1SJesse Barnes 	}
1122f97108d1SJesse Barnes 
11237648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
112420e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1125f97108d1SJesse Barnes 
1126d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11279270388eSDaniel Vetter 
1128f97108d1SJesse Barnes 	return;
1129f97108d1SJesse Barnes }
1130f97108d1SJesse Barnes 
1131549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1132549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1133549f7365SChris Wilson {
1134475553deSChris Wilson 	if (ring->obj == NULL)
1135475553deSChris Wilson 		return;
1136475553deSChris Wilson 
1137814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11389862e600SChris Wilson 
1139549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
114010cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1141549f7365SChris Wilson }
1142549f7365SChris Wilson 
11434912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11443b8d8d91SJesse Barnes {
11452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11462d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1147edbfdb45SPaulo Zanoni 	u32 pm_iir;
1148dd75fdc8SChris Wilson 	int new_delay, adj;
11493b8d8d91SJesse Barnes 
115059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1151c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1152c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11530961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
11540961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11550961021aSBen Widawsky 	else {
11560961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1157a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11580961021aSBen Widawsky 	}
115959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11604912d041SBen Widawsky 
116160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1162a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
116360611c13SPaulo Zanoni 
1164a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11653b8d8d91SJesse Barnes 		return;
11663b8d8d91SJesse Barnes 
11674fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11687b9e0ae6SChris Wilson 
1169dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11707425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1171dd75fdc8SChris Wilson 		if (adj > 0)
1172dd75fdc8SChris Wilson 			adj *= 2;
1173dd75fdc8SChris Wilson 		else
1174dd75fdc8SChris Wilson 			adj = 1;
1175b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11767425034aSVille Syrjälä 
11777425034aSVille Syrjälä 		/*
11787425034aSVille Syrjälä 		 * For better performance, jump directly
11797425034aSVille Syrjälä 		 * to RPe if we're below it.
11807425034aSVille Syrjälä 		 */
1181b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1182b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1183dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1184b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1185b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1186dd75fdc8SChris Wilson 		else
1187b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1188dd75fdc8SChris Wilson 		adj = 0;
1189dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1190dd75fdc8SChris Wilson 		if (adj < 0)
1191dd75fdc8SChris Wilson 			adj *= 2;
1192dd75fdc8SChris Wilson 		else
1193dd75fdc8SChris Wilson 			adj = -1;
1194b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1195dd75fdc8SChris Wilson 	} else { /* unknown event */
1196b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1197dd75fdc8SChris Wilson 	}
11983b8d8d91SJesse Barnes 
119979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
120079249636SBen Widawsky 	 * interrupt
120179249636SBen Widawsky 	 */
12021272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1203b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1204b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
120527544369SDeepak S 
1206b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1207dd75fdc8SChris Wilson 
12080a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12090a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12100a073b84SJesse Barnes 	else
12114912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12123b8d8d91SJesse Barnes 
12134fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12143b8d8d91SJesse Barnes }
12153b8d8d91SJesse Barnes 
1216e3689190SBen Widawsky 
1217e3689190SBen Widawsky /**
1218e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1219e3689190SBen Widawsky  * occurred.
1220e3689190SBen Widawsky  * @work: workqueue struct
1221e3689190SBen Widawsky  *
1222e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1223e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1224e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1225e3689190SBen Widawsky  */
1226e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1227e3689190SBen Widawsky {
12282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12292d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1230e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
123135a85ac6SBen Widawsky 	char *parity_event[6];
1232e3689190SBen Widawsky 	uint32_t misccpctl;
1233e3689190SBen Widawsky 	unsigned long flags;
123435a85ac6SBen Widawsky 	uint8_t slice = 0;
1235e3689190SBen Widawsky 
1236e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1237e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1238e3689190SBen Widawsky 	 * any time we access those registers.
1239e3689190SBen Widawsky 	 */
1240e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1241e3689190SBen Widawsky 
124235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
124335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
124435a85ac6SBen Widawsky 		goto out;
124535a85ac6SBen Widawsky 
1246e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1247e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1248e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1249e3689190SBen Widawsky 
125035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
125135a85ac6SBen Widawsky 		u32 reg;
125235a85ac6SBen Widawsky 
125335a85ac6SBen Widawsky 		slice--;
125435a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
125535a85ac6SBen Widawsky 			break;
125635a85ac6SBen Widawsky 
125735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
125835a85ac6SBen Widawsky 
125935a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
126035a85ac6SBen Widawsky 
126135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1262e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1263e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1264e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1265e3689190SBen Widawsky 
126635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
126735a85ac6SBen Widawsky 		POSTING_READ(reg);
1268e3689190SBen Widawsky 
1269cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1270e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1271e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1272e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
127335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
127435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1275e3689190SBen Widawsky 
12765bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1277e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1278e3689190SBen Widawsky 
127935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
128035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1281e3689190SBen Widawsky 
128235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1283e3689190SBen Widawsky 		kfree(parity_event[3]);
1284e3689190SBen Widawsky 		kfree(parity_event[2]);
1285e3689190SBen Widawsky 		kfree(parity_event[1]);
1286e3689190SBen Widawsky 	}
1287e3689190SBen Widawsky 
128835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
128935a85ac6SBen Widawsky 
129035a85ac6SBen Widawsky out:
129135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
129235a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
129335a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
129435a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
129535a85ac6SBen Widawsky 
129635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
129735a85ac6SBen Widawsky }
129835a85ac6SBen Widawsky 
129935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1300e3689190SBen Widawsky {
13012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1302e3689190SBen Widawsky 
1303040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1304e3689190SBen Widawsky 		return;
1305e3689190SBen Widawsky 
1306d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
130735a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1308d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1309e3689190SBen Widawsky 
131035a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
131135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
131235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
131335a85ac6SBen Widawsky 
131435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
131535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
131635a85ac6SBen Widawsky 
1317a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1318e3689190SBen Widawsky }
1319e3689190SBen Widawsky 
1320f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1321f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1322f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1323f1af8fc1SPaulo Zanoni {
1324f1af8fc1SPaulo Zanoni 	if (gt_iir &
1325f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1326f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1327f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1328f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1329f1af8fc1SPaulo Zanoni }
1330f1af8fc1SPaulo Zanoni 
1331e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1332e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1333e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1334e7b4c6b1SDaniel Vetter {
1335e7b4c6b1SDaniel Vetter 
1336cc609d5dSBen Widawsky 	if (gt_iir &
1337cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1338e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1339cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1340e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1341cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1342e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1343e7b4c6b1SDaniel Vetter 
1344cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1345cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1346cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
134758174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
134858174462SMika Kuoppala 				  gt_iir);
1349e7b4c6b1SDaniel Vetter 	}
1350e3689190SBen Widawsky 
135135a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
135235a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1353e7b4c6b1SDaniel Vetter }
1354e7b4c6b1SDaniel Vetter 
13550961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
13560961021aSBen Widawsky {
13570961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
13580961021aSBen Widawsky 		return;
13590961021aSBen Widawsky 
13600961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
13610961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
13620961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
13630961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
13640961021aSBen Widawsky 
13650961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
13660961021aSBen Widawsky }
13670961021aSBen Widawsky 
1368abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1369abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1370abd58f01SBen Widawsky 				       u32 master_ctl)
1371abd58f01SBen Widawsky {
1372abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1373abd58f01SBen Widawsky 	uint32_t tmp = 0;
1374abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1375abd58f01SBen Widawsky 
1376abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1377abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1378abd58f01SBen Widawsky 		if (tmp) {
1379abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1380abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1381abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1382abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1383abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1384abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1385abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1386abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1387abd58f01SBen Widawsky 		} else
1388abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1389abd58f01SBen Widawsky 	}
1390abd58f01SBen Widawsky 
139185f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1392abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1393abd58f01SBen Widawsky 		if (tmp) {
1394abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1395abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1396abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1397abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
139885f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
139985f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
140085f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1401abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1402abd58f01SBen Widawsky 		} else
1403abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1404abd58f01SBen Widawsky 	}
1405abd58f01SBen Widawsky 
14060961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14070961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14080961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14090961021aSBen Widawsky 			ret = IRQ_HANDLED;
14100961021aSBen Widawsky 			gen8_rps_irq_handler(dev_priv, tmp);
14110961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14120961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
14130961021aSBen Widawsky 		} else
14140961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14150961021aSBen Widawsky 	}
14160961021aSBen Widawsky 
1417abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1418abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1419abd58f01SBen Widawsky 		if (tmp) {
1420abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1421abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1422abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1423abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1424abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1425abd58f01SBen Widawsky 		} else
1426abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1427abd58f01SBen Widawsky 	}
1428abd58f01SBen Widawsky 
1429abd58f01SBen Widawsky 	return ret;
1430abd58f01SBen Widawsky }
1431abd58f01SBen Widawsky 
1432b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1433b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1434b543fb04SEgbert Eich 
143510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1436b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1437b543fb04SEgbert Eich 					 const u32 *hpd)
1438b543fb04SEgbert Eich {
14392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1440b543fb04SEgbert Eich 	int i;
144110a504deSDaniel Vetter 	bool storm_detected = false;
1442b543fb04SEgbert Eich 
144391d131d2SDaniel Vetter 	if (!hotplug_trigger)
144491d131d2SDaniel Vetter 		return;
144591d131d2SDaniel Vetter 
1446cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1447cc9bd499SImre Deak 			  hotplug_trigger);
1448cc9bd499SImre Deak 
1449b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1450b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1451821450c6SEgbert Eich 
14523ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14533ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14543ff04a16SDaniel Vetter 			/*
14553ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14563ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14573ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14583ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14593ff04a16SDaniel Vetter 			 */
14603ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1461cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1462cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1463b8f102e8SEgbert Eich 
14643ff04a16SDaniel Vetter 			continue;
14653ff04a16SDaniel Vetter 		}
14663ff04a16SDaniel Vetter 
1467b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1468b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1469b543fb04SEgbert Eich 			continue;
1470b543fb04SEgbert Eich 
1471bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1472b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1473b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1474b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1475b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1476b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1477b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1478b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1479b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1480142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1481b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
148210a504deSDaniel Vetter 			storm_detected = true;
1483b543fb04SEgbert Eich 		} else {
1484b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1485b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1486b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1487b543fb04SEgbert Eich 		}
1488b543fb04SEgbert Eich 	}
1489b543fb04SEgbert Eich 
149010a504deSDaniel Vetter 	if (storm_detected)
149110a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1492b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
14935876fa0dSDaniel Vetter 
1494645416f5SDaniel Vetter 	/*
1495645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1496645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1497645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1498645416f5SDaniel Vetter 	 * deadlock.
1499645416f5SDaniel Vetter 	 */
1500645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1501b543fb04SEgbert Eich }
1502b543fb04SEgbert Eich 
1503515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1504515ac2bbSDaniel Vetter {
15052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
150628c70f16SDaniel Vetter 
150728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1508515ac2bbSDaniel Vetter }
1509515ac2bbSDaniel Vetter 
1510ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1511ce99c256SDaniel Vetter {
15122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15139ee32feaSDaniel Vetter 
15149ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1515ce99c256SDaniel Vetter }
1516ce99c256SDaniel Vetter 
15178bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1518277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1519eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1520eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15218bc5e955SDaniel Vetter 					 uint32_t crc4)
15228bf1e9f1SShuang He {
15238bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15248bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15258bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1526ac2300d4SDamien Lespiau 	int head, tail;
1527b2c88f5bSDamien Lespiau 
1528d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1529d538bbdfSDamien Lespiau 
15300c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1531d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
15320c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
15330c912c79SDamien Lespiau 		return;
15340c912c79SDamien Lespiau 	}
15350c912c79SDamien Lespiau 
1536d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1537d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1538b2c88f5bSDamien Lespiau 
1539b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1540d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1541b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1542b2c88f5bSDamien Lespiau 		return;
1543b2c88f5bSDamien Lespiau 	}
1544b2c88f5bSDamien Lespiau 
1545b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15468bf1e9f1SShuang He 
15478bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1548eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1549eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1550eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1551eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1552eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1553b2c88f5bSDamien Lespiau 
1554b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1555d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1556d538bbdfSDamien Lespiau 
1557d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
155807144428SDamien Lespiau 
155907144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15608bf1e9f1SShuang He }
1561277de95eSDaniel Vetter #else
1562277de95eSDaniel Vetter static inline void
1563277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1564277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1565277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1566277de95eSDaniel Vetter 			     uint32_t crc4) {}
1567277de95eSDaniel Vetter #endif
1568eba94eb9SDaniel Vetter 
1569277de95eSDaniel Vetter 
1570277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15715a69b89fSDaniel Vetter {
15725a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15735a69b89fSDaniel Vetter 
1574277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15755a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15765a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15775a69b89fSDaniel Vetter }
15785a69b89fSDaniel Vetter 
1579277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1580eba94eb9SDaniel Vetter {
1581eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1582eba94eb9SDaniel Vetter 
1583277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1584eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1585eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1586eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1587eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15888bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1589eba94eb9SDaniel Vetter }
15905b3a856bSDaniel Vetter 
1591277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15925b3a856bSDaniel Vetter {
15935b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15940b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15950b5c5ed0SDaniel Vetter 
15960b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15970b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15980b5c5ed0SDaniel Vetter 	else
15990b5c5ed0SDaniel Vetter 		res1 = 0;
16000b5c5ed0SDaniel Vetter 
16010b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16020b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16030b5c5ed0SDaniel Vetter 	else
16040b5c5ed0SDaniel Vetter 		res2 = 0;
16055b3a856bSDaniel Vetter 
1606277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16070b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16080b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16090b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16100b5c5ed0SDaniel Vetter 				     res1, res2);
16115b3a856bSDaniel Vetter }
16128bf1e9f1SShuang He 
16131403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16141403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16151403c0d4SPaulo Zanoni  * the work queue. */
16161403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1617baf02a1fSBen Widawsky {
1618a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
161959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1620a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1621a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
162259cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
16232adbee62SDaniel Vetter 
16242adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
162541a05a3aSDaniel Vetter 	}
1626baf02a1fSBen Widawsky 
16271403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
162812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
162912638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
163012638c57SBen Widawsky 
163112638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
163258174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
163358174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
163458174462SMika Kuoppala 					  pm_iir);
163512638c57SBen Widawsky 		}
163612638c57SBen Widawsky 	}
16371403c0d4SPaulo Zanoni }
1638baf02a1fSBen Widawsky 
16398d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16408d7849dbSVille Syrjälä {
16418d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
16428d7849dbSVille Syrjälä 
16438d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16448d7849dbSVille Syrjälä 		return false;
16458d7849dbSVille Syrjälä 
16468d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
16478d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
16488d7849dbSVille Syrjälä 
16498d7849dbSVille Syrjälä 	return true;
16508d7849dbSVille Syrjälä }
16518d7849dbSVille Syrjälä 
1652c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16537e231dbeSJesse Barnes {
1654c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
165591d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16567e231dbeSJesse Barnes 	int pipe;
16577e231dbeSJesse Barnes 
165858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16597e231dbeSJesse Barnes 	for_each_pipe(pipe) {
166091d181ddSImre Deak 		int reg;
1661bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
166291d181ddSImre Deak 
1663bbb5eebfSDaniel Vetter 		/*
1664bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1665bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1666bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1667bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1668bbb5eebfSDaniel Vetter 		 * handle.
1669bbb5eebfSDaniel Vetter 		 */
1670bbb5eebfSDaniel Vetter 		mask = 0;
1671bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1672bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1673bbb5eebfSDaniel Vetter 
1674bbb5eebfSDaniel Vetter 		switch (pipe) {
1675bbb5eebfSDaniel Vetter 		case PIPE_A:
1676bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1677bbb5eebfSDaniel Vetter 			break;
1678bbb5eebfSDaniel Vetter 		case PIPE_B:
1679bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1680bbb5eebfSDaniel Vetter 			break;
16813278f67fSVille Syrjälä 		case PIPE_C:
16823278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16833278f67fSVille Syrjälä 			break;
1684bbb5eebfSDaniel Vetter 		}
1685bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1686bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1687bbb5eebfSDaniel Vetter 
1688bbb5eebfSDaniel Vetter 		if (!mask)
168991d181ddSImre Deak 			continue;
169091d181ddSImre Deak 
169191d181ddSImre Deak 		reg = PIPESTAT(pipe);
1692bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1693bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16947e231dbeSJesse Barnes 
16957e231dbeSJesse Barnes 		/*
16967e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16977e231dbeSJesse Barnes 		 */
169891d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
169991d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17007e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17017e231dbeSJesse Barnes 	}
170258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17037e231dbeSJesse Barnes 
170431acc7f5SJesse Barnes 	for_each_pipe(pipe) {
17057b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
17068d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
170731acc7f5SJesse Barnes 
1708579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
170931acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
171031acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
171131acc7f5SJesse Barnes 		}
17124356d586SDaniel Vetter 
17134356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1714277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17152d9d2b0bSVille Syrjälä 
17162d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
17172d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1718fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
171931acc7f5SJesse Barnes 	}
172031acc7f5SJesse Barnes 
1721c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1723c1874ed7SImre Deak }
1724c1874ed7SImre Deak 
172516c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
172616c6c56bSVille Syrjälä {
172716c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
172816c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
172916c6c56bSVille Syrjälä 
173016c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
173116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
173216c6c56bSVille Syrjälä 
173316c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
173416c6c56bSVille Syrjälä 	} else {
173516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
173616c6c56bSVille Syrjälä 
173716c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
173816c6c56bSVille Syrjälä 	}
173916c6c56bSVille Syrjälä 
174016c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
174116c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
174216c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
174316c6c56bSVille Syrjälä 
174416c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
174516c6c56bSVille Syrjälä 	/*
174616c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
174716c6c56bSVille Syrjälä 	 * may miss hotplug events.
174816c6c56bSVille Syrjälä 	 */
174916c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
175016c6c56bSVille Syrjälä }
175116c6c56bSVille Syrjälä 
1752c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1753c1874ed7SImre Deak {
175445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1756c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1757c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1758c1874ed7SImre Deak 
1759c1874ed7SImre Deak 	while (true) {
1760c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1761c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1762c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1763c1874ed7SImre Deak 
1764c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1765c1874ed7SImre Deak 			goto out;
1766c1874ed7SImre Deak 
1767c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1768c1874ed7SImre Deak 
1769c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1770c1874ed7SImre Deak 
1771c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1772c1874ed7SImre Deak 
17737e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
177416c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
177516c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
17767e231dbeSJesse Barnes 
177760611c13SPaulo Zanoni 		if (pm_iir)
1778d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17797e231dbeSJesse Barnes 
17807e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
17817e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
17827e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
17837e231dbeSJesse Barnes 	}
17847e231dbeSJesse Barnes 
17857e231dbeSJesse Barnes out:
17867e231dbeSJesse Barnes 	return ret;
17877e231dbeSJesse Barnes }
17887e231dbeSJesse Barnes 
178943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
179043f328d7SVille Syrjälä {
179145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
179243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
179343f328d7SVille Syrjälä 	u32 master_ctl, iir;
179443f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
179543f328d7SVille Syrjälä 
17968e5fd599SVille Syrjälä 	for (;;) {
17978e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17983278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
17993278f67fSVille Syrjälä 
18003278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18018e5fd599SVille Syrjälä 			break;
180243f328d7SVille Syrjälä 
180343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
180443f328d7SVille Syrjälä 
18053278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
180643f328d7SVille Syrjälä 
18073278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
180843f328d7SVille Syrjälä 
180943f328d7SVille Syrjälä 		/* Consume port.  Then clear IIR or we'll miss events */
18103278f67fSVille Syrjälä 		i9xx_hpd_irq_handler(dev);
181143f328d7SVille Syrjälä 
181243f328d7SVille Syrjälä 		I915_WRITE(VLV_IIR, iir);
181343f328d7SVille Syrjälä 
181443f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
181543f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
181643f328d7SVille Syrjälä 
18173278f67fSVille Syrjälä 		ret = IRQ_HANDLED;
18188e5fd599SVille Syrjälä 	}
18193278f67fSVille Syrjälä 
182043f328d7SVille Syrjälä 	return ret;
182143f328d7SVille Syrjälä }
182243f328d7SVille Syrjälä 
182323e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1824776ad806SJesse Barnes {
18252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18269db4a9c7SJesse Barnes 	int pipe;
1827b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1828776ad806SJesse Barnes 
182910a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
183091d131d2SDaniel Vetter 
1831cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1832cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1833776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1834cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1835cfc33bf7SVille Syrjälä 				 port_name(port));
1836cfc33bf7SVille Syrjälä 	}
1837776ad806SJesse Barnes 
1838ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1839ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1840ce99c256SDaniel Vetter 
1841776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1842515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1843776ad806SJesse Barnes 
1844776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1845776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1846776ad806SJesse Barnes 
1847776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1848776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1849776ad806SJesse Barnes 
1850776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1851776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1852776ad806SJesse Barnes 
18539db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
18549db4a9c7SJesse Barnes 		for_each_pipe(pipe)
18559db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18569db4a9c7SJesse Barnes 					 pipe_name(pipe),
18579db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1858776ad806SJesse Barnes 
1859776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1860776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1861776ad806SJesse Barnes 
1862776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1863776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1864776ad806SJesse Barnes 
1865776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18668664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
18678664281bSPaulo Zanoni 							  false))
1868fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
18698664281bSPaulo Zanoni 
18708664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18718664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
18728664281bSPaulo Zanoni 							  false))
1873fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
18748664281bSPaulo Zanoni }
18758664281bSPaulo Zanoni 
18768664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18778664281bSPaulo Zanoni {
18788664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18798664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18805a69b89fSDaniel Vetter 	enum pipe pipe;
18818664281bSPaulo Zanoni 
1882de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1883de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1884de032bf4SPaulo Zanoni 
18855a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
18865a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
18875a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
18885a69b89fSDaniel Vetter 								  false))
1889fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
18905a69b89fSDaniel Vetter 					  pipe_name(pipe));
18915a69b89fSDaniel Vetter 		}
18928664281bSPaulo Zanoni 
18935a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
18945a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1895277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
18965a69b89fSDaniel Vetter 			else
1897277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
18985a69b89fSDaniel Vetter 		}
18995a69b89fSDaniel Vetter 	}
19008bf1e9f1SShuang He 
19018664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19028664281bSPaulo Zanoni }
19038664281bSPaulo Zanoni 
19048664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19058664281bSPaulo Zanoni {
19068664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19078664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19088664281bSPaulo Zanoni 
1909de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1910de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1911de032bf4SPaulo Zanoni 
19128664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19138664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
19148664281bSPaulo Zanoni 							  false))
1915fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
19168664281bSPaulo Zanoni 
19178664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19188664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19198664281bSPaulo Zanoni 							  false))
1920fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19218664281bSPaulo Zanoni 
19228664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19238664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
19248664281bSPaulo Zanoni 							  false))
1925fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
19268664281bSPaulo Zanoni 
19278664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1928776ad806SJesse Barnes }
1929776ad806SJesse Barnes 
193023e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
193123e81d69SAdam Jackson {
19322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
193323e81d69SAdam Jackson 	int pipe;
1934b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
193523e81d69SAdam Jackson 
193610a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
193791d131d2SDaniel Vetter 
1938cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1939cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
194023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1941cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1942cfc33bf7SVille Syrjälä 				 port_name(port));
1943cfc33bf7SVille Syrjälä 	}
194423e81d69SAdam Jackson 
194523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1946ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
194723e81d69SAdam Jackson 
194823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1949515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
195023e81d69SAdam Jackson 
195123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
195323e81d69SAdam Jackson 
195423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
195523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
195623e81d69SAdam Jackson 
195723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
195823e81d69SAdam Jackson 		for_each_pipe(pipe)
195923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
196023e81d69SAdam Jackson 					 pipe_name(pipe),
196123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19628664281bSPaulo Zanoni 
19638664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19648664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
196523e81d69SAdam Jackson }
196623e81d69SAdam Jackson 
1967c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1968c008bc6eSPaulo Zanoni {
1969c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
197040da17c2SDaniel Vetter 	enum pipe pipe;
1971c008bc6eSPaulo Zanoni 
1972c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1973c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1974c008bc6eSPaulo Zanoni 
1975c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1976c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1977c008bc6eSPaulo Zanoni 
1978c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1979c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1980c008bc6eSPaulo Zanoni 
198140da17c2SDaniel Vetter 	for_each_pipe(pipe) {
198240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
19838d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
1984c008bc6eSPaulo Zanoni 
198540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
198640da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1987fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
198840da17c2SDaniel Vetter 					  pipe_name(pipe));
1989c008bc6eSPaulo Zanoni 
199040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
199140da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
19925b3a856bSDaniel Vetter 
199340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
199440da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
199540da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
199640da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1997c008bc6eSPaulo Zanoni 		}
1998c008bc6eSPaulo Zanoni 	}
1999c008bc6eSPaulo Zanoni 
2000c008bc6eSPaulo Zanoni 	/* check event from PCH */
2001c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2002c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2003c008bc6eSPaulo Zanoni 
2004c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2005c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2006c008bc6eSPaulo Zanoni 		else
2007c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2008c008bc6eSPaulo Zanoni 
2009c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2010c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2011c008bc6eSPaulo Zanoni 	}
2012c008bc6eSPaulo Zanoni 
2013c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2014c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2015c008bc6eSPaulo Zanoni }
2016c008bc6eSPaulo Zanoni 
20179719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20189719fb98SPaulo Zanoni {
20199719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
202007d27e20SDamien Lespiau 	enum pipe pipe;
20219719fb98SPaulo Zanoni 
20229719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20239719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20249719fb98SPaulo Zanoni 
20259719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20269719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20279719fb98SPaulo Zanoni 
20289719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20299719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20309719fb98SPaulo Zanoni 
203107d27e20SDamien Lespiau 	for_each_pipe(pipe) {
203207d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
20338d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
203440da17c2SDaniel Vetter 
203540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
203607d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
203707d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
203807d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20399719fb98SPaulo Zanoni 		}
20409719fb98SPaulo Zanoni 	}
20419719fb98SPaulo Zanoni 
20429719fb98SPaulo Zanoni 	/* check event from PCH */
20439719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20449719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20459719fb98SPaulo Zanoni 
20469719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20479719fb98SPaulo Zanoni 
20489719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20499719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20509719fb98SPaulo Zanoni 	}
20519719fb98SPaulo Zanoni }
20529719fb98SPaulo Zanoni 
2053f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2054b1f14ad0SJesse Barnes {
205545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2057f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20580e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2059b1f14ad0SJesse Barnes 
20608664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20618664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2062907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20638664281bSPaulo Zanoni 
2064b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2065b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2066b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
206723a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20680e43406bSChris Wilson 
206944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
207044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
207144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
207244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
207344498aeaSPaulo Zanoni 	 * due to its back queue). */
2074ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
207544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
207644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
207744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2078ab5c608bSBen Widawsky 	}
207944498aeaSPaulo Zanoni 
20800e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
20810e43406bSChris Wilson 	if (gt_iir) {
2082d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
20830e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2084d8fc8a47SPaulo Zanoni 		else
2085d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
20860e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
20870e43406bSChris Wilson 		ret = IRQ_HANDLED;
20880e43406bSChris Wilson 	}
2089b1f14ad0SJesse Barnes 
2090b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
20910e43406bSChris Wilson 	if (de_iir) {
2092f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
20939719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2094f1af8fc1SPaulo Zanoni 		else
2095f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
20960e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
20970e43406bSChris Wilson 		ret = IRQ_HANDLED;
20980e43406bSChris Wilson 	}
20990e43406bSChris Wilson 
2100f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2101f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21020e43406bSChris Wilson 		if (pm_iir) {
2103d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
2104b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21050e43406bSChris Wilson 			ret = IRQ_HANDLED;
21060e43406bSChris Wilson 		}
2107f1af8fc1SPaulo Zanoni 	}
2108b1f14ad0SJesse Barnes 
2109b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2110b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2111ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
211244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
211344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2114ab5c608bSBen Widawsky 	}
2115b1f14ad0SJesse Barnes 
2116b1f14ad0SJesse Barnes 	return ret;
2117b1f14ad0SJesse Barnes }
2118b1f14ad0SJesse Barnes 
2119abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2120abd58f01SBen Widawsky {
2121abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2122abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2123abd58f01SBen Widawsky 	u32 master_ctl;
2124abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2125abd58f01SBen Widawsky 	uint32_t tmp = 0;
2126c42664ccSDaniel Vetter 	enum pipe pipe;
2127abd58f01SBen Widawsky 
2128abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2129abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2130abd58f01SBen Widawsky 	if (!master_ctl)
2131abd58f01SBen Widawsky 		return IRQ_NONE;
2132abd58f01SBen Widawsky 
2133abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2134abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2135abd58f01SBen Widawsky 
2136abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2137abd58f01SBen Widawsky 
2138abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2139abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2140abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2141abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2142abd58f01SBen Widawsky 		else if (tmp)
2143abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2144abd58f01SBen Widawsky 		else
2145abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2146abd58f01SBen Widawsky 
2147abd58f01SBen Widawsky 		if (tmp) {
2148abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2149abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2150abd58f01SBen Widawsky 		}
2151abd58f01SBen Widawsky 	}
2152abd58f01SBen Widawsky 
21536d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21546d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21556d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
21566d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
21576d766f02SDaniel Vetter 		else if (tmp)
21586d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
21596d766f02SDaniel Vetter 		else
21606d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
21616d766f02SDaniel Vetter 
21626d766f02SDaniel Vetter 		if (tmp) {
21636d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21646d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
21656d766f02SDaniel Vetter 		}
21666d766f02SDaniel Vetter 	}
21676d766f02SDaniel Vetter 
2168abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2169abd58f01SBen Widawsky 		uint32_t pipe_iir;
2170abd58f01SBen Widawsky 
2171c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2172c42664ccSDaniel Vetter 			continue;
2173c42664ccSDaniel Vetter 
2174abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2175abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
21768d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2177abd58f01SBen Widawsky 
2178d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2179abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2180abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2181abd58f01SBen Widawsky 		}
2182abd58f01SBen Widawsky 
21830fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
21840fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
21850fbe7870SDaniel Vetter 
218638d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
218738d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
218838d83c96SDaniel Vetter 								  false))
2189fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
219038d83c96SDaniel Vetter 					  pipe_name(pipe));
219138d83c96SDaniel Vetter 		}
219238d83c96SDaniel Vetter 
219330100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
219430100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
219530100f2bSDaniel Vetter 				  pipe_name(pipe),
219630100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
219730100f2bSDaniel Vetter 		}
2198abd58f01SBen Widawsky 
2199abd58f01SBen Widawsky 		if (pipe_iir) {
2200abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2201abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2202c42664ccSDaniel Vetter 		} else
2203abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2204abd58f01SBen Widawsky 	}
2205abd58f01SBen Widawsky 
220692d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
220792d03a80SDaniel Vetter 		/*
220892d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
220992d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
221092d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
221192d03a80SDaniel Vetter 		 */
221292d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
221392d03a80SDaniel Vetter 
221492d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
221592d03a80SDaniel Vetter 
221692d03a80SDaniel Vetter 		if (pch_iir) {
221792d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
221892d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
221992d03a80SDaniel Vetter 		}
222092d03a80SDaniel Vetter 	}
222192d03a80SDaniel Vetter 
2222abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2223abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2224abd58f01SBen Widawsky 
2225abd58f01SBen Widawsky 	return ret;
2226abd58f01SBen Widawsky }
2227abd58f01SBen Widawsky 
222817e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
222917e1df07SDaniel Vetter 			       bool reset_completed)
223017e1df07SDaniel Vetter {
223117e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
223217e1df07SDaniel Vetter 	int i;
223317e1df07SDaniel Vetter 
223417e1df07SDaniel Vetter 	/*
223517e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
223617e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
223717e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
223817e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
223917e1df07SDaniel Vetter 	 */
224017e1df07SDaniel Vetter 
224117e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
224217e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
224317e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
224417e1df07SDaniel Vetter 
224517e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
224617e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
224717e1df07SDaniel Vetter 
224817e1df07SDaniel Vetter 	/*
224917e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
225017e1df07SDaniel Vetter 	 * reset state is cleared.
225117e1df07SDaniel Vetter 	 */
225217e1df07SDaniel Vetter 	if (reset_completed)
225317e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
225417e1df07SDaniel Vetter }
225517e1df07SDaniel Vetter 
22568a905236SJesse Barnes /**
22578a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
22588a905236SJesse Barnes  * @work: work struct
22598a905236SJesse Barnes  *
22608a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
22618a905236SJesse Barnes  * was detected.
22628a905236SJesse Barnes  */
22638a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
22648a905236SJesse Barnes {
22651f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
22661f83fee0SDaniel Vetter 						    work);
22672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
22682d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
22698a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2270cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2271cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2272cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
227317e1df07SDaniel Vetter 	int ret;
22748a905236SJesse Barnes 
22755bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22768a905236SJesse Barnes 
22777db0ba24SDaniel Vetter 	/*
22787db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22797db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22807db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
22817db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
22827db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
22837db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
22847db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
22857db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
22867db0ba24SDaniel Vetter 	 */
22877db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
228844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
22895bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
22907db0ba24SDaniel Vetter 				   reset_event);
22911f83fee0SDaniel Vetter 
229217e1df07SDaniel Vetter 		/*
2293f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2294f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2295f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2296f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2297f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2298f454c694SImre Deak 		 */
2299f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2300f454c694SImre Deak 		/*
230117e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
230217e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
230317e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
230417e1df07SDaniel Vetter 		 * deadlocks with the reset work.
230517e1df07SDaniel Vetter 		 */
2306f69061beSDaniel Vetter 		ret = i915_reset(dev);
2307f69061beSDaniel Vetter 
230817e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
230917e1df07SDaniel Vetter 
2310f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2311f454c694SImre Deak 
2312f69061beSDaniel Vetter 		if (ret == 0) {
2313f69061beSDaniel Vetter 			/*
2314f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2315f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2316f69061beSDaniel Vetter 			 * complete.
2317f69061beSDaniel Vetter 			 *
2318f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2319f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2320f69061beSDaniel Vetter 			 * updates before
2321f69061beSDaniel Vetter 			 * the counter increment.
2322f69061beSDaniel Vetter 			 */
2323f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2324f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2325f69061beSDaniel Vetter 
23265bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2327f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23281f83fee0SDaniel Vetter 		} else {
23292ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2330f316a42cSBen Gamari 		}
23311f83fee0SDaniel Vetter 
233217e1df07SDaniel Vetter 		/*
233317e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
233417e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
233517e1df07SDaniel Vetter 		 */
233617e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2337f316a42cSBen Gamari 	}
23388a905236SJesse Barnes }
23398a905236SJesse Barnes 
234035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2341c0e09200SDave Airlie {
23428a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2343bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
234463eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2345050ee91fSBen Widawsky 	int pipe, i;
234663eeaf38SJesse Barnes 
234735aed2e6SChris Wilson 	if (!eir)
234835aed2e6SChris Wilson 		return;
234963eeaf38SJesse Barnes 
2350a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
23518a905236SJesse Barnes 
2352bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2353bd9854f9SBen Widawsky 
23548a905236SJesse Barnes 	if (IS_G4X(dev)) {
23558a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
23568a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
23578a905236SJesse Barnes 
2358a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2359a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2360050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2361050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2362a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2363a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
23648a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23653143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
23668a905236SJesse Barnes 		}
23678a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
23688a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2369a70491ccSJoe Perches 			pr_err("page table error\n");
2370a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
23718a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23723143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23738a905236SJesse Barnes 		}
23748a905236SJesse Barnes 	}
23758a905236SJesse Barnes 
2376a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
237763eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
237863eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2379a70491ccSJoe Perches 			pr_err("page table error\n");
2380a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
238163eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23823143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
238363eeaf38SJesse Barnes 		}
23848a905236SJesse Barnes 	}
23858a905236SJesse Barnes 
238663eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2387a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
23889db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2389a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
23909db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
239163eeaf38SJesse Barnes 		/* pipestat has already been acked */
239263eeaf38SJesse Barnes 	}
239363eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2394a70491ccSJoe Perches 		pr_err("instruction error\n");
2395a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2396050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2397050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2398a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
239963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
240063eeaf38SJesse Barnes 
2401a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2402a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2403a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
240463eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24053143a2bfSChris Wilson 			POSTING_READ(IPEIR);
240663eeaf38SJesse Barnes 		} else {
240763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
240863eeaf38SJesse Barnes 
2409a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2410a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2411a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2412a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
241363eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24143143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
241563eeaf38SJesse Barnes 		}
241663eeaf38SJesse Barnes 	}
241763eeaf38SJesse Barnes 
241863eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24193143a2bfSChris Wilson 	POSTING_READ(EIR);
242063eeaf38SJesse Barnes 	eir = I915_READ(EIR);
242163eeaf38SJesse Barnes 	if (eir) {
242263eeaf38SJesse Barnes 		/*
242363eeaf38SJesse Barnes 		 * some errors might have become stuck,
242463eeaf38SJesse Barnes 		 * mask them.
242563eeaf38SJesse Barnes 		 */
242663eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
242763eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
242863eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
242963eeaf38SJesse Barnes 	}
243035aed2e6SChris Wilson }
243135aed2e6SChris Wilson 
243235aed2e6SChris Wilson /**
243335aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
243435aed2e6SChris Wilson  * @dev: drm device
243535aed2e6SChris Wilson  *
243635aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
243735aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
243835aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
243935aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
244035aed2e6SChris Wilson  * of a ring dump etc.).
244135aed2e6SChris Wilson  */
244258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
244358174462SMika Kuoppala 		       const char *fmt, ...)
244435aed2e6SChris Wilson {
244535aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
244658174462SMika Kuoppala 	va_list args;
244758174462SMika Kuoppala 	char error_msg[80];
244835aed2e6SChris Wilson 
244958174462SMika Kuoppala 	va_start(args, fmt);
245058174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
245158174462SMika Kuoppala 	va_end(args);
245258174462SMika Kuoppala 
245358174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
245435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
24558a905236SJesse Barnes 
2456ba1234d1SBen Gamari 	if (wedged) {
2457f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2458f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2459ba1234d1SBen Gamari 
246011ed50ecSBen Gamari 		/*
246117e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
246217e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
246317e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
246417e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
246517e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
246617e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
246717e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
246817e1df07SDaniel Vetter 		 *
246917e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
247017e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
247117e1df07SDaniel Vetter 		 * counter atomic_t.
247211ed50ecSBen Gamari 		 */
247317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
247411ed50ecSBen Gamari 	}
247511ed50ecSBen Gamari 
2476122f46baSDaniel Vetter 	/*
2477122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2478122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2479122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2480122f46baSDaniel Vetter 	 * code will deadlock.
2481122f46baSDaniel Vetter 	 */
2482122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
24838a905236SJesse Barnes }
24848a905236SJesse Barnes 
248521ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
24864e5359cdSSimon Farnsworth {
24872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24884e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
24894e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
249005394f39SChris Wilson 	struct drm_i915_gem_object *obj;
24914e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
24924e5359cdSSimon Farnsworth 	unsigned long flags;
24934e5359cdSSimon Farnsworth 	bool stall_detected;
24944e5359cdSSimon Farnsworth 
24954e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
24964e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
24974e5359cdSSimon Farnsworth 		return;
24984e5359cdSSimon Farnsworth 
24994e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
25004e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
25014e5359cdSSimon Farnsworth 
2502e7d841caSChris Wilson 	if (work == NULL ||
2503e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2504e7d841caSChris Wilson 	    !work->enable_stall_check) {
25054e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
25064e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
25074e5359cdSSimon Farnsworth 		return;
25084e5359cdSSimon Farnsworth 	}
25094e5359cdSSimon Farnsworth 
25104e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
251105394f39SChris Wilson 	obj = work->pending_flip_obj;
2512a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
25139db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2514446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2515f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
25164e5359cdSSimon Farnsworth 	} else {
25179db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2518f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2519f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2520f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
25214e5359cdSSimon Farnsworth 	}
25224e5359cdSSimon Farnsworth 
25234e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
25244e5359cdSSimon Farnsworth 
25254e5359cdSSimon Farnsworth 	if (stall_detected) {
25264e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
25274e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
25284e5359cdSSimon Farnsworth 	}
25294e5359cdSSimon Farnsworth }
25304e5359cdSSimon Farnsworth 
253142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
253242f52ef8SKeith Packard  * we use as a pipe index
253342f52ef8SKeith Packard  */
2534f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25350a3e67a4SJesse Barnes {
25362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2537e9d21d7fSKeith Packard 	unsigned long irqflags;
253871e0ffa5SJesse Barnes 
25395eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
254071e0ffa5SJesse Barnes 		return -EINVAL;
25410a3e67a4SJesse Barnes 
25421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2543f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25447c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2545755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25460a3e67a4SJesse Barnes 	else
25477c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2548755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25498692d00eSChris Wilson 
25508692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
25513d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
25526b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
25531ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25548692d00eSChris Wilson 
25550a3e67a4SJesse Barnes 	return 0;
25560a3e67a4SJesse Barnes }
25570a3e67a4SJesse Barnes 
2558f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2559f796cf8fSJesse Barnes {
25602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2561f796cf8fSJesse Barnes 	unsigned long irqflags;
2562b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
256340da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2564f796cf8fSJesse Barnes 
2565f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2566f796cf8fSJesse Barnes 		return -EINVAL;
2567f796cf8fSJesse Barnes 
2568f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2569b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2570b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2571b1f14ad0SJesse Barnes 
2572b1f14ad0SJesse Barnes 	return 0;
2573b1f14ad0SJesse Barnes }
2574b1f14ad0SJesse Barnes 
25757e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25767e231dbeSJesse Barnes {
25772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25787e231dbeSJesse Barnes 	unsigned long irqflags;
25797e231dbeSJesse Barnes 
25807e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
25817e231dbeSJesse Barnes 		return -EINVAL;
25827e231dbeSJesse Barnes 
25837e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
258431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2585755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25867e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25877e231dbeSJesse Barnes 
25887e231dbeSJesse Barnes 	return 0;
25897e231dbeSJesse Barnes }
25907e231dbeSJesse Barnes 
2591abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2592abd58f01SBen Widawsky {
2593abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2594abd58f01SBen Widawsky 	unsigned long irqflags;
2595abd58f01SBen Widawsky 
2596abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2597abd58f01SBen Widawsky 		return -EINVAL;
2598abd58f01SBen Widawsky 
2599abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26007167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26017167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2602abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2603abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2604abd58f01SBen Widawsky 	return 0;
2605abd58f01SBen Widawsky }
2606abd58f01SBen Widawsky 
260742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
260842f52ef8SKeith Packard  * we use as a pipe index
260942f52ef8SKeith Packard  */
2610f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26110a3e67a4SJesse Barnes {
26122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2613e9d21d7fSKeith Packard 	unsigned long irqflags;
26140a3e67a4SJesse Barnes 
26151ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26163d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
26176b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
26188692d00eSChris Wilson 
26197c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2620755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2621755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26221ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26230a3e67a4SJesse Barnes }
26240a3e67a4SJesse Barnes 
2625f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2626f796cf8fSJesse Barnes {
26272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2628f796cf8fSJesse Barnes 	unsigned long irqflags;
2629b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
263040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2631f796cf8fSJesse Barnes 
2632f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2633b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2634b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2635b1f14ad0SJesse Barnes }
2636b1f14ad0SJesse Barnes 
26377e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26387e231dbeSJesse Barnes {
26392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26407e231dbeSJesse Barnes 	unsigned long irqflags;
26417e231dbeSJesse Barnes 
26427e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
264331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2644755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26457e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26467e231dbeSJesse Barnes }
26477e231dbeSJesse Barnes 
2648abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2649abd58f01SBen Widawsky {
2650abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2651abd58f01SBen Widawsky 	unsigned long irqflags;
2652abd58f01SBen Widawsky 
2653abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2654abd58f01SBen Widawsky 		return;
2655abd58f01SBen Widawsky 
2656abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26577167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26587167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2659abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2660abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2661abd58f01SBen Widawsky }
2662abd58f01SBen Widawsky 
2663893eead0SChris Wilson static u32
2664893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2665852835f3SZou Nan hai {
2666893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2667893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2668893eead0SChris Wilson }
2669893eead0SChris Wilson 
26709107e9d2SChris Wilson static bool
26719107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2672893eead0SChris Wilson {
26739107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26749107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2675f65d9421SBen Gamari }
2676f65d9421SBen Gamari 
2677a028c4b0SDaniel Vetter static bool
2678a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2679a028c4b0SDaniel Vetter {
2680a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2681a028c4b0SDaniel Vetter 		/*
2682a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2683a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2684a028c4b0SDaniel Vetter 		 * we merge that code.
2685a028c4b0SDaniel Vetter 		 */
2686a028c4b0SDaniel Vetter 		return false;
2687a028c4b0SDaniel Vetter 	} else {
2688a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2689a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2690a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2691a028c4b0SDaniel Vetter 	}
2692a028c4b0SDaniel Vetter }
2693a028c4b0SDaniel Vetter 
26946274f212SChris Wilson static struct intel_ring_buffer *
2695921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2696921d42eaSDaniel Vetter {
2697921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2698921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2699921d42eaSDaniel Vetter 	int i;
2700921d42eaSDaniel Vetter 
2701921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2702921d42eaSDaniel Vetter 		/*
2703921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2704921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2705921d42eaSDaniel Vetter 		 * we merge that code.
2706921d42eaSDaniel Vetter 		 */
2707921d42eaSDaniel Vetter 		return NULL;
2708921d42eaSDaniel Vetter 	} else {
2709921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2710921d42eaSDaniel Vetter 
2711921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2712921d42eaSDaniel Vetter 			if(ring == signaller)
2713921d42eaSDaniel Vetter 				continue;
2714921d42eaSDaniel Vetter 
2715ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2716921d42eaSDaniel Vetter 				return signaller;
2717921d42eaSDaniel Vetter 		}
2718921d42eaSDaniel Vetter 	}
2719921d42eaSDaniel Vetter 
2720921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2721921d42eaSDaniel Vetter 		  ring->id, ipehr);
2722921d42eaSDaniel Vetter 
2723921d42eaSDaniel Vetter 	return NULL;
2724921d42eaSDaniel Vetter }
2725921d42eaSDaniel Vetter 
27266274f212SChris Wilson static struct intel_ring_buffer *
27276274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2728a24a11e6SChris Wilson {
2729a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
273088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
273188fe429dSDaniel Vetter 	int i;
2732a24a11e6SChris Wilson 
2733a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2734a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27356274f212SChris Wilson 		return NULL;
2736a24a11e6SChris Wilson 
273788fe429dSDaniel Vetter 	/*
273888fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
273988fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
274088fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
274188fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
274288fe429dSDaniel Vetter 	 * ringbuffer itself.
2743a24a11e6SChris Wilson 	 */
274488fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
274588fe429dSDaniel Vetter 
274688fe429dSDaniel Vetter 	for (i = 4; i; --i) {
274788fe429dSDaniel Vetter 		/*
274888fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
274988fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
275088fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
275188fe429dSDaniel Vetter 		 */
275288fe429dSDaniel Vetter 		head &= ring->size - 1;
275388fe429dSDaniel Vetter 
275488fe429dSDaniel Vetter 		/* This here seems to blow up */
275588fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2756a24a11e6SChris Wilson 		if (cmd == ipehr)
2757a24a11e6SChris Wilson 			break;
2758a24a11e6SChris Wilson 
275988fe429dSDaniel Vetter 		head -= 4;
276088fe429dSDaniel Vetter 	}
2761a24a11e6SChris Wilson 
276288fe429dSDaniel Vetter 	if (!i)
276388fe429dSDaniel Vetter 		return NULL;
276488fe429dSDaniel Vetter 
276588fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2766921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2767a24a11e6SChris Wilson }
2768a24a11e6SChris Wilson 
27696274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
27706274f212SChris Wilson {
27716274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
27726274f212SChris Wilson 	struct intel_ring_buffer *signaller;
27736274f212SChris Wilson 	u32 seqno, ctl;
27746274f212SChris Wilson 
27756274f212SChris Wilson 	ring->hangcheck.deadlock = true;
27766274f212SChris Wilson 
27776274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27786274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
27796274f212SChris Wilson 		return -1;
27806274f212SChris Wilson 
27816274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
27826274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
27836274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
27846274f212SChris Wilson 		return -1;
27856274f212SChris Wilson 
27866274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
27876274f212SChris Wilson }
27886274f212SChris Wilson 
27896274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27906274f212SChris Wilson {
27916274f212SChris Wilson 	struct intel_ring_buffer *ring;
27926274f212SChris Wilson 	int i;
27936274f212SChris Wilson 
27946274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27956274f212SChris Wilson 		ring->hangcheck.deadlock = false;
27966274f212SChris Wilson }
27976274f212SChris Wilson 
2798ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
279950877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
28001ec14ad3SChris Wilson {
28011ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28021ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28039107e9d2SChris Wilson 	u32 tmp;
28049107e9d2SChris Wilson 
28056274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2806f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
28076274f212SChris Wilson 
28089107e9d2SChris Wilson 	if (IS_GEN2(dev))
2809f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28109107e9d2SChris Wilson 
28119107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28129107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28139107e9d2SChris Wilson 	 * and break the hang. This should work on
28149107e9d2SChris Wilson 	 * all but the second generation chipsets.
28159107e9d2SChris Wilson 	 */
28169107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28171ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
281858174462SMika Kuoppala 		i915_handle_error(dev, false,
281958174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28201ec14ad3SChris Wilson 				  ring->name);
28211ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2822f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28231ec14ad3SChris Wilson 	}
2824a24a11e6SChris Wilson 
28256274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28266274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28276274f212SChris Wilson 		default:
2828f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28296274f212SChris Wilson 		case 1:
283058174462SMika Kuoppala 			i915_handle_error(dev, false,
283158174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2832a24a11e6SChris Wilson 					  ring->name);
2833a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2834f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28356274f212SChris Wilson 		case 0:
2836f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28376274f212SChris Wilson 		}
28389107e9d2SChris Wilson 	}
28399107e9d2SChris Wilson 
2840f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2841a24a11e6SChris Wilson }
2842d1e61e7fSChris Wilson 
2843f65d9421SBen Gamari /**
2844f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
284505407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
284605407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
284705407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
284805407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
284905407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2850f65d9421SBen Gamari  */
2851a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2852f65d9421SBen Gamari {
2853f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
28542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2855b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2856b4519513SChris Wilson 	int i;
285705407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28589107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28599107e9d2SChris Wilson #define BUSY 1
28609107e9d2SChris Wilson #define KICK 5
28619107e9d2SChris Wilson #define HUNG 20
2862893eead0SChris Wilson 
2863d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28643e0dc6b0SBen Widawsky 		return;
28653e0dc6b0SBen Widawsky 
2866b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
286750877445SChris Wilson 		u64 acthd;
286850877445SChris Wilson 		u32 seqno;
28699107e9d2SChris Wilson 		bool busy = true;
2870b4519513SChris Wilson 
28716274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28726274f212SChris Wilson 
287305407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
287405407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
287505407ff8SMika Kuoppala 
287605407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
28779107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2878da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2879da661464SMika Kuoppala 
28809107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28819107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2882094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2883f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28849107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28859107e9d2SChris Wilson 								  ring->name);
2886f4adcd24SDaniel Vetter 						else
2887f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2888f4adcd24SDaniel Vetter 								 ring->name);
28899107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2890094f9a54SChris Wilson 					}
2891094f9a54SChris Wilson 					/* Safeguard against driver failure */
2892094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
28939107e9d2SChris Wilson 				} else
28949107e9d2SChris Wilson 					busy = false;
289505407ff8SMika Kuoppala 			} else {
28966274f212SChris Wilson 				/* We always increment the hangcheck score
28976274f212SChris Wilson 				 * if the ring is busy and still processing
28986274f212SChris Wilson 				 * the same request, so that no single request
28996274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29006274f212SChris Wilson 				 * batches). The only time we do not increment
29016274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29026274f212SChris Wilson 				 * ring is in a legitimate wait for another
29036274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29046274f212SChris Wilson 				 * victim and we want to be sure we catch the
29056274f212SChris Wilson 				 * right culprit. Then every time we do kick
29066274f212SChris Wilson 				 * the ring, add a small increment to the
29076274f212SChris Wilson 				 * score so that we can catch a batch that is
29086274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29096274f212SChris Wilson 				 * for stalling the machine.
29109107e9d2SChris Wilson 				 */
2911ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2912ad8beaeaSMika Kuoppala 								    acthd);
2913ad8beaeaSMika Kuoppala 
2914ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2915da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2916f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
29176274f212SChris Wilson 					break;
2918f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2919ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29206274f212SChris Wilson 					break;
2921f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2922ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29236274f212SChris Wilson 					break;
2924f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2925ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29266274f212SChris Wilson 					stuck[i] = true;
29276274f212SChris Wilson 					break;
29286274f212SChris Wilson 				}
292905407ff8SMika Kuoppala 			}
29309107e9d2SChris Wilson 		} else {
2931da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2932da661464SMika Kuoppala 
29339107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29349107e9d2SChris Wilson 			 * attempts across multiple batches.
29359107e9d2SChris Wilson 			 */
29369107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29379107e9d2SChris Wilson 				ring->hangcheck.score--;
2938cbb465e7SChris Wilson 		}
2939f65d9421SBen Gamari 
294005407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
294105407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29429107e9d2SChris Wilson 		busy_count += busy;
294305407ff8SMika Kuoppala 	}
294405407ff8SMika Kuoppala 
294505407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2946b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2947b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
294805407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2949a43adf07SChris Wilson 				 ring->name);
2950a43adf07SChris Wilson 			rings_hung++;
295105407ff8SMika Kuoppala 		}
295205407ff8SMika Kuoppala 	}
295305407ff8SMika Kuoppala 
295405407ff8SMika Kuoppala 	if (rings_hung)
295558174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
295605407ff8SMika Kuoppala 
295705407ff8SMika Kuoppala 	if (busy_count)
295805407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
295905407ff8SMika Kuoppala 		 * being added */
296010cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
296110cd45b6SMika Kuoppala }
296210cd45b6SMika Kuoppala 
296310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
296410cd45b6SMika Kuoppala {
296510cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2966d330a953SJani Nikula 	if (!i915.enable_hangcheck)
296710cd45b6SMika Kuoppala 		return;
296810cd45b6SMika Kuoppala 
296999584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
297010cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2971f65d9421SBen Gamari }
2972f65d9421SBen Gamari 
29731c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
297491738a95SPaulo Zanoni {
297591738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
297691738a95SPaulo Zanoni 
297791738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
297891738a95SPaulo Zanoni 		return;
297991738a95SPaulo Zanoni 
2980f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2981105b122eSPaulo Zanoni 
2982105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2983105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2984622364b6SPaulo Zanoni }
2985105b122eSPaulo Zanoni 
298691738a95SPaulo Zanoni /*
2987622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2988622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2989622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2990622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2991622364b6SPaulo Zanoni  *
2992622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
299391738a95SPaulo Zanoni  */
2994622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2995622364b6SPaulo Zanoni {
2996622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2997622364b6SPaulo Zanoni 
2998622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2999622364b6SPaulo Zanoni 		return;
3000622364b6SPaulo Zanoni 
3001622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
300291738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
300391738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
300491738a95SPaulo Zanoni }
300591738a95SPaulo Zanoni 
30067c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3007d18ea1b5SDaniel Vetter {
3008d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3009d18ea1b5SDaniel Vetter 
3010f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3011a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3012f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3013d18ea1b5SDaniel Vetter }
3014d18ea1b5SDaniel Vetter 
3015c0e09200SDave Airlie /* drm_dma.h hooks
3016c0e09200SDave Airlie */
3017be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3018036a4a7dSZhenyu Wang {
30192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3020036a4a7dSZhenyu Wang 
30210c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3022bdfcdb63SDaniel Vetter 
3023f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3024c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3025c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3026036a4a7dSZhenyu Wang 
30277c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3028c650156aSZhenyu Wang 
30291c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30307d99163dSBen Widawsky }
30317d99163dSBen Widawsky 
3032be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev)
3033be30b29fSPaulo Zanoni {
3034be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
30357d99163dSBen Widawsky }
30367d99163dSBen Widawsky 
30377e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30387e231dbeSJesse Barnes {
30392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30407e231dbeSJesse Barnes 	int pipe;
30417e231dbeSJesse Barnes 
30427e231dbeSJesse Barnes 	/* VLV magic */
30437e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30447e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30457e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30467e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30477e231dbeSJesse Barnes 
30487e231dbeSJesse Barnes 	/* and GT */
30497e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30507e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3051d18ea1b5SDaniel Vetter 
30527c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30537e231dbeSJesse Barnes 
30547e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
30557e231dbeSJesse Barnes 
30567e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
30577e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
30587e231dbeSJesse Barnes 	for_each_pipe(pipe)
30597e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30607e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30617e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
30627e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
30637e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30647e231dbeSJesse Barnes }
30657e231dbeSJesse Barnes 
3066823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3067abd58f01SBen Widawsky {
3068abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3069abd58f01SBen Widawsky 	int pipe;
3070abd58f01SBen Widawsky 
3071abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3072abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3073abd58f01SBen Widawsky 
3074f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
3075f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
3076f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
3077f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
3078abd58f01SBen Widawsky 
3079823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3080f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3081abd58f01SBen Widawsky 
3082f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3083f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3084f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3085abd58f01SBen Widawsky 
30861c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3087abd58f01SBen Widawsky }
3088abd58f01SBen Widawsky 
3089823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev)
3090823f6b38SPaulo Zanoni {
3091823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3092abd58f01SBen Widawsky }
3093abd58f01SBen Widawsky 
309443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
309543f328d7SVille Syrjälä {
309643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
309743f328d7SVille Syrjälä 	int pipe;
309843f328d7SVille Syrjälä 
309943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
310043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
310143f328d7SVille Syrjälä 
310243f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 0);
310343f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 1);
310443f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 2);
310543f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 3);
310643f328d7SVille Syrjälä 
310743f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
310843f328d7SVille Syrjälä 
310943f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
311043f328d7SVille Syrjälä 
311143f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
311243f328d7SVille Syrjälä 
311343f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
311443f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
311543f328d7SVille Syrjälä 
311643f328d7SVille Syrjälä 	for_each_pipe(pipe)
311743f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
311843f328d7SVille Syrjälä 
311943f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
312043f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
312143f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
312243f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
312343f328d7SVille Syrjälä }
312443f328d7SVille Syrjälä 
312582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
312682a28bcfSDaniel Vetter {
31272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
312882a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
312982a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3130fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
313182a28bcfSDaniel Vetter 
313282a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3133fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
313482a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3135cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3136fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
313782a28bcfSDaniel Vetter 	} else {
3138fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
313982a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3140cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3141fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
314282a28bcfSDaniel Vetter 	}
314382a28bcfSDaniel Vetter 
3144fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
314582a28bcfSDaniel Vetter 
31467fe0b973SKeith Packard 	/*
31477fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31487fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31497fe0b973SKeith Packard 	 *
31507fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31517fe0b973SKeith Packard 	 */
31527fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31537fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31547fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31557fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31567fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31577fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31587fe0b973SKeith Packard }
31597fe0b973SKeith Packard 
3160d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3161d46da437SPaulo Zanoni {
31622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
316382a28bcfSDaniel Vetter 	u32 mask;
3164d46da437SPaulo Zanoni 
3165692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3166692a04cfSDaniel Vetter 		return;
3167692a04cfSDaniel Vetter 
3168105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31695c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3170105b122eSPaulo Zanoni 	else
31715c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
31728664281bSPaulo Zanoni 
3173337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3174d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3175d46da437SPaulo Zanoni }
3176d46da437SPaulo Zanoni 
31770a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31780a9a8c91SDaniel Vetter {
31790a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31800a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
31810a9a8c91SDaniel Vetter 
31820a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
31830a9a8c91SDaniel Vetter 
31840a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3185040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
31860a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
318735a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
318835a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
31890a9a8c91SDaniel Vetter 	}
31900a9a8c91SDaniel Vetter 
31910a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
31920a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
31930a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
31940a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
31950a9a8c91SDaniel Vetter 	} else {
31960a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
31970a9a8c91SDaniel Vetter 	}
31980a9a8c91SDaniel Vetter 
319935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32000a9a8c91SDaniel Vetter 
32010a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3202a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32030a9a8c91SDaniel Vetter 
32040a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32050a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32060a9a8c91SDaniel Vetter 
3207605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
320835079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32090a9a8c91SDaniel Vetter 	}
32100a9a8c91SDaniel Vetter }
32110a9a8c91SDaniel Vetter 
3212f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3213036a4a7dSZhenyu Wang {
32144bc9d430SDaniel Vetter 	unsigned long irqflags;
32152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32168e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32178e76f8dcSPaulo Zanoni 
32188e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32198e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32208e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32218e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32225c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32238e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32245c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32258e76f8dcSPaulo Zanoni 	} else {
32268e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3227ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32285b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32295b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32305b3a856bSDaniel Vetter 				DE_POISON);
32315c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32325c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32338e76f8dcSPaulo Zanoni 	}
3234036a4a7dSZhenyu Wang 
32351ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3236036a4a7dSZhenyu Wang 
32370c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32380c841212SPaulo Zanoni 
3239622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3240622364b6SPaulo Zanoni 
324135079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3242036a4a7dSZhenyu Wang 
32430a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3244036a4a7dSZhenyu Wang 
3245d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32467fe0b973SKeith Packard 
3247f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32486005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32496005ce42SDaniel Vetter 		 *
32506005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32514bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32524bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
32534bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3254f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
32554bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3256f97108d1SJesse Barnes 	}
3257f97108d1SJesse Barnes 
3258036a4a7dSZhenyu Wang 	return 0;
3259036a4a7dSZhenyu Wang }
3260036a4a7dSZhenyu Wang 
3261f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3262f8b79e58SImre Deak {
3263f8b79e58SImre Deak 	u32 pipestat_mask;
3264f8b79e58SImre Deak 	u32 iir_mask;
3265f8b79e58SImre Deak 
3266f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3267f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3268f8b79e58SImre Deak 
3269f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3270f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3271f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3272f8b79e58SImre Deak 
3273f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3274f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3275f8b79e58SImre Deak 
3276f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3277f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3278f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3279f8b79e58SImre Deak 
3280f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3281f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3282f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3283f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3284f8b79e58SImre Deak 
3285f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3286f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3287f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3288f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3289f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3290f8b79e58SImre Deak }
3291f8b79e58SImre Deak 
3292f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3293f8b79e58SImre Deak {
3294f8b79e58SImre Deak 	u32 pipestat_mask;
3295f8b79e58SImre Deak 	u32 iir_mask;
3296f8b79e58SImre Deak 
3297f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3298f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
32996c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3300f8b79e58SImre Deak 
3301f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3302f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3303f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3304f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3305f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3306f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3307f8b79e58SImre Deak 
3308f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3309f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3310f8b79e58SImre Deak 
3311f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3312f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3313f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3314f8b79e58SImre Deak 
3315f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3316f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3317f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3318f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3319f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3320f8b79e58SImre Deak }
3321f8b79e58SImre Deak 
3322f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3323f8b79e58SImre Deak {
3324f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3325f8b79e58SImre Deak 
3326f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3327f8b79e58SImre Deak 		return;
3328f8b79e58SImre Deak 
3329f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3330f8b79e58SImre Deak 
3331f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3332f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3333f8b79e58SImre Deak }
3334f8b79e58SImre Deak 
3335f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3336f8b79e58SImre Deak {
3337f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3338f8b79e58SImre Deak 
3339f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3340f8b79e58SImre Deak 		return;
3341f8b79e58SImre Deak 
3342f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3343f8b79e58SImre Deak 
3344f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3345f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3346f8b79e58SImre Deak }
3347f8b79e58SImre Deak 
33487e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
33497e231dbeSJesse Barnes {
33502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3351b79480baSDaniel Vetter 	unsigned long irqflags;
33527e231dbeSJesse Barnes 
3353f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33547e231dbeSJesse Barnes 
335520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
335620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
335720afbda2SDaniel Vetter 
33587e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3359f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
33607e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33617e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33627e231dbeSJesse Barnes 
3363b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3364b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3365b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3366f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3367f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3368b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
336931acc7f5SJesse Barnes 
33707e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33717e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33727e231dbeSJesse Barnes 
33730a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33747e231dbeSJesse Barnes 
33757e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
33767e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
33777e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33787e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
33797e231dbeSJesse Barnes #endif
33807e231dbeSJesse Barnes 
33817e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
338220afbda2SDaniel Vetter 
338320afbda2SDaniel Vetter 	return 0;
338420afbda2SDaniel Vetter }
338520afbda2SDaniel Vetter 
3386abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3387abd58f01SBen Widawsky {
3388abd58f01SBen Widawsky 	int i;
3389abd58f01SBen Widawsky 
3390abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3391abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3392abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3393abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3394abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3395abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3396abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3397abd58f01SBen Widawsky 		0,
3398abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3399abd58f01SBen Widawsky 		};
3400abd58f01SBen Widawsky 
3401337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
340235079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
34030961021aSBen Widawsky 
34040961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3405abd58f01SBen Widawsky }
3406abd58f01SBen Widawsky 
3407abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3408abd58f01SBen Widawsky {
3409abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3410d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
34110fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
341230100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34135c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
34145c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3415abd58f01SBen Widawsky 	int pipe;
341613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
341713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
341813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3419abd58f01SBen Widawsky 
3420337ba017SPaulo Zanoni 	for_each_pipe(pipe)
342135079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
342235079899SPaulo Zanoni 				  de_pipe_enables);
3423abd58f01SBen Widawsky 
342435079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3425abd58f01SBen Widawsky }
3426abd58f01SBen Widawsky 
3427abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3428abd58f01SBen Widawsky {
3429abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3430abd58f01SBen Widawsky 
3431622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3432622364b6SPaulo Zanoni 
3433abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3434abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3435abd58f01SBen Widawsky 
3436abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3437abd58f01SBen Widawsky 
3438abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3439abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3440abd58f01SBen Widawsky 
3441abd58f01SBen Widawsky 	return 0;
3442abd58f01SBen Widawsky }
3443abd58f01SBen Widawsky 
344443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
344543f328d7SVille Syrjälä {
344643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
344743f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
344843f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
344943f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
34503278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
34513278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
34523278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
345343f328d7SVille Syrjälä 	unsigned long irqflags;
345443f328d7SVille Syrjälä 	int pipe;
345543f328d7SVille Syrjälä 
345643f328d7SVille Syrjälä 	/*
345743f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
345843f328d7SVille Syrjälä 	 * toggle them based on usage.
345943f328d7SVille Syrjälä 	 */
34603278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
346143f328d7SVille Syrjälä 
346243f328d7SVille Syrjälä 	for_each_pipe(pipe)
346343f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
346443f328d7SVille Syrjälä 
346543f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34663278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
346743f328d7SVille Syrjälä 	for_each_pipe(pipe)
346843f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
346943f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
347043f328d7SVille Syrjälä 
347143f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
347243f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
347343f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
347443f328d7SVille Syrjälä 
347543f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
347643f328d7SVille Syrjälä 
347743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
347843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
347943f328d7SVille Syrjälä 
348043f328d7SVille Syrjälä 	return 0;
348143f328d7SVille Syrjälä }
348243f328d7SVille Syrjälä 
3483abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3484abd58f01SBen Widawsky {
3485abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3486abd58f01SBen Widawsky 
3487abd58f01SBen Widawsky 	if (!dev_priv)
3488abd58f01SBen Widawsky 		return;
3489abd58f01SBen Widawsky 
3490d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3491abd58f01SBen Widawsky 
3492823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3493abd58f01SBen Widawsky }
3494abd58f01SBen Widawsky 
34957e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34967e231dbeSJesse Barnes {
34972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3498f8b79e58SImre Deak 	unsigned long irqflags;
34997e231dbeSJesse Barnes 	int pipe;
35007e231dbeSJesse Barnes 
35017e231dbeSJesse Barnes 	if (!dev_priv)
35027e231dbeSJesse Barnes 		return;
35037e231dbeSJesse Barnes 
3504843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3505843d0e7dSImre Deak 
35063ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3507ac4c16c5SEgbert Eich 
35087e231dbeSJesse Barnes 	for_each_pipe(pipe)
35097e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
35107e231dbeSJesse Barnes 
35117e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
35127e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
35137e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3514f8b79e58SImre Deak 
3515f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3516f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3517f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3518f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3519f8b79e58SImre Deak 
3520f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3521f8b79e58SImre Deak 
35227e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
35237e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
35247e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
35257e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
35267e231dbeSJesse Barnes }
35277e231dbeSJesse Barnes 
352843f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
352943f328d7SVille Syrjälä {
353043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
353143f328d7SVille Syrjälä 	int pipe;
353243f328d7SVille Syrjälä 
353343f328d7SVille Syrjälä 	if (!dev_priv)
353443f328d7SVille Syrjälä 		return;
353543f328d7SVille Syrjälä 
353643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
353743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
353843f328d7SVille Syrjälä 
353943f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
354043f328d7SVille Syrjälä do {								\
354143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
354243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
354343f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
354443f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
354543f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
354643f328d7SVille Syrjälä } while (0)
354743f328d7SVille Syrjälä 
354843f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
354943f328d7SVille Syrjälä do {							\
355043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
355143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
355243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
355343f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
355443f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
355543f328d7SVille Syrjälä } while (0)
355643f328d7SVille Syrjälä 
355743f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
355843f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
355943f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
356043f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
356143f328d7SVille Syrjälä 
356243f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
356343f328d7SVille Syrjälä 
356443f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
356543f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
356643f328d7SVille Syrjälä 
356743f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
356843f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
356943f328d7SVille Syrjälä 
357043f328d7SVille Syrjälä 	for_each_pipe(pipe)
357143f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
357243f328d7SVille Syrjälä 
357343f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
357443f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
357543f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
357643f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
357743f328d7SVille Syrjälä }
357843f328d7SVille Syrjälä 
3579f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3580036a4a7dSZhenyu Wang {
35812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35824697995bSJesse Barnes 
35834697995bSJesse Barnes 	if (!dev_priv)
35844697995bSJesse Barnes 		return;
35854697995bSJesse Barnes 
35863ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3587ac4c16c5SEgbert Eich 
3588be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3589036a4a7dSZhenyu Wang }
3590036a4a7dSZhenyu Wang 
3591c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3592c2798b19SChris Wilson {
35932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3594c2798b19SChris Wilson 	int pipe;
3595c2798b19SChris Wilson 
3596c2798b19SChris Wilson 	for_each_pipe(pipe)
3597c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3598c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3599c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3600c2798b19SChris Wilson 	POSTING_READ16(IER);
3601c2798b19SChris Wilson }
3602c2798b19SChris Wilson 
3603c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3604c2798b19SChris Wilson {
36052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3606379ef82dSDaniel Vetter 	unsigned long irqflags;
3607c2798b19SChris Wilson 
3608c2798b19SChris Wilson 	I915_WRITE16(EMR,
3609c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3610c2798b19SChris Wilson 
3611c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3612c2798b19SChris Wilson 	dev_priv->irq_mask =
3613c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3614c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3615c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3616c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3617c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3618c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3619c2798b19SChris Wilson 
3620c2798b19SChris Wilson 	I915_WRITE16(IER,
3621c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3622c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3623c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3624c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3625c2798b19SChris Wilson 	POSTING_READ16(IER);
3626c2798b19SChris Wilson 
3627379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3628379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3629379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3630755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3631755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3632379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3633379ef82dSDaniel Vetter 
3634c2798b19SChris Wilson 	return 0;
3635c2798b19SChris Wilson }
3636c2798b19SChris Wilson 
363790a72f87SVille Syrjälä /*
363890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
363990a72f87SVille Syrjälä  */
364090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36411f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
364290a72f87SVille Syrjälä {
36432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36441f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
364590a72f87SVille Syrjälä 
36468d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
364790a72f87SVille Syrjälä 		return false;
364890a72f87SVille Syrjälä 
364990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
365090a72f87SVille Syrjälä 		return false;
365190a72f87SVille Syrjälä 
36521f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
365390a72f87SVille Syrjälä 
365490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
365590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
365690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
365790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
365890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
365990a72f87SVille Syrjälä 	 */
366090a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
366190a72f87SVille Syrjälä 		return false;
366290a72f87SVille Syrjälä 
366390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
366490a72f87SVille Syrjälä 
366590a72f87SVille Syrjälä 	return true;
366690a72f87SVille Syrjälä }
366790a72f87SVille Syrjälä 
3668ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3669c2798b19SChris Wilson {
367045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3672c2798b19SChris Wilson 	u16 iir, new_iir;
3673c2798b19SChris Wilson 	u32 pipe_stats[2];
3674c2798b19SChris Wilson 	unsigned long irqflags;
3675c2798b19SChris Wilson 	int pipe;
3676c2798b19SChris Wilson 	u16 flip_mask =
3677c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3678c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3679c2798b19SChris Wilson 
3680c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3681c2798b19SChris Wilson 	if (iir == 0)
3682c2798b19SChris Wilson 		return IRQ_NONE;
3683c2798b19SChris Wilson 
3684c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3685c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3686c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3687c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3688c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3689c2798b19SChris Wilson 		 */
3690c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3691c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
369258174462SMika Kuoppala 			i915_handle_error(dev, false,
369358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
369458174462SMika Kuoppala 					  iir);
3695c2798b19SChris Wilson 
3696c2798b19SChris Wilson 		for_each_pipe(pipe) {
3697c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3698c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3699c2798b19SChris Wilson 
3700c2798b19SChris Wilson 			/*
3701c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3702c2798b19SChris Wilson 			 */
37032d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3704c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3705c2798b19SChris Wilson 		}
3706c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3707c2798b19SChris Wilson 
3708c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3709c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3710c2798b19SChris Wilson 
3711d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3712c2798b19SChris Wilson 
3713c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3714c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3715c2798b19SChris Wilson 
37164356d586SDaniel Vetter 		for_each_pipe(pipe) {
37171f1c2e24SVille Syrjälä 			int plane = pipe;
37183a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37191f1c2e24SVille Syrjälä 				plane = !plane;
37201f1c2e24SVille Syrjälä 
37214356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37221f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37231f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3724c2798b19SChris Wilson 
37254356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3726277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37272d9d2b0bSVille Syrjälä 
37282d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37292d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3730fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
37314356d586SDaniel Vetter 		}
3732c2798b19SChris Wilson 
3733c2798b19SChris Wilson 		iir = new_iir;
3734c2798b19SChris Wilson 	}
3735c2798b19SChris Wilson 
3736c2798b19SChris Wilson 	return IRQ_HANDLED;
3737c2798b19SChris Wilson }
3738c2798b19SChris Wilson 
3739c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3740c2798b19SChris Wilson {
37412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3742c2798b19SChris Wilson 	int pipe;
3743c2798b19SChris Wilson 
3744c2798b19SChris Wilson 	for_each_pipe(pipe) {
3745c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3746c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3747c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3748c2798b19SChris Wilson 	}
3749c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3750c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3751c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3752c2798b19SChris Wilson }
3753c2798b19SChris Wilson 
3754a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3755a266c7d5SChris Wilson {
37562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3757a266c7d5SChris Wilson 	int pipe;
3758a266c7d5SChris Wilson 
3759a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3760a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3761a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3762a266c7d5SChris Wilson 	}
3763a266c7d5SChris Wilson 
376400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3765a266c7d5SChris Wilson 	for_each_pipe(pipe)
3766a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3767a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3768a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3769a266c7d5SChris Wilson 	POSTING_READ(IER);
3770a266c7d5SChris Wilson }
3771a266c7d5SChris Wilson 
3772a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3773a266c7d5SChris Wilson {
37742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
377538bde180SChris Wilson 	u32 enable_mask;
3776379ef82dSDaniel Vetter 	unsigned long irqflags;
3777a266c7d5SChris Wilson 
377838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
377938bde180SChris Wilson 
378038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
378138bde180SChris Wilson 	dev_priv->irq_mask =
378238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
378338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
378438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
378638bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
378738bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
378838bde180SChris Wilson 
378938bde180SChris Wilson 	enable_mask =
379038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
379138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
379238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
379338bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
379438bde180SChris Wilson 		I915_USER_INTERRUPT;
379538bde180SChris Wilson 
3796a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
379720afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
379820afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
379920afbda2SDaniel Vetter 
3800a266c7d5SChris Wilson 		/* Enable in IER... */
3801a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3802a266c7d5SChris Wilson 		/* and unmask in IMR */
3803a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3804a266c7d5SChris Wilson 	}
3805a266c7d5SChris Wilson 
3806a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3807a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3808a266c7d5SChris Wilson 	POSTING_READ(IER);
3809a266c7d5SChris Wilson 
3810f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
381120afbda2SDaniel Vetter 
3812379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3813379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3814379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3815755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3816755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3817379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3818379ef82dSDaniel Vetter 
381920afbda2SDaniel Vetter 	return 0;
382020afbda2SDaniel Vetter }
382120afbda2SDaniel Vetter 
382290a72f87SVille Syrjälä /*
382390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
382490a72f87SVille Syrjälä  */
382590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
382690a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
382790a72f87SVille Syrjälä {
38282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
382990a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
383090a72f87SVille Syrjälä 
38318d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
383290a72f87SVille Syrjälä 		return false;
383390a72f87SVille Syrjälä 
383490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
383590a72f87SVille Syrjälä 		return false;
383690a72f87SVille Syrjälä 
383790a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
383890a72f87SVille Syrjälä 
383990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
384090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
384190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
384290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
384390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
384490a72f87SVille Syrjälä 	 */
384590a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
384690a72f87SVille Syrjälä 		return false;
384790a72f87SVille Syrjälä 
384890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
384990a72f87SVille Syrjälä 
385090a72f87SVille Syrjälä 	return true;
385190a72f87SVille Syrjälä }
385290a72f87SVille Syrjälä 
3853ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3854a266c7d5SChris Wilson {
385545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38578291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3858a266c7d5SChris Wilson 	unsigned long irqflags;
385938bde180SChris Wilson 	u32 flip_mask =
386038bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
386138bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
386238bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3863a266c7d5SChris Wilson 
3864a266c7d5SChris Wilson 	iir = I915_READ(IIR);
386538bde180SChris Wilson 	do {
386638bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38678291ee90SChris Wilson 		bool blc_event = false;
3868a266c7d5SChris Wilson 
3869a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3870a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3871a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3872a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3873a266c7d5SChris Wilson 		 */
3874a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3875a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
387658174462SMika Kuoppala 			i915_handle_error(dev, false,
387758174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
387858174462SMika Kuoppala 					  iir);
3879a266c7d5SChris Wilson 
3880a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3881a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3882a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3883a266c7d5SChris Wilson 
388438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3885a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3886a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
388738bde180SChris Wilson 				irq_received = true;
3888a266c7d5SChris Wilson 			}
3889a266c7d5SChris Wilson 		}
3890a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3891a266c7d5SChris Wilson 
3892a266c7d5SChris Wilson 		if (!irq_received)
3893a266c7d5SChris Wilson 			break;
3894a266c7d5SChris Wilson 
3895a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
389616c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
389716c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
389816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3899a266c7d5SChris Wilson 
390038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3901a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3902a266c7d5SChris Wilson 
3903a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3904a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3905a266c7d5SChris Wilson 
3906a266c7d5SChris Wilson 		for_each_pipe(pipe) {
390738bde180SChris Wilson 			int plane = pipe;
39083a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
390938bde180SChris Wilson 				plane = !plane;
39105e2032d4SVille Syrjälä 
391190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
391290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
391390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3914a266c7d5SChris Wilson 
3915a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3916a266c7d5SChris Wilson 				blc_event = true;
39174356d586SDaniel Vetter 
39184356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3919277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39202d9d2b0bSVille Syrjälä 
39212d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39222d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3923fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3924a266c7d5SChris Wilson 		}
3925a266c7d5SChris Wilson 
3926a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3927a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3928a266c7d5SChris Wilson 
3929a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3930a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3931a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3932a266c7d5SChris Wilson 		 * we would never get another interrupt.
3933a266c7d5SChris Wilson 		 *
3934a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3935a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3936a266c7d5SChris Wilson 		 * another one.
3937a266c7d5SChris Wilson 		 *
3938a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3939a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3940a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3941a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3942a266c7d5SChris Wilson 		 * stray interrupts.
3943a266c7d5SChris Wilson 		 */
394438bde180SChris Wilson 		ret = IRQ_HANDLED;
3945a266c7d5SChris Wilson 		iir = new_iir;
394638bde180SChris Wilson 	} while (iir & ~flip_mask);
3947a266c7d5SChris Wilson 
3948d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39498291ee90SChris Wilson 
3950a266c7d5SChris Wilson 	return ret;
3951a266c7d5SChris Wilson }
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3954a266c7d5SChris Wilson {
39552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3956a266c7d5SChris Wilson 	int pipe;
3957a266c7d5SChris Wilson 
39583ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3959ac4c16c5SEgbert Eich 
3960a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3961a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3962a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3963a266c7d5SChris Wilson 	}
3964a266c7d5SChris Wilson 
396500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
396655b39755SChris Wilson 	for_each_pipe(pipe) {
396755b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3968a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
396955b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
397055b39755SChris Wilson 	}
3971a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3972a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3973a266c7d5SChris Wilson 
3974a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3975a266c7d5SChris Wilson }
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3978a266c7d5SChris Wilson {
39792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3980a266c7d5SChris Wilson 	int pipe;
3981a266c7d5SChris Wilson 
3982a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3983a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3984a266c7d5SChris Wilson 
3985a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3986a266c7d5SChris Wilson 	for_each_pipe(pipe)
3987a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3988a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3989a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3990a266c7d5SChris Wilson 	POSTING_READ(IER);
3991a266c7d5SChris Wilson }
3992a266c7d5SChris Wilson 
3993a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3994a266c7d5SChris Wilson {
39952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3996bbba0a97SChris Wilson 	u32 enable_mask;
3997a266c7d5SChris Wilson 	u32 error_mask;
3998b79480baSDaniel Vetter 	unsigned long irqflags;
3999a266c7d5SChris Wilson 
4000a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4001bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4002adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4003bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4004bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4005bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4006bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4007bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4008bbba0a97SChris Wilson 
4009bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
401021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
401121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4012bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4013bbba0a97SChris Wilson 
4014bbba0a97SChris Wilson 	if (IS_G4X(dev))
4015bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4016a266c7d5SChris Wilson 
4017b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4018b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4019b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4020755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4021755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4022755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4023b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4024a266c7d5SChris Wilson 
4025a266c7d5SChris Wilson 	/*
4026a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4027a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4028a266c7d5SChris Wilson 	 */
4029a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4030a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4031a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4032a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4033a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4034a266c7d5SChris Wilson 	} else {
4035a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4036a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4037a266c7d5SChris Wilson 	}
4038a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4039a266c7d5SChris Wilson 
4040a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4041a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4042a266c7d5SChris Wilson 	POSTING_READ(IER);
4043a266c7d5SChris Wilson 
404420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
404520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
404620afbda2SDaniel Vetter 
4047f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
404820afbda2SDaniel Vetter 
404920afbda2SDaniel Vetter 	return 0;
405020afbda2SDaniel Vetter }
405120afbda2SDaniel Vetter 
4052bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
405320afbda2SDaniel Vetter {
40542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4055e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4056cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
405720afbda2SDaniel Vetter 	u32 hotplug_en;
405820afbda2SDaniel Vetter 
4059b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4060b5ea2d56SDaniel Vetter 
4061bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4062bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4063bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4064adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4065e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4066cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4067cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4068cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4069a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4070a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4071a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4072a266c7d5SChris Wilson 		*/
4073a266c7d5SChris Wilson 		if (IS_G4X(dev))
4074a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
407585fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4076a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4077a266c7d5SChris Wilson 
4078a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4079a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4080a266c7d5SChris Wilson 	}
4081bac56d5bSEgbert Eich }
4082a266c7d5SChris Wilson 
4083ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4084a266c7d5SChris Wilson {
408545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4087a266c7d5SChris Wilson 	u32 iir, new_iir;
4088a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4089a266c7d5SChris Wilson 	unsigned long irqflags;
4090a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
409121ad8330SVille Syrjälä 	u32 flip_mask =
409221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4094a266c7d5SChris Wilson 
4095a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4096a266c7d5SChris Wilson 
4097a266c7d5SChris Wilson 	for (;;) {
4098501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
40992c8ba29fSChris Wilson 		bool blc_event = false;
41002c8ba29fSChris Wilson 
4101a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4102a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4103a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4104a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4105a266c7d5SChris Wilson 		 */
4106a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4107a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
410858174462SMika Kuoppala 			i915_handle_error(dev, false,
410958174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
411058174462SMika Kuoppala 					  iir);
4111a266c7d5SChris Wilson 
4112a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4113a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4114a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4115a266c7d5SChris Wilson 
4116a266c7d5SChris Wilson 			/*
4117a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4118a266c7d5SChris Wilson 			 */
4119a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4120a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4121501e01d7SVille Syrjälä 				irq_received = true;
4122a266c7d5SChris Wilson 			}
4123a266c7d5SChris Wilson 		}
4124a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson 		if (!irq_received)
4127a266c7d5SChris Wilson 			break;
4128a266c7d5SChris Wilson 
4129a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4130a266c7d5SChris Wilson 
4131a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
413216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
413316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4134a266c7d5SChris Wilson 
413521ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4136a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4137a266c7d5SChris Wilson 
4138a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4139a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4140a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4141a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 		for_each_pipe(pipe) {
41442c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
414590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
414690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4147a266c7d5SChris Wilson 
4148a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4149a266c7d5SChris Wilson 				blc_event = true;
41504356d586SDaniel Vetter 
41514356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4152277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4153a266c7d5SChris Wilson 
41542d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
41552d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4156fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
41572d9d2b0bSVille Syrjälä 		}
4158a266c7d5SChris Wilson 
4159a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4160a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4161a266c7d5SChris Wilson 
4162515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4163515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4164515ac2bbSDaniel Vetter 
4165a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4166a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4167a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4168a266c7d5SChris Wilson 		 * we would never get another interrupt.
4169a266c7d5SChris Wilson 		 *
4170a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4171a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4172a266c7d5SChris Wilson 		 * another one.
4173a266c7d5SChris Wilson 		 *
4174a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4175a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4176a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4177a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4178a266c7d5SChris Wilson 		 * stray interrupts.
4179a266c7d5SChris Wilson 		 */
4180a266c7d5SChris Wilson 		iir = new_iir;
4181a266c7d5SChris Wilson 	}
4182a266c7d5SChris Wilson 
4183d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
41842c8ba29fSChris Wilson 
4185a266c7d5SChris Wilson 	return ret;
4186a266c7d5SChris Wilson }
4187a266c7d5SChris Wilson 
4188a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4189a266c7d5SChris Wilson {
41902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4191a266c7d5SChris Wilson 	int pipe;
4192a266c7d5SChris Wilson 
4193a266c7d5SChris Wilson 	if (!dev_priv)
4194a266c7d5SChris Wilson 		return;
4195a266c7d5SChris Wilson 
41963ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4197ac4c16c5SEgbert Eich 
4198a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4199a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4200a266c7d5SChris Wilson 
4201a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4202a266c7d5SChris Wilson 	for_each_pipe(pipe)
4203a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4204a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4205a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4206a266c7d5SChris Wilson 
4207a266c7d5SChris Wilson 	for_each_pipe(pipe)
4208a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4209a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4210a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4211a266c7d5SChris Wilson }
4212a266c7d5SChris Wilson 
42133ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4214ac4c16c5SEgbert Eich {
42152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4216ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4217ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4218ac4c16c5SEgbert Eich 	unsigned long irqflags;
4219ac4c16c5SEgbert Eich 	int i;
4220ac4c16c5SEgbert Eich 
4221ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4222ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4223ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4224ac4c16c5SEgbert Eich 
4225ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4226ac4c16c5SEgbert Eich 			continue;
4227ac4c16c5SEgbert Eich 
4228ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4229ac4c16c5SEgbert Eich 
4230ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4231ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4232ac4c16c5SEgbert Eich 
4233ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4234ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4235ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4236ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4237ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4238ac4c16c5SEgbert Eich 				if (!connector->polled)
4239ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4240ac4c16c5SEgbert Eich 			}
4241ac4c16c5SEgbert Eich 		}
4242ac4c16c5SEgbert Eich 	}
4243ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4244ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4245ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4246ac4c16c5SEgbert Eich }
4247ac4c16c5SEgbert Eich 
4248f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4249f71d4af4SJesse Barnes {
42508b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
42518b2e326dSChris Wilson 
42528b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
425399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4254c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4255a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42568b2e326dSChris Wilson 
4257a6706b45SDeepak S 	/* Let's track the enabled rps events */
4258a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4259a6706b45SDeepak S 
426099584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
426199584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
426261bac78eSDaniel Vetter 		    (unsigned long) dev);
42633ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4264ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
426561bac78eSDaniel Vetter 
426697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42679ee32feaSDaniel Vetter 
42684cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
42694cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42704cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
42714cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4272f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4273f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4274391f75e2SVille Syrjälä 	} else {
4275391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4276391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4277f71d4af4SJesse Barnes 	}
4278f71d4af4SJesse Barnes 
4279c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4280f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4281f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4282c2baf4b7SVille Syrjälä 	}
4283f71d4af4SJesse Barnes 
428443f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
428543f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
428643f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
428743f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
428843f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
428943f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
429043f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
429143f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
429243f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
42937e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42947e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42957e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42967e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
42977e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
42987e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4299fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4300abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4301abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4302abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4303abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4304abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4305abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4306abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4307abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4308f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4309f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4310f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4311f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4312f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4313f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4314f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
431582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4316f71d4af4SJesse Barnes 	} else {
4317c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4318c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4319c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4320c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4321c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4322a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4323a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4324a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4325a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4326a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
432720afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4328c2798b19SChris Wilson 		} else {
4329a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4330a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4331a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4332a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4333bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4334c2798b19SChris Wilson 		}
4335f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4336f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4337f71d4af4SJesse Barnes 	}
4338f71d4af4SJesse Barnes }
433920afbda2SDaniel Vetter 
434020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
434120afbda2SDaniel Vetter {
434220afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4343821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4344821450c6SEgbert Eich 	struct drm_connector *connector;
4345b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4346821450c6SEgbert Eich 	int i;
434720afbda2SDaniel Vetter 
4348821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4349821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4350821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4351821450c6SEgbert Eich 	}
4352821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4353821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4354821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4355821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4356821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4357821450c6SEgbert Eich 	}
4358b5ea2d56SDaniel Vetter 
4359b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4360b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4361b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
436220afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
436320afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4364b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
436520afbda2SDaniel Vetter }
4366c67a470bSPaulo Zanoni 
43675d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4368730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4369c67a470bSPaulo Zanoni {
4370c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4371c67a470bSPaulo Zanoni 
4372730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
43735d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4374c67a470bSPaulo Zanoni }
4375c67a470bSPaulo Zanoni 
43765d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4377730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4378c67a470bSPaulo Zanoni {
4379c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4380c67a470bSPaulo Zanoni 
43815d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4382730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4383730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4384c67a470bSPaulo Zanoni }
4385