1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39*e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40*e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41*e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42*e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43*e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44*e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45*e5868a31SEgbert Eich }; 46*e5868a31SEgbert Eich 47*e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48*e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 49*e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 50*e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 51*e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 52*e5868a31SEgbert Eich }; 53*e5868a31SEgbert Eich 54*e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 55*e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 56*e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 57*e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 58*e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 59*e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 60*e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 61*e5868a31SEgbert Eich }; 62*e5868a31SEgbert Eich 63*e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 64*e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 65*e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 66*e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 67*e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 68*e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 69*e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 70*e5868a31SEgbert Eich }; 71*e5868a31SEgbert Eich 72*e5868a31SEgbert Eich static const u32 hpd_status_i965[] = { 73*e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 74*e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965, 75*e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965, 76*e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 77*e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 78*e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 79*e5868a31SEgbert Eich }; 80*e5868a31SEgbert Eich 81*e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 82*e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 83*e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 84*e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 85*e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 86*e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 87*e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 88*e5868a31SEgbert Eich }; 89*e5868a31SEgbert Eich 90*e5868a31SEgbert Eich 91*e5868a31SEgbert Eich 92036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 93995b6762SChris Wilson static void 94f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 95036a4a7dSZhenyu Wang { 961ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 971ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 981ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 993143a2bfSChris Wilson POSTING_READ(DEIMR); 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang } 102036a4a7dSZhenyu Wang 103036a4a7dSZhenyu Wang static inline void 104f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 105036a4a7dSZhenyu Wang { 1061ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1071ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1081ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1093143a2bfSChris Wilson POSTING_READ(DEIMR); 110036a4a7dSZhenyu Wang } 111036a4a7dSZhenyu Wang } 112036a4a7dSZhenyu Wang 1137c463586SKeith Packard void 1147c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1157c463586SKeith Packard { 1169db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 11746c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 1187c463586SKeith Packard 11946c06a30SVille Syrjälä if ((pipestat & mask) == mask) 12046c06a30SVille Syrjälä return; 12146c06a30SVille Syrjälä 1227c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 12346c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 12446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 1253143a2bfSChris Wilson POSTING_READ(reg); 1267c463586SKeith Packard } 1277c463586SKeith Packard 1287c463586SKeith Packard void 1297c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1307c463586SKeith Packard { 1319db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 13246c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 1337c463586SKeith Packard 13446c06a30SVille Syrjälä if ((pipestat & mask) == 0) 13546c06a30SVille Syrjälä return; 13646c06a30SVille Syrjälä 13746c06a30SVille Syrjälä pipestat &= ~mask; 13846c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 1393143a2bfSChris Wilson POSTING_READ(reg); 1407c463586SKeith Packard } 1417c463586SKeith Packard 142c0e09200SDave Airlie /** 14301c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 14401c66889SZhao Yakui */ 14501c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 14601c66889SZhao Yakui { 1471ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1481ec14ad3SChris Wilson unsigned long irqflags; 1491ec14ad3SChris Wilson 1507e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 1517e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 1527e231dbeSJesse Barnes return; 1537e231dbeSJesse Barnes 1541ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15501c66889SZhao Yakui 156c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 157f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 158edcb49caSZhao Yakui else { 15901c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 160d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 161a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 162edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 163d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 164edcb49caSZhao Yakui } 1651ec14ad3SChris Wilson 1661ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16701c66889SZhao Yakui } 16801c66889SZhao Yakui 16901c66889SZhao Yakui /** 1700a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1710a3e67a4SJesse Barnes * @dev: DRM device 1720a3e67a4SJesse Barnes * @pipe: pipe to check 1730a3e67a4SJesse Barnes * 1740a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1750a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1760a3e67a4SJesse Barnes * before reading such registers if unsure. 1770a3e67a4SJesse Barnes */ 1780a3e67a4SJesse Barnes static int 1790a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1800a3e67a4SJesse Barnes { 1810a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 182702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 183702e7a56SPaulo Zanoni pipe); 184702e7a56SPaulo Zanoni 185702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1860a3e67a4SJesse Barnes } 1870a3e67a4SJesse Barnes 18842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 18942f52ef8SKeith Packard * we use as a pipe index 19042f52ef8SKeith Packard */ 191f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1940a3e67a4SJesse Barnes unsigned long high_frame; 1950a3e67a4SJesse Barnes unsigned long low_frame; 1965eddb70bSChris Wilson u32 high1, high2, low; 1970a3e67a4SJesse Barnes 1980a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 19944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 2009db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2010a3e67a4SJesse Barnes return 0; 2020a3e67a4SJesse Barnes } 2030a3e67a4SJesse Barnes 2049db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 2059db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 2065eddb70bSChris Wilson 2070a3e67a4SJesse Barnes /* 2080a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2090a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2100a3e67a4SJesse Barnes * register. 2110a3e67a4SJesse Barnes */ 2120a3e67a4SJesse Barnes do { 2135eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2145eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2155eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2160a3e67a4SJesse Barnes } while (high1 != high2); 2170a3e67a4SJesse Barnes 2185eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2195eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2205eddb70bSChris Wilson return (high1 << 8) | low; 2210a3e67a4SJesse Barnes } 2220a3e67a4SJesse Barnes 223f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2249880b7a5SJesse Barnes { 2259880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2269db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 2279880b7a5SJesse Barnes 2289880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 22944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 2309db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2319880b7a5SJesse Barnes return 0; 2329880b7a5SJesse Barnes } 2339880b7a5SJesse Barnes 2349880b7a5SJesse Barnes return I915_READ(reg); 2359880b7a5SJesse Barnes } 2369880b7a5SJesse Barnes 237f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2380af7e4dfSMario Kleiner int *vpos, int *hpos) 2390af7e4dfSMario Kleiner { 2400af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2410af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2420af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2430af7e4dfSMario Kleiner bool in_vbl = true; 2440af7e4dfSMario Kleiner int ret = 0; 245fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 246fe2b8f9dSPaulo Zanoni pipe); 2470af7e4dfSMario Kleiner 2480af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2490af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2509db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2510af7e4dfSMario Kleiner return 0; 2520af7e4dfSMario Kleiner } 2530af7e4dfSMario Kleiner 2540af7e4dfSMario Kleiner /* Get vtotal. */ 255fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2580af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2590af7e4dfSMario Kleiner * scanout position from Display scan line register. 2600af7e4dfSMario Kleiner */ 2610af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2620af7e4dfSMario Kleiner 2630af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2640af7e4dfSMario Kleiner * horizontal scanout position. 2650af7e4dfSMario Kleiner */ 2660af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2670af7e4dfSMario Kleiner *hpos = 0; 2680af7e4dfSMario Kleiner } else { 2690af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2700af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2710af7e4dfSMario Kleiner * scanout position. 2720af7e4dfSMario Kleiner */ 2730af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2740af7e4dfSMario Kleiner 275fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2760af7e4dfSMario Kleiner *vpos = position / htotal; 2770af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2780af7e4dfSMario Kleiner } 2790af7e4dfSMario Kleiner 2800af7e4dfSMario Kleiner /* Query vblank area. */ 281fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2820af7e4dfSMario Kleiner 2830af7e4dfSMario Kleiner /* Test position against vblank region. */ 2840af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2850af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2860af7e4dfSMario Kleiner 2870af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2880af7e4dfSMario Kleiner in_vbl = false; 2890af7e4dfSMario Kleiner 2900af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2910af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2920af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2930af7e4dfSMario Kleiner 2940af7e4dfSMario Kleiner /* Readouts valid? */ 2950af7e4dfSMario Kleiner if (vbl > 0) 2960af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2970af7e4dfSMario Kleiner 2980af7e4dfSMario Kleiner /* In vblank? */ 2990af7e4dfSMario Kleiner if (in_vbl) 3000af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 3010af7e4dfSMario Kleiner 3020af7e4dfSMario Kleiner return ret; 3030af7e4dfSMario Kleiner } 3040af7e4dfSMario Kleiner 305f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 3060af7e4dfSMario Kleiner int *max_error, 3070af7e4dfSMario Kleiner struct timeval *vblank_time, 3080af7e4dfSMario Kleiner unsigned flags) 3090af7e4dfSMario Kleiner { 3104041b853SChris Wilson struct drm_crtc *crtc; 3110af7e4dfSMario Kleiner 3127eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 3134041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 3140af7e4dfSMario Kleiner return -EINVAL; 3150af7e4dfSMario Kleiner } 3160af7e4dfSMario Kleiner 3170af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 3184041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 3194041b853SChris Wilson if (crtc == NULL) { 3204041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 3214041b853SChris Wilson return -EINVAL; 3224041b853SChris Wilson } 3234041b853SChris Wilson 3244041b853SChris Wilson if (!crtc->enabled) { 3254041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 3264041b853SChris Wilson return -EBUSY; 3274041b853SChris Wilson } 3280af7e4dfSMario Kleiner 3290af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 3304041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 3314041b853SChris Wilson vblank_time, flags, 3324041b853SChris Wilson crtc); 3330af7e4dfSMario Kleiner } 3340af7e4dfSMario Kleiner 3355ca58282SJesse Barnes /* 3365ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 3375ca58282SJesse Barnes */ 3385ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3395ca58282SJesse Barnes { 3405ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3415ca58282SJesse Barnes hotplug_work); 3425ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 343c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 3444ef69c7aSChris Wilson struct intel_encoder *encoder; 3455ca58282SJesse Barnes 34652d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 34752d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 34852d7ecedSDaniel Vetter return; 34952d7ecedSDaniel Vetter 350a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 351e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 352e67189abSJesse Barnes 3534ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 3544ef69c7aSChris Wilson if (encoder->hot_plug) 3554ef69c7aSChris Wilson encoder->hot_plug(encoder); 356c31c4ba3SKeith Packard 35740ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 35840ee3381SKeith Packard 3595ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 360eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3615ca58282SJesse Barnes } 3625ca58282SJesse Barnes 36373edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 364f97108d1SJesse Barnes { 365f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 366b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3679270388eSDaniel Vetter u8 new_delay; 3689270388eSDaniel Vetter unsigned long flags; 3699270388eSDaniel Vetter 3709270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 371f97108d1SJesse Barnes 37273edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 37373edd18fSDaniel Vetter 37420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3759270388eSDaniel Vetter 3767648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 377b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 378b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 379f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 380f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 381f97108d1SJesse Barnes 382f97108d1SJesse Barnes /* Handle RCS change request from hw */ 383b5b72e89SMatthew Garrett if (busy_up > max_avg) { 38420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 38520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 38620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 38720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 388b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 38920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 39020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 39120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 39220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 393f97108d1SJesse Barnes } 394f97108d1SJesse Barnes 3957648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 39620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 397f97108d1SJesse Barnes 3989270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3999270388eSDaniel Vetter 400f97108d1SJesse Barnes return; 401f97108d1SJesse Barnes } 402f97108d1SJesse Barnes 403549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 404549f7365SChris Wilson struct intel_ring_buffer *ring) 405549f7365SChris Wilson { 406549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 4079862e600SChris Wilson 408475553deSChris Wilson if (ring->obj == NULL) 409475553deSChris Wilson return; 410475553deSChris Wilson 411b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 4129862e600SChris Wilson 413549f7365SChris Wilson wake_up_all(&ring->irq_queue); 4143e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 41599584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 41699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 417cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 4183e0dc6b0SBen Widawsky } 419549f7365SChris Wilson } 420549f7365SChris Wilson 4214912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 4223b8d8d91SJesse Barnes { 4234912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 424c6a828d3SDaniel Vetter rps.work); 4254912d041SBen Widawsky u32 pm_iir, pm_imr; 4267b9e0ae6SChris Wilson u8 new_delay; 4273b8d8d91SJesse Barnes 428c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 429c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 430c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 4314912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 432a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 433c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 4344912d041SBen Widawsky 4357b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 4363b8d8d91SJesse Barnes return; 4373b8d8d91SJesse Barnes 4384fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 4397b9e0ae6SChris Wilson 4407b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 441c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 4427b9e0ae6SChris Wilson else 443c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 4443b8d8d91SJesse Barnes 44579249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 44679249636SBen Widawsky * interrupt 44779249636SBen Widawsky */ 44879249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 44979249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 4504912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 45179249636SBen Widawsky } 4523b8d8d91SJesse Barnes 4534fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 4543b8d8d91SJesse Barnes } 4553b8d8d91SJesse Barnes 456e3689190SBen Widawsky 457e3689190SBen Widawsky /** 458e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 459e3689190SBen Widawsky * occurred. 460e3689190SBen Widawsky * @work: workqueue struct 461e3689190SBen Widawsky * 462e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 463e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 464e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 465e3689190SBen Widawsky */ 466e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 467e3689190SBen Widawsky { 468e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 469a4da4fa4SDaniel Vetter l3_parity.error_work); 470e3689190SBen Widawsky u32 error_status, row, bank, subbank; 471e3689190SBen Widawsky char *parity_event[5]; 472e3689190SBen Widawsky uint32_t misccpctl; 473e3689190SBen Widawsky unsigned long flags; 474e3689190SBen Widawsky 475e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 476e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 477e3689190SBen Widawsky * any time we access those registers. 478e3689190SBen Widawsky */ 479e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 480e3689190SBen Widawsky 481e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 482e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 483e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 484e3689190SBen Widawsky 485e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 486e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 487e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 488e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 489e3689190SBen Widawsky 490e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 491e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 492e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 493e3689190SBen Widawsky 494e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 495e3689190SBen Widawsky 496e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 497e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 498e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 499e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 500e3689190SBen Widawsky 501e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 502e3689190SBen Widawsky 503e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 504e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 505e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 506e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 507e3689190SBen Widawsky parity_event[4] = NULL; 508e3689190SBen Widawsky 509e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 510e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 511e3689190SBen Widawsky 512e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 513e3689190SBen Widawsky row, bank, subbank); 514e3689190SBen Widawsky 515e3689190SBen Widawsky kfree(parity_event[3]); 516e3689190SBen Widawsky kfree(parity_event[2]); 517e3689190SBen Widawsky kfree(parity_event[1]); 518e3689190SBen Widawsky } 519e3689190SBen Widawsky 520d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 521e3689190SBen Widawsky { 522e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 523e3689190SBen Widawsky unsigned long flags; 524e3689190SBen Widawsky 525e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 526e3689190SBen Widawsky return; 527e3689190SBen Widawsky 528e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 529e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 530e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 531e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 532e3689190SBen Widawsky 533a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 534e3689190SBen Widawsky } 535e3689190SBen Widawsky 536e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 537e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 538e7b4c6b1SDaniel Vetter u32 gt_iir) 539e7b4c6b1SDaniel Vetter { 540e7b4c6b1SDaniel Vetter 541e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 542e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 543e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 544e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 545e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 546e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 547e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 548e7b4c6b1SDaniel Vetter 549e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 550e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 551e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 552e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 553e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 554e7b4c6b1SDaniel Vetter } 555e3689190SBen Widawsky 556e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 557e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 558e7b4c6b1SDaniel Vetter } 559e7b4c6b1SDaniel Vetter 560fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 561fc6826d1SChris Wilson u32 pm_iir) 562fc6826d1SChris Wilson { 563fc6826d1SChris Wilson unsigned long flags; 564fc6826d1SChris Wilson 565fc6826d1SChris Wilson /* 566fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 567fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 568fc6826d1SChris Wilson * displays a case where we've unsafely cleared 569c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 570fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 571fc6826d1SChris Wilson * 572c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 573fc6826d1SChris Wilson */ 574fc6826d1SChris Wilson 575c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 576c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 577c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 578fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 579c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 580fc6826d1SChris Wilson 581c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 582fc6826d1SChris Wilson } 583fc6826d1SChris Wilson 584515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 585515ac2bbSDaniel Vetter { 58628c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 58728c70f16SDaniel Vetter 58828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 589515ac2bbSDaniel Vetter } 590515ac2bbSDaniel Vetter 591ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 592ce99c256SDaniel Vetter { 5939ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 5949ee32feaSDaniel Vetter 5959ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 596ce99c256SDaniel Vetter } 597ce99c256SDaniel Vetter 598ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 5997e231dbeSJesse Barnes { 6007e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 6017e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6027e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 6037e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 6047e231dbeSJesse Barnes unsigned long irqflags; 6057e231dbeSJesse Barnes int pipe; 6067e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 6077e231dbeSJesse Barnes 6087e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 6097e231dbeSJesse Barnes 6107e231dbeSJesse Barnes while (true) { 6117e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 6127e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 6137e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 6147e231dbeSJesse Barnes 6157e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 6167e231dbeSJesse Barnes goto out; 6177e231dbeSJesse Barnes 6187e231dbeSJesse Barnes ret = IRQ_HANDLED; 6197e231dbeSJesse Barnes 620e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 6217e231dbeSJesse Barnes 6227e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 6237e231dbeSJesse Barnes for_each_pipe(pipe) { 6247e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 6257e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 6267e231dbeSJesse Barnes 6277e231dbeSJesse Barnes /* 6287e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 6297e231dbeSJesse Barnes */ 6307e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 6317e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 6327e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 6337e231dbeSJesse Barnes pipe_name(pipe)); 6347e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 6357e231dbeSJesse Barnes } 6367e231dbeSJesse Barnes } 6377e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 6387e231dbeSJesse Barnes 63931acc7f5SJesse Barnes for_each_pipe(pipe) { 64031acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 64131acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 64231acc7f5SJesse Barnes 64331acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 64431acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 64531acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 64631acc7f5SJesse Barnes } 64731acc7f5SJesse Barnes } 64831acc7f5SJesse Barnes 6497e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 6507e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 6517e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 6527e231dbeSJesse Barnes 6537e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 6547e231dbeSJesse Barnes hotplug_status); 655*e5868a31SEgbert Eich if (hotplug_status & HOTPLUG_INT_STATUS_I915) 6567e231dbeSJesse Barnes queue_work(dev_priv->wq, 6577e231dbeSJesse Barnes &dev_priv->hotplug_work); 6587e231dbeSJesse Barnes 6597e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 6607e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 6617e231dbeSJesse Barnes } 6627e231dbeSJesse Barnes 663515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 664515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 6657e231dbeSJesse Barnes 666fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 667fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 6687e231dbeSJesse Barnes 6697e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 6707e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 6717e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 6727e231dbeSJesse Barnes } 6737e231dbeSJesse Barnes 6747e231dbeSJesse Barnes out: 6757e231dbeSJesse Barnes return ret; 6767e231dbeSJesse Barnes } 6777e231dbeSJesse Barnes 67823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 679776ad806SJesse Barnes { 680776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6819db4a9c7SJesse Barnes int pipe; 682776ad806SJesse Barnes 68376e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK) 68476e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 68576e43830SDaniel Vetter 686776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 687776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 688776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 689776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 690776ad806SJesse Barnes 691ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 692ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 693ce99c256SDaniel Vetter 694776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 695515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 696776ad806SJesse Barnes 697776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 698776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 699776ad806SJesse Barnes 700776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 701776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 702776ad806SJesse Barnes 703776ad806SJesse Barnes if (pch_iir & SDE_POISON) 704776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 705776ad806SJesse Barnes 7069db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 7079db4a9c7SJesse Barnes for_each_pipe(pipe) 7089db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 7099db4a9c7SJesse Barnes pipe_name(pipe), 7109db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 711776ad806SJesse Barnes 712776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 713776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 714776ad806SJesse Barnes 715776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 716776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 717776ad806SJesse Barnes 718776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 719776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 720776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 721776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 722776ad806SJesse Barnes } 723776ad806SJesse Barnes 72423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 72523e81d69SAdam Jackson { 72623e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 72723e81d69SAdam Jackson int pipe; 72823e81d69SAdam Jackson 72976e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK_CPT) 73076e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 73176e43830SDaniel Vetter 73223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 73323e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 73423e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 73523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 73623e81d69SAdam Jackson 73723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 738ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 73923e81d69SAdam Jackson 74023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 741515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 74223e81d69SAdam Jackson 74323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 74423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 74523e81d69SAdam Jackson 74623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 74723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 74823e81d69SAdam Jackson 74923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 75023e81d69SAdam Jackson for_each_pipe(pipe) 75123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 75223e81d69SAdam Jackson pipe_name(pipe), 75323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 75423e81d69SAdam Jackson } 75523e81d69SAdam Jackson 756ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 757b1f14ad0SJesse Barnes { 758b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 759b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 76044498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 7610e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 7620e43406bSChris Wilson int i; 763b1f14ad0SJesse Barnes 764b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 765b1f14ad0SJesse Barnes 766b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 767b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 768b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7690e43406bSChris Wilson 77044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 77144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 77244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 77344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 77444498aeaSPaulo Zanoni * due to its back queue). */ 77544498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 77644498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 77744498aeaSPaulo Zanoni POSTING_READ(SDEIER); 77844498aeaSPaulo Zanoni 7790e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 7800e43406bSChris Wilson if (gt_iir) { 7810e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 7820e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 7830e43406bSChris Wilson ret = IRQ_HANDLED; 7840e43406bSChris Wilson } 785b1f14ad0SJesse Barnes 786b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 7870e43406bSChris Wilson if (de_iir) { 788ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 789ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 790ce99c256SDaniel Vetter 791b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 792b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 793b1f14ad0SJesse Barnes 7940e43406bSChris Wilson for (i = 0; i < 3; i++) { 79574d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 79674d44445SDaniel Vetter drm_handle_vblank(dev, i); 7970e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 7980e43406bSChris Wilson intel_prepare_page_flip(dev, i); 7990e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 800b1f14ad0SJesse Barnes } 801b1f14ad0SJesse Barnes } 802b1f14ad0SJesse Barnes 803b1f14ad0SJesse Barnes /* check event from PCH */ 804b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 8050e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 8060e43406bSChris Wilson 80723e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 8080e43406bSChris Wilson 8090e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 8100e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 811b1f14ad0SJesse Barnes } 812b1f14ad0SJesse Barnes 8130e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 8140e43406bSChris Wilson ret = IRQ_HANDLED; 8150e43406bSChris Wilson } 8160e43406bSChris Wilson 8170e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 8180e43406bSChris Wilson if (pm_iir) { 819fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 820fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 821b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 8220e43406bSChris Wilson ret = IRQ_HANDLED; 8230e43406bSChris Wilson } 824b1f14ad0SJesse Barnes 825b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 826b1f14ad0SJesse Barnes POSTING_READ(DEIER); 82744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 82844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 829b1f14ad0SJesse Barnes 830b1f14ad0SJesse Barnes return ret; 831b1f14ad0SJesse Barnes } 832b1f14ad0SJesse Barnes 833e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 834e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 835e7b4c6b1SDaniel Vetter u32 gt_iir) 836e7b4c6b1SDaniel Vetter { 837e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 838e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 839e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 840e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 841e7b4c6b1SDaniel Vetter } 842e7b4c6b1SDaniel Vetter 843ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 844036a4a7dSZhenyu Wang { 8454697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 846036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 847036a4a7dSZhenyu Wang int ret = IRQ_NONE; 84844498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 849881f47b6SXiang, Haihao 8504697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 8514697995bSJesse Barnes 8522d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 8532d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 8542d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 8553143a2bfSChris Wilson POSTING_READ(DEIER); 8562d109a84SZou, Nanhai 85744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 85844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 85944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 86044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 86144498aeaSPaulo Zanoni * due to its back queue). */ 86244498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 86344498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 86444498aeaSPaulo Zanoni POSTING_READ(SDEIER); 86544498aeaSPaulo Zanoni 866036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 867036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 8683b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 869036a4a7dSZhenyu Wang 870acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 871c7c85101SZou Nan hai goto done; 872036a4a7dSZhenyu Wang 873036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 874036a4a7dSZhenyu Wang 875e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 876e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 877e7b4c6b1SDaniel Vetter else 878e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 879036a4a7dSZhenyu Wang 880ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 881ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 882ce99c256SDaniel Vetter 88301c66889SZhao Yakui if (de_iir & DE_GSE) 8843b617967SChris Wilson intel_opregion_gse_intr(dev); 88501c66889SZhao Yakui 88674d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 88774d44445SDaniel Vetter drm_handle_vblank(dev, 0); 88874d44445SDaniel Vetter 88974d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 89074d44445SDaniel Vetter drm_handle_vblank(dev, 1); 89174d44445SDaniel Vetter 892f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 893013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 8942bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 895013d5aa2SJesse Barnes } 896013d5aa2SJesse Barnes 897f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 898f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 8992bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 900013d5aa2SJesse Barnes } 901c062df61SLi Peng 902c650156aSZhenyu Wang /* check event from PCH */ 903776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 904acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 905acd15b6cSDaniel Vetter 90623e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 90723e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 90823e81d69SAdam Jackson else 90923e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 910acd15b6cSDaniel Vetter 911acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 912acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 913776ad806SJesse Barnes } 914c650156aSZhenyu Wang 91573edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 91673edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 917f97108d1SJesse Barnes 918fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 919fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 9203b8d8d91SJesse Barnes 921c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 922c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 9234912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 924036a4a7dSZhenyu Wang 925c7c85101SZou Nan hai done: 9262d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 9273143a2bfSChris Wilson POSTING_READ(DEIER); 92844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 92944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 9302d109a84SZou, Nanhai 931036a4a7dSZhenyu Wang return ret; 932036a4a7dSZhenyu Wang } 933036a4a7dSZhenyu Wang 9348a905236SJesse Barnes /** 9358a905236SJesse Barnes * i915_error_work_func - do process context error handling work 9368a905236SJesse Barnes * @work: work struct 9378a905236SJesse Barnes * 9388a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 9398a905236SJesse Barnes * was detected. 9408a905236SJesse Barnes */ 9418a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 9428a905236SJesse Barnes { 9431f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 9441f83fee0SDaniel Vetter work); 9451f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 9461f83fee0SDaniel Vetter gpu_error); 9478a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 948f69061beSDaniel Vetter struct intel_ring_buffer *ring; 949f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 950f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 951f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 952f69061beSDaniel Vetter int i, ret; 9538a905236SJesse Barnes 954f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 9558a905236SJesse Barnes 9567db0ba24SDaniel Vetter /* 9577db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 9587db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 9597db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 9607db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 9617db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 9627db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 9637db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 9647db0ba24SDaniel Vetter * work we don't need to worry about any other races. 9657db0ba24SDaniel Vetter */ 9667db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 96744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 9687db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 9697db0ba24SDaniel Vetter reset_event); 9701f83fee0SDaniel Vetter 971f69061beSDaniel Vetter ret = i915_reset(dev); 972f69061beSDaniel Vetter 973f69061beSDaniel Vetter if (ret == 0) { 974f69061beSDaniel Vetter /* 975f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 976f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 977f69061beSDaniel Vetter * complete. 978f69061beSDaniel Vetter * 979f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 980f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 981f69061beSDaniel Vetter * updates before 982f69061beSDaniel Vetter * the counter increment. 983f69061beSDaniel Vetter */ 984f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 985f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 986f69061beSDaniel Vetter 987f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 988f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 9891f83fee0SDaniel Vetter } else { 9901f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 991f316a42cSBen Gamari } 9921f83fee0SDaniel Vetter 993f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 994f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 995f69061beSDaniel Vetter 99696a02917SVille Syrjälä intel_display_handle_reset(dev); 99796a02917SVille Syrjälä 9981f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 999f316a42cSBen Gamari } 10008a905236SJesse Barnes } 10018a905236SJesse Barnes 100285f9e50dSDaniel Vetter /* NB: please notice the memset */ 100385f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 100485f9e50dSDaniel Vetter uint32_t *instdone) 100585f9e50dSDaniel Vetter { 100685f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 100785f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 100885f9e50dSDaniel Vetter 100985f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 101085f9e50dSDaniel Vetter case 2: 101185f9e50dSDaniel Vetter case 3: 101285f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 101385f9e50dSDaniel Vetter break; 101485f9e50dSDaniel Vetter case 4: 101585f9e50dSDaniel Vetter case 5: 101685f9e50dSDaniel Vetter case 6: 101785f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 101885f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 101985f9e50dSDaniel Vetter break; 102085f9e50dSDaniel Vetter default: 102185f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 102285f9e50dSDaniel Vetter case 7: 102385f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 102485f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 102585f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 102685f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 102785f9e50dSDaniel Vetter break; 102885f9e50dSDaniel Vetter } 102985f9e50dSDaniel Vetter } 103085f9e50dSDaniel Vetter 10313bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 10329df30794SChris Wilson static struct drm_i915_error_object * 1033d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv, 1034d0d045e8SBen Widawsky struct drm_i915_gem_object *src, 1035d0d045e8SBen Widawsky const int num_pages) 10369df30794SChris Wilson { 10379df30794SChris Wilson struct drm_i915_error_object *dst; 1038d0d045e8SBen Widawsky int i; 1039e56660ddSChris Wilson u32 reloc_offset; 10409df30794SChris Wilson 104105394f39SChris Wilson if (src == NULL || src->pages == NULL) 10429df30794SChris Wilson return NULL; 10439df30794SChris Wilson 1044d0d045e8SBen Widawsky dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); 10459df30794SChris Wilson if (dst == NULL) 10469df30794SChris Wilson return NULL; 10479df30794SChris Wilson 104805394f39SChris Wilson reloc_offset = src->gtt_offset; 1049d0d045e8SBen Widawsky for (i = 0; i < num_pages; i++) { 1050788885aeSAndrew Morton unsigned long flags; 1051e56660ddSChris Wilson void *d; 1052788885aeSAndrew Morton 1053e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 10549df30794SChris Wilson if (d == NULL) 10559df30794SChris Wilson goto unwind; 1056e56660ddSChris Wilson 1057788885aeSAndrew Morton local_irq_save(flags); 10585d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 105974898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1060172975aaSChris Wilson void __iomem *s; 1061172975aaSChris Wilson 1062172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1063172975aaSChris Wilson * It's part of the error state, and this hopefully 1064172975aaSChris Wilson * captures what the GPU read. 1065172975aaSChris Wilson */ 1066172975aaSChris Wilson 10675d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 10683e4d3af5SPeter Zijlstra reloc_offset); 1069e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 10703e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1071960e3564SChris Wilson } else if (src->stolen) { 1072960e3564SChris Wilson unsigned long offset; 1073960e3564SChris Wilson 1074960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1075960e3564SChris Wilson offset += src->stolen->start; 1076960e3564SChris Wilson offset += i << PAGE_SHIFT; 1077960e3564SChris Wilson 10781a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1079172975aaSChris Wilson } else { 10809da3da66SChris Wilson struct page *page; 1081172975aaSChris Wilson void *s; 1082172975aaSChris Wilson 10839da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1084172975aaSChris Wilson 10859da3da66SChris Wilson drm_clflush_pages(&page, 1); 10869da3da66SChris Wilson 10879da3da66SChris Wilson s = kmap_atomic(page); 1088172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1089172975aaSChris Wilson kunmap_atomic(s); 1090172975aaSChris Wilson 10919da3da66SChris Wilson drm_clflush_pages(&page, 1); 1092172975aaSChris Wilson } 1093788885aeSAndrew Morton local_irq_restore(flags); 1094e56660ddSChris Wilson 10959da3da66SChris Wilson dst->pages[i] = d; 1096e56660ddSChris Wilson 1097e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 10989df30794SChris Wilson } 1099d0d045e8SBen Widawsky dst->page_count = num_pages; 110005394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 11019df30794SChris Wilson 11029df30794SChris Wilson return dst; 11039df30794SChris Wilson 11049df30794SChris Wilson unwind: 11059da3da66SChris Wilson while (i--) 11069da3da66SChris Wilson kfree(dst->pages[i]); 11079df30794SChris Wilson kfree(dst); 11089df30794SChris Wilson return NULL; 11099df30794SChris Wilson } 1110d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \ 1111d0d045e8SBen Widawsky i915_error_object_create_sized((dev_priv), (src), \ 1112d0d045e8SBen Widawsky (src)->base.size>>PAGE_SHIFT) 11139df30794SChris Wilson 11149df30794SChris Wilson static void 11159df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 11169df30794SChris Wilson { 11179df30794SChris Wilson int page; 11189df30794SChris Wilson 11199df30794SChris Wilson if (obj == NULL) 11209df30794SChris Wilson return; 11219df30794SChris Wilson 11229df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 11239df30794SChris Wilson kfree(obj->pages[page]); 11249df30794SChris Wilson 11259df30794SChris Wilson kfree(obj); 11269df30794SChris Wilson } 11279df30794SChris Wilson 1128742cbee8SDaniel Vetter void 1129742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 11309df30794SChris Wilson { 1131742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1132742cbee8SDaniel Vetter typeof(*error), ref); 1133e2f973d5SChris Wilson int i; 1134e2f973d5SChris Wilson 113552d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 113652d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 113752d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 113852d39a21SChris Wilson kfree(error->ring[i].requests); 113952d39a21SChris Wilson } 1140e2f973d5SChris Wilson 11419df30794SChris Wilson kfree(error->active_bo); 11426ef3d427SChris Wilson kfree(error->overlay); 11439df30794SChris Wilson kfree(error); 11449df30794SChris Wilson } 11451b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 11461b50247aSChris Wilson struct drm_i915_gem_object *obj) 1147c724e8a9SChris Wilson { 1148c724e8a9SChris Wilson err->size = obj->base.size; 1149c724e8a9SChris Wilson err->name = obj->base.name; 11500201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 11510201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1152c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1153c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1154c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1155c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1156c724e8a9SChris Wilson err->pinned = 0; 1157c724e8a9SChris Wilson if (obj->pin_count > 0) 1158c724e8a9SChris Wilson err->pinned = 1; 1159c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1160c724e8a9SChris Wilson err->pinned = -1; 1161c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1162c724e8a9SChris Wilson err->dirty = obj->dirty; 1163c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 116496154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 116593dfb40cSChris Wilson err->cache_level = obj->cache_level; 11661b50247aSChris Wilson } 1167c724e8a9SChris Wilson 11681b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 11691b50247aSChris Wilson int count, struct list_head *head) 11701b50247aSChris Wilson { 11711b50247aSChris Wilson struct drm_i915_gem_object *obj; 11721b50247aSChris Wilson int i = 0; 11731b50247aSChris Wilson 11741b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 11751b50247aSChris Wilson capture_bo(err++, obj); 1176c724e8a9SChris Wilson if (++i == count) 1177c724e8a9SChris Wilson break; 11781b50247aSChris Wilson } 1179c724e8a9SChris Wilson 11801b50247aSChris Wilson return i; 11811b50247aSChris Wilson } 11821b50247aSChris Wilson 11831b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 11841b50247aSChris Wilson int count, struct list_head *head) 11851b50247aSChris Wilson { 11861b50247aSChris Wilson struct drm_i915_gem_object *obj; 11871b50247aSChris Wilson int i = 0; 11881b50247aSChris Wilson 11891b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 11901b50247aSChris Wilson if (obj->pin_count == 0) 11911b50247aSChris Wilson continue; 11921b50247aSChris Wilson 11931b50247aSChris Wilson capture_bo(err++, obj); 11941b50247aSChris Wilson if (++i == count) 11951b50247aSChris Wilson break; 1196c724e8a9SChris Wilson } 1197c724e8a9SChris Wilson 1198c724e8a9SChris Wilson return i; 1199c724e8a9SChris Wilson } 1200c724e8a9SChris Wilson 1201748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1202748ebc60SChris Wilson struct drm_i915_error_state *error) 1203748ebc60SChris Wilson { 1204748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1205748ebc60SChris Wilson int i; 1206748ebc60SChris Wilson 1207748ebc60SChris Wilson /* Fences */ 1208748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1209775d17b6SDaniel Vetter case 7: 1210748ebc60SChris Wilson case 6: 1211748ebc60SChris Wilson for (i = 0; i < 16; i++) 1212748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1213748ebc60SChris Wilson break; 1214748ebc60SChris Wilson case 5: 1215748ebc60SChris Wilson case 4: 1216748ebc60SChris Wilson for (i = 0; i < 16; i++) 1217748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1218748ebc60SChris Wilson break; 1219748ebc60SChris Wilson case 3: 1220748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1221748ebc60SChris Wilson for (i = 0; i < 8; i++) 1222748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1223748ebc60SChris Wilson case 2: 1224748ebc60SChris Wilson for (i = 0; i < 8; i++) 1225748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1226748ebc60SChris Wilson break; 1227748ebc60SChris Wilson 12287dbf9d6eSBen Widawsky default: 12297dbf9d6eSBen Widawsky BUG(); 1230748ebc60SChris Wilson } 1231748ebc60SChris Wilson } 1232748ebc60SChris Wilson 1233bcfb2e28SChris Wilson static struct drm_i915_error_object * 1234bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1235bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1236bcfb2e28SChris Wilson { 1237bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1238bcfb2e28SChris Wilson u32 seqno; 1239bcfb2e28SChris Wilson 1240bcfb2e28SChris Wilson if (!ring->get_seqno) 1241bcfb2e28SChris Wilson return NULL; 1242bcfb2e28SChris Wilson 1243b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1244b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1245b45305fcSDaniel Vetter 1246b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1247b45305fcSDaniel Vetter return NULL; 1248b45305fcSDaniel Vetter 1249b45305fcSDaniel Vetter obj = ring->private; 1250b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1251b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1252b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1253b45305fcSDaniel Vetter } 1254b45305fcSDaniel Vetter 1255b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1256bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1257bcfb2e28SChris Wilson if (obj->ring != ring) 1258bcfb2e28SChris Wilson continue; 1259bcfb2e28SChris Wilson 12600201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1261bcfb2e28SChris Wilson continue; 1262bcfb2e28SChris Wilson 1263bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1264bcfb2e28SChris Wilson continue; 1265bcfb2e28SChris Wilson 1266bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1267bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1268bcfb2e28SChris Wilson */ 1269bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1270bcfb2e28SChris Wilson } 1271bcfb2e28SChris Wilson 1272bcfb2e28SChris Wilson return NULL; 1273bcfb2e28SChris Wilson } 1274bcfb2e28SChris Wilson 1275d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1276d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1277d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1278d27b1e0eSDaniel Vetter { 1279d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1280d27b1e0eSDaniel Vetter 128133f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 128212f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 128333f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 12847e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 12857e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 12867e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 12877e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1288df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1289df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 129033f3f518SDaniel Vetter } 1291c1cd90edSDaniel Vetter 1292d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 12939d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1294d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1295d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1296d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1297c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1298050ee91fSBen Widawsky if (ring->id == RCS) 1299d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1300d27b1e0eSDaniel Vetter } else { 13019d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1302d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1303d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1304d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1305d27b1e0eSDaniel Vetter } 1306d27b1e0eSDaniel Vetter 13079574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1308c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1309b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1310d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1311c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1312c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 13130f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 13147e3b8737SDaniel Vetter 13157e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 13167e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1317d27b1e0eSDaniel Vetter } 1318d27b1e0eSDaniel Vetter 13198c123e54SBen Widawsky 13208c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring, 13218c123e54SBen Widawsky struct drm_i915_error_state *error, 13228c123e54SBen Widawsky struct drm_i915_error_ring *ering) 13238c123e54SBen Widawsky { 13248c123e54SBen Widawsky struct drm_i915_private *dev_priv = ring->dev->dev_private; 13258c123e54SBen Widawsky struct drm_i915_gem_object *obj; 13268c123e54SBen Widawsky 13278c123e54SBen Widawsky /* Currently render ring is the only HW context user */ 13288c123e54SBen Widawsky if (ring->id != RCS || !error->ccid) 13298c123e54SBen Widawsky return; 13308c123e54SBen Widawsky 13318c123e54SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { 13328c123e54SBen Widawsky if ((error->ccid & PAGE_MASK) == obj->gtt_offset) { 13338c123e54SBen Widawsky ering->ctx = i915_error_object_create_sized(dev_priv, 13348c123e54SBen Widawsky obj, 1); 13358c123e54SBen Widawsky } 13368c123e54SBen Widawsky } 13378c123e54SBen Widawsky } 13388c123e54SBen Widawsky 133952d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 134052d39a21SChris Wilson struct drm_i915_error_state *error) 134152d39a21SChris Wilson { 134252d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1343b4519513SChris Wilson struct intel_ring_buffer *ring; 134452d39a21SChris Wilson struct drm_i915_gem_request *request; 134552d39a21SChris Wilson int i, count; 134652d39a21SChris Wilson 1347b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 134852d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 134952d39a21SChris Wilson 135052d39a21SChris Wilson error->ring[i].batchbuffer = 135152d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 135252d39a21SChris Wilson 135352d39a21SChris Wilson error->ring[i].ringbuffer = 135452d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 135552d39a21SChris Wilson 13568c123e54SBen Widawsky 13578c123e54SBen Widawsky i915_gem_record_active_context(ring, error, &error->ring[i]); 13588c123e54SBen Widawsky 135952d39a21SChris Wilson count = 0; 136052d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 136152d39a21SChris Wilson count++; 136252d39a21SChris Wilson 136352d39a21SChris Wilson error->ring[i].num_requests = count; 136452d39a21SChris Wilson error->ring[i].requests = 136552d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 136652d39a21SChris Wilson GFP_ATOMIC); 136752d39a21SChris Wilson if (error->ring[i].requests == NULL) { 136852d39a21SChris Wilson error->ring[i].num_requests = 0; 136952d39a21SChris Wilson continue; 137052d39a21SChris Wilson } 137152d39a21SChris Wilson 137252d39a21SChris Wilson count = 0; 137352d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 137452d39a21SChris Wilson struct drm_i915_error_request *erq; 137552d39a21SChris Wilson 137652d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 137752d39a21SChris Wilson erq->seqno = request->seqno; 137852d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1379ee4f42b1SChris Wilson erq->tail = request->tail; 138052d39a21SChris Wilson } 138152d39a21SChris Wilson } 138252d39a21SChris Wilson } 138352d39a21SChris Wilson 13848a905236SJesse Barnes /** 13858a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 13868a905236SJesse Barnes * @dev: drm device 13878a905236SJesse Barnes * 13888a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 13898a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 13908a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 13918a905236SJesse Barnes * to pick up. 13928a905236SJesse Barnes */ 139363eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 139463eeaf38SJesse Barnes { 139563eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 139605394f39SChris Wilson struct drm_i915_gem_object *obj; 139763eeaf38SJesse Barnes struct drm_i915_error_state *error; 139863eeaf38SJesse Barnes unsigned long flags; 13999db4a9c7SJesse Barnes int i, pipe; 140063eeaf38SJesse Barnes 140199584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 140299584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 140399584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 14049df30794SChris Wilson if (error) 14059df30794SChris Wilson return; 140663eeaf38SJesse Barnes 14079db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 140833f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 140963eeaf38SJesse Barnes if (!error) { 14109df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 14119df30794SChris Wilson return; 141263eeaf38SJesse Barnes } 141363eeaf38SJesse Barnes 14142f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in " 14152f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1416b6f7833bSChris Wilson dev->primary->index); 14172fa772f3SChris Wilson 1418742cbee8SDaniel Vetter kref_init(&error->ref); 141963eeaf38SJesse Barnes error->eir = I915_READ(EIR); 142063eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1421211816ecSBen Widawsky if (HAS_HW_CONTEXTS(dev)) 1422b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1423be998e2eSBen Widawsky 1424be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1425be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1426be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1427be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1428be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1429be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1430be998e2eSBen Widawsky else 1431be998e2eSBen Widawsky error->ier = I915_READ(IER); 1432be998e2eSBen Widawsky 14330f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 14340f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 14350f3b6849SChris Wilson 14360f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 14370f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 14380f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 14390f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 14400f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 14410f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 14420f3b6849SChris Wilson 14434f3308b9SPaulo Zanoni if (!HAS_PCH_SPLIT(dev)) 14449db4a9c7SJesse Barnes for_each_pipe(pipe) 14459db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1446d27b1e0eSDaniel Vetter 144733f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1448f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 144933f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 145033f3f518SDaniel Vetter } 1451add354ddSChris Wilson 145271e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 145371e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 145471e172e8SBen Widawsky 1455050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1456050ee91fSBen Widawsky 1457748ebc60SChris Wilson i915_gem_record_fences(dev, error); 145852d39a21SChris Wilson i915_gem_record_rings(dev, error); 14599df30794SChris Wilson 1460c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 14619df30794SChris Wilson error->active_bo = NULL; 1462c724e8a9SChris Wilson error->pinned_bo = NULL; 14639df30794SChris Wilson 1464bcfb2e28SChris Wilson i = 0; 1465bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1466bcfb2e28SChris Wilson i++; 1467bcfb2e28SChris Wilson error->active_bo_count = i; 14686c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 14691b50247aSChris Wilson if (obj->pin_count) 1470bcfb2e28SChris Wilson i++; 1471bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1472c724e8a9SChris Wilson 14738e934dbfSChris Wilson error->active_bo = NULL; 14748e934dbfSChris Wilson error->pinned_bo = NULL; 1475bcfb2e28SChris Wilson if (i) { 1476bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 14779df30794SChris Wilson GFP_ATOMIC); 1478c724e8a9SChris Wilson if (error->active_bo) 1479c724e8a9SChris Wilson error->pinned_bo = 1480c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 14819df30794SChris Wilson } 1482c724e8a9SChris Wilson 1483c724e8a9SChris Wilson if (error->active_bo) 1484c724e8a9SChris Wilson error->active_bo_count = 14851b50247aSChris Wilson capture_active_bo(error->active_bo, 1486c724e8a9SChris Wilson error->active_bo_count, 1487c724e8a9SChris Wilson &dev_priv->mm.active_list); 1488c724e8a9SChris Wilson 1489c724e8a9SChris Wilson if (error->pinned_bo) 1490c724e8a9SChris Wilson error->pinned_bo_count = 14911b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1492c724e8a9SChris Wilson error->pinned_bo_count, 14936c085a72SChris Wilson &dev_priv->mm.bound_list); 149463eeaf38SJesse Barnes 14958a905236SJesse Barnes do_gettimeofday(&error->time); 14968a905236SJesse Barnes 14976ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1498c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 14996ef3d427SChris Wilson 150099584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 150199584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 150299584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 15039df30794SChris Wilson error = NULL; 15049df30794SChris Wilson } 150599584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 15069df30794SChris Wilson 15079df30794SChris Wilson if (error) 1508742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 15099df30794SChris Wilson } 15109df30794SChris Wilson 15119df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 15129df30794SChris Wilson { 15139df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 15149df30794SChris Wilson struct drm_i915_error_state *error; 15156dc0e816SBen Widawsky unsigned long flags; 15169df30794SChris Wilson 151799584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 151899584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 151999584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 152099584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 15219df30794SChris Wilson 15229df30794SChris Wilson if (error) 1523742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 152463eeaf38SJesse Barnes } 15253bd3c932SChris Wilson #else 15263bd3c932SChris Wilson #define i915_capture_error_state(x) 15273bd3c932SChris Wilson #endif 152863eeaf38SJesse Barnes 152935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1530c0e09200SDave Airlie { 15318a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1532bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 153363eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1534050ee91fSBen Widawsky int pipe, i; 153563eeaf38SJesse Barnes 153635aed2e6SChris Wilson if (!eir) 153735aed2e6SChris Wilson return; 153863eeaf38SJesse Barnes 1539a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 15408a905236SJesse Barnes 1541bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1542bd9854f9SBen Widawsky 15438a905236SJesse Barnes if (IS_G4X(dev)) { 15448a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 15458a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 15468a905236SJesse Barnes 1547a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1548a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1549050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1550050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1551a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1552a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 15538a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15543143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 15558a905236SJesse Barnes } 15568a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 15578a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1558a70491ccSJoe Perches pr_err("page table error\n"); 1559a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 15608a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15613143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 15628a905236SJesse Barnes } 15638a905236SJesse Barnes } 15648a905236SJesse Barnes 1565a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 156663eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 156763eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1568a70491ccSJoe Perches pr_err("page table error\n"); 1569a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 157063eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15713143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 157263eeaf38SJesse Barnes } 15738a905236SJesse Barnes } 15748a905236SJesse Barnes 157563eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1576a70491ccSJoe Perches pr_err("memory refresh error:\n"); 15779db4a9c7SJesse Barnes for_each_pipe(pipe) 1578a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 15799db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 158063eeaf38SJesse Barnes /* pipestat has already been acked */ 158163eeaf38SJesse Barnes } 158263eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1583a70491ccSJoe Perches pr_err("instruction error\n"); 1584a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1585050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1586050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1587a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 158863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 158963eeaf38SJesse Barnes 1590a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1591a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1592a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 159363eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 15943143a2bfSChris Wilson POSTING_READ(IPEIR); 159563eeaf38SJesse Barnes } else { 159663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 159763eeaf38SJesse Barnes 1598a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1599a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1600a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1601a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 160263eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 16033143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 160463eeaf38SJesse Barnes } 160563eeaf38SJesse Barnes } 160663eeaf38SJesse Barnes 160763eeaf38SJesse Barnes I915_WRITE(EIR, eir); 16083143a2bfSChris Wilson POSTING_READ(EIR); 160963eeaf38SJesse Barnes eir = I915_READ(EIR); 161063eeaf38SJesse Barnes if (eir) { 161163eeaf38SJesse Barnes /* 161263eeaf38SJesse Barnes * some errors might have become stuck, 161363eeaf38SJesse Barnes * mask them. 161463eeaf38SJesse Barnes */ 161563eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 161663eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 161763eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 161863eeaf38SJesse Barnes } 161935aed2e6SChris Wilson } 162035aed2e6SChris Wilson 162135aed2e6SChris Wilson /** 162235aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 162335aed2e6SChris Wilson * @dev: drm device 162435aed2e6SChris Wilson * 162535aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 162635aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 162735aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 162835aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 162935aed2e6SChris Wilson * of a ring dump etc.). 163035aed2e6SChris Wilson */ 1631527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 163235aed2e6SChris Wilson { 163335aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1634b4519513SChris Wilson struct intel_ring_buffer *ring; 1635b4519513SChris Wilson int i; 163635aed2e6SChris Wilson 163735aed2e6SChris Wilson i915_capture_error_state(dev); 163835aed2e6SChris Wilson i915_report_and_clear_eir(dev); 16398a905236SJesse Barnes 1640ba1234d1SBen Gamari if (wedged) { 1641f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1642f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1643ba1234d1SBen Gamari 164411ed50ecSBen Gamari /* 16451f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 16461f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 164711ed50ecSBen Gamari */ 1648b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1649b4519513SChris Wilson wake_up_all(&ring->irq_queue); 165011ed50ecSBen Gamari } 165111ed50ecSBen Gamari 165299584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 16538a905236SJesse Barnes } 16548a905236SJesse Barnes 165521ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 16564e5359cdSSimon Farnsworth { 16574e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 16584e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 16594e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 166005394f39SChris Wilson struct drm_i915_gem_object *obj; 16614e5359cdSSimon Farnsworth struct intel_unpin_work *work; 16624e5359cdSSimon Farnsworth unsigned long flags; 16634e5359cdSSimon Farnsworth bool stall_detected; 16644e5359cdSSimon Farnsworth 16654e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 16664e5359cdSSimon Farnsworth if (intel_crtc == NULL) 16674e5359cdSSimon Farnsworth return; 16684e5359cdSSimon Farnsworth 16694e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 16704e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 16714e5359cdSSimon Farnsworth 1672e7d841caSChris Wilson if (work == NULL || 1673e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1674e7d841caSChris Wilson !work->enable_stall_check) { 16754e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 16764e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16774e5359cdSSimon Farnsworth return; 16784e5359cdSSimon Farnsworth } 16794e5359cdSSimon Farnsworth 16804e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 168105394f39SChris Wilson obj = work->pending_flip_obj; 1682a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 16839db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1684446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1685446f2545SArmin Reese obj->gtt_offset; 16864e5359cdSSimon Farnsworth } else { 16879db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 168805394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 168901f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 16904e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 16914e5359cdSSimon Farnsworth } 16924e5359cdSSimon Farnsworth 16934e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16944e5359cdSSimon Farnsworth 16954e5359cdSSimon Farnsworth if (stall_detected) { 16964e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 16974e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 16984e5359cdSSimon Farnsworth } 16994e5359cdSSimon Farnsworth } 17004e5359cdSSimon Farnsworth 170142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 170242f52ef8SKeith Packard * we use as a pipe index 170342f52ef8SKeith Packard */ 1704f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 17050a3e67a4SJesse Barnes { 17060a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1707e9d21d7fSKeith Packard unsigned long irqflags; 170871e0ffa5SJesse Barnes 17095eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 171071e0ffa5SJesse Barnes return -EINVAL; 17110a3e67a4SJesse Barnes 17121ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1713f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 17147c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 17157c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17160a3e67a4SJesse Barnes else 17177c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 17187c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 17198692d00eSChris Wilson 17208692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 17218692d00eSChris Wilson if (dev_priv->info->gen == 3) 17226b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 17231ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17248692d00eSChris Wilson 17250a3e67a4SJesse Barnes return 0; 17260a3e67a4SJesse Barnes } 17270a3e67a4SJesse Barnes 1728f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1729f796cf8fSJesse Barnes { 1730f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1731f796cf8fSJesse Barnes unsigned long irqflags; 1732f796cf8fSJesse Barnes 1733f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1734f796cf8fSJesse Barnes return -EINVAL; 1735f796cf8fSJesse Barnes 1736f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1737f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1738f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1739f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1740f796cf8fSJesse Barnes 1741f796cf8fSJesse Barnes return 0; 1742f796cf8fSJesse Barnes } 1743f796cf8fSJesse Barnes 1744f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1745b1f14ad0SJesse Barnes { 1746b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1747b1f14ad0SJesse Barnes unsigned long irqflags; 1748b1f14ad0SJesse Barnes 1749b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1750b1f14ad0SJesse Barnes return -EINVAL; 1751b1f14ad0SJesse Barnes 1752b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1753b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1754b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1755b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1756b1f14ad0SJesse Barnes 1757b1f14ad0SJesse Barnes return 0; 1758b1f14ad0SJesse Barnes } 1759b1f14ad0SJesse Barnes 17607e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 17617e231dbeSJesse Barnes { 17627e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17637e231dbeSJesse Barnes unsigned long irqflags; 176431acc7f5SJesse Barnes u32 imr; 17657e231dbeSJesse Barnes 17667e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 17677e231dbeSJesse Barnes return -EINVAL; 17687e231dbeSJesse Barnes 17697e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17707e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 177131acc7f5SJesse Barnes if (pipe == 0) 17727e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 177331acc7f5SJesse Barnes else 17747e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17757e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 177631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 177731acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17787e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17797e231dbeSJesse Barnes 17807e231dbeSJesse Barnes return 0; 17817e231dbeSJesse Barnes } 17827e231dbeSJesse Barnes 178342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 178442f52ef8SKeith Packard * we use as a pipe index 178542f52ef8SKeith Packard */ 1786f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 17870a3e67a4SJesse Barnes { 17880a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1789e9d21d7fSKeith Packard unsigned long irqflags; 17900a3e67a4SJesse Barnes 17911ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17928692d00eSChris Wilson if (dev_priv->info->gen == 3) 17936b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 17948692d00eSChris Wilson 17957c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 17967c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 17977c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17981ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17990a3e67a4SJesse Barnes } 18000a3e67a4SJesse Barnes 1801f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1802f796cf8fSJesse Barnes { 1803f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1804f796cf8fSJesse Barnes unsigned long irqflags; 1805f796cf8fSJesse Barnes 1806f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1807f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1808f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1809f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1810f796cf8fSJesse Barnes } 1811f796cf8fSJesse Barnes 1812f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1813b1f14ad0SJesse Barnes { 1814b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1815b1f14ad0SJesse Barnes unsigned long irqflags; 1816b1f14ad0SJesse Barnes 1817b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1818b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1819b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1820b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1821b1f14ad0SJesse Barnes } 1822b1f14ad0SJesse Barnes 18237e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 18247e231dbeSJesse Barnes { 18257e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18267e231dbeSJesse Barnes unsigned long irqflags; 182731acc7f5SJesse Barnes u32 imr; 18287e231dbeSJesse Barnes 18297e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 183031acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 183131acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 18327e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 183331acc7f5SJesse Barnes if (pipe == 0) 18347e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 183531acc7f5SJesse Barnes else 18367e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18377e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 18387e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18397e231dbeSJesse Barnes } 18407e231dbeSJesse Barnes 1841893eead0SChris Wilson static u32 1842893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1843852835f3SZou Nan hai { 1844893eead0SChris Wilson return list_entry(ring->request_list.prev, 1845893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1846893eead0SChris Wilson } 1847893eead0SChris Wilson 1848893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1849893eead0SChris Wilson { 1850893eead0SChris Wilson if (list_empty(&ring->request_list) || 1851b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1852b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1853893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 18549574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 18559574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 18569574b3feSBen Widawsky ring->name); 1857893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1858893eead0SChris Wilson *err = true; 1859893eead0SChris Wilson } 1860893eead0SChris Wilson return true; 1861893eead0SChris Wilson } 1862893eead0SChris Wilson return false; 1863f65d9421SBen Gamari } 1864f65d9421SBen Gamari 1865a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring) 1866a24a11e6SChris Wilson { 1867a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 1868a24a11e6SChris Wilson u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 1869a24a11e6SChris Wilson struct intel_ring_buffer *signaller; 1870a24a11e6SChris Wilson u32 cmd, ipehr, acthd_min; 1871a24a11e6SChris Wilson 1872a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 1873a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 1874a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 1875a24a11e6SChris Wilson return false; 1876a24a11e6SChris Wilson 1877a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 1878a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 1879a24a11e6SChris Wilson */ 1880a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 1881a24a11e6SChris Wilson do { 1882a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 1883a24a11e6SChris Wilson if (cmd == ipehr) 1884a24a11e6SChris Wilson break; 1885a24a11e6SChris Wilson 1886a24a11e6SChris Wilson acthd -= 4; 1887a24a11e6SChris Wilson if (acthd < acthd_min) 1888a24a11e6SChris Wilson return false; 1889a24a11e6SChris Wilson } while (1); 1890a24a11e6SChris Wilson 1891a24a11e6SChris Wilson signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 1892a24a11e6SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), 1893a24a11e6SChris Wilson ioread32(ring->virtual_start+acthd+4)+1); 1894a24a11e6SChris Wilson } 1895a24a11e6SChris Wilson 18961ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 18971ec14ad3SChris Wilson { 18981ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 18991ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 19001ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 19011ec14ad3SChris Wilson if (tmp & RING_WAIT) { 19021ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 19031ec14ad3SChris Wilson ring->name); 19041ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 19051ec14ad3SChris Wilson return true; 19061ec14ad3SChris Wilson } 1907a24a11e6SChris Wilson 1908a24a11e6SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && 1909a24a11e6SChris Wilson tmp & RING_WAIT_SEMAPHORE && 1910a24a11e6SChris Wilson semaphore_passed(ring)) { 1911a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 1912a24a11e6SChris Wilson ring->name); 1913a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 1914a24a11e6SChris Wilson return true; 1915a24a11e6SChris Wilson } 19161ec14ad3SChris Wilson return false; 19171ec14ad3SChris Wilson } 19181ec14ad3SChris Wilson 1919d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1920d1e61e7fSChris Wilson { 1921d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1922d1e61e7fSChris Wilson 192399584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 1924b4519513SChris Wilson bool hung = true; 1925b4519513SChris Wilson 1926d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1927d1e61e7fSChris Wilson i915_handle_error(dev, true); 1928d1e61e7fSChris Wilson 1929d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1930b4519513SChris Wilson struct intel_ring_buffer *ring; 1931b4519513SChris Wilson int i; 1932b4519513SChris Wilson 1933d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1934d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1935d1e61e7fSChris Wilson * and break the hang. This should work on 1936d1e61e7fSChris Wilson * all but the second generation chipsets. 1937d1e61e7fSChris Wilson */ 1938b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1939b4519513SChris Wilson hung &= !kick_ring(ring); 1940d1e61e7fSChris Wilson } 1941d1e61e7fSChris Wilson 1942b4519513SChris Wilson return hung; 1943d1e61e7fSChris Wilson } 1944d1e61e7fSChris Wilson 1945d1e61e7fSChris Wilson return false; 1946d1e61e7fSChris Wilson } 1947d1e61e7fSChris Wilson 1948f65d9421SBen Gamari /** 1949f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1950f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1951f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1952f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1953f65d9421SBen Gamari */ 1954f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1955f65d9421SBen Gamari { 1956f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1957f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1958bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1959b4519513SChris Wilson struct intel_ring_buffer *ring; 1960b4519513SChris Wilson bool err = false, idle; 1961b4519513SChris Wilson int i; 1962893eead0SChris Wilson 19633e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 19643e0dc6b0SBen Widawsky return; 19653e0dc6b0SBen Widawsky 1966b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1967b4519513SChris Wilson idle = true; 1968b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1969b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1970b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1971b4519513SChris Wilson } 1972b4519513SChris Wilson 1973893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1974b4519513SChris Wilson if (idle) { 1975d1e61e7fSChris Wilson if (err) { 1976d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1977d1e61e7fSChris Wilson return; 1978d1e61e7fSChris Wilson 1979893eead0SChris Wilson goto repeat; 1980d1e61e7fSChris Wilson } 1981d1e61e7fSChris Wilson 198299584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1983893eead0SChris Wilson return; 1984893eead0SChris Wilson } 1985f65d9421SBen Gamari 1986bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 198799584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 198899584db3SDaniel Vetter sizeof(acthd)) == 0 && 198999584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 199099584db3SDaniel Vetter sizeof(instdone)) == 0) { 1991d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1992f65d9421SBen Gamari return; 1993cbb465e7SChris Wilson } else { 199499584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1995cbb465e7SChris Wilson 199699584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 199799584db3SDaniel Vetter sizeof(acthd)); 199899584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 199999584db3SDaniel Vetter sizeof(instdone)); 2000cbb465e7SChris Wilson } 2001f65d9421SBen Gamari 2002893eead0SChris Wilson repeat: 2003f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 200499584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 2005cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2006f65d9421SBen Gamari } 2007f65d9421SBen Gamari 2008c0e09200SDave Airlie /* drm_dma.h hooks 2009c0e09200SDave Airlie */ 2010f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2011036a4a7dSZhenyu Wang { 2012036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2013036a4a7dSZhenyu Wang 20144697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20154697995bSJesse Barnes 2016036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2017bdfcdb63SDaniel Vetter 2018036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2019036a4a7dSZhenyu Wang 2020036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2021036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 20223143a2bfSChris Wilson POSTING_READ(DEIER); 2023036a4a7dSZhenyu Wang 2024036a4a7dSZhenyu Wang /* and GT */ 2025036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2026036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 20273143a2bfSChris Wilson POSTING_READ(GTIER); 2028c650156aSZhenyu Wang 2029c650156aSZhenyu Wang /* south display irq */ 2030c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 2031c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 20323143a2bfSChris Wilson POSTING_READ(SDEIER); 2033036a4a7dSZhenyu Wang } 2034036a4a7dSZhenyu Wang 20357e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 20367e231dbeSJesse Barnes { 20377e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20387e231dbeSJesse Barnes int pipe; 20397e231dbeSJesse Barnes 20407e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20417e231dbeSJesse Barnes 20427e231dbeSJesse Barnes /* VLV magic */ 20437e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 20447e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 20457e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 20467e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 20477e231dbeSJesse Barnes 20487e231dbeSJesse Barnes /* and GT */ 20497e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 20507e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 20517e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 20527e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 20537e231dbeSJesse Barnes POSTING_READ(GTIER); 20547e231dbeSJesse Barnes 20557e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 20567e231dbeSJesse Barnes 20577e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20587e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20597e231dbeSJesse Barnes for_each_pipe(pipe) 20607e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20617e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20627e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20637e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20647e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20657e231dbeSJesse Barnes } 20667e231dbeSJesse Barnes 20677fe0b973SKeith Packard /* 20687fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 20697fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 20707fe0b973SKeith Packard * 20717fe0b973SKeith Packard * This register is the same on all known PCH chips. 20727fe0b973SKeith Packard */ 20737fe0b973SKeith Packard 2074d46da437SPaulo Zanoni static void ibx_enable_hotplug(struct drm_device *dev) 20757fe0b973SKeith Packard { 20767fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20777fe0b973SKeith Packard u32 hotplug; 20787fe0b973SKeith Packard 20797fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 20807fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 20817fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 20827fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 20837fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 20847fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 20857fe0b973SKeith Packard } 20867fe0b973SKeith Packard 2087d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2088d46da437SPaulo Zanoni { 2089d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2090*e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2091*e5868a31SEgbert Eich struct intel_encoder *intel_encoder; 2092*e5868a31SEgbert Eich u32 mask = I915_READ(SDEIER); 2093d46da437SPaulo Zanoni 2094*e5868a31SEgbert Eich if (HAS_PCH_IBX(dev)) { 2095*e5868a31SEgbert Eich mask &= ~SDE_HOTPLUG_MASK; 2096*e5868a31SEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2097*e5868a31SEgbert Eich mask |= hpd_ibx[intel_encoder->hpd_pin]; 2098*e5868a31SEgbert Eich mask |= SDE_GMBUS | SDE_AUX_MASK; 2099*e5868a31SEgbert Eich } else { 2100*e5868a31SEgbert Eich mask &= ~SDE_HOTPLUG_MASK_CPT; 2101*e5868a31SEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2102*e5868a31SEgbert Eich mask |= hpd_cpt[intel_encoder->hpd_pin]; 2103*e5868a31SEgbert Eich mask |= SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 2104*e5868a31SEgbert Eich } 2105d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2106d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2107d46da437SPaulo Zanoni I915_WRITE(SDEIER, mask); 2108d46da437SPaulo Zanoni POSTING_READ(SDEIER); 2109d46da437SPaulo Zanoni 2110d46da437SPaulo Zanoni ibx_enable_hotplug(dev); 2111d46da437SPaulo Zanoni } 2112d46da437SPaulo Zanoni 2113f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2114036a4a7dSZhenyu Wang { 2115036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2116036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2117013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2118ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 2119ce99c256SDaniel Vetter DE_AUX_CHANNEL_A; 21201ec14ad3SChris Wilson u32 render_irqs; 2121036a4a7dSZhenyu Wang 21221ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2123036a4a7dSZhenyu Wang 2124036a4a7dSZhenyu Wang /* should always can generate irq */ 2125036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 21261ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 21271ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 21283143a2bfSChris Wilson POSTING_READ(DEIER); 2129036a4a7dSZhenyu Wang 21301ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2131036a4a7dSZhenyu Wang 2132036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 21331ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2134881f47b6SXiang, Haihao 21351ec14ad3SChris Wilson if (IS_GEN6(dev)) 21361ec14ad3SChris Wilson render_irqs = 21371ec14ad3SChris Wilson GT_USER_INTERRUPT | 2138e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2139e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 21401ec14ad3SChris Wilson else 21411ec14ad3SChris Wilson render_irqs = 214288f23b8fSChris Wilson GT_USER_INTERRUPT | 2143c6df541cSChris Wilson GT_PIPE_NOTIFY | 21441ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 21451ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 21463143a2bfSChris Wilson POSTING_READ(GTIER); 2147036a4a7dSZhenyu Wang 2148d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 21497fe0b973SKeith Packard 2150f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2151f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2152f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2153f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2154f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2155f97108d1SJesse Barnes } 2156f97108d1SJesse Barnes 2157036a4a7dSZhenyu Wang return 0; 2158036a4a7dSZhenyu Wang } 2159036a4a7dSZhenyu Wang 2160f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2161b1f14ad0SJesse Barnes { 2162b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2163b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2164b615b57aSChris Wilson u32 display_mask = 2165b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2166b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2167b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2168ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 2169ce99c256SDaniel Vetter DE_AUX_CHANNEL_A_IVB; 2170b1f14ad0SJesse Barnes u32 render_irqs; 2171b1f14ad0SJesse Barnes 2172b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2173b1f14ad0SJesse Barnes 2174b1f14ad0SJesse Barnes /* should always can generate irq */ 2175b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2176b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2177b615b57aSChris Wilson I915_WRITE(DEIER, 2178b615b57aSChris Wilson display_mask | 2179b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2180b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2181b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2182b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2183b1f14ad0SJesse Barnes 218415b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2185b1f14ad0SJesse Barnes 2186b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2187b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2188b1f14ad0SJesse Barnes 2189e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 219015b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2191b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2192b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2193b1f14ad0SJesse Barnes 2194d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 21957fe0b973SKeith Packard 2196b1f14ad0SJesse Barnes return 0; 2197b1f14ad0SJesse Barnes } 2198b1f14ad0SJesse Barnes 21997e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 22007e231dbeSJesse Barnes { 22017e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22027e231dbeSJesse Barnes u32 enable_mask; 220331acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 22043bcedbe5SJesse Barnes u32 render_irqs; 22057e231dbeSJesse Barnes u16 msid; 22067e231dbeSJesse Barnes 22077e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 220831acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 220931acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 221031acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 22117e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22127e231dbeSJesse Barnes 221331acc7f5SJesse Barnes /* 221431acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 221531acc7f5SJesse Barnes * toggle them based on usage. 221631acc7f5SJesse Barnes */ 221731acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 221831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 221931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22207e231dbeSJesse Barnes 22217e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 22227e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 22237e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 22247e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 22257e231dbeSJesse Barnes msid |= (1<<14); 22267e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 22277e231dbeSJesse Barnes 222820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 222920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 223020afbda2SDaniel Vetter 22317e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 22327e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 22337e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22347e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 22357e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 22367e231dbeSJesse Barnes POSTING_READ(VLV_IER); 22377e231dbeSJesse Barnes 223831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2239515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 224031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 224131acc7f5SJesse Barnes 22427e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22437e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22447e231dbeSJesse Barnes 224531acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 224631acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 22473bcedbe5SJesse Barnes 22483bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 22493bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 22503bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 22517e231dbeSJesse Barnes POSTING_READ(GTIER); 22527e231dbeSJesse Barnes 22537e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 22547e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 22557e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 22567e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 22577e231dbeSJesse Barnes #endif 22587e231dbeSJesse Barnes 22597e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 226020afbda2SDaniel Vetter 226120afbda2SDaniel Vetter return 0; 226220afbda2SDaniel Vetter } 226320afbda2SDaniel Vetter 22647e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 22657e231dbeSJesse Barnes { 22667e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22677e231dbeSJesse Barnes int pipe; 22687e231dbeSJesse Barnes 22697e231dbeSJesse Barnes if (!dev_priv) 22707e231dbeSJesse Barnes return; 22717e231dbeSJesse Barnes 22727e231dbeSJesse Barnes for_each_pipe(pipe) 22737e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 22747e231dbeSJesse Barnes 22757e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 22767e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 22777e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 22787e231dbeSJesse Barnes for_each_pipe(pipe) 22797e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 22807e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22817e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 22827e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 22837e231dbeSJesse Barnes POSTING_READ(VLV_IER); 22847e231dbeSJesse Barnes } 22857e231dbeSJesse Barnes 2286f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2287036a4a7dSZhenyu Wang { 2288036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22894697995bSJesse Barnes 22904697995bSJesse Barnes if (!dev_priv) 22914697995bSJesse Barnes return; 22924697995bSJesse Barnes 2293036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2294036a4a7dSZhenyu Wang 2295036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2296036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2297036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2298036a4a7dSZhenyu Wang 2299036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2300036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2301036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2302192aac1fSKeith Packard 2303192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2304192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2305192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2306036a4a7dSZhenyu Wang } 2307036a4a7dSZhenyu Wang 2308c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2309c2798b19SChris Wilson { 2310c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2311c2798b19SChris Wilson int pipe; 2312c2798b19SChris Wilson 2313c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2314c2798b19SChris Wilson 2315c2798b19SChris Wilson for_each_pipe(pipe) 2316c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2317c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2318c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2319c2798b19SChris Wilson POSTING_READ16(IER); 2320c2798b19SChris Wilson } 2321c2798b19SChris Wilson 2322c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2323c2798b19SChris Wilson { 2324c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2325c2798b19SChris Wilson 2326c2798b19SChris Wilson I915_WRITE16(EMR, 2327c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2328c2798b19SChris Wilson 2329c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2330c2798b19SChris Wilson dev_priv->irq_mask = 2331c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2332c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2333c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2334c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2335c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2336c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2337c2798b19SChris Wilson 2338c2798b19SChris Wilson I915_WRITE16(IER, 2339c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2340c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2341c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2342c2798b19SChris Wilson I915_USER_INTERRUPT); 2343c2798b19SChris Wilson POSTING_READ16(IER); 2344c2798b19SChris Wilson 2345c2798b19SChris Wilson return 0; 2346c2798b19SChris Wilson } 2347c2798b19SChris Wilson 234890a72f87SVille Syrjälä /* 234990a72f87SVille Syrjälä * Returns true when a page flip has completed. 235090a72f87SVille Syrjälä */ 235190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 235290a72f87SVille Syrjälä int pipe, u16 iir) 235390a72f87SVille Syrjälä { 235490a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 235590a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 235690a72f87SVille Syrjälä 235790a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 235890a72f87SVille Syrjälä return false; 235990a72f87SVille Syrjälä 236090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 236190a72f87SVille Syrjälä return false; 236290a72f87SVille Syrjälä 236390a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 236490a72f87SVille Syrjälä 236590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 236690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 236790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 236890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 236990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 237090a72f87SVille Syrjälä */ 237190a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 237290a72f87SVille Syrjälä return false; 237390a72f87SVille Syrjälä 237490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 237590a72f87SVille Syrjälä 237690a72f87SVille Syrjälä return true; 237790a72f87SVille Syrjälä } 237890a72f87SVille Syrjälä 2379ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2380c2798b19SChris Wilson { 2381c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2382c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2383c2798b19SChris Wilson u16 iir, new_iir; 2384c2798b19SChris Wilson u32 pipe_stats[2]; 2385c2798b19SChris Wilson unsigned long irqflags; 2386c2798b19SChris Wilson int irq_received; 2387c2798b19SChris Wilson int pipe; 2388c2798b19SChris Wilson u16 flip_mask = 2389c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2390c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2391c2798b19SChris Wilson 2392c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2393c2798b19SChris Wilson 2394c2798b19SChris Wilson iir = I915_READ16(IIR); 2395c2798b19SChris Wilson if (iir == 0) 2396c2798b19SChris Wilson return IRQ_NONE; 2397c2798b19SChris Wilson 2398c2798b19SChris Wilson while (iir & ~flip_mask) { 2399c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2400c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2401c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2402c2798b19SChris Wilson * interrupts (for non-MSI). 2403c2798b19SChris Wilson */ 2404c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2405c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2406c2798b19SChris Wilson i915_handle_error(dev, false); 2407c2798b19SChris Wilson 2408c2798b19SChris Wilson for_each_pipe(pipe) { 2409c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2410c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2411c2798b19SChris Wilson 2412c2798b19SChris Wilson /* 2413c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2414c2798b19SChris Wilson */ 2415c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2416c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2417c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2418c2798b19SChris Wilson pipe_name(pipe)); 2419c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2420c2798b19SChris Wilson irq_received = 1; 2421c2798b19SChris Wilson } 2422c2798b19SChris Wilson } 2423c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2424c2798b19SChris Wilson 2425c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2426c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2427c2798b19SChris Wilson 2428d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2429c2798b19SChris Wilson 2430c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2431c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2432c2798b19SChris Wilson 2433c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 243490a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 243590a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2436c2798b19SChris Wilson 2437c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 243890a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 243990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2440c2798b19SChris Wilson 2441c2798b19SChris Wilson iir = new_iir; 2442c2798b19SChris Wilson } 2443c2798b19SChris Wilson 2444c2798b19SChris Wilson return IRQ_HANDLED; 2445c2798b19SChris Wilson } 2446c2798b19SChris Wilson 2447c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2448c2798b19SChris Wilson { 2449c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2450c2798b19SChris Wilson int pipe; 2451c2798b19SChris Wilson 2452c2798b19SChris Wilson for_each_pipe(pipe) { 2453c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2454c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2455c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2456c2798b19SChris Wilson } 2457c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2458c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2459c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2460c2798b19SChris Wilson } 2461c2798b19SChris Wilson 2462a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2463a266c7d5SChris Wilson { 2464a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2465a266c7d5SChris Wilson int pipe; 2466a266c7d5SChris Wilson 2467a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2468a266c7d5SChris Wilson 2469a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2470a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2471a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2472a266c7d5SChris Wilson } 2473a266c7d5SChris Wilson 247400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2475a266c7d5SChris Wilson for_each_pipe(pipe) 2476a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2477a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2478a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2479a266c7d5SChris Wilson POSTING_READ(IER); 2480a266c7d5SChris Wilson } 2481a266c7d5SChris Wilson 2482a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2483a266c7d5SChris Wilson { 2484a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 248538bde180SChris Wilson u32 enable_mask; 2486a266c7d5SChris Wilson 248738bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 248838bde180SChris Wilson 248938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 249038bde180SChris Wilson dev_priv->irq_mask = 249138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 249238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 249338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 249438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 249538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 249638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 249738bde180SChris Wilson 249838bde180SChris Wilson enable_mask = 249938bde180SChris Wilson I915_ASLE_INTERRUPT | 250038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 250138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 250238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 250338bde180SChris Wilson I915_USER_INTERRUPT; 250438bde180SChris Wilson 2505a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 250620afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 250720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 250820afbda2SDaniel Vetter 2509a266c7d5SChris Wilson /* Enable in IER... */ 2510a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2511a266c7d5SChris Wilson /* and unmask in IMR */ 2512a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2513a266c7d5SChris Wilson } 2514a266c7d5SChris Wilson 2515a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2516a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2517a266c7d5SChris Wilson POSTING_READ(IER); 2518a266c7d5SChris Wilson 251920afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 252020afbda2SDaniel Vetter 252120afbda2SDaniel Vetter return 0; 252220afbda2SDaniel Vetter } 252320afbda2SDaniel Vetter 252420afbda2SDaniel Vetter static void i915_hpd_irq_setup(struct drm_device *dev) 252520afbda2SDaniel Vetter { 2526a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2527*e5868a31SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2528*e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2529*e5868a31SEgbert Eich struct intel_encoder *encoder; 2530*e5868a31SEgbert Eich u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2531a266c7d5SChris Wilson 2532*e5868a31SEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 2533*e5868a31SEgbert Eich list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2534*e5868a31SEgbert Eich hotplug_en |= hpd_mask_i915[encoder->hpd_pin]; 2535a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2536a266c7d5SChris Wilson 2537a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2538a266c7d5SChris Wilson 2539a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2540a266c7d5SChris Wilson } 2541a266c7d5SChris Wilson } 2542a266c7d5SChris Wilson 254390a72f87SVille Syrjälä /* 254490a72f87SVille Syrjälä * Returns true when a page flip has completed. 254590a72f87SVille Syrjälä */ 254690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 254790a72f87SVille Syrjälä int plane, int pipe, u32 iir) 254890a72f87SVille Syrjälä { 254990a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 255090a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 255190a72f87SVille Syrjälä 255290a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 255390a72f87SVille Syrjälä return false; 255490a72f87SVille Syrjälä 255590a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 255690a72f87SVille Syrjälä return false; 255790a72f87SVille Syrjälä 255890a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 255990a72f87SVille Syrjälä 256090a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 256190a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 256290a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 256390a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 256490a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 256590a72f87SVille Syrjälä */ 256690a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 256790a72f87SVille Syrjälä return false; 256890a72f87SVille Syrjälä 256990a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 257090a72f87SVille Syrjälä 257190a72f87SVille Syrjälä return true; 257290a72f87SVille Syrjälä } 257390a72f87SVille Syrjälä 2574ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2575a266c7d5SChris Wilson { 2576a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2577a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 25788291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2579a266c7d5SChris Wilson unsigned long irqflags; 258038bde180SChris Wilson u32 flip_mask = 258138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 258238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 258338bde180SChris Wilson int pipe, ret = IRQ_NONE; 2584a266c7d5SChris Wilson 2585a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2586a266c7d5SChris Wilson 2587a266c7d5SChris Wilson iir = I915_READ(IIR); 258838bde180SChris Wilson do { 258938bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 25908291ee90SChris Wilson bool blc_event = false; 2591a266c7d5SChris Wilson 2592a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2593a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2594a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2595a266c7d5SChris Wilson * interrupts (for non-MSI). 2596a266c7d5SChris Wilson */ 2597a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2598a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2599a266c7d5SChris Wilson i915_handle_error(dev, false); 2600a266c7d5SChris Wilson 2601a266c7d5SChris Wilson for_each_pipe(pipe) { 2602a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2603a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2604a266c7d5SChris Wilson 260538bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2606a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2607a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2608a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2609a266c7d5SChris Wilson pipe_name(pipe)); 2610a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 261138bde180SChris Wilson irq_received = true; 2612a266c7d5SChris Wilson } 2613a266c7d5SChris Wilson } 2614a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2615a266c7d5SChris Wilson 2616a266c7d5SChris Wilson if (!irq_received) 2617a266c7d5SChris Wilson break; 2618a266c7d5SChris Wilson 2619a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2620a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2621a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2622a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2623a266c7d5SChris Wilson 2624a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2625a266c7d5SChris Wilson hotplug_status); 2626*e5868a31SEgbert Eich if (hotplug_status & HOTPLUG_INT_STATUS_I915) 2627a266c7d5SChris Wilson queue_work(dev_priv->wq, 2628a266c7d5SChris Wilson &dev_priv->hotplug_work); 2629a266c7d5SChris Wilson 2630a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 263138bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2632a266c7d5SChris Wilson } 2633a266c7d5SChris Wilson 263438bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2635a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2636a266c7d5SChris Wilson 2637a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2638a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2639a266c7d5SChris Wilson 2640a266c7d5SChris Wilson for_each_pipe(pipe) { 264138bde180SChris Wilson int plane = pipe; 264238bde180SChris Wilson if (IS_MOBILE(dev)) 264338bde180SChris Wilson plane = !plane; 26445e2032d4SVille Syrjälä 264590a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 264690a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 264790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2648a266c7d5SChris Wilson 2649a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2650a266c7d5SChris Wilson blc_event = true; 2651a266c7d5SChris Wilson } 2652a266c7d5SChris Wilson 2653a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2654a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2655a266c7d5SChris Wilson 2656a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2657a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2658a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2659a266c7d5SChris Wilson * we would never get another interrupt. 2660a266c7d5SChris Wilson * 2661a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2662a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2663a266c7d5SChris Wilson * another one. 2664a266c7d5SChris Wilson * 2665a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2666a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2667a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2668a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2669a266c7d5SChris Wilson * stray interrupts. 2670a266c7d5SChris Wilson */ 267138bde180SChris Wilson ret = IRQ_HANDLED; 2672a266c7d5SChris Wilson iir = new_iir; 267338bde180SChris Wilson } while (iir & ~flip_mask); 2674a266c7d5SChris Wilson 2675d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 26768291ee90SChris Wilson 2677a266c7d5SChris Wilson return ret; 2678a266c7d5SChris Wilson } 2679a266c7d5SChris Wilson 2680a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2681a266c7d5SChris Wilson { 2682a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2683a266c7d5SChris Wilson int pipe; 2684a266c7d5SChris Wilson 2685a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2686a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2687a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2688a266c7d5SChris Wilson } 2689a266c7d5SChris Wilson 269000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 269155b39755SChris Wilson for_each_pipe(pipe) { 269255b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2693a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 269455b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 269555b39755SChris Wilson } 2696a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2697a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2698a266c7d5SChris Wilson 2699a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2700a266c7d5SChris Wilson } 2701a266c7d5SChris Wilson 2702a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2703a266c7d5SChris Wilson { 2704a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2705a266c7d5SChris Wilson int pipe; 2706a266c7d5SChris Wilson 2707a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2708a266c7d5SChris Wilson 2709a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2710a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2711a266c7d5SChris Wilson 2712a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2713a266c7d5SChris Wilson for_each_pipe(pipe) 2714a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2715a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2716a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2717a266c7d5SChris Wilson POSTING_READ(IER); 2718a266c7d5SChris Wilson } 2719a266c7d5SChris Wilson 2720a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2721a266c7d5SChris Wilson { 2722a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2723bbba0a97SChris Wilson u32 enable_mask; 2724a266c7d5SChris Wilson u32 error_mask; 2725a266c7d5SChris Wilson 2726a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2727bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2728adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2729bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2730bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2731bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2732bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2733bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2734bbba0a97SChris Wilson 2735bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 273621ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 273721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 2738bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2739bbba0a97SChris Wilson 2740bbba0a97SChris Wilson if (IS_G4X(dev)) 2741bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2742a266c7d5SChris Wilson 2743515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2744a266c7d5SChris Wilson 2745a266c7d5SChris Wilson /* 2746a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2747a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2748a266c7d5SChris Wilson */ 2749a266c7d5SChris Wilson if (IS_G4X(dev)) { 2750a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2751a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2752a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2753a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2754a266c7d5SChris Wilson } else { 2755a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2756a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2757a266c7d5SChris Wilson } 2758a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2759a266c7d5SChris Wilson 2760a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2761a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2762a266c7d5SChris Wilson POSTING_READ(IER); 2763a266c7d5SChris Wilson 276420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 276520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 276620afbda2SDaniel Vetter 276720afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 276820afbda2SDaniel Vetter 276920afbda2SDaniel Vetter return 0; 277020afbda2SDaniel Vetter } 277120afbda2SDaniel Vetter 277220afbda2SDaniel Vetter static void i965_hpd_irq_setup(struct drm_device *dev) 277320afbda2SDaniel Vetter { 277420afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2775*e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2776*e5868a31SEgbert Eich struct intel_encoder *encoder; 277720afbda2SDaniel Vetter u32 hotplug_en; 277820afbda2SDaniel Vetter 2779adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2780adca4730SChris Wilson hotplug_en = 0; 2781*e5868a31SEgbert Eich list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2782*e5868a31SEgbert Eich /* enable bits are the same for all generations */ 2783*e5868a31SEgbert Eich hotplug_en |= hpd_mask_i915[encoder->hpd_pin]; 2784a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2785a266c7d5SChris Wilson to generate a spurious hotplug event about three 2786a266c7d5SChris Wilson seconds later. So just do it once. 2787a266c7d5SChris Wilson */ 2788a266c7d5SChris Wilson if (IS_G4X(dev)) 2789a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2790a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2791a266c7d5SChris Wilson 2792a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2793a266c7d5SChris Wilson 2794a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2795a266c7d5SChris Wilson } 2796a266c7d5SChris Wilson 2797ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2798a266c7d5SChris Wilson { 2799a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2800a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2801a266c7d5SChris Wilson u32 iir, new_iir; 2802a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2803a266c7d5SChris Wilson unsigned long irqflags; 2804a266c7d5SChris Wilson int irq_received; 2805a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 280621ad8330SVille Syrjälä u32 flip_mask = 280721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 280821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2809a266c7d5SChris Wilson 2810a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2811a266c7d5SChris Wilson 2812a266c7d5SChris Wilson iir = I915_READ(IIR); 2813a266c7d5SChris Wilson 2814a266c7d5SChris Wilson for (;;) { 28152c8ba29fSChris Wilson bool blc_event = false; 28162c8ba29fSChris Wilson 281721ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 2818a266c7d5SChris Wilson 2819a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2820a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2821a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2822a266c7d5SChris Wilson * interrupts (for non-MSI). 2823a266c7d5SChris Wilson */ 2824a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2825a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2826a266c7d5SChris Wilson i915_handle_error(dev, false); 2827a266c7d5SChris Wilson 2828a266c7d5SChris Wilson for_each_pipe(pipe) { 2829a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2830a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2831a266c7d5SChris Wilson 2832a266c7d5SChris Wilson /* 2833a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2834a266c7d5SChris Wilson */ 2835a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2836a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2837a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2838a266c7d5SChris Wilson pipe_name(pipe)); 2839a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2840a266c7d5SChris Wilson irq_received = 1; 2841a266c7d5SChris Wilson } 2842a266c7d5SChris Wilson } 2843a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2844a266c7d5SChris Wilson 2845a266c7d5SChris Wilson if (!irq_received) 2846a266c7d5SChris Wilson break; 2847a266c7d5SChris Wilson 2848a266c7d5SChris Wilson ret = IRQ_HANDLED; 2849a266c7d5SChris Wilson 2850a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2851adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2852a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2853a266c7d5SChris Wilson 2854a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2855a266c7d5SChris Wilson hotplug_status); 2856*e5868a31SEgbert Eich if (hotplug_status & (IS_G4X(dev) ? 2857*e5868a31SEgbert Eich HOTPLUG_INT_STATUS_G4X : 2858*e5868a31SEgbert Eich HOTPLUG_INT_STATUS_I965)) 2859a266c7d5SChris Wilson queue_work(dev_priv->wq, 2860a266c7d5SChris Wilson &dev_priv->hotplug_work); 2861a266c7d5SChris Wilson 2862a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2863a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2864a266c7d5SChris Wilson } 2865a266c7d5SChris Wilson 286621ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 2867a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2868a266c7d5SChris Wilson 2869a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2870a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2871a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2872a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2873a266c7d5SChris Wilson 2874a266c7d5SChris Wilson for_each_pipe(pipe) { 28752c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 287690a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 287790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 2878a266c7d5SChris Wilson 2879a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2880a266c7d5SChris Wilson blc_event = true; 2881a266c7d5SChris Wilson } 2882a266c7d5SChris Wilson 2883a266c7d5SChris Wilson 2884a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2885a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2886a266c7d5SChris Wilson 2887515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2888515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2889515ac2bbSDaniel Vetter 2890a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2891a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2892a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2893a266c7d5SChris Wilson * we would never get another interrupt. 2894a266c7d5SChris Wilson * 2895a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2896a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2897a266c7d5SChris Wilson * another one. 2898a266c7d5SChris Wilson * 2899a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2900a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2901a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2902a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2903a266c7d5SChris Wilson * stray interrupts. 2904a266c7d5SChris Wilson */ 2905a266c7d5SChris Wilson iir = new_iir; 2906a266c7d5SChris Wilson } 2907a266c7d5SChris Wilson 2908d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 29092c8ba29fSChris Wilson 2910a266c7d5SChris Wilson return ret; 2911a266c7d5SChris Wilson } 2912a266c7d5SChris Wilson 2913a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2914a266c7d5SChris Wilson { 2915a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2916a266c7d5SChris Wilson int pipe; 2917a266c7d5SChris Wilson 2918a266c7d5SChris Wilson if (!dev_priv) 2919a266c7d5SChris Wilson return; 2920a266c7d5SChris Wilson 2921a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2922a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2923a266c7d5SChris Wilson 2924a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2925a266c7d5SChris Wilson for_each_pipe(pipe) 2926a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2927a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2928a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2929a266c7d5SChris Wilson 2930a266c7d5SChris Wilson for_each_pipe(pipe) 2931a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2932a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2933a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2934a266c7d5SChris Wilson } 2935a266c7d5SChris Wilson 2936f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2937f71d4af4SJesse Barnes { 29388b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29398b2e326dSChris Wilson 29408b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 294199584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 2942c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 2943a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 29448b2e326dSChris Wilson 294599584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 294699584db3SDaniel Vetter i915_hangcheck_elapsed, 294761bac78eSDaniel Vetter (unsigned long) dev); 294861bac78eSDaniel Vetter 294997a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 29509ee32feaSDaniel Vetter 2951f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2952f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 29537d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2954f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2955f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2956f71d4af4SJesse Barnes } 2957f71d4af4SJesse Barnes 2958c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2959f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2960c3613de9SKeith Packard else 2961c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2962f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2963f71d4af4SJesse Barnes 29647e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 29657e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 29667e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 29677e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 29687e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 29697e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 29707e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 2971fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 29724a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 2973f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2974f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2975f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2976f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2977f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2978f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2979f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2980f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2981f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2982f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2983f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2984f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2985f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2986f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2987f71d4af4SJesse Barnes } else { 2988c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2989c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2990c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2991c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2992c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2993a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 2994a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2995a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2996a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2997a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 299820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 2999c2798b19SChris Wilson } else { 3000a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3001a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3002a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3003a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 300420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup; 3005c2798b19SChris Wilson } 3006f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3007f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3008f71d4af4SJesse Barnes } 3009f71d4af4SJesse Barnes } 301020afbda2SDaniel Vetter 301120afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 301220afbda2SDaniel Vetter { 301320afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 301420afbda2SDaniel Vetter 301520afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 301620afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 301720afbda2SDaniel Vetter } 3018